blob: 255d28d4f84e7300cc7717746551595f624471fe [file] [log] [blame]
Li Yangce973b12006-08-14 23:00:11 -07001/*
Haiying Wangfb1001f2009-06-17 13:16:10 +00002 * Copyright (C) 2006-2009 Freescale Semicondutor, Inc. All rights reserved.
Li Yangce973b12006-08-14 23:00:11 -07003 *
4 * Author: Shlomi Gridish <gridish@freescale.com>
Li Yang18a8e862006-10-19 21:07:34 -05005 * Li Yang <leoli@freescale.com>
Li Yangce973b12006-08-14 23:00:11 -07006 *
7 * Description:
8 * QE UCC Gigabit Ethernet Driver
9 *
Li Yangce973b12006-08-14 23:00:11 -070010 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
14 */
15#include <linux/kernel.h>
16#include <linux/init.h>
17#include <linux/errno.h>
18#include <linux/slab.h>
19#include <linux/stddef.h>
20#include <linux/interrupt.h>
21#include <linux/netdevice.h>
22#include <linux/etherdevice.h>
23#include <linux/skbuff.h>
24#include <linux/spinlock.h>
25#include <linux/mm.h>
Li Yangce973b12006-08-14 23:00:11 -070026#include <linux/dma-mapping.h>
Li Yangce973b12006-08-14 23:00:11 -070027#include <linux/mii.h>
Kim Phillips728de4c92007-04-13 01:26:03 -050028#include <linux/phy.h>
Timur Tabidf19b6b2007-01-09 12:31:38 -060029#include <linux/workqueue.h>
Grant Likely0b9da332009-04-25 12:53:23 +000030#include <linux/of_mdio.h>
Stephen Rothwell55b6c8e2008-05-23 16:28:54 +100031#include <linux/of_platform.h>
Li Yangce973b12006-08-14 23:00:11 -070032
33#include <asm/uaccess.h>
34#include <asm/irq.h>
35#include <asm/io.h>
36#include <asm/immap_qe.h>
37#include <asm/qe.h>
38#include <asm/ucc.h>
39#include <asm/ucc_fast.h>
40
41#include "ucc_geth.h"
Andy Fleming1577ece2009-02-04 16:42:12 -080042#include "fsl_pq_mdio.h"
Li Yangce973b12006-08-14 23:00:11 -070043
44#undef DEBUG
45
Li Yangce973b12006-08-14 23:00:11 -070046#define ugeth_printk(level, format, arg...) \
47 printk(level format "\n", ## arg)
48
49#define ugeth_dbg(format, arg...) \
50 ugeth_printk(KERN_DEBUG , format , ## arg)
51#define ugeth_err(format, arg...) \
52 ugeth_printk(KERN_ERR , format , ## arg)
53#define ugeth_info(format, arg...) \
54 ugeth_printk(KERN_INFO , format , ## arg)
55#define ugeth_warn(format, arg...) \
56 ugeth_printk(KERN_WARNING , format , ## arg)
57
58#ifdef UGETH_VERBOSE_DEBUG
59#define ugeth_vdbg ugeth_dbg
60#else
61#define ugeth_vdbg(fmt, args...) do { } while (0)
62#endif /* UGETH_VERBOSE_DEBUG */
Li Yang890de952007-07-19 11:48:29 +080063#define UGETH_MSG_DEFAULT (NETIF_MSG_IFUP << 1 ) - 1
Li Yangce973b12006-08-14 23:00:11 -070064
Emil Medve88a15f22007-10-15 08:43:50 -050065
Li Yangce973b12006-08-14 23:00:11 -070066static DEFINE_SPINLOCK(ugeth_lock);
67
Li Yang890de952007-07-19 11:48:29 +080068static struct {
69 u32 msg_enable;
70} debug = { -1 };
71
72module_param_named(debug, debug.msg_enable, int, 0);
73MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 0xffff=all)");
74
Li Yang18a8e862006-10-19 21:07:34 -050075static struct ucc_geth_info ugeth_primary_info = {
Li Yangce973b12006-08-14 23:00:11 -070076 .uf_info = {
77 .bd_mem_part = MEM_PART_SYSTEM,
78 .rtsm = UCC_FAST_SEND_IDLES_BETWEEN_FRAMES,
79 .max_rx_buf_length = 1536,
Kim Phillips728de4c92007-04-13 01:26:03 -050080 /* adjusted at startup if max-speed 1000 */
Li Yangce973b12006-08-14 23:00:11 -070081 .urfs = UCC_GETH_URFS_INIT,
82 .urfet = UCC_GETH_URFET_INIT,
83 .urfset = UCC_GETH_URFSET_INIT,
84 .utfs = UCC_GETH_UTFS_INIT,
85 .utfet = UCC_GETH_UTFET_INIT,
86 .utftt = UCC_GETH_UTFTT_INIT,
Li Yangce973b12006-08-14 23:00:11 -070087 .ufpt = 256,
88 .mode = UCC_FAST_PROTOCOL_MODE_ETHERNET,
89 .ttx_trx = UCC_FAST_GUMR_TRANSPARENT_TTX_TRX_NORMAL,
90 .tenc = UCC_FAST_TX_ENCODING_NRZ,
91 .renc = UCC_FAST_RX_ENCODING_NRZ,
92 .tcrc = UCC_FAST_16_BIT_CRC,
93 .synl = UCC_FAST_SYNC_LEN_NOT_USED,
94 },
95 .numQueuesTx = 1,
96 .numQueuesRx = 1,
97 .extendedFilteringChainPointer = ((uint32_t) NULL),
98 .typeorlen = 3072 /*1536 */ ,
99 .nonBackToBackIfgPart1 = 0x40,
100 .nonBackToBackIfgPart2 = 0x60,
101 .miminumInterFrameGapEnforcement = 0x50,
102 .backToBackInterFrameGap = 0x60,
103 .mblinterval = 128,
104 .nortsrbytetime = 5,
105 .fracsiz = 1,
106 .strictpriorityq = 0xff,
107 .altBebTruncation = 0xa,
108 .excessDefer = 1,
109 .maxRetransmission = 0xf,
110 .collisionWindow = 0x37,
111 .receiveFlowControl = 1,
Li Yangac421852007-07-19 11:47:47 +0800112 .transmitFlowControl = 1,
Li Yangce973b12006-08-14 23:00:11 -0700113 .maxGroupAddrInHash = 4,
114 .maxIndAddrInHash = 4,
115 .prel = 7,
116 .maxFrameLength = 1518,
117 .minFrameLength = 64,
118 .maxD1Length = 1520,
119 .maxD2Length = 1520,
120 .vlantype = 0x8100,
121 .ecamptr = ((uint32_t) NULL),
122 .eventRegMask = UCCE_OTHER,
123 .pausePeriod = 0xf000,
124 .interruptcoalescingmaxvalue = {1, 1, 1, 1, 1, 1, 1, 1},
125 .bdRingLenTx = {
126 TX_BD_RING_LEN,
127 TX_BD_RING_LEN,
128 TX_BD_RING_LEN,
129 TX_BD_RING_LEN,
130 TX_BD_RING_LEN,
131 TX_BD_RING_LEN,
132 TX_BD_RING_LEN,
133 TX_BD_RING_LEN},
134
135 .bdRingLenRx = {
136 RX_BD_RING_LEN,
137 RX_BD_RING_LEN,
138 RX_BD_RING_LEN,
139 RX_BD_RING_LEN,
140 RX_BD_RING_LEN,
141 RX_BD_RING_LEN,
142 RX_BD_RING_LEN,
143 RX_BD_RING_LEN},
144
145 .numStationAddresses = UCC_GETH_NUM_OF_STATION_ADDRESSES_1,
146 .largestexternallookupkeysize =
147 QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE,
Li Yangac421852007-07-19 11:47:47 +0800148 .statisticsMode = UCC_GETH_STATISTICS_GATHERING_MODE_HARDWARE |
149 UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX |
150 UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX,
Li Yangce973b12006-08-14 23:00:11 -0700151 .vlanOperationTagged = UCC_GETH_VLAN_OPERATION_TAGGED_NOP,
152 .vlanOperationNonTagged = UCC_GETH_VLAN_OPERATION_NON_TAGGED_NOP,
153 .rxQoSMode = UCC_GETH_QOS_MODE_DEFAULT,
154 .aufc = UPSMR_AUTOMATIC_FLOW_CONTROL_MODE_NONE,
155 .padAndCrc = MACCFG2_PAD_AND_CRC_MODE_PAD_AND_CRC,
Joakim Tjernlundffea31e2008-03-06 18:48:46 +0800156 .numThreadsTx = UCC_GETH_NUM_OF_THREADS_1,
157 .numThreadsRx = UCC_GETH_NUM_OF_THREADS_1,
Li Yangce973b12006-08-14 23:00:11 -0700158 .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
159 .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
160};
161
Li Yang18a8e862006-10-19 21:07:34 -0500162static struct ucc_geth_info ugeth_info[8];
Li Yangce973b12006-08-14 23:00:11 -0700163
164#ifdef DEBUG
165static void mem_disp(u8 *addr, int size)
166{
167 u8 *i;
168 int size16Aling = (size >> 4) << 4;
169 int size4Aling = (size >> 2) << 2;
170 int notAlign = 0;
171 if (size % 16)
172 notAlign = 1;
173
174 for (i = addr; (u32) i < (u32) addr + size16Aling; i += 16)
175 printk("0x%08x: %08x %08x %08x %08x\r\n",
176 (u32) i,
177 *((u32 *) (i)),
178 *((u32 *) (i + 4)),
179 *((u32 *) (i + 8)), *((u32 *) (i + 12)));
180 if (notAlign == 1)
181 printk("0x%08x: ", (u32) i);
182 for (; (u32) i < (u32) addr + size4Aling; i += 4)
183 printk("%08x ", *((u32 *) (i)));
184 for (; (u32) i < (u32) addr + size; i++)
185 printk("%02x", *((u8 *) (i)));
186 if (notAlign == 1)
187 printk("\r\n");
188}
189#endif /* DEBUG */
190
Li Yangce973b12006-08-14 23:00:11 -0700191static struct list_head *dequeue(struct list_head *lh)
192{
193 unsigned long flags;
194
Scott Wood1083cfe2006-12-07 13:31:07 -0600195 spin_lock_irqsave(&ugeth_lock, flags);
Li Yangce973b12006-08-14 23:00:11 -0700196 if (!list_empty(lh)) {
197 struct list_head *node = lh->next;
198 list_del(node);
Scott Wood1083cfe2006-12-07 13:31:07 -0600199 spin_unlock_irqrestore(&ugeth_lock, flags);
Li Yangce973b12006-08-14 23:00:11 -0700200 return node;
201 } else {
Scott Wood1083cfe2006-12-07 13:31:07 -0600202 spin_unlock_irqrestore(&ugeth_lock, flags);
Li Yangce973b12006-08-14 23:00:11 -0700203 return NULL;
204 }
205}
206
Andy Fleming6fee40e2008-05-02 13:01:23 -0500207static struct sk_buff *get_new_skb(struct ucc_geth_private *ugeth,
208 u8 __iomem *bd)
Li Yangce973b12006-08-14 23:00:11 -0700209{
210 struct sk_buff *skb = NULL;
211
212 skb = dev_alloc_skb(ugeth->ug_info->uf_info.max_rx_buf_length +
213 UCC_GETH_RX_DATA_BUF_ALIGNMENT);
214
215 if (skb == NULL)
216 return NULL;
217
218 /* We need the data buffer to be aligned properly. We will reserve
219 * as many bytes as needed to align the data properly
220 */
221 skb_reserve(skb,
222 UCC_GETH_RX_DATA_BUF_ALIGNMENT -
223 (((unsigned)skb->data) & (UCC_GETH_RX_DATA_BUF_ALIGNMENT -
224 1)));
225
Anton Vorontsovda1aa632009-04-02 01:26:07 -0700226 skb->dev = ugeth->ndev;
Li Yangce973b12006-08-14 23:00:11 -0700227
Andy Fleming6fee40e2008-05-02 13:01:23 -0500228 out_be32(&((struct qe_bd __iomem *)bd)->buf,
Anton Vorontsovda1aa632009-04-02 01:26:07 -0700229 dma_map_single(ugeth->dev,
Li Yangce973b12006-08-14 23:00:11 -0700230 skb->data,
231 ugeth->ug_info->uf_info.max_rx_buf_length +
232 UCC_GETH_RX_DATA_BUF_ALIGNMENT,
233 DMA_FROM_DEVICE));
234
Andy Fleming6fee40e2008-05-02 13:01:23 -0500235 out_be32((u32 __iomem *)bd,
236 (R_E | R_I | (in_be32((u32 __iomem*)bd) & R_W)));
Li Yangce973b12006-08-14 23:00:11 -0700237
238 return skb;
239}
240
Li Yang18a8e862006-10-19 21:07:34 -0500241static int rx_bd_buffer_set(struct ucc_geth_private *ugeth, u8 rxQ)
Li Yangce973b12006-08-14 23:00:11 -0700242{
Andy Fleming6fee40e2008-05-02 13:01:23 -0500243 u8 __iomem *bd;
Li Yangce973b12006-08-14 23:00:11 -0700244 u32 bd_status;
245 struct sk_buff *skb;
246 int i;
247
248 bd = ugeth->p_rx_bd_ring[rxQ];
249 i = 0;
250
251 do {
Andy Fleming6fee40e2008-05-02 13:01:23 -0500252 bd_status = in_be32((u32 __iomem *)bd);
Li Yangce973b12006-08-14 23:00:11 -0700253 skb = get_new_skb(ugeth, bd);
254
255 if (!skb) /* If can not allocate data buffer,
256 abort. Cleanup will be elsewhere */
257 return -ENOMEM;
258
259 ugeth->rx_skbuff[rxQ][i] = skb;
260
261 /* advance the BD pointer */
Li Yang18a8e862006-10-19 21:07:34 -0500262 bd += sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -0700263 i++;
264 } while (!(bd_status & R_W));
265
266 return 0;
267}
268
Li Yang18a8e862006-10-19 21:07:34 -0500269static int fill_init_enet_entries(struct ucc_geth_private *ugeth,
Andy Fleming6fee40e2008-05-02 13:01:23 -0500270 u32 *p_start,
Li Yangce973b12006-08-14 23:00:11 -0700271 u8 num_entries,
272 u32 thread_size,
273 u32 thread_alignment,
Li Yang18a8e862006-10-19 21:07:34 -0500274 enum qe_risc_allocation risc,
Li Yangce973b12006-08-14 23:00:11 -0700275 int skip_page_for_first_entry)
276{
277 u32 init_enet_offset;
278 u8 i;
279 int snum;
280
281 for (i = 0; i < num_entries; i++) {
282 if ((snum = qe_get_snum()) < 0) {
Li Yang890de952007-07-19 11:48:29 +0800283 if (netif_msg_ifup(ugeth))
284 ugeth_err("fill_init_enet_entries: Can not get SNUM.");
Li Yangce973b12006-08-14 23:00:11 -0700285 return snum;
286 }
287 if ((i == 0) && skip_page_for_first_entry)
288 /* First entry of Rx does not have page */
289 init_enet_offset = 0;
290 else {
291 init_enet_offset =
292 qe_muram_alloc(thread_size, thread_alignment);
Timur Tabi4c356302007-05-08 14:46:36 -0500293 if (IS_ERR_VALUE(init_enet_offset)) {
Li Yang890de952007-07-19 11:48:29 +0800294 if (netif_msg_ifup(ugeth))
295 ugeth_err("fill_init_enet_entries: Can not allocate DPRAM memory.");
Li Yangce973b12006-08-14 23:00:11 -0700296 qe_put_snum((u8) snum);
297 return -ENOMEM;
298 }
299 }
300 *(p_start++) =
301 ((u8) snum << ENET_INIT_PARAM_SNUM_SHIFT) | init_enet_offset
302 | risc;
303 }
304
305 return 0;
306}
307
Li Yang18a8e862006-10-19 21:07:34 -0500308static int return_init_enet_entries(struct ucc_geth_private *ugeth,
Andy Fleming6fee40e2008-05-02 13:01:23 -0500309 u32 *p_start,
Li Yangce973b12006-08-14 23:00:11 -0700310 u8 num_entries,
Li Yang18a8e862006-10-19 21:07:34 -0500311 enum qe_risc_allocation risc,
Li Yangce973b12006-08-14 23:00:11 -0700312 int skip_page_for_first_entry)
313{
314 u32 init_enet_offset;
315 u8 i;
316 int snum;
317
318 for (i = 0; i < num_entries; i++) {
Andy Fleming6fee40e2008-05-02 13:01:23 -0500319 u32 val = *p_start;
320
Li Yangce973b12006-08-14 23:00:11 -0700321 /* Check that this entry was actually valid --
322 needed in case failed in allocations */
Andy Fleming6fee40e2008-05-02 13:01:23 -0500323 if ((val & ENET_INIT_PARAM_RISC_MASK) == risc) {
Li Yangce973b12006-08-14 23:00:11 -0700324 snum =
Andy Fleming6fee40e2008-05-02 13:01:23 -0500325 (u32) (val & ENET_INIT_PARAM_SNUM_MASK) >>
Li Yangce973b12006-08-14 23:00:11 -0700326 ENET_INIT_PARAM_SNUM_SHIFT;
327 qe_put_snum((u8) snum);
328 if (!((i == 0) && skip_page_for_first_entry)) {
329 /* First entry of Rx does not have page */
330 init_enet_offset =
Andy Fleming6fee40e2008-05-02 13:01:23 -0500331 (val & ENET_INIT_PARAM_PTR_MASK);
Li Yangce973b12006-08-14 23:00:11 -0700332 qe_muram_free(init_enet_offset);
333 }
Andy Fleming6fee40e2008-05-02 13:01:23 -0500334 *p_start++ = 0;
Li Yangce973b12006-08-14 23:00:11 -0700335 }
336 }
337
338 return 0;
339}
340
341#ifdef DEBUG
Li Yang18a8e862006-10-19 21:07:34 -0500342static int dump_init_enet_entries(struct ucc_geth_private *ugeth,
Andy Fleming6fee40e2008-05-02 13:01:23 -0500343 u32 __iomem *p_start,
Li Yangce973b12006-08-14 23:00:11 -0700344 u8 num_entries,
345 u32 thread_size,
Li Yang18a8e862006-10-19 21:07:34 -0500346 enum qe_risc_allocation risc,
Li Yangce973b12006-08-14 23:00:11 -0700347 int skip_page_for_first_entry)
348{
349 u32 init_enet_offset;
350 u8 i;
351 int snum;
352
353 for (i = 0; i < num_entries; i++) {
Andy Fleming6fee40e2008-05-02 13:01:23 -0500354 u32 val = in_be32(p_start);
355
Li Yangce973b12006-08-14 23:00:11 -0700356 /* Check that this entry was actually valid --
357 needed in case failed in allocations */
Andy Fleming6fee40e2008-05-02 13:01:23 -0500358 if ((val & ENET_INIT_PARAM_RISC_MASK) == risc) {
Li Yangce973b12006-08-14 23:00:11 -0700359 snum =
Andy Fleming6fee40e2008-05-02 13:01:23 -0500360 (u32) (val & ENET_INIT_PARAM_SNUM_MASK) >>
Li Yangce973b12006-08-14 23:00:11 -0700361 ENET_INIT_PARAM_SNUM_SHIFT;
362 qe_put_snum((u8) snum);
363 if (!((i == 0) && skip_page_for_first_entry)) {
364 /* First entry of Rx does not have page */
365 init_enet_offset =
366 (in_be32(p_start) &
367 ENET_INIT_PARAM_PTR_MASK);
368 ugeth_info("Init enet entry %d:", i);
369 ugeth_info("Base address: 0x%08x",
370 (u32)
371 qe_muram_addr(init_enet_offset));
372 mem_disp(qe_muram_addr(init_enet_offset),
373 thread_size);
374 }
375 p_start++;
376 }
377 }
378
379 return 0;
380}
381#endif
382
Li Yang18a8e862006-10-19 21:07:34 -0500383static void put_enet_addr_container(struct enet_addr_container *enet_addr_cont)
Li Yangce973b12006-08-14 23:00:11 -0700384{
385 kfree(enet_addr_cont);
386}
387
Timur Tabidf19b6b2007-01-09 12:31:38 -0600388static void set_mac_addr(__be16 __iomem *reg, u8 *mac)
Li Yangce973b12006-08-14 23:00:11 -0700389{
Li Yang18a8e862006-10-19 21:07:34 -0500390 out_be16(&reg[0], ((u16)mac[5] << 8) | mac[4]);
391 out_be16(&reg[1], ((u16)mac[3] << 8) | mac[2]);
392 out_be16(&reg[2], ((u16)mac[1] << 8) | mac[0]);
393}
394
Li Yang18a8e862006-10-19 21:07:34 -0500395static int hw_clear_addr_in_paddr(struct ucc_geth_private *ugeth, u8 paddr_num)
Li Yangce973b12006-08-14 23:00:11 -0700396{
Andy Fleming6fee40e2008-05-02 13:01:23 -0500397 struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
Li Yangce973b12006-08-14 23:00:11 -0700398
399 if (!(paddr_num < NUM_OF_PADDRS)) {
Harvey Harrisonb39d66a2008-08-20 16:52:04 -0700400 ugeth_warn("%s: Illagel paddr_num.", __func__);
Li Yangce973b12006-08-14 23:00:11 -0700401 return -EINVAL;
402 }
403
404 p_82xx_addr_filt =
Andy Fleming6fee40e2008-05-02 13:01:23 -0500405 (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->p_rx_glbl_pram->
Li Yangce973b12006-08-14 23:00:11 -0700406 addressfiltering;
407
408 /* Writing address ff.ff.ff.ff.ff.ff disables address
409 recognition for this register */
410 out_be16(&p_82xx_addr_filt->paddr[paddr_num].h, 0xffff);
411 out_be16(&p_82xx_addr_filt->paddr[paddr_num].m, 0xffff);
412 out_be16(&p_82xx_addr_filt->paddr[paddr_num].l, 0xffff);
413
414 return 0;
415}
416
Li Yang18a8e862006-10-19 21:07:34 -0500417static void hw_add_addr_in_hash(struct ucc_geth_private *ugeth,
418 u8 *p_enet_addr)
Li Yangce973b12006-08-14 23:00:11 -0700419{
Andy Fleming6fee40e2008-05-02 13:01:23 -0500420 struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
Li Yangce973b12006-08-14 23:00:11 -0700421 u32 cecr_subblock;
422
423 p_82xx_addr_filt =
Andy Fleming6fee40e2008-05-02 13:01:23 -0500424 (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->p_rx_glbl_pram->
Li Yangce973b12006-08-14 23:00:11 -0700425 addressfiltering;
426
427 cecr_subblock =
428 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
429
430 /* Ethernet frames are defined in Little Endian mode,
431 therefor to insert */
432 /* the address to the hash (Big Endian mode), we reverse the bytes.*/
Li Yang18a8e862006-10-19 21:07:34 -0500433
434 set_mac_addr(&p_82xx_addr_filt->taddr.h, p_enet_addr);
Li Yangce973b12006-08-14 23:00:11 -0700435
436 qe_issue_cmd(QE_SET_GROUP_ADDRESS, cecr_subblock,
Li Yang18a8e862006-10-19 21:07:34 -0500437 QE_CR_PROTOCOL_ETHERNET, 0);
Li Yangce973b12006-08-14 23:00:11 -0700438}
439
440#ifdef CONFIG_UGETH_MAGIC_PACKET
Li Yang18a8e862006-10-19 21:07:34 -0500441static void magic_packet_detection_enable(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -0700442{
Li Yang18a8e862006-10-19 21:07:34 -0500443 struct ucc_fast_private *uccf;
Andy Fleming6fee40e2008-05-02 13:01:23 -0500444 struct ucc_geth __iomem *ug_regs;
Li Yangce973b12006-08-14 23:00:11 -0700445
446 uccf = ugeth->uccf;
447 ug_regs = ugeth->ug_regs;
448
449 /* Enable interrupts for magic packet detection */
Timur Tabi3bc53422009-01-11 00:25:21 -0800450 setbits32(uccf->p_uccm, UCC_GETH_UCCE_MPD);
Li Yangce973b12006-08-14 23:00:11 -0700451
452 /* Enable magic packet detection */
Timur Tabi3bc53422009-01-11 00:25:21 -0800453 setbits32(&ug_regs->maccfg2, MACCFG2_MPE);
Li Yangce973b12006-08-14 23:00:11 -0700454}
455
Li Yang18a8e862006-10-19 21:07:34 -0500456static void magic_packet_detection_disable(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -0700457{
Li Yang18a8e862006-10-19 21:07:34 -0500458 struct ucc_fast_private *uccf;
Andy Fleming6fee40e2008-05-02 13:01:23 -0500459 struct ucc_geth __iomem *ug_regs;
Li Yangce973b12006-08-14 23:00:11 -0700460
461 uccf = ugeth->uccf;
462 ug_regs = ugeth->ug_regs;
463
464 /* Disable interrupts for magic packet detection */
Timur Tabi3bc53422009-01-11 00:25:21 -0800465 clrbits32(uccf->p_uccm, UCC_GETH_UCCE_MPD);
Li Yangce973b12006-08-14 23:00:11 -0700466
467 /* Disable magic packet detection */
Timur Tabi3bc53422009-01-11 00:25:21 -0800468 clrbits32(&ug_regs->maccfg2, MACCFG2_MPE);
Li Yangce973b12006-08-14 23:00:11 -0700469}
470#endif /* MAGIC_PACKET */
471
Li Yang18a8e862006-10-19 21:07:34 -0500472static inline int compare_addr(u8 **addr1, u8 **addr2)
Li Yangce973b12006-08-14 23:00:11 -0700473{
474 return memcmp(addr1, addr2, ENET_NUM_OCTETS_PER_ADDRESS);
475}
476
477#ifdef DEBUG
Li Yang18a8e862006-10-19 21:07:34 -0500478static void get_statistics(struct ucc_geth_private *ugeth,
479 struct ucc_geth_tx_firmware_statistics *
Li Yangce973b12006-08-14 23:00:11 -0700480 tx_firmware_statistics,
Li Yang18a8e862006-10-19 21:07:34 -0500481 struct ucc_geth_rx_firmware_statistics *
Li Yangce973b12006-08-14 23:00:11 -0700482 rx_firmware_statistics,
Li Yang18a8e862006-10-19 21:07:34 -0500483 struct ucc_geth_hardware_statistics *hardware_statistics)
Li Yangce973b12006-08-14 23:00:11 -0700484{
Andy Fleming6fee40e2008-05-02 13:01:23 -0500485 struct ucc_fast __iomem *uf_regs;
486 struct ucc_geth __iomem *ug_regs;
Li Yang18a8e862006-10-19 21:07:34 -0500487 struct ucc_geth_tx_firmware_statistics_pram *p_tx_fw_statistics_pram;
488 struct ucc_geth_rx_firmware_statistics_pram *p_rx_fw_statistics_pram;
Li Yangce973b12006-08-14 23:00:11 -0700489
490 ug_regs = ugeth->ug_regs;
Andy Fleming6fee40e2008-05-02 13:01:23 -0500491 uf_regs = (struct ucc_fast __iomem *) ug_regs;
Li Yangce973b12006-08-14 23:00:11 -0700492 p_tx_fw_statistics_pram = ugeth->p_tx_fw_statistics_pram;
493 p_rx_fw_statistics_pram = ugeth->p_rx_fw_statistics_pram;
494
495 /* Tx firmware only if user handed pointer and driver actually
496 gathers Tx firmware statistics */
497 if (tx_firmware_statistics && p_tx_fw_statistics_pram) {
498 tx_firmware_statistics->sicoltx =
499 in_be32(&p_tx_fw_statistics_pram->sicoltx);
500 tx_firmware_statistics->mulcoltx =
501 in_be32(&p_tx_fw_statistics_pram->mulcoltx);
502 tx_firmware_statistics->latecoltxfr =
503 in_be32(&p_tx_fw_statistics_pram->latecoltxfr);
504 tx_firmware_statistics->frabortduecol =
505 in_be32(&p_tx_fw_statistics_pram->frabortduecol);
506 tx_firmware_statistics->frlostinmactxer =
507 in_be32(&p_tx_fw_statistics_pram->frlostinmactxer);
508 tx_firmware_statistics->carriersenseertx =
509 in_be32(&p_tx_fw_statistics_pram->carriersenseertx);
510 tx_firmware_statistics->frtxok =
511 in_be32(&p_tx_fw_statistics_pram->frtxok);
512 tx_firmware_statistics->txfrexcessivedefer =
513 in_be32(&p_tx_fw_statistics_pram->txfrexcessivedefer);
514 tx_firmware_statistics->txpkts256 =
515 in_be32(&p_tx_fw_statistics_pram->txpkts256);
516 tx_firmware_statistics->txpkts512 =
517 in_be32(&p_tx_fw_statistics_pram->txpkts512);
518 tx_firmware_statistics->txpkts1024 =
519 in_be32(&p_tx_fw_statistics_pram->txpkts1024);
520 tx_firmware_statistics->txpktsjumbo =
521 in_be32(&p_tx_fw_statistics_pram->txpktsjumbo);
522 }
523
524 /* Rx firmware only if user handed pointer and driver actually
525 * gathers Rx firmware statistics */
526 if (rx_firmware_statistics && p_rx_fw_statistics_pram) {
527 int i;
528 rx_firmware_statistics->frrxfcser =
529 in_be32(&p_rx_fw_statistics_pram->frrxfcser);
530 rx_firmware_statistics->fraligner =
531 in_be32(&p_rx_fw_statistics_pram->fraligner);
532 rx_firmware_statistics->inrangelenrxer =
533 in_be32(&p_rx_fw_statistics_pram->inrangelenrxer);
534 rx_firmware_statistics->outrangelenrxer =
535 in_be32(&p_rx_fw_statistics_pram->outrangelenrxer);
536 rx_firmware_statistics->frtoolong =
537 in_be32(&p_rx_fw_statistics_pram->frtoolong);
538 rx_firmware_statistics->runt =
539 in_be32(&p_rx_fw_statistics_pram->runt);
540 rx_firmware_statistics->verylongevent =
541 in_be32(&p_rx_fw_statistics_pram->verylongevent);
542 rx_firmware_statistics->symbolerror =
543 in_be32(&p_rx_fw_statistics_pram->symbolerror);
544 rx_firmware_statistics->dropbsy =
545 in_be32(&p_rx_fw_statistics_pram->dropbsy);
546 for (i = 0; i < 0x8; i++)
547 rx_firmware_statistics->res0[i] =
548 p_rx_fw_statistics_pram->res0[i];
549 rx_firmware_statistics->mismatchdrop =
550 in_be32(&p_rx_fw_statistics_pram->mismatchdrop);
551 rx_firmware_statistics->underpkts =
552 in_be32(&p_rx_fw_statistics_pram->underpkts);
553 rx_firmware_statistics->pkts256 =
554 in_be32(&p_rx_fw_statistics_pram->pkts256);
555 rx_firmware_statistics->pkts512 =
556 in_be32(&p_rx_fw_statistics_pram->pkts512);
557 rx_firmware_statistics->pkts1024 =
558 in_be32(&p_rx_fw_statistics_pram->pkts1024);
559 rx_firmware_statistics->pktsjumbo =
560 in_be32(&p_rx_fw_statistics_pram->pktsjumbo);
561 rx_firmware_statistics->frlossinmacer =
562 in_be32(&p_rx_fw_statistics_pram->frlossinmacer);
563 rx_firmware_statistics->pausefr =
564 in_be32(&p_rx_fw_statistics_pram->pausefr);
565 for (i = 0; i < 0x4; i++)
566 rx_firmware_statistics->res1[i] =
567 p_rx_fw_statistics_pram->res1[i];
568 rx_firmware_statistics->removevlan =
569 in_be32(&p_rx_fw_statistics_pram->removevlan);
570 rx_firmware_statistics->replacevlan =
571 in_be32(&p_rx_fw_statistics_pram->replacevlan);
572 rx_firmware_statistics->insertvlan =
573 in_be32(&p_rx_fw_statistics_pram->insertvlan);
574 }
575
576 /* Hardware only if user handed pointer and driver actually
577 gathers hardware statistics */
Timur Tabi3bc53422009-01-11 00:25:21 -0800578 if (hardware_statistics &&
579 (in_be32(&uf_regs->upsmr) & UCC_GETH_UPSMR_HSE)) {
Li Yangce973b12006-08-14 23:00:11 -0700580 hardware_statistics->tx64 = in_be32(&ug_regs->tx64);
581 hardware_statistics->tx127 = in_be32(&ug_regs->tx127);
582 hardware_statistics->tx255 = in_be32(&ug_regs->tx255);
583 hardware_statistics->rx64 = in_be32(&ug_regs->rx64);
584 hardware_statistics->rx127 = in_be32(&ug_regs->rx127);
585 hardware_statistics->rx255 = in_be32(&ug_regs->rx255);
586 hardware_statistics->txok = in_be32(&ug_regs->txok);
587 hardware_statistics->txcf = in_be16(&ug_regs->txcf);
588 hardware_statistics->tmca = in_be32(&ug_regs->tmca);
589 hardware_statistics->tbca = in_be32(&ug_regs->tbca);
590 hardware_statistics->rxfok = in_be32(&ug_regs->rxfok);
591 hardware_statistics->rxbok = in_be32(&ug_regs->rxbok);
592 hardware_statistics->rbyt = in_be32(&ug_regs->rbyt);
593 hardware_statistics->rmca = in_be32(&ug_regs->rmca);
594 hardware_statistics->rbca = in_be32(&ug_regs->rbca);
595 }
596}
597
Li Yang18a8e862006-10-19 21:07:34 -0500598static void dump_bds(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -0700599{
600 int i;
601 int length;
602
603 for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
604 if (ugeth->p_tx_bd_ring[i]) {
605 length =
606 (ugeth->ug_info->bdRingLenTx[i] *
Li Yang18a8e862006-10-19 21:07:34 -0500607 sizeof(struct qe_bd));
Li Yangce973b12006-08-14 23:00:11 -0700608 ugeth_info("TX BDs[%d]", i);
609 mem_disp(ugeth->p_tx_bd_ring[i], length);
610 }
611 }
612 for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
613 if (ugeth->p_rx_bd_ring[i]) {
614 length =
615 (ugeth->ug_info->bdRingLenRx[i] *
Li Yang18a8e862006-10-19 21:07:34 -0500616 sizeof(struct qe_bd));
Li Yangce973b12006-08-14 23:00:11 -0700617 ugeth_info("RX BDs[%d]", i);
618 mem_disp(ugeth->p_rx_bd_ring[i], length);
619 }
620 }
621}
622
Li Yang18a8e862006-10-19 21:07:34 -0500623static void dump_regs(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -0700624{
625 int i;
626
627 ugeth_info("UCC%d Geth registers:", ugeth->ug_info->uf_info.ucc_num);
628 ugeth_info("Base address: 0x%08x", (u32) ugeth->ug_regs);
629
630 ugeth_info("maccfg1 : addr - 0x%08x, val - 0x%08x",
631 (u32) & ugeth->ug_regs->maccfg1,
632 in_be32(&ugeth->ug_regs->maccfg1));
633 ugeth_info("maccfg2 : addr - 0x%08x, val - 0x%08x",
634 (u32) & ugeth->ug_regs->maccfg2,
635 in_be32(&ugeth->ug_regs->maccfg2));
636 ugeth_info("ipgifg : addr - 0x%08x, val - 0x%08x",
637 (u32) & ugeth->ug_regs->ipgifg,
638 in_be32(&ugeth->ug_regs->ipgifg));
639 ugeth_info("hafdup : addr - 0x%08x, val - 0x%08x",
640 (u32) & ugeth->ug_regs->hafdup,
641 in_be32(&ugeth->ug_regs->hafdup));
Li Yangce973b12006-08-14 23:00:11 -0700642 ugeth_info("ifctl : addr - 0x%08x, val - 0x%08x",
643 (u32) & ugeth->ug_regs->ifctl,
644 in_be32(&ugeth->ug_regs->ifctl));
645 ugeth_info("ifstat : addr - 0x%08x, val - 0x%08x",
646 (u32) & ugeth->ug_regs->ifstat,
647 in_be32(&ugeth->ug_regs->ifstat));
648 ugeth_info("macstnaddr1: addr - 0x%08x, val - 0x%08x",
649 (u32) & ugeth->ug_regs->macstnaddr1,
650 in_be32(&ugeth->ug_regs->macstnaddr1));
651 ugeth_info("macstnaddr2: addr - 0x%08x, val - 0x%08x",
652 (u32) & ugeth->ug_regs->macstnaddr2,
653 in_be32(&ugeth->ug_regs->macstnaddr2));
654 ugeth_info("uempr : addr - 0x%08x, val - 0x%08x",
655 (u32) & ugeth->ug_regs->uempr,
656 in_be32(&ugeth->ug_regs->uempr));
657 ugeth_info("utbipar : addr - 0x%08x, val - 0x%08x",
658 (u32) & ugeth->ug_regs->utbipar,
659 in_be32(&ugeth->ug_regs->utbipar));
660 ugeth_info("uescr : addr - 0x%08x, val - 0x%04x",
661 (u32) & ugeth->ug_regs->uescr,
662 in_be16(&ugeth->ug_regs->uescr));
663 ugeth_info("tx64 : addr - 0x%08x, val - 0x%08x",
664 (u32) & ugeth->ug_regs->tx64,
665 in_be32(&ugeth->ug_regs->tx64));
666 ugeth_info("tx127 : addr - 0x%08x, val - 0x%08x",
667 (u32) & ugeth->ug_regs->tx127,
668 in_be32(&ugeth->ug_regs->tx127));
669 ugeth_info("tx255 : addr - 0x%08x, val - 0x%08x",
670 (u32) & ugeth->ug_regs->tx255,
671 in_be32(&ugeth->ug_regs->tx255));
672 ugeth_info("rx64 : addr - 0x%08x, val - 0x%08x",
673 (u32) & ugeth->ug_regs->rx64,
674 in_be32(&ugeth->ug_regs->rx64));
675 ugeth_info("rx127 : addr - 0x%08x, val - 0x%08x",
676 (u32) & ugeth->ug_regs->rx127,
677 in_be32(&ugeth->ug_regs->rx127));
678 ugeth_info("rx255 : addr - 0x%08x, val - 0x%08x",
679 (u32) & ugeth->ug_regs->rx255,
680 in_be32(&ugeth->ug_regs->rx255));
681 ugeth_info("txok : addr - 0x%08x, val - 0x%08x",
682 (u32) & ugeth->ug_regs->txok,
683 in_be32(&ugeth->ug_regs->txok));
684 ugeth_info("txcf : addr - 0x%08x, val - 0x%04x",
685 (u32) & ugeth->ug_regs->txcf,
686 in_be16(&ugeth->ug_regs->txcf));
687 ugeth_info("tmca : addr - 0x%08x, val - 0x%08x",
688 (u32) & ugeth->ug_regs->tmca,
689 in_be32(&ugeth->ug_regs->tmca));
690 ugeth_info("tbca : addr - 0x%08x, val - 0x%08x",
691 (u32) & ugeth->ug_regs->tbca,
692 in_be32(&ugeth->ug_regs->tbca));
693 ugeth_info("rxfok : addr - 0x%08x, val - 0x%08x",
694 (u32) & ugeth->ug_regs->rxfok,
695 in_be32(&ugeth->ug_regs->rxfok));
696 ugeth_info("rxbok : addr - 0x%08x, val - 0x%08x",
697 (u32) & ugeth->ug_regs->rxbok,
698 in_be32(&ugeth->ug_regs->rxbok));
699 ugeth_info("rbyt : addr - 0x%08x, val - 0x%08x",
700 (u32) & ugeth->ug_regs->rbyt,
701 in_be32(&ugeth->ug_regs->rbyt));
702 ugeth_info("rmca : addr - 0x%08x, val - 0x%08x",
703 (u32) & ugeth->ug_regs->rmca,
704 in_be32(&ugeth->ug_regs->rmca));
705 ugeth_info("rbca : addr - 0x%08x, val - 0x%08x",
706 (u32) & ugeth->ug_regs->rbca,
707 in_be32(&ugeth->ug_regs->rbca));
708 ugeth_info("scar : addr - 0x%08x, val - 0x%08x",
709 (u32) & ugeth->ug_regs->scar,
710 in_be32(&ugeth->ug_regs->scar));
711 ugeth_info("scam : addr - 0x%08x, val - 0x%08x",
712 (u32) & ugeth->ug_regs->scam,
713 in_be32(&ugeth->ug_regs->scam));
714
715 if (ugeth->p_thread_data_tx) {
716 int numThreadsTxNumerical;
717 switch (ugeth->ug_info->numThreadsTx) {
718 case UCC_GETH_NUM_OF_THREADS_1:
719 numThreadsTxNumerical = 1;
720 break;
721 case UCC_GETH_NUM_OF_THREADS_2:
722 numThreadsTxNumerical = 2;
723 break;
724 case UCC_GETH_NUM_OF_THREADS_4:
725 numThreadsTxNumerical = 4;
726 break;
727 case UCC_GETH_NUM_OF_THREADS_6:
728 numThreadsTxNumerical = 6;
729 break;
730 case UCC_GETH_NUM_OF_THREADS_8:
731 numThreadsTxNumerical = 8;
732 break;
733 default:
734 numThreadsTxNumerical = 0;
735 break;
736 }
737
738 ugeth_info("Thread data TXs:");
739 ugeth_info("Base address: 0x%08x",
740 (u32) ugeth->p_thread_data_tx);
741 for (i = 0; i < numThreadsTxNumerical; i++) {
742 ugeth_info("Thread data TX[%d]:", i);
743 ugeth_info("Base address: 0x%08x",
744 (u32) & ugeth->p_thread_data_tx[i]);
745 mem_disp((u8 *) & ugeth->p_thread_data_tx[i],
Li Yang18a8e862006-10-19 21:07:34 -0500746 sizeof(struct ucc_geth_thread_data_tx));
Li Yangce973b12006-08-14 23:00:11 -0700747 }
748 }
749 if (ugeth->p_thread_data_rx) {
750 int numThreadsRxNumerical;
751 switch (ugeth->ug_info->numThreadsRx) {
752 case UCC_GETH_NUM_OF_THREADS_1:
753 numThreadsRxNumerical = 1;
754 break;
755 case UCC_GETH_NUM_OF_THREADS_2:
756 numThreadsRxNumerical = 2;
757 break;
758 case UCC_GETH_NUM_OF_THREADS_4:
759 numThreadsRxNumerical = 4;
760 break;
761 case UCC_GETH_NUM_OF_THREADS_6:
762 numThreadsRxNumerical = 6;
763 break;
764 case UCC_GETH_NUM_OF_THREADS_8:
765 numThreadsRxNumerical = 8;
766 break;
767 default:
768 numThreadsRxNumerical = 0;
769 break;
770 }
771
772 ugeth_info("Thread data RX:");
773 ugeth_info("Base address: 0x%08x",
774 (u32) ugeth->p_thread_data_rx);
775 for (i = 0; i < numThreadsRxNumerical; i++) {
776 ugeth_info("Thread data RX[%d]:", i);
777 ugeth_info("Base address: 0x%08x",
778 (u32) & ugeth->p_thread_data_rx[i]);
779 mem_disp((u8 *) & ugeth->p_thread_data_rx[i],
Li Yang18a8e862006-10-19 21:07:34 -0500780 sizeof(struct ucc_geth_thread_data_rx));
Li Yangce973b12006-08-14 23:00:11 -0700781 }
782 }
783 if (ugeth->p_exf_glbl_param) {
784 ugeth_info("EXF global param:");
785 ugeth_info("Base address: 0x%08x",
786 (u32) ugeth->p_exf_glbl_param);
787 mem_disp((u8 *) ugeth->p_exf_glbl_param,
788 sizeof(*ugeth->p_exf_glbl_param));
789 }
790 if (ugeth->p_tx_glbl_pram) {
791 ugeth_info("TX global param:");
792 ugeth_info("Base address: 0x%08x", (u32) ugeth->p_tx_glbl_pram);
793 ugeth_info("temoder : addr - 0x%08x, val - 0x%04x",
794 (u32) & ugeth->p_tx_glbl_pram->temoder,
795 in_be16(&ugeth->p_tx_glbl_pram->temoder));
796 ugeth_info("sqptr : addr - 0x%08x, val - 0x%08x",
797 (u32) & ugeth->p_tx_glbl_pram->sqptr,
798 in_be32(&ugeth->p_tx_glbl_pram->sqptr));
799 ugeth_info("schedulerbasepointer: addr - 0x%08x, val - 0x%08x",
800 (u32) & ugeth->p_tx_glbl_pram->schedulerbasepointer,
801 in_be32(&ugeth->p_tx_glbl_pram->
802 schedulerbasepointer));
803 ugeth_info("txrmonbaseptr: addr - 0x%08x, val - 0x%08x",
804 (u32) & ugeth->p_tx_glbl_pram->txrmonbaseptr,
805 in_be32(&ugeth->p_tx_glbl_pram->txrmonbaseptr));
806 ugeth_info("tstate : addr - 0x%08x, val - 0x%08x",
807 (u32) & ugeth->p_tx_glbl_pram->tstate,
808 in_be32(&ugeth->p_tx_glbl_pram->tstate));
809 ugeth_info("iphoffset[0] : addr - 0x%08x, val - 0x%02x",
810 (u32) & ugeth->p_tx_glbl_pram->iphoffset[0],
811 ugeth->p_tx_glbl_pram->iphoffset[0]);
812 ugeth_info("iphoffset[1] : addr - 0x%08x, val - 0x%02x",
813 (u32) & ugeth->p_tx_glbl_pram->iphoffset[1],
814 ugeth->p_tx_glbl_pram->iphoffset[1]);
815 ugeth_info("iphoffset[2] : addr - 0x%08x, val - 0x%02x",
816 (u32) & ugeth->p_tx_glbl_pram->iphoffset[2],
817 ugeth->p_tx_glbl_pram->iphoffset[2]);
818 ugeth_info("iphoffset[3] : addr - 0x%08x, val - 0x%02x",
819 (u32) & ugeth->p_tx_glbl_pram->iphoffset[3],
820 ugeth->p_tx_glbl_pram->iphoffset[3]);
821 ugeth_info("iphoffset[4] : addr - 0x%08x, val - 0x%02x",
822 (u32) & ugeth->p_tx_glbl_pram->iphoffset[4],
823 ugeth->p_tx_glbl_pram->iphoffset[4]);
824 ugeth_info("iphoffset[5] : addr - 0x%08x, val - 0x%02x",
825 (u32) & ugeth->p_tx_glbl_pram->iphoffset[5],
826 ugeth->p_tx_glbl_pram->iphoffset[5]);
827 ugeth_info("iphoffset[6] : addr - 0x%08x, val - 0x%02x",
828 (u32) & ugeth->p_tx_glbl_pram->iphoffset[6],
829 ugeth->p_tx_glbl_pram->iphoffset[6]);
830 ugeth_info("iphoffset[7] : addr - 0x%08x, val - 0x%02x",
831 (u32) & ugeth->p_tx_glbl_pram->iphoffset[7],
832 ugeth->p_tx_glbl_pram->iphoffset[7]);
833 ugeth_info("vtagtable[0] : addr - 0x%08x, val - 0x%08x",
834 (u32) & ugeth->p_tx_glbl_pram->vtagtable[0],
835 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[0]));
836 ugeth_info("vtagtable[1] : addr - 0x%08x, val - 0x%08x",
837 (u32) & ugeth->p_tx_glbl_pram->vtagtable[1],
838 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[1]));
839 ugeth_info("vtagtable[2] : addr - 0x%08x, val - 0x%08x",
840 (u32) & ugeth->p_tx_glbl_pram->vtagtable[2],
841 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[2]));
842 ugeth_info("vtagtable[3] : addr - 0x%08x, val - 0x%08x",
843 (u32) & ugeth->p_tx_glbl_pram->vtagtable[3],
844 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[3]));
845 ugeth_info("vtagtable[4] : addr - 0x%08x, val - 0x%08x",
846 (u32) & ugeth->p_tx_glbl_pram->vtagtable[4],
847 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[4]));
848 ugeth_info("vtagtable[5] : addr - 0x%08x, val - 0x%08x",
849 (u32) & ugeth->p_tx_glbl_pram->vtagtable[5],
850 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[5]));
851 ugeth_info("vtagtable[6] : addr - 0x%08x, val - 0x%08x",
852 (u32) & ugeth->p_tx_glbl_pram->vtagtable[6],
853 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[6]));
854 ugeth_info("vtagtable[7] : addr - 0x%08x, val - 0x%08x",
855 (u32) & ugeth->p_tx_glbl_pram->vtagtable[7],
856 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[7]));
857 ugeth_info("tqptr : addr - 0x%08x, val - 0x%08x",
858 (u32) & ugeth->p_tx_glbl_pram->tqptr,
859 in_be32(&ugeth->p_tx_glbl_pram->tqptr));
860 }
861 if (ugeth->p_rx_glbl_pram) {
862 ugeth_info("RX global param:");
863 ugeth_info("Base address: 0x%08x", (u32) ugeth->p_rx_glbl_pram);
864 ugeth_info("remoder : addr - 0x%08x, val - 0x%08x",
865 (u32) & ugeth->p_rx_glbl_pram->remoder,
866 in_be32(&ugeth->p_rx_glbl_pram->remoder));
867 ugeth_info("rqptr : addr - 0x%08x, val - 0x%08x",
868 (u32) & ugeth->p_rx_glbl_pram->rqptr,
869 in_be32(&ugeth->p_rx_glbl_pram->rqptr));
870 ugeth_info("typeorlen : addr - 0x%08x, val - 0x%04x",
871 (u32) & ugeth->p_rx_glbl_pram->typeorlen,
872 in_be16(&ugeth->p_rx_glbl_pram->typeorlen));
873 ugeth_info("rxgstpack : addr - 0x%08x, val - 0x%02x",
874 (u32) & ugeth->p_rx_glbl_pram->rxgstpack,
875 ugeth->p_rx_glbl_pram->rxgstpack);
876 ugeth_info("rxrmonbaseptr : addr - 0x%08x, val - 0x%08x",
877 (u32) & ugeth->p_rx_glbl_pram->rxrmonbaseptr,
878 in_be32(&ugeth->p_rx_glbl_pram->rxrmonbaseptr));
879 ugeth_info("intcoalescingptr: addr - 0x%08x, val - 0x%08x",
880 (u32) & ugeth->p_rx_glbl_pram->intcoalescingptr,
881 in_be32(&ugeth->p_rx_glbl_pram->intcoalescingptr));
882 ugeth_info("rstate : addr - 0x%08x, val - 0x%02x",
883 (u32) & ugeth->p_rx_glbl_pram->rstate,
884 ugeth->p_rx_glbl_pram->rstate);
885 ugeth_info("mrblr : addr - 0x%08x, val - 0x%04x",
886 (u32) & ugeth->p_rx_glbl_pram->mrblr,
887 in_be16(&ugeth->p_rx_glbl_pram->mrblr));
888 ugeth_info("rbdqptr : addr - 0x%08x, val - 0x%08x",
889 (u32) & ugeth->p_rx_glbl_pram->rbdqptr,
890 in_be32(&ugeth->p_rx_glbl_pram->rbdqptr));
891 ugeth_info("mflr : addr - 0x%08x, val - 0x%04x",
892 (u32) & ugeth->p_rx_glbl_pram->mflr,
893 in_be16(&ugeth->p_rx_glbl_pram->mflr));
894 ugeth_info("minflr : addr - 0x%08x, val - 0x%04x",
895 (u32) & ugeth->p_rx_glbl_pram->minflr,
896 in_be16(&ugeth->p_rx_glbl_pram->minflr));
897 ugeth_info("maxd1 : addr - 0x%08x, val - 0x%04x",
898 (u32) & ugeth->p_rx_glbl_pram->maxd1,
899 in_be16(&ugeth->p_rx_glbl_pram->maxd1));
900 ugeth_info("maxd2 : addr - 0x%08x, val - 0x%04x",
901 (u32) & ugeth->p_rx_glbl_pram->maxd2,
902 in_be16(&ugeth->p_rx_glbl_pram->maxd2));
903 ugeth_info("ecamptr : addr - 0x%08x, val - 0x%08x",
904 (u32) & ugeth->p_rx_glbl_pram->ecamptr,
905 in_be32(&ugeth->p_rx_glbl_pram->ecamptr));
906 ugeth_info("l2qt : addr - 0x%08x, val - 0x%08x",
907 (u32) & ugeth->p_rx_glbl_pram->l2qt,
908 in_be32(&ugeth->p_rx_glbl_pram->l2qt));
909 ugeth_info("l3qt[0] : addr - 0x%08x, val - 0x%08x",
910 (u32) & ugeth->p_rx_glbl_pram->l3qt[0],
911 in_be32(&ugeth->p_rx_glbl_pram->l3qt[0]));
912 ugeth_info("l3qt[1] : addr - 0x%08x, val - 0x%08x",
913 (u32) & ugeth->p_rx_glbl_pram->l3qt[1],
914 in_be32(&ugeth->p_rx_glbl_pram->l3qt[1]));
915 ugeth_info("l3qt[2] : addr - 0x%08x, val - 0x%08x",
916 (u32) & ugeth->p_rx_glbl_pram->l3qt[2],
917 in_be32(&ugeth->p_rx_glbl_pram->l3qt[2]));
918 ugeth_info("l3qt[3] : addr - 0x%08x, val - 0x%08x",
919 (u32) & ugeth->p_rx_glbl_pram->l3qt[3],
920 in_be32(&ugeth->p_rx_glbl_pram->l3qt[3]));
921 ugeth_info("l3qt[4] : addr - 0x%08x, val - 0x%08x",
922 (u32) & ugeth->p_rx_glbl_pram->l3qt[4],
923 in_be32(&ugeth->p_rx_glbl_pram->l3qt[4]));
924 ugeth_info("l3qt[5] : addr - 0x%08x, val - 0x%08x",
925 (u32) & ugeth->p_rx_glbl_pram->l3qt[5],
926 in_be32(&ugeth->p_rx_glbl_pram->l3qt[5]));
927 ugeth_info("l3qt[6] : addr - 0x%08x, val - 0x%08x",
928 (u32) & ugeth->p_rx_glbl_pram->l3qt[6],
929 in_be32(&ugeth->p_rx_glbl_pram->l3qt[6]));
930 ugeth_info("l3qt[7] : addr - 0x%08x, val - 0x%08x",
931 (u32) & ugeth->p_rx_glbl_pram->l3qt[7],
932 in_be32(&ugeth->p_rx_glbl_pram->l3qt[7]));
933 ugeth_info("vlantype : addr - 0x%08x, val - 0x%04x",
934 (u32) & ugeth->p_rx_glbl_pram->vlantype,
935 in_be16(&ugeth->p_rx_glbl_pram->vlantype));
936 ugeth_info("vlantci : addr - 0x%08x, val - 0x%04x",
937 (u32) & ugeth->p_rx_glbl_pram->vlantci,
938 in_be16(&ugeth->p_rx_glbl_pram->vlantci));
939 for (i = 0; i < 64; i++)
940 ugeth_info
941 ("addressfiltering[%d]: addr - 0x%08x, val - 0x%02x",
942 i,
943 (u32) & ugeth->p_rx_glbl_pram->addressfiltering[i],
944 ugeth->p_rx_glbl_pram->addressfiltering[i]);
945 ugeth_info("exfGlobalParam : addr - 0x%08x, val - 0x%08x",
946 (u32) & ugeth->p_rx_glbl_pram->exfGlobalParam,
947 in_be32(&ugeth->p_rx_glbl_pram->exfGlobalParam));
948 }
949 if (ugeth->p_send_q_mem_reg) {
950 ugeth_info("Send Q memory registers:");
951 ugeth_info("Base address: 0x%08x",
952 (u32) ugeth->p_send_q_mem_reg);
953 for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
954 ugeth_info("SQQD[%d]:", i);
955 ugeth_info("Base address: 0x%08x",
956 (u32) & ugeth->p_send_q_mem_reg->sqqd[i]);
957 mem_disp((u8 *) & ugeth->p_send_q_mem_reg->sqqd[i],
Li Yang18a8e862006-10-19 21:07:34 -0500958 sizeof(struct ucc_geth_send_queue_qd));
Li Yangce973b12006-08-14 23:00:11 -0700959 }
960 }
961 if (ugeth->p_scheduler) {
962 ugeth_info("Scheduler:");
963 ugeth_info("Base address: 0x%08x", (u32) ugeth->p_scheduler);
964 mem_disp((u8 *) ugeth->p_scheduler,
965 sizeof(*ugeth->p_scheduler));
966 }
967 if (ugeth->p_tx_fw_statistics_pram) {
968 ugeth_info("TX FW statistics pram:");
969 ugeth_info("Base address: 0x%08x",
970 (u32) ugeth->p_tx_fw_statistics_pram);
971 mem_disp((u8 *) ugeth->p_tx_fw_statistics_pram,
972 sizeof(*ugeth->p_tx_fw_statistics_pram));
973 }
974 if (ugeth->p_rx_fw_statistics_pram) {
975 ugeth_info("RX FW statistics pram:");
976 ugeth_info("Base address: 0x%08x",
977 (u32) ugeth->p_rx_fw_statistics_pram);
978 mem_disp((u8 *) ugeth->p_rx_fw_statistics_pram,
979 sizeof(*ugeth->p_rx_fw_statistics_pram));
980 }
981 if (ugeth->p_rx_irq_coalescing_tbl) {
982 ugeth_info("RX IRQ coalescing tables:");
983 ugeth_info("Base address: 0x%08x",
984 (u32) ugeth->p_rx_irq_coalescing_tbl);
985 for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
986 ugeth_info("RX IRQ coalescing table entry[%d]:", i);
987 ugeth_info("Base address: 0x%08x",
988 (u32) & ugeth->p_rx_irq_coalescing_tbl->
989 coalescingentry[i]);
990 ugeth_info
991 ("interruptcoalescingmaxvalue: addr - 0x%08x, val - 0x%08x",
992 (u32) & ugeth->p_rx_irq_coalescing_tbl->
993 coalescingentry[i].interruptcoalescingmaxvalue,
994 in_be32(&ugeth->p_rx_irq_coalescing_tbl->
995 coalescingentry[i].
996 interruptcoalescingmaxvalue));
997 ugeth_info
998 ("interruptcoalescingcounter : addr - 0x%08x, val - 0x%08x",
999 (u32) & ugeth->p_rx_irq_coalescing_tbl->
1000 coalescingentry[i].interruptcoalescingcounter,
1001 in_be32(&ugeth->p_rx_irq_coalescing_tbl->
1002 coalescingentry[i].
1003 interruptcoalescingcounter));
1004 }
1005 }
1006 if (ugeth->p_rx_bd_qs_tbl) {
1007 ugeth_info("RX BD QS tables:");
1008 ugeth_info("Base address: 0x%08x", (u32) ugeth->p_rx_bd_qs_tbl);
1009 for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
1010 ugeth_info("RX BD QS table[%d]:", i);
1011 ugeth_info("Base address: 0x%08x",
1012 (u32) & ugeth->p_rx_bd_qs_tbl[i]);
1013 ugeth_info
1014 ("bdbaseptr : addr - 0x%08x, val - 0x%08x",
1015 (u32) & ugeth->p_rx_bd_qs_tbl[i].bdbaseptr,
1016 in_be32(&ugeth->p_rx_bd_qs_tbl[i].bdbaseptr));
1017 ugeth_info
1018 ("bdptr : addr - 0x%08x, val - 0x%08x",
1019 (u32) & ugeth->p_rx_bd_qs_tbl[i].bdptr,
1020 in_be32(&ugeth->p_rx_bd_qs_tbl[i].bdptr));
1021 ugeth_info
1022 ("externalbdbaseptr: addr - 0x%08x, val - 0x%08x",
1023 (u32) & ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
1024 in_be32(&ugeth->p_rx_bd_qs_tbl[i].
1025 externalbdbaseptr));
1026 ugeth_info
1027 ("externalbdptr : addr - 0x%08x, val - 0x%08x",
1028 (u32) & ugeth->p_rx_bd_qs_tbl[i].externalbdptr,
1029 in_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdptr));
1030 ugeth_info("ucode RX Prefetched BDs:");
1031 ugeth_info("Base address: 0x%08x",
1032 (u32)
1033 qe_muram_addr(in_be32
1034 (&ugeth->p_rx_bd_qs_tbl[i].
1035 bdbaseptr)));
1036 mem_disp((u8 *)
1037 qe_muram_addr(in_be32
1038 (&ugeth->p_rx_bd_qs_tbl[i].
1039 bdbaseptr)),
Li Yang18a8e862006-10-19 21:07:34 -05001040 sizeof(struct ucc_geth_rx_prefetched_bds));
Li Yangce973b12006-08-14 23:00:11 -07001041 }
1042 }
1043 if (ugeth->p_init_enet_param_shadow) {
1044 int size;
1045 ugeth_info("Init enet param shadow:");
1046 ugeth_info("Base address: 0x%08x",
1047 (u32) ugeth->p_init_enet_param_shadow);
1048 mem_disp((u8 *) ugeth->p_init_enet_param_shadow,
1049 sizeof(*ugeth->p_init_enet_param_shadow));
1050
Li Yang18a8e862006-10-19 21:07:34 -05001051 size = sizeof(struct ucc_geth_thread_rx_pram);
Li Yangce973b12006-08-14 23:00:11 -07001052 if (ugeth->ug_info->rxExtendedFiltering) {
1053 size +=
1054 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING;
1055 if (ugeth->ug_info->largestexternallookupkeysize ==
1056 QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
1057 size +=
1058 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_8;
1059 if (ugeth->ug_info->largestexternallookupkeysize ==
1060 QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES)
1061 size +=
1062 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_16;
1063 }
1064
1065 dump_init_enet_entries(ugeth,
1066 &(ugeth->p_init_enet_param_shadow->
1067 txthread[0]),
1068 ENET_INIT_PARAM_MAX_ENTRIES_TX,
Li Yang18a8e862006-10-19 21:07:34 -05001069 sizeof(struct ucc_geth_thread_tx_pram),
Li Yangce973b12006-08-14 23:00:11 -07001070 ugeth->ug_info->riscTx, 0);
1071 dump_init_enet_entries(ugeth,
1072 &(ugeth->p_init_enet_param_shadow->
1073 rxthread[0]),
1074 ENET_INIT_PARAM_MAX_ENTRIES_RX, size,
1075 ugeth->ug_info->riscRx, 1);
1076 }
1077}
1078#endif /* DEBUG */
1079
Andy Fleming6fee40e2008-05-02 13:01:23 -05001080static void init_default_reg_vals(u32 __iomem *upsmr_register,
1081 u32 __iomem *maccfg1_register,
1082 u32 __iomem *maccfg2_register)
Li Yangce973b12006-08-14 23:00:11 -07001083{
1084 out_be32(upsmr_register, UCC_GETH_UPSMR_INIT);
1085 out_be32(maccfg1_register, UCC_GETH_MACCFG1_INIT);
1086 out_be32(maccfg2_register, UCC_GETH_MACCFG2_INIT);
1087}
1088
1089static int init_half_duplex_params(int alt_beb,
1090 int back_pressure_no_backoff,
1091 int no_backoff,
1092 int excess_defer,
1093 u8 alt_beb_truncation,
1094 u8 max_retransmissions,
1095 u8 collision_window,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001096 u32 __iomem *hafdup_register)
Li Yangce973b12006-08-14 23:00:11 -07001097{
1098 u32 value = 0;
1099
1100 if ((alt_beb_truncation > HALFDUP_ALT_BEB_TRUNCATION_MAX) ||
1101 (max_retransmissions > HALFDUP_MAX_RETRANSMISSION_MAX) ||
1102 (collision_window > HALFDUP_COLLISION_WINDOW_MAX))
1103 return -EINVAL;
1104
1105 value = (u32) (alt_beb_truncation << HALFDUP_ALT_BEB_TRUNCATION_SHIFT);
1106
1107 if (alt_beb)
1108 value |= HALFDUP_ALT_BEB;
1109 if (back_pressure_no_backoff)
1110 value |= HALFDUP_BACK_PRESSURE_NO_BACKOFF;
1111 if (no_backoff)
1112 value |= HALFDUP_NO_BACKOFF;
1113 if (excess_defer)
1114 value |= HALFDUP_EXCESSIVE_DEFER;
1115
1116 value |= (max_retransmissions << HALFDUP_MAX_RETRANSMISSION_SHIFT);
1117
1118 value |= collision_window;
1119
1120 out_be32(hafdup_register, value);
1121 return 0;
1122}
1123
1124static int init_inter_frame_gap_params(u8 non_btb_cs_ipg,
1125 u8 non_btb_ipg,
1126 u8 min_ifg,
1127 u8 btb_ipg,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001128 u32 __iomem *ipgifg_register)
Li Yangce973b12006-08-14 23:00:11 -07001129{
1130 u32 value = 0;
1131
1132 /* Non-Back-to-back IPG part 1 should be <= Non-Back-to-back
1133 IPG part 2 */
1134 if (non_btb_cs_ipg > non_btb_ipg)
1135 return -EINVAL;
1136
1137 if ((non_btb_cs_ipg > IPGIFG_NON_BACK_TO_BACK_IFG_PART1_MAX) ||
1138 (non_btb_ipg > IPGIFG_NON_BACK_TO_BACK_IFG_PART2_MAX) ||
1139 /*(min_ifg > IPGIFG_MINIMUM_IFG_ENFORCEMENT_MAX) || */
1140 (btb_ipg > IPGIFG_BACK_TO_BACK_IFG_MAX))
1141 return -EINVAL;
1142
1143 value |=
1144 ((non_btb_cs_ipg << IPGIFG_NON_BACK_TO_BACK_IFG_PART1_SHIFT) &
1145 IPGIFG_NBTB_CS_IPG_MASK);
1146 value |=
1147 ((non_btb_ipg << IPGIFG_NON_BACK_TO_BACK_IFG_PART2_SHIFT) &
1148 IPGIFG_NBTB_IPG_MASK);
1149 value |=
1150 ((min_ifg << IPGIFG_MINIMUM_IFG_ENFORCEMENT_SHIFT) &
1151 IPGIFG_MIN_IFG_MASK);
1152 value |= (btb_ipg & IPGIFG_BTB_IPG_MASK);
1153
1154 out_be32(ipgifg_register, value);
1155 return 0;
1156}
1157
Li Yangac421852007-07-19 11:47:47 +08001158int init_flow_control_params(u32 automatic_flow_control_mode,
Li Yangce973b12006-08-14 23:00:11 -07001159 int rx_flow_control_enable,
1160 int tx_flow_control_enable,
1161 u16 pause_period,
1162 u16 extension_field,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001163 u32 __iomem *upsmr_register,
1164 u32 __iomem *uempr_register,
1165 u32 __iomem *maccfg1_register)
Li Yangce973b12006-08-14 23:00:11 -07001166{
1167 u32 value = 0;
1168
1169 /* Set UEMPR register */
1170 value = (u32) pause_period << UEMPR_PAUSE_TIME_VALUE_SHIFT;
1171 value |= (u32) extension_field << UEMPR_EXTENDED_PAUSE_TIME_VALUE_SHIFT;
1172 out_be32(uempr_register, value);
1173
1174 /* Set UPSMR register */
Timur Tabi3bc53422009-01-11 00:25:21 -08001175 setbits32(upsmr_register, automatic_flow_control_mode);
Li Yangce973b12006-08-14 23:00:11 -07001176
1177 value = in_be32(maccfg1_register);
1178 if (rx_flow_control_enable)
1179 value |= MACCFG1_FLOW_RX;
1180 if (tx_flow_control_enable)
1181 value |= MACCFG1_FLOW_TX;
1182 out_be32(maccfg1_register, value);
1183
1184 return 0;
1185}
1186
1187static int init_hw_statistics_gathering_mode(int enable_hardware_statistics,
1188 int auto_zero_hardware_statistics,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001189 u32 __iomem *upsmr_register,
1190 u16 __iomem *uescr_register)
Li Yangce973b12006-08-14 23:00:11 -07001191{
Li Yangce973b12006-08-14 23:00:11 -07001192 u16 uescr_value = 0;
Timur Tabi3bc53422009-01-11 00:25:21 -08001193
Li Yangce973b12006-08-14 23:00:11 -07001194 /* Enable hardware statistics gathering if requested */
Timur Tabi3bc53422009-01-11 00:25:21 -08001195 if (enable_hardware_statistics)
1196 setbits32(upsmr_register, UCC_GETH_UPSMR_HSE);
Li Yangce973b12006-08-14 23:00:11 -07001197
1198 /* Clear hardware statistics counters */
1199 uescr_value = in_be16(uescr_register);
1200 uescr_value |= UESCR_CLRCNT;
1201 /* Automatically zero hardware statistics counters on read,
1202 if requested */
1203 if (auto_zero_hardware_statistics)
1204 uescr_value |= UESCR_AUTOZ;
1205 out_be16(uescr_register, uescr_value);
1206
1207 return 0;
1208}
1209
1210static int init_firmware_statistics_gathering_mode(int
1211 enable_tx_firmware_statistics,
1212 int enable_rx_firmware_statistics,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001213 u32 __iomem *tx_rmon_base_ptr,
Li Yangce973b12006-08-14 23:00:11 -07001214 u32 tx_firmware_statistics_structure_address,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001215 u32 __iomem *rx_rmon_base_ptr,
Li Yangce973b12006-08-14 23:00:11 -07001216 u32 rx_firmware_statistics_structure_address,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001217 u16 __iomem *temoder_register,
1218 u32 __iomem *remoder_register)
Li Yangce973b12006-08-14 23:00:11 -07001219{
1220 /* Note: this function does not check if */
1221 /* the parameters it receives are NULL */
Li Yangce973b12006-08-14 23:00:11 -07001222
1223 if (enable_tx_firmware_statistics) {
1224 out_be32(tx_rmon_base_ptr,
1225 tx_firmware_statistics_structure_address);
Timur Tabi3bc53422009-01-11 00:25:21 -08001226 setbits16(temoder_register, TEMODER_TX_RMON_STATISTICS_ENABLE);
Li Yangce973b12006-08-14 23:00:11 -07001227 }
1228
1229 if (enable_rx_firmware_statistics) {
1230 out_be32(rx_rmon_base_ptr,
1231 rx_firmware_statistics_structure_address);
Timur Tabi3bc53422009-01-11 00:25:21 -08001232 setbits32(remoder_register, REMODER_RX_RMON_STATISTICS_ENABLE);
Li Yangce973b12006-08-14 23:00:11 -07001233 }
1234
1235 return 0;
1236}
1237
1238static int init_mac_station_addr_regs(u8 address_byte_0,
1239 u8 address_byte_1,
1240 u8 address_byte_2,
1241 u8 address_byte_3,
1242 u8 address_byte_4,
1243 u8 address_byte_5,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001244 u32 __iomem *macstnaddr1_register,
1245 u32 __iomem *macstnaddr2_register)
Li Yangce973b12006-08-14 23:00:11 -07001246{
1247 u32 value = 0;
1248
1249 /* Example: for a station address of 0x12345678ABCD, */
1250 /* 0x12 is byte 0, 0x34 is byte 1 and so on and 0xCD is byte 5 */
1251
1252 /* MACSTNADDR1 Register: */
1253
1254 /* 0 7 8 15 */
1255 /* station address byte 5 station address byte 4 */
1256 /* 16 23 24 31 */
1257 /* station address byte 3 station address byte 2 */
1258 value |= (u32) ((address_byte_2 << 0) & 0x000000FF);
1259 value |= (u32) ((address_byte_3 << 8) & 0x0000FF00);
1260 value |= (u32) ((address_byte_4 << 16) & 0x00FF0000);
1261 value |= (u32) ((address_byte_5 << 24) & 0xFF000000);
1262
1263 out_be32(macstnaddr1_register, value);
1264
1265 /* MACSTNADDR2 Register: */
1266
1267 /* 0 7 8 15 */
1268 /* station address byte 1 station address byte 0 */
1269 /* 16 23 24 31 */
1270 /* reserved reserved */
1271 value = 0;
1272 value |= (u32) ((address_byte_0 << 16) & 0x00FF0000);
1273 value |= (u32) ((address_byte_1 << 24) & 0xFF000000);
1274
1275 out_be32(macstnaddr2_register, value);
1276
1277 return 0;
1278}
1279
Li Yangce973b12006-08-14 23:00:11 -07001280static int init_check_frame_length_mode(int length_check,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001281 u32 __iomem *maccfg2_register)
Li Yangce973b12006-08-14 23:00:11 -07001282{
1283 u32 value = 0;
1284
1285 value = in_be32(maccfg2_register);
1286
1287 if (length_check)
1288 value |= MACCFG2_LC;
1289 else
1290 value &= ~MACCFG2_LC;
1291
1292 out_be32(maccfg2_register, value);
1293 return 0;
1294}
1295
1296static int init_preamble_length(u8 preamble_length,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001297 u32 __iomem *maccfg2_register)
Li Yangce973b12006-08-14 23:00:11 -07001298{
Li Yangce973b12006-08-14 23:00:11 -07001299 if ((preamble_length < 3) || (preamble_length > 7))
1300 return -EINVAL;
1301
Timur Tabi3bc53422009-01-11 00:25:21 -08001302 clrsetbits_be32(maccfg2_register, MACCFG2_PREL_MASK,
1303 preamble_length << MACCFG2_PREL_SHIFT);
1304
Li Yangce973b12006-08-14 23:00:11 -07001305 return 0;
1306}
1307
Li Yangce973b12006-08-14 23:00:11 -07001308static int init_rx_parameters(int reject_broadcast,
1309 int receive_short_frames,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001310 int promiscuous, u32 __iomem *upsmr_register)
Li Yangce973b12006-08-14 23:00:11 -07001311{
1312 u32 value = 0;
1313
1314 value = in_be32(upsmr_register);
1315
1316 if (reject_broadcast)
Timur Tabi3bc53422009-01-11 00:25:21 -08001317 value |= UCC_GETH_UPSMR_BRO;
Li Yangce973b12006-08-14 23:00:11 -07001318 else
Timur Tabi3bc53422009-01-11 00:25:21 -08001319 value &= ~UCC_GETH_UPSMR_BRO;
Li Yangce973b12006-08-14 23:00:11 -07001320
1321 if (receive_short_frames)
Timur Tabi3bc53422009-01-11 00:25:21 -08001322 value |= UCC_GETH_UPSMR_RSH;
Li Yangce973b12006-08-14 23:00:11 -07001323 else
Timur Tabi3bc53422009-01-11 00:25:21 -08001324 value &= ~UCC_GETH_UPSMR_RSH;
Li Yangce973b12006-08-14 23:00:11 -07001325
1326 if (promiscuous)
Timur Tabi3bc53422009-01-11 00:25:21 -08001327 value |= UCC_GETH_UPSMR_PRO;
Li Yangce973b12006-08-14 23:00:11 -07001328 else
Timur Tabi3bc53422009-01-11 00:25:21 -08001329 value &= ~UCC_GETH_UPSMR_PRO;
Li Yangce973b12006-08-14 23:00:11 -07001330
1331 out_be32(upsmr_register, value);
1332
1333 return 0;
1334}
1335
1336static int init_max_rx_buff_len(u16 max_rx_buf_len,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001337 u16 __iomem *mrblr_register)
Li Yangce973b12006-08-14 23:00:11 -07001338{
1339 /* max_rx_buf_len value must be a multiple of 128 */
1340 if ((max_rx_buf_len == 0)
1341 || (max_rx_buf_len % UCC_GETH_MRBLR_ALIGNMENT))
1342 return -EINVAL;
1343
1344 out_be16(mrblr_register, max_rx_buf_len);
1345 return 0;
1346}
1347
1348static int init_min_frame_len(u16 min_frame_length,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001349 u16 __iomem *minflr_register,
1350 u16 __iomem *mrblr_register)
Li Yangce973b12006-08-14 23:00:11 -07001351{
1352 u16 mrblr_value = 0;
1353
1354 mrblr_value = in_be16(mrblr_register);
1355 if (min_frame_length >= (mrblr_value - 4))
1356 return -EINVAL;
1357
1358 out_be16(minflr_register, min_frame_length);
1359 return 0;
1360}
1361
Li Yang18a8e862006-10-19 21:07:34 -05001362static int adjust_enet_interface(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -07001363{
Li Yang18a8e862006-10-19 21:07:34 -05001364 struct ucc_geth_info *ug_info;
Andy Fleming6fee40e2008-05-02 13:01:23 -05001365 struct ucc_geth __iomem *ug_regs;
1366 struct ucc_fast __iomem *uf_regs;
Kim Phillips728de4c92007-04-13 01:26:03 -05001367 int ret_val;
1368 u32 upsmr, maccfg2, tbiBaseAddress;
Li Yangce973b12006-08-14 23:00:11 -07001369 u16 value;
1370
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07001371 ugeth_vdbg("%s: IN", __func__);
Li Yangce973b12006-08-14 23:00:11 -07001372
1373 ug_info = ugeth->ug_info;
1374 ug_regs = ugeth->ug_regs;
1375 uf_regs = ugeth->uccf->uf_regs;
1376
Li Yangce973b12006-08-14 23:00:11 -07001377 /* Set MACCFG2 */
1378 maccfg2 = in_be32(&ug_regs->maccfg2);
1379 maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK;
Kim Phillips728de4c92007-04-13 01:26:03 -05001380 if ((ugeth->max_speed == SPEED_10) ||
1381 (ugeth->max_speed == SPEED_100))
Li Yangce973b12006-08-14 23:00:11 -07001382 maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
Kim Phillips728de4c92007-04-13 01:26:03 -05001383 else if (ugeth->max_speed == SPEED_1000)
Li Yangce973b12006-08-14 23:00:11 -07001384 maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
1385 maccfg2 |= ug_info->padAndCrc;
1386 out_be32(&ug_regs->maccfg2, maccfg2);
1387
1388 /* Set UPSMR */
1389 upsmr = in_be32(&uf_regs->upsmr);
Timur Tabi3bc53422009-01-11 00:25:21 -08001390 upsmr &= ~(UCC_GETH_UPSMR_RPM | UCC_GETH_UPSMR_R10M |
1391 UCC_GETH_UPSMR_TBIM | UCC_GETH_UPSMR_RMM);
Kim Phillips728de4c92007-04-13 01:26:03 -05001392 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_RMII) ||
1393 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII) ||
1394 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_ID) ||
Kim Phillipsbd0ceaa2007-11-26 16:17:58 -06001395 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
1396 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID) ||
Kim Phillips728de4c92007-04-13 01:26:03 -05001397 (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
Heiko Schochercef309c2009-04-20 22:36:43 +00001398 if (ugeth->phy_interface != PHY_INTERFACE_MODE_RMII)
1399 upsmr |= UCC_GETH_UPSMR_RPM;
Kim Phillips728de4c92007-04-13 01:26:03 -05001400 switch (ugeth->max_speed) {
1401 case SPEED_10:
Timur Tabi3bc53422009-01-11 00:25:21 -08001402 upsmr |= UCC_GETH_UPSMR_R10M;
Kim Phillips728de4c92007-04-13 01:26:03 -05001403 /* FALLTHROUGH */
1404 case SPEED_100:
1405 if (ugeth->phy_interface != PHY_INTERFACE_MODE_RTBI)
Timur Tabi3bc53422009-01-11 00:25:21 -08001406 upsmr |= UCC_GETH_UPSMR_RMM;
Kim Phillips728de4c92007-04-13 01:26:03 -05001407 }
1408 }
1409 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_TBI) ||
1410 (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
Timur Tabi3bc53422009-01-11 00:25:21 -08001411 upsmr |= UCC_GETH_UPSMR_TBIM;
Kim Phillips728de4c92007-04-13 01:26:03 -05001412 }
Haiying Wangfb1001f2009-06-17 13:16:10 +00001413 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_SGMII))
1414 upsmr |= UCC_GETH_UPSMR_SGMM;
1415
Li Yangce973b12006-08-14 23:00:11 -07001416 out_be32(&uf_regs->upsmr, upsmr);
1417
Li Yangce973b12006-08-14 23:00:11 -07001418 /* Disable autonegotiation in tbi mode, because by default it
1419 comes up in autonegotiation mode. */
1420 /* Note that this depends on proper setting in utbipar register. */
Kim Phillips728de4c92007-04-13 01:26:03 -05001421 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_TBI) ||
1422 (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
Li Yangce973b12006-08-14 23:00:11 -07001423 tbiBaseAddress = in_be32(&ug_regs->utbipar);
1424 tbiBaseAddress &= UTBIPAR_PHY_ADDRESS_MASK;
1425 tbiBaseAddress >>= UTBIPAR_PHY_ADDRESS_SHIFT;
Kim Phillips728de4c92007-04-13 01:26:03 -05001426 value = ugeth->phydev->bus->read(ugeth->phydev->bus,
1427 (u8) tbiBaseAddress, ENET_TBI_MII_CR);
Li Yangce973b12006-08-14 23:00:11 -07001428 value &= ~0x1000; /* Turn off autonegotiation */
Kim Phillips728de4c92007-04-13 01:26:03 -05001429 ugeth->phydev->bus->write(ugeth->phydev->bus,
1430 (u8) tbiBaseAddress, ENET_TBI_MII_CR, value);
Li Yangce973b12006-08-14 23:00:11 -07001431 }
1432
1433 init_check_frame_length_mode(ug_info->lengthCheckRx, &ug_regs->maccfg2);
1434
1435 ret_val = init_preamble_length(ug_info->prel, &ug_regs->maccfg2);
1436 if (ret_val != 0) {
Li Yang890de952007-07-19 11:48:29 +08001437 if (netif_msg_probe(ugeth))
1438 ugeth_err("%s: Preamble length must be between 3 and 7 inclusive.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07001439 __func__);
Li Yangce973b12006-08-14 23:00:11 -07001440 return ret_val;
1441 }
1442
1443 return 0;
1444}
1445
1446/* Called every time the controller might need to be made
1447 * aware of new link state. The PHY code conveys this
1448 * information through variables in the ugeth structure, and this
1449 * function converts those variables into the appropriate
1450 * register values, and can bring down the device if needed.
1451 */
Kim Phillips728de4c92007-04-13 01:26:03 -05001452
Li Yangce973b12006-08-14 23:00:11 -07001453static void adjust_link(struct net_device *dev)
1454{
Li Yang18a8e862006-10-19 21:07:34 -05001455 struct ucc_geth_private *ugeth = netdev_priv(dev);
Andy Fleming6fee40e2008-05-02 13:01:23 -05001456 struct ucc_geth __iomem *ug_regs;
1457 struct ucc_fast __iomem *uf_regs;
Kim Phillips728de4c92007-04-13 01:26:03 -05001458 struct phy_device *phydev = ugeth->phydev;
1459 unsigned long flags;
1460 int new_state = 0;
Li Yangce973b12006-08-14 23:00:11 -07001461
1462 ug_regs = ugeth->ug_regs;
Kim Phillips728de4c92007-04-13 01:26:03 -05001463 uf_regs = ugeth->uccf->uf_regs;
Li Yangce973b12006-08-14 23:00:11 -07001464
Kim Phillips728de4c92007-04-13 01:26:03 -05001465 spin_lock_irqsave(&ugeth->lock, flags);
1466
1467 if (phydev->link) {
1468 u32 tempval = in_be32(&ug_regs->maccfg2);
1469 u32 upsmr = in_be32(&uf_regs->upsmr);
Li Yangce973b12006-08-14 23:00:11 -07001470 /* Now we make sure that we can be in full duplex mode.
1471 * If not, we operate in half-duplex mode. */
Kim Phillips728de4c92007-04-13 01:26:03 -05001472 if (phydev->duplex != ugeth->oldduplex) {
1473 new_state = 1;
1474 if (!(phydev->duplex))
Li Yangce973b12006-08-14 23:00:11 -07001475 tempval &= ~(MACCFG2_FDX);
Kim Phillips728de4c92007-04-13 01:26:03 -05001476 else
Li Yangce973b12006-08-14 23:00:11 -07001477 tempval |= MACCFG2_FDX;
Kim Phillips728de4c92007-04-13 01:26:03 -05001478 ugeth->oldduplex = phydev->duplex;
Li Yangce973b12006-08-14 23:00:11 -07001479 }
1480
Kim Phillips728de4c92007-04-13 01:26:03 -05001481 if (phydev->speed != ugeth->oldspeed) {
1482 new_state = 1;
1483 switch (phydev->speed) {
1484 case SPEED_1000:
1485 tempval = ((tempval &
1486 ~(MACCFG2_INTERFACE_MODE_MASK)) |
1487 MACCFG2_INTERFACE_MODE_BYTE);
Li Yangce973b12006-08-14 23:00:11 -07001488 break;
Kim Phillips728de4c92007-04-13 01:26:03 -05001489 case SPEED_100:
1490 case SPEED_10:
1491 tempval = ((tempval &
1492 ~(MACCFG2_INTERFACE_MODE_MASK)) |
1493 MACCFG2_INTERFACE_MODE_NIBBLE);
1494 /* if reduced mode, re-set UPSMR.R10M */
1495 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_RMII) ||
1496 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII) ||
1497 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_ID) ||
Kim Phillipsbd0ceaa2007-11-26 16:17:58 -06001498 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
1499 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID) ||
Kim Phillips728de4c92007-04-13 01:26:03 -05001500 (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
1501 if (phydev->speed == SPEED_10)
Timur Tabi3bc53422009-01-11 00:25:21 -08001502 upsmr |= UCC_GETH_UPSMR_R10M;
Kim Phillips728de4c92007-04-13 01:26:03 -05001503 else
Timur Tabi3bc53422009-01-11 00:25:21 -08001504 upsmr &= ~UCC_GETH_UPSMR_R10M;
Kim Phillips728de4c92007-04-13 01:26:03 -05001505 }
Li Yangce973b12006-08-14 23:00:11 -07001506 break;
1507 default:
Kim Phillips728de4c92007-04-13 01:26:03 -05001508 if (netif_msg_link(ugeth))
1509 ugeth_warn(
1510 "%s: Ack! Speed (%d) is not 10/100/1000!",
1511 dev->name, phydev->speed);
Li Yangce973b12006-08-14 23:00:11 -07001512 break;
1513 }
Kim Phillips728de4c92007-04-13 01:26:03 -05001514 ugeth->oldspeed = phydev->speed;
Li Yangce973b12006-08-14 23:00:11 -07001515 }
1516
Kim Phillips728de4c92007-04-13 01:26:03 -05001517 out_be32(&ug_regs->maccfg2, tempval);
1518 out_be32(&uf_regs->upsmr, upsmr);
1519
Li Yangce973b12006-08-14 23:00:11 -07001520 if (!ugeth->oldlink) {
Kim Phillips728de4c92007-04-13 01:26:03 -05001521 new_state = 1;
Li Yangce973b12006-08-14 23:00:11 -07001522 ugeth->oldlink = 1;
Li Yangce973b12006-08-14 23:00:11 -07001523 }
Kim Phillips728de4c92007-04-13 01:26:03 -05001524 } else if (ugeth->oldlink) {
1525 new_state = 1;
Li Yangce973b12006-08-14 23:00:11 -07001526 ugeth->oldlink = 0;
1527 ugeth->oldspeed = 0;
1528 ugeth->oldduplex = -1;
Li Yangce973b12006-08-14 23:00:11 -07001529 }
Kim Phillips728de4c92007-04-13 01:26:03 -05001530
1531 if (new_state && netif_msg_link(ugeth))
1532 phy_print_status(phydev);
1533
1534 spin_unlock_irqrestore(&ugeth->lock, flags);
Li Yangce973b12006-08-14 23:00:11 -07001535}
1536
Haiying Wangfb1001f2009-06-17 13:16:10 +00001537/* Initialize TBI PHY interface for communicating with the
1538 * SERDES lynx PHY on the chip. We communicate with this PHY
1539 * through the MDIO bus on each controller, treating it as a
1540 * "normal" PHY at the address found in the UTBIPA register. We assume
1541 * that the UTBIPA register is valid. Either the MDIO bus code will set
1542 * it to a value that doesn't conflict with other PHYs on the bus, or the
1543 * value doesn't matter, as there are no other PHYs on the bus.
1544 */
1545static void uec_configure_serdes(struct net_device *dev)
1546{
1547 struct ucc_geth_private *ugeth = netdev_priv(dev);
1548 struct ucc_geth_info *ug_info = ugeth->ug_info;
1549 struct phy_device *tbiphy;
1550
1551 if (!ug_info->tbi_node) {
1552 dev_warn(&dev->dev, "SGMII mode requires that the device "
1553 "tree specify a tbi-handle\n");
1554 return;
1555 }
1556
1557 tbiphy = of_phy_find_device(ug_info->tbi_node);
1558 if (!tbiphy) {
1559 dev_err(&dev->dev, "error: Could not get TBI device\n");
1560 return;
1561 }
1562
1563 /*
1564 * If the link is already up, we must already be ok, and don't need to
1565 * configure and reset the TBI<->SerDes link. Maybe U-Boot configured
1566 * everything for us? Resetting it takes the link down and requires
1567 * several seconds for it to come back.
1568 */
1569 if (phy_read(tbiphy, ENET_TBI_MII_SR) & TBISR_LSTATUS)
1570 return;
1571
1572 /* Single clk mode, mii mode off(for serdes communication) */
1573 phy_write(tbiphy, ENET_TBI_MII_ANA, TBIANA_SETTINGS);
1574
1575 phy_write(tbiphy, ENET_TBI_MII_TBICON, TBICON_CLK_SELECT);
1576
1577 phy_write(tbiphy, ENET_TBI_MII_CR, TBICR_SETTINGS);
1578}
1579
Li Yangce973b12006-08-14 23:00:11 -07001580/* Configure the PHY for dev.
1581 * returns 0 if success. -1 if failure
1582 */
1583static int init_phy(struct net_device *dev)
1584{
Kim Phillips728de4c92007-04-13 01:26:03 -05001585 struct ucc_geth_private *priv = netdev_priv(dev);
Anton Vorontsov61fa9dc2009-03-22 21:30:52 -07001586 struct ucc_geth_info *ug_info = priv->ug_info;
Kim Phillips728de4c92007-04-13 01:26:03 -05001587 struct phy_device *phydev;
Li Yangce973b12006-08-14 23:00:11 -07001588
Kim Phillips728de4c92007-04-13 01:26:03 -05001589 priv->oldlink = 0;
1590 priv->oldspeed = 0;
1591 priv->oldduplex = -1;
Li Yangce973b12006-08-14 23:00:11 -07001592
Grant Likely0b9da332009-04-25 12:53:23 +00001593 if (!ug_info->phy_node)
1594 return 0;
Li Yangce973b12006-08-14 23:00:11 -07001595
Grant Likely0b9da332009-04-25 12:53:23 +00001596 phydev = of_phy_connect(dev, ug_info->phy_node, &adjust_link, 0,
1597 priv->phy_interface);
1598 if (!phydev) {
Kim Phillips728de4c92007-04-13 01:26:03 -05001599 printk("%s: Could not attach to PHY\n", dev->name);
Grant Likely0b9da332009-04-25 12:53:23 +00001600 return -ENODEV;
Li Yangce973b12006-08-14 23:00:11 -07001601 }
1602
Haiying Wangfb1001f2009-06-17 13:16:10 +00001603 if (priv->phy_interface == PHY_INTERFACE_MODE_SGMII)
1604 uec_configure_serdes(dev);
1605
Kim Phillips728de4c92007-04-13 01:26:03 -05001606 phydev->supported &= (ADVERTISED_10baseT_Half |
Li Yangce973b12006-08-14 23:00:11 -07001607 ADVERTISED_10baseT_Full |
1608 ADVERTISED_100baseT_Half |
Kim Phillips728de4c92007-04-13 01:26:03 -05001609 ADVERTISED_100baseT_Full);
Li Yangce973b12006-08-14 23:00:11 -07001610
Kim Phillips728de4c92007-04-13 01:26:03 -05001611 if (priv->max_speed == SPEED_1000)
1612 phydev->supported |= ADVERTISED_1000baseT_Full;
Li Yangce973b12006-08-14 23:00:11 -07001613
Kim Phillips728de4c92007-04-13 01:26:03 -05001614 phydev->advertising = phydev->supported;
Li Yangce973b12006-08-14 23:00:11 -07001615
Kim Phillips728de4c92007-04-13 01:26:03 -05001616 priv->phydev = phydev;
Li Yangce973b12006-08-14 23:00:11 -07001617
1618 return 0;
Li Yangce973b12006-08-14 23:00:11 -07001619}
1620
Kim Phillips728de4c92007-04-13 01:26:03 -05001621
Li Yangce973b12006-08-14 23:00:11 -07001622
Li Yang18a8e862006-10-19 21:07:34 -05001623static int ugeth_graceful_stop_tx(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -07001624{
Li Yang18a8e862006-10-19 21:07:34 -05001625 struct ucc_fast_private *uccf;
Li Yangce973b12006-08-14 23:00:11 -07001626 u32 cecr_subblock;
1627 u32 temp;
Anton Vorontsovb3431c62008-12-18 08:23:22 +00001628 int i = 10;
Li Yangce973b12006-08-14 23:00:11 -07001629
1630 uccf = ugeth->uccf;
1631
1632 /* Mask GRACEFUL STOP TX interrupt bit and clear it */
Timur Tabi3bc53422009-01-11 00:25:21 -08001633 clrbits32(uccf->p_uccm, UCC_GETH_UCCE_GRA);
1634 out_be32(uccf->p_ucce, UCC_GETH_UCCE_GRA); /* clear by writing 1 */
Li Yangce973b12006-08-14 23:00:11 -07001635
1636 /* Issue host command */
1637 cecr_subblock =
1638 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
1639 qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock,
Li Yang18a8e862006-10-19 21:07:34 -05001640 QE_CR_PROTOCOL_ETHERNET, 0);
Li Yangce973b12006-08-14 23:00:11 -07001641
1642 /* Wait for command to complete */
1643 do {
Anton Vorontsovb3431c62008-12-18 08:23:22 +00001644 msleep(10);
Li Yangce973b12006-08-14 23:00:11 -07001645 temp = in_be32(uccf->p_ucce);
Timur Tabi3bc53422009-01-11 00:25:21 -08001646 } while (!(temp & UCC_GETH_UCCE_GRA) && --i);
Li Yangce973b12006-08-14 23:00:11 -07001647
1648 uccf->stopped_tx = 1;
1649
1650 return 0;
1651}
1652
Li Yang18a8e862006-10-19 21:07:34 -05001653static int ugeth_graceful_stop_rx(struct ucc_geth_private * ugeth)
Li Yangce973b12006-08-14 23:00:11 -07001654{
Li Yang18a8e862006-10-19 21:07:34 -05001655 struct ucc_fast_private *uccf;
Li Yangce973b12006-08-14 23:00:11 -07001656 u32 cecr_subblock;
1657 u8 temp;
Anton Vorontsovb3431c62008-12-18 08:23:22 +00001658 int i = 10;
Li Yangce973b12006-08-14 23:00:11 -07001659
1660 uccf = ugeth->uccf;
1661
1662 /* Clear acknowledge bit */
Andy Fleming6fee40e2008-05-02 13:01:23 -05001663 temp = in_8(&ugeth->p_rx_glbl_pram->rxgstpack);
Li Yangce973b12006-08-14 23:00:11 -07001664 temp &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX;
Andy Fleming6fee40e2008-05-02 13:01:23 -05001665 out_8(&ugeth->p_rx_glbl_pram->rxgstpack, temp);
Li Yangce973b12006-08-14 23:00:11 -07001666
1667 /* Keep issuing command and checking acknowledge bit until
1668 it is asserted, according to spec */
1669 do {
1670 /* Issue host command */
1671 cecr_subblock =
1672 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.
1673 ucc_num);
1674 qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock,
Li Yang18a8e862006-10-19 21:07:34 -05001675 QE_CR_PROTOCOL_ETHERNET, 0);
Anton Vorontsovb3431c62008-12-18 08:23:22 +00001676 msleep(10);
Andy Fleming6fee40e2008-05-02 13:01:23 -05001677 temp = in_8(&ugeth->p_rx_glbl_pram->rxgstpack);
Anton Vorontsovb3431c62008-12-18 08:23:22 +00001678 } while (!(temp & GRACEFUL_STOP_ACKNOWLEDGE_RX) && --i);
Li Yangce973b12006-08-14 23:00:11 -07001679
1680 uccf->stopped_rx = 1;
1681
1682 return 0;
1683}
1684
Li Yang18a8e862006-10-19 21:07:34 -05001685static int ugeth_restart_tx(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -07001686{
Li Yang18a8e862006-10-19 21:07:34 -05001687 struct ucc_fast_private *uccf;
Li Yangce973b12006-08-14 23:00:11 -07001688 u32 cecr_subblock;
1689
1690 uccf = ugeth->uccf;
1691
1692 cecr_subblock =
1693 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
Li Yang18a8e862006-10-19 21:07:34 -05001694 qe_issue_cmd(QE_RESTART_TX, cecr_subblock, QE_CR_PROTOCOL_ETHERNET, 0);
Li Yangce973b12006-08-14 23:00:11 -07001695 uccf->stopped_tx = 0;
1696
1697 return 0;
1698}
1699
Li Yang18a8e862006-10-19 21:07:34 -05001700static int ugeth_restart_rx(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -07001701{
Li Yang18a8e862006-10-19 21:07:34 -05001702 struct ucc_fast_private *uccf;
Li Yangce973b12006-08-14 23:00:11 -07001703 u32 cecr_subblock;
1704
1705 uccf = ugeth->uccf;
1706
1707 cecr_subblock =
1708 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
Li Yang18a8e862006-10-19 21:07:34 -05001709 qe_issue_cmd(QE_RESTART_RX, cecr_subblock, QE_CR_PROTOCOL_ETHERNET,
Li Yangce973b12006-08-14 23:00:11 -07001710 0);
1711 uccf->stopped_rx = 0;
1712
1713 return 0;
1714}
1715
Li Yang18a8e862006-10-19 21:07:34 -05001716static int ugeth_enable(struct ucc_geth_private *ugeth, enum comm_dir mode)
Li Yangce973b12006-08-14 23:00:11 -07001717{
Li Yang18a8e862006-10-19 21:07:34 -05001718 struct ucc_fast_private *uccf;
Li Yangce973b12006-08-14 23:00:11 -07001719 int enabled_tx, enabled_rx;
1720
1721 uccf = ugeth->uccf;
1722
1723 /* check if the UCC number is in range. */
1724 if (ugeth->ug_info->uf_info.ucc_num >= UCC_MAX_NUM) {
Li Yang890de952007-07-19 11:48:29 +08001725 if (netif_msg_probe(ugeth))
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07001726 ugeth_err("%s: ucc_num out of range.", __func__);
Li Yangce973b12006-08-14 23:00:11 -07001727 return -EINVAL;
1728 }
1729
1730 enabled_tx = uccf->enabled_tx;
1731 enabled_rx = uccf->enabled_rx;
1732
1733 /* Get Tx and Rx going again, in case this channel was actively
1734 disabled. */
1735 if ((mode & COMM_DIR_TX) && (!enabled_tx) && uccf->stopped_tx)
1736 ugeth_restart_tx(ugeth);
1737 if ((mode & COMM_DIR_RX) && (!enabled_rx) && uccf->stopped_rx)
1738 ugeth_restart_rx(ugeth);
1739
1740 ucc_fast_enable(uccf, mode); /* OK to do even if not disabled */
1741
1742 return 0;
1743
1744}
1745
Li Yang18a8e862006-10-19 21:07:34 -05001746static int ugeth_disable(struct ucc_geth_private * ugeth, enum comm_dir mode)
Li Yangce973b12006-08-14 23:00:11 -07001747{
Li Yang18a8e862006-10-19 21:07:34 -05001748 struct ucc_fast_private *uccf;
Li Yangce973b12006-08-14 23:00:11 -07001749
1750 uccf = ugeth->uccf;
1751
1752 /* check if the UCC number is in range. */
1753 if (ugeth->ug_info->uf_info.ucc_num >= UCC_MAX_NUM) {
Li Yang890de952007-07-19 11:48:29 +08001754 if (netif_msg_probe(ugeth))
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07001755 ugeth_err("%s: ucc_num out of range.", __func__);
Li Yangce973b12006-08-14 23:00:11 -07001756 return -EINVAL;
1757 }
1758
1759 /* Stop any transmissions */
1760 if ((mode & COMM_DIR_TX) && uccf->enabled_tx && !uccf->stopped_tx)
1761 ugeth_graceful_stop_tx(ugeth);
1762
1763 /* Stop any receptions */
1764 if ((mode & COMM_DIR_RX) && uccf->enabled_rx && !uccf->stopped_rx)
1765 ugeth_graceful_stop_rx(ugeth);
1766
1767 ucc_fast_disable(ugeth->uccf, mode); /* OK to do even if not enabled */
1768
1769 return 0;
1770}
1771
Li Yang18a8e862006-10-19 21:07:34 -05001772static void ugeth_dump_regs(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -07001773{
1774#ifdef DEBUG
1775 ucc_fast_dump_regs(ugeth->uccf);
1776 dump_regs(ugeth);
1777 dump_bds(ugeth);
1778#endif
1779}
1780
Li Yang18a8e862006-10-19 21:07:34 -05001781static int ugeth_82xx_filtering_clear_all_addr_in_hash(struct ucc_geth_private *
Li Yangce973b12006-08-14 23:00:11 -07001782 ugeth,
Li Yang18a8e862006-10-19 21:07:34 -05001783 enum enet_addr_type
Li Yangce973b12006-08-14 23:00:11 -07001784 enet_addr_type)
1785{
Andy Fleming6fee40e2008-05-02 13:01:23 -05001786 struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
Li Yang18a8e862006-10-19 21:07:34 -05001787 struct ucc_fast_private *uccf;
1788 enum comm_dir comm_dir;
Li Yangce973b12006-08-14 23:00:11 -07001789 struct list_head *p_lh;
1790 u16 i, num;
Andy Fleming6fee40e2008-05-02 13:01:23 -05001791 u32 __iomem *addr_h;
1792 u32 __iomem *addr_l;
Li Yangce973b12006-08-14 23:00:11 -07001793 u8 *p_counter;
1794
1795 uccf = ugeth->uccf;
1796
1797 p_82xx_addr_filt =
Andy Fleming6fee40e2008-05-02 13:01:23 -05001798 (struct ucc_geth_82xx_address_filtering_pram __iomem *)
1799 ugeth->p_rx_glbl_pram->addressfiltering;
Li Yangce973b12006-08-14 23:00:11 -07001800
1801 if (enet_addr_type == ENET_ADDR_TYPE_GROUP) {
1802 addr_h = &(p_82xx_addr_filt->gaddr_h);
1803 addr_l = &(p_82xx_addr_filt->gaddr_l);
1804 p_lh = &ugeth->group_hash_q;
1805 p_counter = &(ugeth->numGroupAddrInHash);
1806 } else if (enet_addr_type == ENET_ADDR_TYPE_INDIVIDUAL) {
1807 addr_h = &(p_82xx_addr_filt->iaddr_h);
1808 addr_l = &(p_82xx_addr_filt->iaddr_l);
1809 p_lh = &ugeth->ind_hash_q;
1810 p_counter = &(ugeth->numIndAddrInHash);
1811 } else
1812 return -EINVAL;
1813
1814 comm_dir = 0;
1815 if (uccf->enabled_tx)
1816 comm_dir |= COMM_DIR_TX;
1817 if (uccf->enabled_rx)
1818 comm_dir |= COMM_DIR_RX;
1819 if (comm_dir)
1820 ugeth_disable(ugeth, comm_dir);
1821
1822 /* Clear the hash table. */
1823 out_be32(addr_h, 0x00000000);
1824 out_be32(addr_l, 0x00000000);
1825
1826 if (!p_lh)
1827 return 0;
1828
1829 num = *p_counter;
1830
1831 /* Delete all remaining CQ elements */
1832 for (i = 0; i < num; i++)
1833 put_enet_addr_container(ENET_ADDR_CONT_ENTRY(dequeue(p_lh)));
1834
1835 *p_counter = 0;
1836
1837 if (comm_dir)
1838 ugeth_enable(ugeth, comm_dir);
1839
1840 return 0;
1841}
1842
Li Yang18a8e862006-10-19 21:07:34 -05001843static int ugeth_82xx_filtering_clear_addr_in_paddr(struct ucc_geth_private *ugeth,
Li Yangce973b12006-08-14 23:00:11 -07001844 u8 paddr_num)
1845{
1846 ugeth->indAddrRegUsed[paddr_num] = 0; /* mark this paddr as not used */
1847 return hw_clear_addr_in_paddr(ugeth, paddr_num);/* clear in hardware */
1848}
1849
Li Yang18a8e862006-10-19 21:07:34 -05001850static void ucc_geth_memclean(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -07001851{
1852 u16 i, j;
Andy Fleming6fee40e2008-05-02 13:01:23 -05001853 u8 __iomem *bd;
Li Yangce973b12006-08-14 23:00:11 -07001854
1855 if (!ugeth)
1856 return;
1857
Anton Vorontsov80a9fad2008-02-01 16:22:48 +03001858 if (ugeth->uccf) {
Li Yangce973b12006-08-14 23:00:11 -07001859 ucc_fast_free(ugeth->uccf);
Anton Vorontsov80a9fad2008-02-01 16:22:48 +03001860 ugeth->uccf = NULL;
1861 }
Li Yangce973b12006-08-14 23:00:11 -07001862
1863 if (ugeth->p_thread_data_tx) {
1864 qe_muram_free(ugeth->thread_dat_tx_offset);
1865 ugeth->p_thread_data_tx = NULL;
1866 }
1867 if (ugeth->p_thread_data_rx) {
1868 qe_muram_free(ugeth->thread_dat_rx_offset);
1869 ugeth->p_thread_data_rx = NULL;
1870 }
1871 if (ugeth->p_exf_glbl_param) {
1872 qe_muram_free(ugeth->exf_glbl_param_offset);
1873 ugeth->p_exf_glbl_param = NULL;
1874 }
1875 if (ugeth->p_rx_glbl_pram) {
1876 qe_muram_free(ugeth->rx_glbl_pram_offset);
1877 ugeth->p_rx_glbl_pram = NULL;
1878 }
1879 if (ugeth->p_tx_glbl_pram) {
1880 qe_muram_free(ugeth->tx_glbl_pram_offset);
1881 ugeth->p_tx_glbl_pram = NULL;
1882 }
1883 if (ugeth->p_send_q_mem_reg) {
1884 qe_muram_free(ugeth->send_q_mem_reg_offset);
1885 ugeth->p_send_q_mem_reg = NULL;
1886 }
1887 if (ugeth->p_scheduler) {
1888 qe_muram_free(ugeth->scheduler_offset);
1889 ugeth->p_scheduler = NULL;
1890 }
1891 if (ugeth->p_tx_fw_statistics_pram) {
1892 qe_muram_free(ugeth->tx_fw_statistics_pram_offset);
1893 ugeth->p_tx_fw_statistics_pram = NULL;
1894 }
1895 if (ugeth->p_rx_fw_statistics_pram) {
1896 qe_muram_free(ugeth->rx_fw_statistics_pram_offset);
1897 ugeth->p_rx_fw_statistics_pram = NULL;
1898 }
1899 if (ugeth->p_rx_irq_coalescing_tbl) {
1900 qe_muram_free(ugeth->rx_irq_coalescing_tbl_offset);
1901 ugeth->p_rx_irq_coalescing_tbl = NULL;
1902 }
1903 if (ugeth->p_rx_bd_qs_tbl) {
1904 qe_muram_free(ugeth->rx_bd_qs_tbl_offset);
1905 ugeth->p_rx_bd_qs_tbl = NULL;
1906 }
1907 if (ugeth->p_init_enet_param_shadow) {
1908 return_init_enet_entries(ugeth,
1909 &(ugeth->p_init_enet_param_shadow->
1910 rxthread[0]),
1911 ENET_INIT_PARAM_MAX_ENTRIES_RX,
1912 ugeth->ug_info->riscRx, 1);
1913 return_init_enet_entries(ugeth,
1914 &(ugeth->p_init_enet_param_shadow->
1915 txthread[0]),
1916 ENET_INIT_PARAM_MAX_ENTRIES_TX,
1917 ugeth->ug_info->riscTx, 0);
1918 kfree(ugeth->p_init_enet_param_shadow);
1919 ugeth->p_init_enet_param_shadow = NULL;
1920 }
1921 for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
1922 bd = ugeth->p_tx_bd_ring[i];
Nicu Ioan Petru3a8205e2007-04-13 01:26:29 -05001923 if (!bd)
1924 continue;
Li Yangce973b12006-08-14 23:00:11 -07001925 for (j = 0; j < ugeth->ug_info->bdRingLenTx[i]; j++) {
1926 if (ugeth->tx_skbuff[i][j]) {
Anton Vorontsovda1aa632009-04-02 01:26:07 -07001927 dma_unmap_single(ugeth->dev,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001928 in_be32(&((struct qe_bd __iomem *)bd)->buf),
1929 (in_be32((u32 __iomem *)bd) &
Li Yangce973b12006-08-14 23:00:11 -07001930 BD_LENGTH_MASK),
1931 DMA_TO_DEVICE);
1932 dev_kfree_skb_any(ugeth->tx_skbuff[i][j]);
1933 ugeth->tx_skbuff[i][j] = NULL;
1934 }
1935 }
1936
1937 kfree(ugeth->tx_skbuff[i]);
1938
1939 if (ugeth->p_tx_bd_ring[i]) {
1940 if (ugeth->ug_info->uf_info.bd_mem_part ==
1941 MEM_PART_SYSTEM)
1942 kfree((void *)ugeth->tx_bd_ring_offset[i]);
1943 else if (ugeth->ug_info->uf_info.bd_mem_part ==
1944 MEM_PART_MURAM)
1945 qe_muram_free(ugeth->tx_bd_ring_offset[i]);
1946 ugeth->p_tx_bd_ring[i] = NULL;
1947 }
1948 }
1949 for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
1950 if (ugeth->p_rx_bd_ring[i]) {
1951 /* Return existing data buffers in ring */
1952 bd = ugeth->p_rx_bd_ring[i];
1953 for (j = 0; j < ugeth->ug_info->bdRingLenRx[i]; j++) {
1954 if (ugeth->rx_skbuff[i][j]) {
Anton Vorontsovda1aa632009-04-02 01:26:07 -07001955 dma_unmap_single(ugeth->dev,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001956 in_be32(&((struct qe_bd __iomem *)bd)->buf),
Li Yang18a8e862006-10-19 21:07:34 -05001957 ugeth->ug_info->
1958 uf_info.max_rx_buf_length +
1959 UCC_GETH_RX_DATA_BUF_ALIGNMENT,
1960 DMA_FROM_DEVICE);
1961 dev_kfree_skb_any(
1962 ugeth->rx_skbuff[i][j]);
Li Yangce973b12006-08-14 23:00:11 -07001963 ugeth->rx_skbuff[i][j] = NULL;
1964 }
Li Yang18a8e862006-10-19 21:07:34 -05001965 bd += sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -07001966 }
1967
1968 kfree(ugeth->rx_skbuff[i]);
1969
1970 if (ugeth->ug_info->uf_info.bd_mem_part ==
1971 MEM_PART_SYSTEM)
1972 kfree((void *)ugeth->rx_bd_ring_offset[i]);
1973 else if (ugeth->ug_info->uf_info.bd_mem_part ==
1974 MEM_PART_MURAM)
1975 qe_muram_free(ugeth->rx_bd_ring_offset[i]);
1976 ugeth->p_rx_bd_ring[i] = NULL;
1977 }
1978 }
1979 while (!list_empty(&ugeth->group_hash_q))
1980 put_enet_addr_container(ENET_ADDR_CONT_ENTRY
1981 (dequeue(&ugeth->group_hash_q)));
1982 while (!list_empty(&ugeth->ind_hash_q))
1983 put_enet_addr_container(ENET_ADDR_CONT_ENTRY
1984 (dequeue(&ugeth->ind_hash_q)));
Anton Vorontsov3e73fc92008-12-18 08:23:33 +00001985 if (ugeth->ug_regs) {
1986 iounmap(ugeth->ug_regs);
1987 ugeth->ug_regs = NULL;
1988 }
Li Yangce973b12006-08-14 23:00:11 -07001989}
1990
1991static void ucc_geth_set_multi(struct net_device *dev)
1992{
Li Yang18a8e862006-10-19 21:07:34 -05001993 struct ucc_geth_private *ugeth;
Li Yangce973b12006-08-14 23:00:11 -07001994 struct dev_mc_list *dmi;
Andy Fleming6fee40e2008-05-02 13:01:23 -05001995 struct ucc_fast __iomem *uf_regs;
1996 struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
Joakim Tjernlund9030b3d2007-10-17 11:05:41 +02001997 int i;
Li Yangce973b12006-08-14 23:00:11 -07001998
1999 ugeth = netdev_priv(dev);
2000
2001 uf_regs = ugeth->uccf->uf_regs;
2002
2003 if (dev->flags & IFF_PROMISC) {
Timur Tabi3bc53422009-01-11 00:25:21 -08002004 setbits32(&uf_regs->upsmr, UCC_GETH_UPSMR_PRO);
Li Yangce973b12006-08-14 23:00:11 -07002005 } else {
Timur Tabi3bc53422009-01-11 00:25:21 -08002006 clrbits32(&uf_regs->upsmr, UCC_GETH_UPSMR_PRO);
Li Yangce973b12006-08-14 23:00:11 -07002007
2008 p_82xx_addr_filt =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002009 (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002010 p_rx_glbl_pram->addressfiltering;
2011
2012 if (dev->flags & IFF_ALLMULTI) {
2013 /* Catch all multicast addresses, so set the
2014 * filter to all 1's.
2015 */
2016 out_be32(&p_82xx_addr_filt->gaddr_h, 0xffffffff);
2017 out_be32(&p_82xx_addr_filt->gaddr_l, 0xffffffff);
2018 } else {
2019 /* Clear filter and add the addresses in the list.
2020 */
2021 out_be32(&p_82xx_addr_filt->gaddr_h, 0x0);
2022 out_be32(&p_82xx_addr_filt->gaddr_l, 0x0);
2023
2024 dmi = dev->mc_list;
2025
2026 for (i = 0; i < dev->mc_count; i++, dmi = dmi->next) {
2027
2028 /* Only support group multicast for now.
2029 */
2030 if (!(dmi->dmi_addr[0] & 1))
2031 continue;
2032
Li Yangce973b12006-08-14 23:00:11 -07002033 /* Ask CPM to run CRC and set bit in
2034 * filter mask.
2035 */
Joakim Tjernlund9030b3d2007-10-17 11:05:41 +02002036 hw_add_addr_in_hash(ugeth, dmi->dmi_addr);
Li Yangce973b12006-08-14 23:00:11 -07002037 }
2038 }
2039 }
2040}
2041
Li Yang18a8e862006-10-19 21:07:34 -05002042static void ucc_geth_stop(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -07002043{
Andy Fleming6fee40e2008-05-02 13:01:23 -05002044 struct ucc_geth __iomem *ug_regs = ugeth->ug_regs;
Kim Phillips728de4c92007-04-13 01:26:03 -05002045 struct phy_device *phydev = ugeth->phydev;
Li Yangce973b12006-08-14 23:00:11 -07002046
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002047 ugeth_vdbg("%s: IN", __func__);
Li Yangce973b12006-08-14 23:00:11 -07002048
2049 /* Disable the controller */
2050 ugeth_disable(ugeth, COMM_DIR_RX_AND_TX);
2051
2052 /* Tell the kernel the link is down */
Kim Phillips728de4c92007-04-13 01:26:03 -05002053 phy_stop(phydev);
Li Yangce973b12006-08-14 23:00:11 -07002054
2055 /* Mask all interrupts */
Timur Tabic6f50472007-07-10 07:51:11 -05002056 out_be32(ugeth->uccf->p_uccm, 0x00000000);
Li Yangce973b12006-08-14 23:00:11 -07002057
2058 /* Clear all interrupts */
2059 out_be32(ugeth->uccf->p_ucce, 0xffffffff);
2060
2061 /* Disable Rx and Tx */
Timur Tabi3bc53422009-01-11 00:25:21 -08002062 clrbits32(&ug_regs->maccfg1, MACCFG1_ENABLE_RX | MACCFG1_ENABLE_TX);
Li Yangce973b12006-08-14 23:00:11 -07002063
Anton Vorontsov79675902009-03-27 16:00:03 -07002064 phy_disconnect(ugeth->phydev);
2065 ugeth->phydev = NULL;
2066
Li Yangce973b12006-08-14 23:00:11 -07002067 ucc_geth_memclean(ugeth);
2068}
2069
Kim Phillips728de4c92007-04-13 01:26:03 -05002070static int ucc_struct_init(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -07002071{
Li Yang18a8e862006-10-19 21:07:34 -05002072 struct ucc_geth_info *ug_info;
2073 struct ucc_fast_info *uf_info;
Kim Phillips728de4c92007-04-13 01:26:03 -05002074 int i;
Li Yangce973b12006-08-14 23:00:11 -07002075
2076 ug_info = ugeth->ug_info;
2077 uf_info = &ug_info->uf_info;
2078
2079 if (!((uf_info->bd_mem_part == MEM_PART_SYSTEM) ||
2080 (uf_info->bd_mem_part == MEM_PART_MURAM))) {
Li Yang890de952007-07-19 11:48:29 +08002081 if (netif_msg_probe(ugeth))
2082 ugeth_err("%s: Bad memory partition value.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002083 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002084 return -EINVAL;
2085 }
2086
2087 /* Rx BD lengths */
2088 for (i = 0; i < ug_info->numQueuesRx; i++) {
2089 if ((ug_info->bdRingLenRx[i] < UCC_GETH_RX_BD_RING_SIZE_MIN) ||
2090 (ug_info->bdRingLenRx[i] %
2091 UCC_GETH_RX_BD_RING_SIZE_ALIGNMENT)) {
Li Yang890de952007-07-19 11:48:29 +08002092 if (netif_msg_probe(ugeth))
2093 ugeth_err
2094 ("%s: Rx BD ring length must be multiple of 4, no smaller than 8.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002095 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002096 return -EINVAL;
2097 }
2098 }
2099
2100 /* Tx BD lengths */
2101 for (i = 0; i < ug_info->numQueuesTx; i++) {
2102 if (ug_info->bdRingLenTx[i] < UCC_GETH_TX_BD_RING_SIZE_MIN) {
Li Yang890de952007-07-19 11:48:29 +08002103 if (netif_msg_probe(ugeth))
2104 ugeth_err
2105 ("%s: Tx BD ring length must be no smaller than 2.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002106 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002107 return -EINVAL;
2108 }
2109 }
2110
2111 /* mrblr */
2112 if ((uf_info->max_rx_buf_length == 0) ||
2113 (uf_info->max_rx_buf_length % UCC_GETH_MRBLR_ALIGNMENT)) {
Li Yang890de952007-07-19 11:48:29 +08002114 if (netif_msg_probe(ugeth))
2115 ugeth_err
2116 ("%s: max_rx_buf_length must be non-zero multiple of 128.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002117 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002118 return -EINVAL;
2119 }
2120
2121 /* num Tx queues */
2122 if (ug_info->numQueuesTx > NUM_TX_QUEUES) {
Li Yang890de952007-07-19 11:48:29 +08002123 if (netif_msg_probe(ugeth))
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002124 ugeth_err("%s: number of tx queues too large.", __func__);
Li Yangce973b12006-08-14 23:00:11 -07002125 return -EINVAL;
2126 }
2127
2128 /* num Rx queues */
2129 if (ug_info->numQueuesRx > NUM_RX_QUEUES) {
Li Yang890de952007-07-19 11:48:29 +08002130 if (netif_msg_probe(ugeth))
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002131 ugeth_err("%s: number of rx queues too large.", __func__);
Li Yangce973b12006-08-14 23:00:11 -07002132 return -EINVAL;
2133 }
2134
2135 /* l2qt */
2136 for (i = 0; i < UCC_GETH_VLAN_PRIORITY_MAX; i++) {
2137 if (ug_info->l2qt[i] >= ug_info->numQueuesRx) {
Li Yang890de952007-07-19 11:48:29 +08002138 if (netif_msg_probe(ugeth))
2139 ugeth_err
2140 ("%s: VLAN priority table entry must not be"
2141 " larger than number of Rx queues.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002142 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002143 return -EINVAL;
2144 }
2145 }
2146
2147 /* l3qt */
2148 for (i = 0; i < UCC_GETH_IP_PRIORITY_MAX; i++) {
2149 if (ug_info->l3qt[i] >= ug_info->numQueuesRx) {
Li Yang890de952007-07-19 11:48:29 +08002150 if (netif_msg_probe(ugeth))
2151 ugeth_err
2152 ("%s: IP priority table entry must not be"
2153 " larger than number of Rx queues.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002154 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002155 return -EINVAL;
2156 }
2157 }
2158
2159 if (ug_info->cam && !ug_info->ecamptr) {
Li Yang890de952007-07-19 11:48:29 +08002160 if (netif_msg_probe(ugeth))
2161 ugeth_err("%s: If cam mode is chosen, must supply cam ptr.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002162 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002163 return -EINVAL;
2164 }
2165
2166 if ((ug_info->numStationAddresses !=
2167 UCC_GETH_NUM_OF_STATION_ADDRESSES_1)
2168 && ug_info->rxExtendedFiltering) {
Li Yang890de952007-07-19 11:48:29 +08002169 if (netif_msg_probe(ugeth))
2170 ugeth_err("%s: Number of station addresses greater than 1 "
2171 "not allowed in extended parsing mode.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002172 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002173 return -EINVAL;
2174 }
2175
2176 /* Generate uccm_mask for receive */
2177 uf_info->uccm_mask = ug_info->eventRegMask & UCCE_OTHER;/* Errors */
2178 for (i = 0; i < ug_info->numQueuesRx; i++)
Timur Tabi3bc53422009-01-11 00:25:21 -08002179 uf_info->uccm_mask |= (UCC_GETH_UCCE_RXF0 << i);
Li Yangce973b12006-08-14 23:00:11 -07002180
2181 for (i = 0; i < ug_info->numQueuesTx; i++)
Timur Tabi3bc53422009-01-11 00:25:21 -08002182 uf_info->uccm_mask |= (UCC_GETH_UCCE_TXB0 << i);
Li Yangce973b12006-08-14 23:00:11 -07002183 /* Initialize the general fast UCC block. */
Kim Phillips728de4c92007-04-13 01:26:03 -05002184 if (ucc_fast_init(uf_info, &ugeth->uccf)) {
Li Yang890de952007-07-19 11:48:29 +08002185 if (netif_msg_probe(ugeth))
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002186 ugeth_err("%s: Failed to init uccf.", __func__);
Li Yangce973b12006-08-14 23:00:11 -07002187 return -ENOMEM;
2188 }
Kim Phillips728de4c92007-04-13 01:26:03 -05002189
Anton Vorontsov3e73fc92008-12-18 08:23:33 +00002190 ugeth->ug_regs = ioremap(uf_info->regs, sizeof(*ugeth->ug_regs));
2191 if (!ugeth->ug_regs) {
2192 if (netif_msg_probe(ugeth))
2193 ugeth_err("%s: Failed to ioremap regs.", __func__);
2194 return -ENOMEM;
2195 }
Kim Phillips728de4c92007-04-13 01:26:03 -05002196
2197 return 0;
2198}
2199
2200static int ucc_geth_startup(struct ucc_geth_private *ugeth)
2201{
Andy Fleming6fee40e2008-05-02 13:01:23 -05002202 struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
2203 struct ucc_geth_init_pram __iomem *p_init_enet_pram;
Kim Phillips728de4c92007-04-13 01:26:03 -05002204 struct ucc_fast_private *uccf;
2205 struct ucc_geth_info *ug_info;
2206 struct ucc_fast_info *uf_info;
Andy Fleming6fee40e2008-05-02 13:01:23 -05002207 struct ucc_fast __iomem *uf_regs;
2208 struct ucc_geth __iomem *ug_regs;
Kim Phillips728de4c92007-04-13 01:26:03 -05002209 int ret_val = -EINVAL;
2210 u32 remoder = UCC_GETH_REMODER_INIT;
Timur Tabi3bc53422009-01-11 00:25:21 -08002211 u32 init_enet_pram_offset, cecr_subblock, command;
Kim Phillips728de4c92007-04-13 01:26:03 -05002212 u32 ifstat, i, j, size, l2qt, l3qt, length;
2213 u16 temoder = UCC_GETH_TEMODER_INIT;
2214 u16 test;
2215 u8 function_code = 0;
Andy Fleming6fee40e2008-05-02 13:01:23 -05002216 u8 __iomem *bd;
2217 u8 __iomem *endOfRing;
Kim Phillips728de4c92007-04-13 01:26:03 -05002218 u8 numThreadsRxNumerical, numThreadsTxNumerical;
2219
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002220 ugeth_vdbg("%s: IN", __func__);
Kim Phillips728de4c92007-04-13 01:26:03 -05002221 uccf = ugeth->uccf;
2222 ug_info = ugeth->ug_info;
2223 uf_info = &ug_info->uf_info;
2224 uf_regs = uccf->uf_regs;
2225 ug_regs = ugeth->ug_regs;
Li Yangce973b12006-08-14 23:00:11 -07002226
2227 switch (ug_info->numThreadsRx) {
2228 case UCC_GETH_NUM_OF_THREADS_1:
2229 numThreadsRxNumerical = 1;
2230 break;
2231 case UCC_GETH_NUM_OF_THREADS_2:
2232 numThreadsRxNumerical = 2;
2233 break;
2234 case UCC_GETH_NUM_OF_THREADS_4:
2235 numThreadsRxNumerical = 4;
2236 break;
2237 case UCC_GETH_NUM_OF_THREADS_6:
2238 numThreadsRxNumerical = 6;
2239 break;
2240 case UCC_GETH_NUM_OF_THREADS_8:
2241 numThreadsRxNumerical = 8;
2242 break;
2243 default:
Li Yang890de952007-07-19 11:48:29 +08002244 if (netif_msg_ifup(ugeth))
2245 ugeth_err("%s: Bad number of Rx threads value.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002246 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002247 return -EINVAL;
2248 break;
2249 }
2250
2251 switch (ug_info->numThreadsTx) {
2252 case UCC_GETH_NUM_OF_THREADS_1:
2253 numThreadsTxNumerical = 1;
2254 break;
2255 case UCC_GETH_NUM_OF_THREADS_2:
2256 numThreadsTxNumerical = 2;
2257 break;
2258 case UCC_GETH_NUM_OF_THREADS_4:
2259 numThreadsTxNumerical = 4;
2260 break;
2261 case UCC_GETH_NUM_OF_THREADS_6:
2262 numThreadsTxNumerical = 6;
2263 break;
2264 case UCC_GETH_NUM_OF_THREADS_8:
2265 numThreadsTxNumerical = 8;
2266 break;
2267 default:
Li Yang890de952007-07-19 11:48:29 +08002268 if (netif_msg_ifup(ugeth))
2269 ugeth_err("%s: Bad number of Tx threads value.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002270 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002271 return -EINVAL;
2272 break;
2273 }
2274
2275 /* Calculate rx_extended_features */
2276 ugeth->rx_non_dynamic_extended_features = ug_info->ipCheckSumCheck ||
2277 ug_info->ipAddressAlignment ||
2278 (ug_info->numStationAddresses !=
2279 UCC_GETH_NUM_OF_STATION_ADDRESSES_1);
2280
2281 ugeth->rx_extended_features = ugeth->rx_non_dynamic_extended_features ||
2282 (ug_info->vlanOperationTagged != UCC_GETH_VLAN_OPERATION_TAGGED_NOP)
2283 || (ug_info->vlanOperationNonTagged !=
2284 UCC_GETH_VLAN_OPERATION_NON_TAGGED_NOP);
2285
Li Yangce973b12006-08-14 23:00:11 -07002286 init_default_reg_vals(&uf_regs->upsmr,
2287 &ug_regs->maccfg1, &ug_regs->maccfg2);
2288
2289 /* Set UPSMR */
2290 /* For more details see the hardware spec. */
2291 init_rx_parameters(ug_info->bro,
2292 ug_info->rsh, ug_info->pro, &uf_regs->upsmr);
2293
2294 /* We're going to ignore other registers for now, */
2295 /* except as needed to get up and running */
2296
2297 /* Set MACCFG1 */
2298 /* For more details see the hardware spec. */
2299 init_flow_control_params(ug_info->aufc,
2300 ug_info->receiveFlowControl,
Li Yangac421852007-07-19 11:47:47 +08002301 ug_info->transmitFlowControl,
Li Yangce973b12006-08-14 23:00:11 -07002302 ug_info->pausePeriod,
2303 ug_info->extensionField,
2304 &uf_regs->upsmr,
2305 &ug_regs->uempr, &ug_regs->maccfg1);
2306
Timur Tabi3bc53422009-01-11 00:25:21 -08002307 setbits32(&ug_regs->maccfg1, MACCFG1_ENABLE_RX | MACCFG1_ENABLE_TX);
Li Yangce973b12006-08-14 23:00:11 -07002308
2309 /* Set IPGIFG */
2310 /* For more details see the hardware spec. */
2311 ret_val = init_inter_frame_gap_params(ug_info->nonBackToBackIfgPart1,
2312 ug_info->nonBackToBackIfgPart2,
2313 ug_info->
2314 miminumInterFrameGapEnforcement,
2315 ug_info->backToBackInterFrameGap,
2316 &ug_regs->ipgifg);
2317 if (ret_val != 0) {
Li Yang890de952007-07-19 11:48:29 +08002318 if (netif_msg_ifup(ugeth))
2319 ugeth_err("%s: IPGIFG initialization parameter too large.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002320 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002321 return ret_val;
2322 }
2323
2324 /* Set HAFDUP */
2325 /* For more details see the hardware spec. */
2326 ret_val = init_half_duplex_params(ug_info->altBeb,
2327 ug_info->backPressureNoBackoff,
2328 ug_info->noBackoff,
2329 ug_info->excessDefer,
2330 ug_info->altBebTruncation,
2331 ug_info->maxRetransmission,
2332 ug_info->collisionWindow,
2333 &ug_regs->hafdup);
2334 if (ret_val != 0) {
Li Yang890de952007-07-19 11:48:29 +08002335 if (netif_msg_ifup(ugeth))
2336 ugeth_err("%s: Half Duplex initialization parameter too large.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002337 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002338 return ret_val;
2339 }
2340
2341 /* Set IFSTAT */
2342 /* For more details see the hardware spec. */
2343 /* Read only - resets upon read */
2344 ifstat = in_be32(&ug_regs->ifstat);
2345
2346 /* Clear UEMPR */
2347 /* For more details see the hardware spec. */
2348 out_be32(&ug_regs->uempr, 0);
2349
2350 /* Set UESCR */
2351 /* For more details see the hardware spec. */
2352 init_hw_statistics_gathering_mode((ug_info->statisticsMode &
2353 UCC_GETH_STATISTICS_GATHERING_MODE_HARDWARE),
2354 0, &uf_regs->upsmr, &ug_regs->uescr);
2355
2356 /* Allocate Tx bds */
2357 for (j = 0; j < ug_info->numQueuesTx; j++) {
2358 /* Allocate in multiple of
2359 UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT,
2360 according to spec */
Li Yang18a8e862006-10-19 21:07:34 -05002361 length = ((ug_info->bdRingLenTx[j] * sizeof(struct qe_bd))
Li Yangce973b12006-08-14 23:00:11 -07002362 / UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT)
2363 * UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
Li Yang18a8e862006-10-19 21:07:34 -05002364 if ((ug_info->bdRingLenTx[j] * sizeof(struct qe_bd)) %
Li Yangce973b12006-08-14 23:00:11 -07002365 UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT)
2366 length += UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
2367 if (uf_info->bd_mem_part == MEM_PART_SYSTEM) {
2368 u32 align = 4;
2369 if (UCC_GETH_TX_BD_RING_ALIGNMENT > 4)
2370 align = UCC_GETH_TX_BD_RING_ALIGNMENT;
2371 ugeth->tx_bd_ring_offset[j] =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002372 (u32) kmalloc((u32) (length + align), GFP_KERNEL);
Ahmed S. Darwish04b588d2007-01-27 00:00:02 -08002373
Li Yangce973b12006-08-14 23:00:11 -07002374 if (ugeth->tx_bd_ring_offset[j] != 0)
2375 ugeth->p_tx_bd_ring[j] =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002376 (u8 __iomem *)((ugeth->tx_bd_ring_offset[j] +
Li Yangce973b12006-08-14 23:00:11 -07002377 align) & ~(align - 1));
2378 } else if (uf_info->bd_mem_part == MEM_PART_MURAM) {
2379 ugeth->tx_bd_ring_offset[j] =
2380 qe_muram_alloc(length,
2381 UCC_GETH_TX_BD_RING_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002382 if (!IS_ERR_VALUE(ugeth->tx_bd_ring_offset[j]))
Li Yangce973b12006-08-14 23:00:11 -07002383 ugeth->p_tx_bd_ring[j] =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002384 (u8 __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002385 tx_bd_ring_offset[j]);
2386 }
2387 if (!ugeth->p_tx_bd_ring[j]) {
Li Yang890de952007-07-19 11:48:29 +08002388 if (netif_msg_ifup(ugeth))
2389 ugeth_err
2390 ("%s: Can not allocate memory for Tx bd rings.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002391 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002392 return -ENOMEM;
2393 }
2394 /* Zero unused end of bd ring, according to spec */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002395 memset_io((void __iomem *)(ugeth->p_tx_bd_ring[j] +
2396 ug_info->bdRingLenTx[j] * sizeof(struct qe_bd)), 0,
Li Yang18a8e862006-10-19 21:07:34 -05002397 length - ug_info->bdRingLenTx[j] * sizeof(struct qe_bd));
Li Yangce973b12006-08-14 23:00:11 -07002398 }
2399
2400 /* Allocate Rx bds */
2401 for (j = 0; j < ug_info->numQueuesRx; j++) {
Li Yang18a8e862006-10-19 21:07:34 -05002402 length = ug_info->bdRingLenRx[j] * sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -07002403 if (uf_info->bd_mem_part == MEM_PART_SYSTEM) {
2404 u32 align = 4;
2405 if (UCC_GETH_RX_BD_RING_ALIGNMENT > 4)
2406 align = UCC_GETH_RX_BD_RING_ALIGNMENT;
2407 ugeth->rx_bd_ring_offset[j] =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002408 (u32) kmalloc((u32) (length + align), GFP_KERNEL);
Li Yangce973b12006-08-14 23:00:11 -07002409 if (ugeth->rx_bd_ring_offset[j] != 0)
2410 ugeth->p_rx_bd_ring[j] =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002411 (u8 __iomem *)((ugeth->rx_bd_ring_offset[j] +
Li Yangce973b12006-08-14 23:00:11 -07002412 align) & ~(align - 1));
2413 } else if (uf_info->bd_mem_part == MEM_PART_MURAM) {
2414 ugeth->rx_bd_ring_offset[j] =
2415 qe_muram_alloc(length,
2416 UCC_GETH_RX_BD_RING_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002417 if (!IS_ERR_VALUE(ugeth->rx_bd_ring_offset[j]))
Li Yangce973b12006-08-14 23:00:11 -07002418 ugeth->p_rx_bd_ring[j] =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002419 (u8 __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002420 rx_bd_ring_offset[j]);
2421 }
2422 if (!ugeth->p_rx_bd_ring[j]) {
Li Yang890de952007-07-19 11:48:29 +08002423 if (netif_msg_ifup(ugeth))
2424 ugeth_err
2425 ("%s: Can not allocate memory for Rx bd rings.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002426 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002427 return -ENOMEM;
2428 }
2429 }
2430
2431 /* Init Tx bds */
2432 for (j = 0; j < ug_info->numQueuesTx; j++) {
2433 /* Setup the skbuff rings */
Ahmed S. Darwish04b588d2007-01-27 00:00:02 -08002434 ugeth->tx_skbuff[j] = kmalloc(sizeof(struct sk_buff *) *
2435 ugeth->ug_info->bdRingLenTx[j],
2436 GFP_KERNEL);
Li Yangce973b12006-08-14 23:00:11 -07002437
2438 if (ugeth->tx_skbuff[j] == NULL) {
Li Yang890de952007-07-19 11:48:29 +08002439 if (netif_msg_ifup(ugeth))
2440 ugeth_err("%s: Could not allocate tx_skbuff",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002441 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002442 return -ENOMEM;
2443 }
2444
2445 for (i = 0; i < ugeth->ug_info->bdRingLenTx[j]; i++)
2446 ugeth->tx_skbuff[j][i] = NULL;
2447
2448 ugeth->skb_curtx[j] = ugeth->skb_dirtytx[j] = 0;
2449 bd = ugeth->confBd[j] = ugeth->txBd[j] = ugeth->p_tx_bd_ring[j];
2450 for (i = 0; i < ug_info->bdRingLenTx[j]; i++) {
Li Yang18a8e862006-10-19 21:07:34 -05002451 /* clear bd buffer */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002452 out_be32(&((struct qe_bd __iomem *)bd)->buf, 0);
Li Yang18a8e862006-10-19 21:07:34 -05002453 /* set bd status and length */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002454 out_be32((u32 __iomem *)bd, 0);
Li Yang18a8e862006-10-19 21:07:34 -05002455 bd += sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -07002456 }
Li Yang18a8e862006-10-19 21:07:34 -05002457 bd -= sizeof(struct qe_bd);
2458 /* set bd status and length */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002459 out_be32((u32 __iomem *)bd, T_W); /* for last BD set Wrap bit */
Li Yangce973b12006-08-14 23:00:11 -07002460 }
2461
2462 /* Init Rx bds */
2463 for (j = 0; j < ug_info->numQueuesRx; j++) {
2464 /* Setup the skbuff rings */
Ahmed S. Darwish04b588d2007-01-27 00:00:02 -08002465 ugeth->rx_skbuff[j] = kmalloc(sizeof(struct sk_buff *) *
2466 ugeth->ug_info->bdRingLenRx[j],
2467 GFP_KERNEL);
Li Yangce973b12006-08-14 23:00:11 -07002468
2469 if (ugeth->rx_skbuff[j] == NULL) {
Li Yang890de952007-07-19 11:48:29 +08002470 if (netif_msg_ifup(ugeth))
2471 ugeth_err("%s: Could not allocate rx_skbuff",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002472 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002473 return -ENOMEM;
2474 }
2475
2476 for (i = 0; i < ugeth->ug_info->bdRingLenRx[j]; i++)
2477 ugeth->rx_skbuff[j][i] = NULL;
2478
2479 ugeth->skb_currx[j] = 0;
2480 bd = ugeth->rxBd[j] = ugeth->p_rx_bd_ring[j];
2481 for (i = 0; i < ug_info->bdRingLenRx[j]; i++) {
Li Yang18a8e862006-10-19 21:07:34 -05002482 /* set bd status and length */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002483 out_be32((u32 __iomem *)bd, R_I);
Li Yang18a8e862006-10-19 21:07:34 -05002484 /* clear bd buffer */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002485 out_be32(&((struct qe_bd __iomem *)bd)->buf, 0);
Li Yang18a8e862006-10-19 21:07:34 -05002486 bd += sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -07002487 }
Li Yang18a8e862006-10-19 21:07:34 -05002488 bd -= sizeof(struct qe_bd);
2489 /* set bd status and length */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002490 out_be32((u32 __iomem *)bd, R_W); /* for last BD set Wrap bit */
Li Yangce973b12006-08-14 23:00:11 -07002491 }
2492
2493 /*
2494 * Global PRAM
2495 */
2496 /* Tx global PRAM */
2497 /* Allocate global tx parameter RAM page */
2498 ugeth->tx_glbl_pram_offset =
Li Yang18a8e862006-10-19 21:07:34 -05002499 qe_muram_alloc(sizeof(struct ucc_geth_tx_global_pram),
Li Yangce973b12006-08-14 23:00:11 -07002500 UCC_GETH_TX_GLOBAL_PRAM_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002501 if (IS_ERR_VALUE(ugeth->tx_glbl_pram_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002502 if (netif_msg_ifup(ugeth))
2503 ugeth_err
2504 ("%s: Can not allocate DPRAM memory for p_tx_glbl_pram.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002505 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002506 return -ENOMEM;
2507 }
2508 ugeth->p_tx_glbl_pram =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002509 (struct ucc_geth_tx_global_pram __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002510 tx_glbl_pram_offset);
2511 /* Zero out p_tx_glbl_pram */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002512 memset_io((void __iomem *)ugeth->p_tx_glbl_pram, 0, sizeof(struct ucc_geth_tx_global_pram));
Li Yangce973b12006-08-14 23:00:11 -07002513
2514 /* Fill global PRAM */
2515
2516 /* TQPTR */
2517 /* Size varies with number of Tx threads */
2518 ugeth->thread_dat_tx_offset =
2519 qe_muram_alloc(numThreadsTxNumerical *
Li Yang18a8e862006-10-19 21:07:34 -05002520 sizeof(struct ucc_geth_thread_data_tx) +
Li Yangce973b12006-08-14 23:00:11 -07002521 32 * (numThreadsTxNumerical == 1),
2522 UCC_GETH_THREAD_DATA_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002523 if (IS_ERR_VALUE(ugeth->thread_dat_tx_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002524 if (netif_msg_ifup(ugeth))
2525 ugeth_err
2526 ("%s: Can not allocate DPRAM memory for p_thread_data_tx.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002527 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002528 return -ENOMEM;
2529 }
2530
2531 ugeth->p_thread_data_tx =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002532 (struct ucc_geth_thread_data_tx __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002533 thread_dat_tx_offset);
2534 out_be32(&ugeth->p_tx_glbl_pram->tqptr, ugeth->thread_dat_tx_offset);
2535
2536 /* vtagtable */
2537 for (i = 0; i < UCC_GETH_TX_VTAG_TABLE_ENTRY_MAX; i++)
2538 out_be32(&ugeth->p_tx_glbl_pram->vtagtable[i],
2539 ug_info->vtagtable[i]);
2540
2541 /* iphoffset */
2542 for (i = 0; i < TX_IP_OFFSET_ENTRY_MAX; i++)
Andy Fleming6fee40e2008-05-02 13:01:23 -05002543 out_8(&ugeth->p_tx_glbl_pram->iphoffset[i],
2544 ug_info->iphoffset[i]);
Li Yangce973b12006-08-14 23:00:11 -07002545
2546 /* SQPTR */
2547 /* Size varies with number of Tx queues */
2548 ugeth->send_q_mem_reg_offset =
2549 qe_muram_alloc(ug_info->numQueuesTx *
Li Yang18a8e862006-10-19 21:07:34 -05002550 sizeof(struct ucc_geth_send_queue_qd),
Li Yangce973b12006-08-14 23:00:11 -07002551 UCC_GETH_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002552 if (IS_ERR_VALUE(ugeth->send_q_mem_reg_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002553 if (netif_msg_ifup(ugeth))
2554 ugeth_err
2555 ("%s: Can not allocate DPRAM memory for p_send_q_mem_reg.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002556 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002557 return -ENOMEM;
2558 }
2559
2560 ugeth->p_send_q_mem_reg =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002561 (struct ucc_geth_send_queue_mem_region __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002562 send_q_mem_reg_offset);
2563 out_be32(&ugeth->p_tx_glbl_pram->sqptr, ugeth->send_q_mem_reg_offset);
2564
2565 /* Setup the table */
2566 /* Assume BD rings are already established */
2567 for (i = 0; i < ug_info->numQueuesTx; i++) {
2568 endOfRing =
2569 ugeth->p_tx_bd_ring[i] + (ug_info->bdRingLenTx[i] -
Li Yang18a8e862006-10-19 21:07:34 -05002570 1) * sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -07002571 if (ugeth->ug_info->uf_info.bd_mem_part == MEM_PART_SYSTEM) {
2572 out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].bd_ring_base,
2573 (u32) virt_to_phys(ugeth->p_tx_bd_ring[i]));
2574 out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].
2575 last_bd_completed_address,
2576 (u32) virt_to_phys(endOfRing));
2577 } else if (ugeth->ug_info->uf_info.bd_mem_part ==
2578 MEM_PART_MURAM) {
2579 out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].bd_ring_base,
2580 (u32) immrbar_virt_to_phys(ugeth->
2581 p_tx_bd_ring[i]));
2582 out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].
2583 last_bd_completed_address,
2584 (u32) immrbar_virt_to_phys(endOfRing));
2585 }
2586 }
2587
2588 /* schedulerbasepointer */
2589
2590 if (ug_info->numQueuesTx > 1) {
2591 /* scheduler exists only if more than 1 tx queue */
2592 ugeth->scheduler_offset =
Li Yang18a8e862006-10-19 21:07:34 -05002593 qe_muram_alloc(sizeof(struct ucc_geth_scheduler),
Li Yangce973b12006-08-14 23:00:11 -07002594 UCC_GETH_SCHEDULER_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002595 if (IS_ERR_VALUE(ugeth->scheduler_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002596 if (netif_msg_ifup(ugeth))
2597 ugeth_err
2598 ("%s: Can not allocate DPRAM memory for p_scheduler.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002599 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002600 return -ENOMEM;
2601 }
2602
2603 ugeth->p_scheduler =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002604 (struct ucc_geth_scheduler __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002605 scheduler_offset);
2606 out_be32(&ugeth->p_tx_glbl_pram->schedulerbasepointer,
2607 ugeth->scheduler_offset);
2608 /* Zero out p_scheduler */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002609 memset_io((void __iomem *)ugeth->p_scheduler, 0, sizeof(struct ucc_geth_scheduler));
Li Yangce973b12006-08-14 23:00:11 -07002610
2611 /* Set values in scheduler */
2612 out_be32(&ugeth->p_scheduler->mblinterval,
2613 ug_info->mblinterval);
2614 out_be16(&ugeth->p_scheduler->nortsrbytetime,
2615 ug_info->nortsrbytetime);
Andy Fleming6fee40e2008-05-02 13:01:23 -05002616 out_8(&ugeth->p_scheduler->fracsiz, ug_info->fracsiz);
2617 out_8(&ugeth->p_scheduler->strictpriorityq,
2618 ug_info->strictpriorityq);
2619 out_8(&ugeth->p_scheduler->txasap, ug_info->txasap);
2620 out_8(&ugeth->p_scheduler->extrabw, ug_info->extrabw);
Li Yangce973b12006-08-14 23:00:11 -07002621 for (i = 0; i < NUM_TX_QUEUES; i++)
Andy Fleming6fee40e2008-05-02 13:01:23 -05002622 out_8(&ugeth->p_scheduler->weightfactor[i],
2623 ug_info->weightfactor[i]);
Li Yangce973b12006-08-14 23:00:11 -07002624
2625 /* Set pointers to cpucount registers in scheduler */
2626 ugeth->p_cpucount[0] = &(ugeth->p_scheduler->cpucount0);
2627 ugeth->p_cpucount[1] = &(ugeth->p_scheduler->cpucount1);
2628 ugeth->p_cpucount[2] = &(ugeth->p_scheduler->cpucount2);
2629 ugeth->p_cpucount[3] = &(ugeth->p_scheduler->cpucount3);
2630 ugeth->p_cpucount[4] = &(ugeth->p_scheduler->cpucount4);
2631 ugeth->p_cpucount[5] = &(ugeth->p_scheduler->cpucount5);
2632 ugeth->p_cpucount[6] = &(ugeth->p_scheduler->cpucount6);
2633 ugeth->p_cpucount[7] = &(ugeth->p_scheduler->cpucount7);
2634 }
2635
2636 /* schedulerbasepointer */
2637 /* TxRMON_PTR (statistics) */
2638 if (ug_info->
2639 statisticsMode & UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX) {
2640 ugeth->tx_fw_statistics_pram_offset =
2641 qe_muram_alloc(sizeof
Li Yang18a8e862006-10-19 21:07:34 -05002642 (struct ucc_geth_tx_firmware_statistics_pram),
Li Yangce973b12006-08-14 23:00:11 -07002643 UCC_GETH_TX_STATISTICS_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002644 if (IS_ERR_VALUE(ugeth->tx_fw_statistics_pram_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002645 if (netif_msg_ifup(ugeth))
2646 ugeth_err
2647 ("%s: Can not allocate DPRAM memory for"
2648 " p_tx_fw_statistics_pram.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002649 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002650 return -ENOMEM;
2651 }
2652 ugeth->p_tx_fw_statistics_pram =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002653 (struct ucc_geth_tx_firmware_statistics_pram __iomem *)
Li Yangce973b12006-08-14 23:00:11 -07002654 qe_muram_addr(ugeth->tx_fw_statistics_pram_offset);
2655 /* Zero out p_tx_fw_statistics_pram */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002656 memset_io((void __iomem *)ugeth->p_tx_fw_statistics_pram,
Li Yang18a8e862006-10-19 21:07:34 -05002657 0, sizeof(struct ucc_geth_tx_firmware_statistics_pram));
Li Yangce973b12006-08-14 23:00:11 -07002658 }
2659
2660 /* temoder */
2661 /* Already has speed set */
2662
2663 if (ug_info->numQueuesTx > 1)
2664 temoder |= TEMODER_SCHEDULER_ENABLE;
2665 if (ug_info->ipCheckSumGenerate)
2666 temoder |= TEMODER_IP_CHECKSUM_GENERATE;
2667 temoder |= ((ug_info->numQueuesTx - 1) << TEMODER_NUM_OF_QUEUES_SHIFT);
2668 out_be16(&ugeth->p_tx_glbl_pram->temoder, temoder);
2669
2670 test = in_be16(&ugeth->p_tx_glbl_pram->temoder);
2671
2672 /* Function code register value to be used later */
Timur Tabi6b0b5942007-10-03 11:34:59 -05002673 function_code = UCC_BMR_BO_BE | UCC_BMR_GBL;
Li Yangce973b12006-08-14 23:00:11 -07002674 /* Required for QE */
2675
2676 /* function code register */
2677 out_be32(&ugeth->p_tx_glbl_pram->tstate, ((u32) function_code) << 24);
2678
2679 /* Rx global PRAM */
2680 /* Allocate global rx parameter RAM page */
2681 ugeth->rx_glbl_pram_offset =
Li Yang18a8e862006-10-19 21:07:34 -05002682 qe_muram_alloc(sizeof(struct ucc_geth_rx_global_pram),
Li Yangce973b12006-08-14 23:00:11 -07002683 UCC_GETH_RX_GLOBAL_PRAM_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002684 if (IS_ERR_VALUE(ugeth->rx_glbl_pram_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002685 if (netif_msg_ifup(ugeth))
2686 ugeth_err
2687 ("%s: Can not allocate DPRAM memory for p_rx_glbl_pram.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002688 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002689 return -ENOMEM;
2690 }
2691 ugeth->p_rx_glbl_pram =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002692 (struct ucc_geth_rx_global_pram __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002693 rx_glbl_pram_offset);
2694 /* Zero out p_rx_glbl_pram */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002695 memset_io((void __iomem *)ugeth->p_rx_glbl_pram, 0, sizeof(struct ucc_geth_rx_global_pram));
Li Yangce973b12006-08-14 23:00:11 -07002696
2697 /* Fill global PRAM */
2698
2699 /* RQPTR */
2700 /* Size varies with number of Rx threads */
2701 ugeth->thread_dat_rx_offset =
2702 qe_muram_alloc(numThreadsRxNumerical *
Li Yang18a8e862006-10-19 21:07:34 -05002703 sizeof(struct ucc_geth_thread_data_rx),
Li Yangce973b12006-08-14 23:00:11 -07002704 UCC_GETH_THREAD_DATA_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002705 if (IS_ERR_VALUE(ugeth->thread_dat_rx_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002706 if (netif_msg_ifup(ugeth))
2707 ugeth_err
2708 ("%s: Can not allocate DPRAM memory for p_thread_data_rx.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002709 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002710 return -ENOMEM;
2711 }
2712
2713 ugeth->p_thread_data_rx =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002714 (struct ucc_geth_thread_data_rx __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002715 thread_dat_rx_offset);
2716 out_be32(&ugeth->p_rx_glbl_pram->rqptr, ugeth->thread_dat_rx_offset);
2717
2718 /* typeorlen */
2719 out_be16(&ugeth->p_rx_glbl_pram->typeorlen, ug_info->typeorlen);
2720
2721 /* rxrmonbaseptr (statistics) */
2722 if (ug_info->
2723 statisticsMode & UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX) {
2724 ugeth->rx_fw_statistics_pram_offset =
2725 qe_muram_alloc(sizeof
Li Yang18a8e862006-10-19 21:07:34 -05002726 (struct ucc_geth_rx_firmware_statistics_pram),
Li Yangce973b12006-08-14 23:00:11 -07002727 UCC_GETH_RX_STATISTICS_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002728 if (IS_ERR_VALUE(ugeth->rx_fw_statistics_pram_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002729 if (netif_msg_ifup(ugeth))
2730 ugeth_err
2731 ("%s: Can not allocate DPRAM memory for"
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002732 " p_rx_fw_statistics_pram.", __func__);
Li Yangce973b12006-08-14 23:00:11 -07002733 return -ENOMEM;
2734 }
2735 ugeth->p_rx_fw_statistics_pram =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002736 (struct ucc_geth_rx_firmware_statistics_pram __iomem *)
Li Yangce973b12006-08-14 23:00:11 -07002737 qe_muram_addr(ugeth->rx_fw_statistics_pram_offset);
2738 /* Zero out p_rx_fw_statistics_pram */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002739 memset_io((void __iomem *)ugeth->p_rx_fw_statistics_pram, 0,
Li Yang18a8e862006-10-19 21:07:34 -05002740 sizeof(struct ucc_geth_rx_firmware_statistics_pram));
Li Yangce973b12006-08-14 23:00:11 -07002741 }
2742
2743 /* intCoalescingPtr */
2744
2745 /* Size varies with number of Rx queues */
2746 ugeth->rx_irq_coalescing_tbl_offset =
2747 qe_muram_alloc(ug_info->numQueuesRx *
Michael Barkowski75639072007-04-13 01:26:15 -05002748 sizeof(struct ucc_geth_rx_interrupt_coalescing_entry)
2749 + 4, UCC_GETH_RX_INTERRUPT_COALESCING_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002750 if (IS_ERR_VALUE(ugeth->rx_irq_coalescing_tbl_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002751 if (netif_msg_ifup(ugeth))
2752 ugeth_err
2753 ("%s: Can not allocate DPRAM memory for"
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002754 " p_rx_irq_coalescing_tbl.", __func__);
Li Yangce973b12006-08-14 23:00:11 -07002755 return -ENOMEM;
2756 }
2757
2758 ugeth->p_rx_irq_coalescing_tbl =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002759 (struct ucc_geth_rx_interrupt_coalescing_table __iomem *)
Li Yangce973b12006-08-14 23:00:11 -07002760 qe_muram_addr(ugeth->rx_irq_coalescing_tbl_offset);
2761 out_be32(&ugeth->p_rx_glbl_pram->intcoalescingptr,
2762 ugeth->rx_irq_coalescing_tbl_offset);
2763
2764 /* Fill interrupt coalescing table */
2765 for (i = 0; i < ug_info->numQueuesRx; i++) {
2766 out_be32(&ugeth->p_rx_irq_coalescing_tbl->coalescingentry[i].
2767 interruptcoalescingmaxvalue,
2768 ug_info->interruptcoalescingmaxvalue[i]);
2769 out_be32(&ugeth->p_rx_irq_coalescing_tbl->coalescingentry[i].
2770 interruptcoalescingcounter,
2771 ug_info->interruptcoalescingmaxvalue[i]);
2772 }
2773
2774 /* MRBLR */
2775 init_max_rx_buff_len(uf_info->max_rx_buf_length,
2776 &ugeth->p_rx_glbl_pram->mrblr);
2777 /* MFLR */
2778 out_be16(&ugeth->p_rx_glbl_pram->mflr, ug_info->maxFrameLength);
2779 /* MINFLR */
2780 init_min_frame_len(ug_info->minFrameLength,
2781 &ugeth->p_rx_glbl_pram->minflr,
2782 &ugeth->p_rx_glbl_pram->mrblr);
2783 /* MAXD1 */
2784 out_be16(&ugeth->p_rx_glbl_pram->maxd1, ug_info->maxD1Length);
2785 /* MAXD2 */
2786 out_be16(&ugeth->p_rx_glbl_pram->maxd2, ug_info->maxD2Length);
2787
2788 /* l2qt */
2789 l2qt = 0;
2790 for (i = 0; i < UCC_GETH_VLAN_PRIORITY_MAX; i++)
2791 l2qt |= (ug_info->l2qt[i] << (28 - 4 * i));
2792 out_be32(&ugeth->p_rx_glbl_pram->l2qt, l2qt);
2793
2794 /* l3qt */
2795 for (j = 0; j < UCC_GETH_IP_PRIORITY_MAX; j += 8) {
2796 l3qt = 0;
2797 for (i = 0; i < 8; i++)
2798 l3qt |= (ug_info->l3qt[j + i] << (28 - 4 * i));
Li Yang18a8e862006-10-19 21:07:34 -05002799 out_be32(&ugeth->p_rx_glbl_pram->l3qt[j/8], l3qt);
Li Yangce973b12006-08-14 23:00:11 -07002800 }
2801
2802 /* vlantype */
2803 out_be16(&ugeth->p_rx_glbl_pram->vlantype, ug_info->vlantype);
2804
2805 /* vlantci */
2806 out_be16(&ugeth->p_rx_glbl_pram->vlantci, ug_info->vlantci);
2807
2808 /* ecamptr */
2809 out_be32(&ugeth->p_rx_glbl_pram->ecamptr, ug_info->ecamptr);
2810
2811 /* RBDQPTR */
2812 /* Size varies with number of Rx queues */
2813 ugeth->rx_bd_qs_tbl_offset =
2814 qe_muram_alloc(ug_info->numQueuesRx *
Li Yang18a8e862006-10-19 21:07:34 -05002815 (sizeof(struct ucc_geth_rx_bd_queues_entry) +
2816 sizeof(struct ucc_geth_rx_prefetched_bds)),
Li Yangce973b12006-08-14 23:00:11 -07002817 UCC_GETH_RX_BD_QUEUES_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002818 if (IS_ERR_VALUE(ugeth->rx_bd_qs_tbl_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002819 if (netif_msg_ifup(ugeth))
2820 ugeth_err
2821 ("%s: Can not allocate DPRAM memory for p_rx_bd_qs_tbl.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002822 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002823 return -ENOMEM;
2824 }
2825
2826 ugeth->p_rx_bd_qs_tbl =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002827 (struct ucc_geth_rx_bd_queues_entry __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002828 rx_bd_qs_tbl_offset);
2829 out_be32(&ugeth->p_rx_glbl_pram->rbdqptr, ugeth->rx_bd_qs_tbl_offset);
2830 /* Zero out p_rx_bd_qs_tbl */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002831 memset_io((void __iomem *)ugeth->p_rx_bd_qs_tbl,
Li Yangce973b12006-08-14 23:00:11 -07002832 0,
Li Yang18a8e862006-10-19 21:07:34 -05002833 ug_info->numQueuesRx * (sizeof(struct ucc_geth_rx_bd_queues_entry) +
2834 sizeof(struct ucc_geth_rx_prefetched_bds)));
Li Yangce973b12006-08-14 23:00:11 -07002835
2836 /* Setup the table */
2837 /* Assume BD rings are already established */
2838 for (i = 0; i < ug_info->numQueuesRx; i++) {
2839 if (ugeth->ug_info->uf_info.bd_mem_part == MEM_PART_SYSTEM) {
2840 out_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
2841 (u32) virt_to_phys(ugeth->p_rx_bd_ring[i]));
2842 } else if (ugeth->ug_info->uf_info.bd_mem_part ==
2843 MEM_PART_MURAM) {
2844 out_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
2845 (u32) immrbar_virt_to_phys(ugeth->
2846 p_rx_bd_ring[i]));
2847 }
2848 /* rest of fields handled by QE */
2849 }
2850
2851 /* remoder */
2852 /* Already has speed set */
2853
2854 if (ugeth->rx_extended_features)
2855 remoder |= REMODER_RX_EXTENDED_FEATURES;
2856 if (ug_info->rxExtendedFiltering)
2857 remoder |= REMODER_RX_EXTENDED_FILTERING;
2858 if (ug_info->dynamicMaxFrameLength)
2859 remoder |= REMODER_DYNAMIC_MAX_FRAME_LENGTH;
2860 if (ug_info->dynamicMinFrameLength)
2861 remoder |= REMODER_DYNAMIC_MIN_FRAME_LENGTH;
2862 remoder |=
2863 ug_info->vlanOperationTagged << REMODER_VLAN_OPERATION_TAGGED_SHIFT;
2864 remoder |=
2865 ug_info->
2866 vlanOperationNonTagged << REMODER_VLAN_OPERATION_NON_TAGGED_SHIFT;
2867 remoder |= ug_info->rxQoSMode << REMODER_RX_QOS_MODE_SHIFT;
2868 remoder |= ((ug_info->numQueuesRx - 1) << REMODER_NUM_OF_QUEUES_SHIFT);
2869 if (ug_info->ipCheckSumCheck)
2870 remoder |= REMODER_IP_CHECKSUM_CHECK;
2871 if (ug_info->ipAddressAlignment)
2872 remoder |= REMODER_IP_ADDRESS_ALIGNMENT;
2873 out_be32(&ugeth->p_rx_glbl_pram->remoder, remoder);
2874
2875 /* Note that this function must be called */
2876 /* ONLY AFTER p_tx_fw_statistics_pram */
2877 /* andp_UccGethRxFirmwareStatisticsPram are allocated ! */
2878 init_firmware_statistics_gathering_mode((ug_info->
2879 statisticsMode &
2880 UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX),
2881 (ug_info->statisticsMode &
2882 UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX),
2883 &ugeth->p_tx_glbl_pram->txrmonbaseptr,
2884 ugeth->tx_fw_statistics_pram_offset,
2885 &ugeth->p_rx_glbl_pram->rxrmonbaseptr,
2886 ugeth->rx_fw_statistics_pram_offset,
2887 &ugeth->p_tx_glbl_pram->temoder,
2888 &ugeth->p_rx_glbl_pram->remoder);
2889
2890 /* function code register */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002891 out_8(&ugeth->p_rx_glbl_pram->rstate, function_code);
Li Yangce973b12006-08-14 23:00:11 -07002892
2893 /* initialize extended filtering */
2894 if (ug_info->rxExtendedFiltering) {
2895 if (!ug_info->extendedFilteringChainPointer) {
Li Yang890de952007-07-19 11:48:29 +08002896 if (netif_msg_ifup(ugeth))
2897 ugeth_err("%s: Null Extended Filtering Chain Pointer.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002898 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002899 return -EINVAL;
2900 }
2901
2902 /* Allocate memory for extended filtering Mode Global
2903 Parameters */
2904 ugeth->exf_glbl_param_offset =
Li Yang18a8e862006-10-19 21:07:34 -05002905 qe_muram_alloc(sizeof(struct ucc_geth_exf_global_pram),
Li Yangce973b12006-08-14 23:00:11 -07002906 UCC_GETH_RX_EXTENDED_FILTERING_GLOBAL_PARAMETERS_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002907 if (IS_ERR_VALUE(ugeth->exf_glbl_param_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002908 if (netif_msg_ifup(ugeth))
2909 ugeth_err
2910 ("%s: Can not allocate DPRAM memory for"
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002911 " p_exf_glbl_param.", __func__);
Li Yangce973b12006-08-14 23:00:11 -07002912 return -ENOMEM;
2913 }
2914
2915 ugeth->p_exf_glbl_param =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002916 (struct ucc_geth_exf_global_pram __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002917 exf_glbl_param_offset);
2918 out_be32(&ugeth->p_rx_glbl_pram->exfGlobalParam,
2919 ugeth->exf_glbl_param_offset);
2920 out_be32(&ugeth->p_exf_glbl_param->l2pcdptr,
2921 (u32) ug_info->extendedFilteringChainPointer);
2922
2923 } else { /* initialize 82xx style address filtering */
2924
2925 /* Init individual address recognition registers to disabled */
2926
2927 for (j = 0; j < NUM_OF_PADDRS; j++)
2928 ugeth_82xx_filtering_clear_addr_in_paddr(ugeth, (u8) j);
2929
Li Yangce973b12006-08-14 23:00:11 -07002930 p_82xx_addr_filt =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002931 (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002932 p_rx_glbl_pram->addressfiltering;
2933
2934 ugeth_82xx_filtering_clear_all_addr_in_hash(ugeth,
2935 ENET_ADDR_TYPE_GROUP);
2936 ugeth_82xx_filtering_clear_all_addr_in_hash(ugeth,
2937 ENET_ADDR_TYPE_INDIVIDUAL);
2938 }
2939
2940 /*
2941 * Initialize UCC at QE level
2942 */
2943
2944 command = QE_INIT_TX_RX;
2945
2946 /* Allocate shadow InitEnet command parameter structure.
2947 * This is needed because after the InitEnet command is executed,
2948 * the structure in DPRAM is released, because DPRAM is a premium
2949 * resource.
2950 * This shadow structure keeps a copy of what was done so that the
2951 * allocated resources can be released when the channel is freed.
2952 */
2953 if (!(ugeth->p_init_enet_param_shadow =
Ahmed S. Darwish04b588d2007-01-27 00:00:02 -08002954 kmalloc(sizeof(struct ucc_geth_init_pram), GFP_KERNEL))) {
Li Yang890de952007-07-19 11:48:29 +08002955 if (netif_msg_ifup(ugeth))
2956 ugeth_err
2957 ("%s: Can not allocate memory for"
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002958 " p_UccInitEnetParamShadows.", __func__);
Li Yangce973b12006-08-14 23:00:11 -07002959 return -ENOMEM;
2960 }
2961 /* Zero out *p_init_enet_param_shadow */
2962 memset((char *)ugeth->p_init_enet_param_shadow,
Li Yang18a8e862006-10-19 21:07:34 -05002963 0, sizeof(struct ucc_geth_init_pram));
Li Yangce973b12006-08-14 23:00:11 -07002964
2965 /* Fill shadow InitEnet command parameter structure */
2966
2967 ugeth->p_init_enet_param_shadow->resinit1 =
2968 ENET_INIT_PARAM_MAGIC_RES_INIT1;
2969 ugeth->p_init_enet_param_shadow->resinit2 =
2970 ENET_INIT_PARAM_MAGIC_RES_INIT2;
2971 ugeth->p_init_enet_param_shadow->resinit3 =
2972 ENET_INIT_PARAM_MAGIC_RES_INIT3;
2973 ugeth->p_init_enet_param_shadow->resinit4 =
2974 ENET_INIT_PARAM_MAGIC_RES_INIT4;
2975 ugeth->p_init_enet_param_shadow->resinit5 =
2976 ENET_INIT_PARAM_MAGIC_RES_INIT5;
2977 ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
2978 ((u32) ug_info->numThreadsRx) << ENET_INIT_PARAM_RGF_SHIFT;
2979 ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
2980 ((u32) ug_info->numThreadsTx) << ENET_INIT_PARAM_TGF_SHIFT;
2981
2982 ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
2983 ugeth->rx_glbl_pram_offset | ug_info->riscRx;
2984 if ((ug_info->largestexternallookupkeysize !=
2985 QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE)
2986 && (ug_info->largestexternallookupkeysize !=
2987 QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
2988 && (ug_info->largestexternallookupkeysize !=
2989 QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_16_BYTES)) {
Li Yang890de952007-07-19 11:48:29 +08002990 if (netif_msg_ifup(ugeth))
2991 ugeth_err("%s: Invalid largest External Lookup Key Size.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002992 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002993 return -EINVAL;
2994 }
2995 ugeth->p_init_enet_param_shadow->largestexternallookupkeysize =
2996 ug_info->largestexternallookupkeysize;
Li Yang18a8e862006-10-19 21:07:34 -05002997 size = sizeof(struct ucc_geth_thread_rx_pram);
Li Yangce973b12006-08-14 23:00:11 -07002998 if (ug_info->rxExtendedFiltering) {
2999 size += THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING;
3000 if (ug_info->largestexternallookupkeysize ==
3001 QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
3002 size +=
3003 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_8;
3004 if (ug_info->largestexternallookupkeysize ==
3005 QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES)
3006 size +=
3007 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_16;
3008 }
3009
3010 if ((ret_val = fill_init_enet_entries(ugeth, &(ugeth->
3011 p_init_enet_param_shadow->rxthread[0]),
3012 (u8) (numThreadsRxNumerical + 1)
3013 /* Rx needs one extra for terminator */
3014 , size, UCC_GETH_THREAD_RX_PRAM_ALIGNMENT,
3015 ug_info->riscRx, 1)) != 0) {
Li Yang890de952007-07-19 11:48:29 +08003016 if (netif_msg_ifup(ugeth))
3017 ugeth_err("%s: Can not fill p_init_enet_param_shadow.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003018 __func__);
Li Yangce973b12006-08-14 23:00:11 -07003019 return ret_val;
3020 }
3021
3022 ugeth->p_init_enet_param_shadow->txglobal =
3023 ugeth->tx_glbl_pram_offset | ug_info->riscTx;
3024 if ((ret_val =
3025 fill_init_enet_entries(ugeth,
3026 &(ugeth->p_init_enet_param_shadow->
3027 txthread[0]), numThreadsTxNumerical,
Li Yang18a8e862006-10-19 21:07:34 -05003028 sizeof(struct ucc_geth_thread_tx_pram),
Li Yangce973b12006-08-14 23:00:11 -07003029 UCC_GETH_THREAD_TX_PRAM_ALIGNMENT,
3030 ug_info->riscTx, 0)) != 0) {
Li Yang890de952007-07-19 11:48:29 +08003031 if (netif_msg_ifup(ugeth))
3032 ugeth_err("%s: Can not fill p_init_enet_param_shadow.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003033 __func__);
Li Yangce973b12006-08-14 23:00:11 -07003034 return ret_val;
3035 }
3036
3037 /* Load Rx bds with buffers */
3038 for (i = 0; i < ug_info->numQueuesRx; i++) {
3039 if ((ret_val = rx_bd_buffer_set(ugeth, (u8) i)) != 0) {
Li Yang890de952007-07-19 11:48:29 +08003040 if (netif_msg_ifup(ugeth))
3041 ugeth_err("%s: Can not fill Rx bds with buffers.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003042 __func__);
Li Yangce973b12006-08-14 23:00:11 -07003043 return ret_val;
3044 }
3045 }
3046
3047 /* Allocate InitEnet command parameter structure */
Li Yang18a8e862006-10-19 21:07:34 -05003048 init_enet_pram_offset = qe_muram_alloc(sizeof(struct ucc_geth_init_pram), 4);
Timur Tabi4c356302007-05-08 14:46:36 -05003049 if (IS_ERR_VALUE(init_enet_pram_offset)) {
Li Yang890de952007-07-19 11:48:29 +08003050 if (netif_msg_ifup(ugeth))
3051 ugeth_err
3052 ("%s: Can not allocate DPRAM memory for p_init_enet_pram.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003053 __func__);
Li Yangce973b12006-08-14 23:00:11 -07003054 return -ENOMEM;
3055 }
3056 p_init_enet_pram =
Andy Fleming6fee40e2008-05-02 13:01:23 -05003057 (struct ucc_geth_init_pram __iomem *) qe_muram_addr(init_enet_pram_offset);
Li Yangce973b12006-08-14 23:00:11 -07003058
3059 /* Copy shadow InitEnet command parameter structure into PRAM */
Andy Fleming6fee40e2008-05-02 13:01:23 -05003060 out_8(&p_init_enet_pram->resinit1,
3061 ugeth->p_init_enet_param_shadow->resinit1);
3062 out_8(&p_init_enet_pram->resinit2,
3063 ugeth->p_init_enet_param_shadow->resinit2);
3064 out_8(&p_init_enet_pram->resinit3,
3065 ugeth->p_init_enet_param_shadow->resinit3);
3066 out_8(&p_init_enet_pram->resinit4,
3067 ugeth->p_init_enet_param_shadow->resinit4);
Li Yangce973b12006-08-14 23:00:11 -07003068 out_be16(&p_init_enet_pram->resinit5,
3069 ugeth->p_init_enet_param_shadow->resinit5);
Andy Fleming6fee40e2008-05-02 13:01:23 -05003070 out_8(&p_init_enet_pram->largestexternallookupkeysize,
3071 ugeth->p_init_enet_param_shadow->largestexternallookupkeysize);
Li Yangce973b12006-08-14 23:00:11 -07003072 out_be32(&p_init_enet_pram->rgftgfrxglobal,
3073 ugeth->p_init_enet_param_shadow->rgftgfrxglobal);
3074 for (i = 0; i < ENET_INIT_PARAM_MAX_ENTRIES_RX; i++)
3075 out_be32(&p_init_enet_pram->rxthread[i],
3076 ugeth->p_init_enet_param_shadow->rxthread[i]);
3077 out_be32(&p_init_enet_pram->txglobal,
3078 ugeth->p_init_enet_param_shadow->txglobal);
3079 for (i = 0; i < ENET_INIT_PARAM_MAX_ENTRIES_TX; i++)
3080 out_be32(&p_init_enet_pram->txthread[i],
3081 ugeth->p_init_enet_param_shadow->txthread[i]);
3082
3083 /* Issue QE command */
3084 cecr_subblock =
3085 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
Li Yang18a8e862006-10-19 21:07:34 -05003086 qe_issue_cmd(command, cecr_subblock, QE_CR_PROTOCOL_ETHERNET,
Li Yangce973b12006-08-14 23:00:11 -07003087 init_enet_pram_offset);
3088
3089 /* Free InitEnet command parameter */
3090 qe_muram_free(init_enet_pram_offset);
3091
3092 return 0;
3093}
3094
Li Yangce973b12006-08-14 23:00:11 -07003095/* This is called by the kernel when a frame is ready for transmission. */
3096/* It is pointed to by the dev->hard_start_xmit function pointer */
3097static int ucc_geth_start_xmit(struct sk_buff *skb, struct net_device *dev)
3098{
Li Yang18a8e862006-10-19 21:07:34 -05003099 struct ucc_geth_private *ugeth = netdev_priv(dev);
Michael Reissd5b90492007-04-13 01:26:19 -05003100#ifdef CONFIG_UGETH_TX_ON_DEMAND
3101 struct ucc_fast_private *uccf;
3102#endif
Andy Fleming6fee40e2008-05-02 13:01:23 -05003103 u8 __iomem *bd; /* BD pointer */
Li Yangce973b12006-08-14 23:00:11 -07003104 u32 bd_status;
3105 u8 txQ = 0;
3106
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003107 ugeth_vdbg("%s: IN", __func__);
Li Yangce973b12006-08-14 23:00:11 -07003108
3109 spin_lock_irq(&ugeth->lock);
3110
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003111 dev->stats.tx_bytes += skb->len;
Li Yangce973b12006-08-14 23:00:11 -07003112
3113 /* Start from the next BD that should be filled */
3114 bd = ugeth->txBd[txQ];
Andy Fleming6fee40e2008-05-02 13:01:23 -05003115 bd_status = in_be32((u32 __iomem *)bd);
Li Yangce973b12006-08-14 23:00:11 -07003116 /* Save the skb pointer so we can free it later */
3117 ugeth->tx_skbuff[txQ][ugeth->skb_curtx[txQ]] = skb;
3118
3119 /* Update the current skb pointer (wrapping if this was the last) */
3120 ugeth->skb_curtx[txQ] =
3121 (ugeth->skb_curtx[txQ] +
3122 1) & TX_RING_MOD_MASK(ugeth->ug_info->bdRingLenTx[txQ]);
3123
3124 /* set up the buffer descriptor */
Andy Fleming6fee40e2008-05-02 13:01:23 -05003125 out_be32(&((struct qe_bd __iomem *)bd)->buf,
Anton Vorontsovda1aa632009-04-02 01:26:07 -07003126 dma_map_single(ugeth->dev, skb->data,
Andy Fleming7f802022008-05-15 17:00:21 -05003127 skb->len, DMA_TO_DEVICE));
Li Yangce973b12006-08-14 23:00:11 -07003128
Li Yang18a8e862006-10-19 21:07:34 -05003129 /* printk(KERN_DEBUG"skb->data is 0x%x\n",skb->data); */
Li Yangce973b12006-08-14 23:00:11 -07003130
3131 bd_status = (bd_status & T_W) | T_R | T_I | T_L | skb->len;
3132
Li Yang18a8e862006-10-19 21:07:34 -05003133 /* set bd status and length */
Andy Fleming6fee40e2008-05-02 13:01:23 -05003134 out_be32((u32 __iomem *)bd, bd_status);
Li Yangce973b12006-08-14 23:00:11 -07003135
3136 dev->trans_start = jiffies;
3137
3138 /* Move to next BD in the ring */
3139 if (!(bd_status & T_W))
Li Yanga394f012007-03-06 16:53:46 +08003140 bd += sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -07003141 else
Li Yanga394f012007-03-06 16:53:46 +08003142 bd = ugeth->p_tx_bd_ring[txQ];
Li Yangce973b12006-08-14 23:00:11 -07003143
3144 /* If the next BD still needs to be cleaned up, then the bds
3145 are full. We need to tell the kernel to stop sending us stuff. */
3146 if (bd == ugeth->confBd[txQ]) {
3147 if (!netif_queue_stopped(dev))
3148 netif_stop_queue(dev);
3149 }
3150
Li Yanga394f012007-03-06 16:53:46 +08003151 ugeth->txBd[txQ] = bd;
3152
Li Yangce973b12006-08-14 23:00:11 -07003153 if (ugeth->p_scheduler) {
3154 ugeth->cpucount[txQ]++;
3155 /* Indicate to QE that there are more Tx bds ready for
3156 transmission */
3157 /* This is done by writing a running counter of the bd
3158 count to the scheduler PRAM. */
3159 out_be16(ugeth->p_cpucount[txQ], ugeth->cpucount[txQ]);
3160 }
3161
Michael Reissd5b90492007-04-13 01:26:19 -05003162#ifdef CONFIG_UGETH_TX_ON_DEMAND
3163 uccf = ugeth->uccf;
3164 out_be16(uccf->p_utodr, UCC_FAST_TOD);
3165#endif
Li Yangce973b12006-08-14 23:00:11 -07003166 spin_unlock_irq(&ugeth->lock);
3167
Li Yang6f6881b2007-03-19 11:58:02 +08003168 return 0;
Li Yangce973b12006-08-14 23:00:11 -07003169}
3170
Li Yang18a8e862006-10-19 21:07:34 -05003171static int ucc_geth_rx(struct ucc_geth_private *ugeth, u8 rxQ, int rx_work_limit)
Li Yangce973b12006-08-14 23:00:11 -07003172{
3173 struct sk_buff *skb;
Andy Fleming6fee40e2008-05-02 13:01:23 -05003174 u8 __iomem *bd;
Li Yangce973b12006-08-14 23:00:11 -07003175 u16 length, howmany = 0;
3176 u32 bd_status;
3177 u8 *bdBuffer;
Andrew Morton4b8fdef2007-12-13 16:02:55 -08003178 struct net_device *dev;
Li Yangce973b12006-08-14 23:00:11 -07003179
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003180 ugeth_vdbg("%s: IN", __func__);
Li Yangce973b12006-08-14 23:00:11 -07003181
Anton Vorontsovda1aa632009-04-02 01:26:07 -07003182 dev = ugeth->ndev;
Emil Medve88a15f22007-10-15 08:43:50 -05003183
Li Yangce973b12006-08-14 23:00:11 -07003184 /* collect received buffers */
3185 bd = ugeth->rxBd[rxQ];
3186
Andy Fleming6fee40e2008-05-02 13:01:23 -05003187 bd_status = in_be32((u32 __iomem *)bd);
Li Yangce973b12006-08-14 23:00:11 -07003188
3189 /* while there are received buffers and BD is full (~R_E) */
3190 while (!((bd_status & (R_E)) || (--rx_work_limit < 0))) {
Andy Fleming6fee40e2008-05-02 13:01:23 -05003191 bdBuffer = (u8 *) in_be32(&((struct qe_bd __iomem *)bd)->buf);
Li Yangce973b12006-08-14 23:00:11 -07003192 length = (u16) ((bd_status & BD_LENGTH_MASK) - 4);
3193 skb = ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]];
3194
3195 /* determine whether buffer is first, last, first and last
3196 (single buffer frame) or middle (not first and not last) */
3197 if (!skb ||
3198 (!(bd_status & (R_F | R_L))) ||
3199 (bd_status & R_ERRORS_FATAL)) {
Li Yang890de952007-07-19 11:48:29 +08003200 if (netif_msg_rx_err(ugeth))
3201 ugeth_err("%s, %d: ERROR!!! skb - 0x%08x",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003202 __func__, __LINE__, (u32) skb);
Li Yangce973b12006-08-14 23:00:11 -07003203 if (skb)
3204 dev_kfree_skb_any(skb);
3205
3206 ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]] = NULL;
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003207 dev->stats.rx_dropped++;
Li Yangce973b12006-08-14 23:00:11 -07003208 } else {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003209 dev->stats.rx_packets++;
Li Yangce973b12006-08-14 23:00:11 -07003210 howmany++;
3211
3212 /* Prep the skb for the packet */
3213 skb_put(skb, length);
3214
3215 /* Tell the skb what kind of packet this is */
Anton Vorontsovda1aa632009-04-02 01:26:07 -07003216 skb->protocol = eth_type_trans(skb, ugeth->ndev);
Li Yangce973b12006-08-14 23:00:11 -07003217
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003218 dev->stats.rx_bytes += length;
Li Yangce973b12006-08-14 23:00:11 -07003219 /* Send the packet up the stack */
Li Yangce973b12006-08-14 23:00:11 -07003220 netif_receive_skb(skb);
Li Yangce973b12006-08-14 23:00:11 -07003221 }
3222
Li Yangce973b12006-08-14 23:00:11 -07003223 skb = get_new_skb(ugeth, bd);
3224 if (!skb) {
Li Yang890de952007-07-19 11:48:29 +08003225 if (netif_msg_rx_err(ugeth))
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003226 ugeth_warn("%s: No Rx Data Buffer", __func__);
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003227 dev->stats.rx_dropped++;
Li Yangce973b12006-08-14 23:00:11 -07003228 break;
3229 }
3230
3231 ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]] = skb;
3232
3233 /* update to point at the next skb */
3234 ugeth->skb_currx[rxQ] =
3235 (ugeth->skb_currx[rxQ] +
3236 1) & RX_RING_MOD_MASK(ugeth->ug_info->bdRingLenRx[rxQ]);
3237
3238 if (bd_status & R_W)
3239 bd = ugeth->p_rx_bd_ring[rxQ];
3240 else
Li Yang18a8e862006-10-19 21:07:34 -05003241 bd += sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -07003242
Andy Fleming6fee40e2008-05-02 13:01:23 -05003243 bd_status = in_be32((u32 __iomem *)bd);
Li Yangce973b12006-08-14 23:00:11 -07003244 }
3245
3246 ugeth->rxBd[rxQ] = bd;
Li Yangce973b12006-08-14 23:00:11 -07003247 return howmany;
3248}
3249
3250static int ucc_geth_tx(struct net_device *dev, u8 txQ)
3251{
3252 /* Start from the next BD that should be filled */
Li Yang18a8e862006-10-19 21:07:34 -05003253 struct ucc_geth_private *ugeth = netdev_priv(dev);
Andy Fleming6fee40e2008-05-02 13:01:23 -05003254 u8 __iomem *bd; /* BD pointer */
Li Yangce973b12006-08-14 23:00:11 -07003255 u32 bd_status;
3256
3257 bd = ugeth->confBd[txQ];
Andy Fleming6fee40e2008-05-02 13:01:23 -05003258 bd_status = in_be32((u32 __iomem *)bd);
Li Yangce973b12006-08-14 23:00:11 -07003259
3260 /* Normal processing. */
3261 while ((bd_status & T_R) == 0) {
3262 /* BD contains already transmitted buffer. */
3263 /* Handle the transmitted buffer and release */
3264 /* the BD to be used with the current frame */
3265
Li Yanga394f012007-03-06 16:53:46 +08003266 if ((bd == ugeth->txBd[txQ]) && (netif_queue_stopped(dev) == 0))
Li Yangce973b12006-08-14 23:00:11 -07003267 break;
3268
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003269 dev->stats.tx_packets++;
Li Yangce973b12006-08-14 23:00:11 -07003270
3271 /* Free the sk buffer associated with this TxBD */
Joakim Tjernlund0cededf2009-04-17 12:03:48 +00003272 dev_kfree_skb(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07003273 tx_skbuff[txQ][ugeth->skb_dirtytx[txQ]]);
3274 ugeth->tx_skbuff[txQ][ugeth->skb_dirtytx[txQ]] = NULL;
3275 ugeth->skb_dirtytx[txQ] =
3276 (ugeth->skb_dirtytx[txQ] +
3277 1) & TX_RING_MOD_MASK(ugeth->ug_info->bdRingLenTx[txQ]);
3278
3279 /* We freed a buffer, so now we can restart transmission */
3280 if (netif_queue_stopped(dev))
3281 netif_wake_queue(dev);
3282
3283 /* Advance the confirmation BD pointer */
3284 if (!(bd_status & T_W))
Li Yanga394f012007-03-06 16:53:46 +08003285 bd += sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -07003286 else
Li Yanga394f012007-03-06 16:53:46 +08003287 bd = ugeth->p_tx_bd_ring[txQ];
Andy Fleming6fee40e2008-05-02 13:01:23 -05003288 bd_status = in_be32((u32 __iomem *)bd);
Li Yangce973b12006-08-14 23:00:11 -07003289 }
Li Yanga394f012007-03-06 16:53:46 +08003290 ugeth->confBd[txQ] = bd;
Li Yangce973b12006-08-14 23:00:11 -07003291 return 0;
3292}
3293
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003294static int ucc_geth_poll(struct napi_struct *napi, int budget)
Li Yangce973b12006-08-14 23:00:11 -07003295{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003296 struct ucc_geth_private *ugeth = container_of(napi, struct ucc_geth_private, napi);
Michael Reiss702ff122007-04-13 01:26:11 -05003297 struct ucc_geth_info *ug_info;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003298 int howmany, i;
Li Yangce973b12006-08-14 23:00:11 -07003299
Michael Reiss702ff122007-04-13 01:26:11 -05003300 ug_info = ugeth->ug_info;
3301
Michael Reiss702ff122007-04-13 01:26:11 -05003302 howmany = 0;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003303 for (i = 0; i < ug_info->numQueuesRx; i++)
3304 howmany += ucc_geth_rx(ugeth, i, budget - howmany);
Michael Reiss702ff122007-04-13 01:26:11 -05003305
Joakim Tjernlund0cededf2009-04-17 12:03:48 +00003306 /* Tx event processing */
3307 spin_lock(&ugeth->lock);
3308 for (i = 0; i < ug_info->numQueuesTx; i++)
3309 ucc_geth_tx(ugeth->ndev, i);
3310 spin_unlock(&ugeth->lock);
3311
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003312 if (howmany < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003313 napi_complete(napi);
Joakim Tjernlund0cededf2009-04-17 12:03:48 +00003314 setbits32(ugeth->uccf->p_uccm, UCCE_RX_EVENTS | UCCE_TX_EVENTS);
Michael Reiss702ff122007-04-13 01:26:11 -05003315 }
Li Yangce973b12006-08-14 23:00:11 -07003316
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003317 return howmany;
Li Yangce973b12006-08-14 23:00:11 -07003318}
Li Yangce973b12006-08-14 23:00:11 -07003319
David Howells7d12e782006-10-05 14:55:46 +01003320static irqreturn_t ucc_geth_irq_handler(int irq, void *info)
Li Yangce973b12006-08-14 23:00:11 -07003321{
Jeff Garzik06efcad2007-10-19 03:10:11 -04003322 struct net_device *dev = info;
Li Yang18a8e862006-10-19 21:07:34 -05003323 struct ucc_geth_private *ugeth = netdev_priv(dev);
3324 struct ucc_fast_private *uccf;
3325 struct ucc_geth_info *ug_info;
Michael Reiss702ff122007-04-13 01:26:11 -05003326 register u32 ucce;
3327 register u32 uccm;
Li Yangce973b12006-08-14 23:00:11 -07003328
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003329 ugeth_vdbg("%s: IN", __func__);
Li Yangce973b12006-08-14 23:00:11 -07003330
Li Yangce973b12006-08-14 23:00:11 -07003331 uccf = ugeth->uccf;
3332 ug_info = ugeth->ug_info;
3333
Michael Reiss702ff122007-04-13 01:26:11 -05003334 /* read and clear events */
3335 ucce = (u32) in_be32(uccf->p_ucce);
3336 uccm = (u32) in_be32(uccf->p_uccm);
3337 ucce &= uccm;
3338 out_be32(uccf->p_ucce, ucce);
Li Yangce973b12006-08-14 23:00:11 -07003339
Michael Reiss702ff122007-04-13 01:26:11 -05003340 /* check for receive events that require processing */
Joakim Tjernlund0cededf2009-04-17 12:03:48 +00003341 if (ucce & (UCCE_RX_EVENTS | UCCE_TX_EVENTS)) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003342 if (napi_schedule_prep(&ugeth->napi)) {
Joakim Tjernlund0cededf2009-04-17 12:03:48 +00003343 uccm &= ~(UCCE_RX_EVENTS | UCCE_TX_EVENTS);
Michael Reiss702ff122007-04-13 01:26:11 -05003344 out_be32(uccf->p_uccm, uccm);
Ben Hutchings288379f2009-01-19 16:43:59 -08003345 __napi_schedule(&ugeth->napi);
Li Yangce973b12006-08-14 23:00:11 -07003346 }
Michael Reiss702ff122007-04-13 01:26:11 -05003347 }
Li Yangce973b12006-08-14 23:00:11 -07003348
Michael Reiss702ff122007-04-13 01:26:11 -05003349 /* Errors and other events */
3350 if (ucce & UCCE_OTHER) {
Timur Tabi3bc53422009-01-11 00:25:21 -08003351 if (ucce & UCC_GETH_UCCE_BSY)
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003352 dev->stats.rx_errors++;
Timur Tabi3bc53422009-01-11 00:25:21 -08003353 if (ucce & UCC_GETH_UCCE_TXE)
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003354 dev->stats.tx_errors++;
Li Yangce973b12006-08-14 23:00:11 -07003355 }
Li Yangce973b12006-08-14 23:00:11 -07003356
3357 return IRQ_HANDLED;
3358}
3359
Anton Vorontsov26d29ea2008-02-01 16:22:54 +03003360#ifdef CONFIG_NET_POLL_CONTROLLER
3361/*
3362 * Polling 'interrupt' - used by things like netconsole to send skbs
3363 * without having to re-enable interrupts. It's not called while
3364 * the interrupt routine is executing.
3365 */
3366static void ucc_netpoll(struct net_device *dev)
3367{
3368 struct ucc_geth_private *ugeth = netdev_priv(dev);
3369 int irq = ugeth->ug_info->uf_info.irq;
3370
3371 disable_irq(irq);
3372 ucc_geth_irq_handler(irq, dev);
3373 enable_irq(irq);
3374}
3375#endif /* CONFIG_NET_POLL_CONTROLLER */
3376
Kevin Hao3d6593e2009-05-26 20:49:03 -07003377static int ucc_geth_set_mac_addr(struct net_device *dev, void *p)
3378{
3379 struct ucc_geth_private *ugeth = netdev_priv(dev);
3380 struct sockaddr *addr = p;
3381
3382 if (!is_valid_ether_addr(addr->sa_data))
3383 return -EADDRNOTAVAIL;
3384
3385 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
3386
3387 /*
3388 * If device is not running, we will set mac addr register
3389 * when opening the device.
3390 */
3391 if (!netif_running(dev))
3392 return 0;
3393
3394 spin_lock_irq(&ugeth->lock);
3395 init_mac_station_addr_regs(dev->dev_addr[0],
3396 dev->dev_addr[1],
3397 dev->dev_addr[2],
3398 dev->dev_addr[3],
3399 dev->dev_addr[4],
3400 dev->dev_addr[5],
3401 &ugeth->ug_regs->macstnaddr1,
3402 &ugeth->ug_regs->macstnaddr2);
3403 spin_unlock_irq(&ugeth->lock);
3404
3405 return 0;
3406}
3407
Li Yangce973b12006-08-14 23:00:11 -07003408/* Called when something needs to use the ethernet device */
3409/* Returns 0 for success. */
3410static int ucc_geth_open(struct net_device *dev)
3411{
Li Yang18a8e862006-10-19 21:07:34 -05003412 struct ucc_geth_private *ugeth = netdev_priv(dev);
Li Yangce973b12006-08-14 23:00:11 -07003413 int err;
3414
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003415 ugeth_vdbg("%s: IN", __func__);
Li Yangce973b12006-08-14 23:00:11 -07003416
3417 /* Test station address */
3418 if (dev->dev_addr[0] & ENET_GROUP_ADDR) {
Li Yang890de952007-07-19 11:48:29 +08003419 if (netif_msg_ifup(ugeth))
3420 ugeth_err("%s: Multicast address used for station address"
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003421 " - is this what you wanted?", __func__);
Li Yangce973b12006-08-14 23:00:11 -07003422 return -EINVAL;
3423 }
3424
Anton Vorontsov79675902009-03-27 16:00:03 -07003425 err = init_phy(dev);
3426 if (err) {
3427 if (netif_msg_ifup(ugeth))
3428 ugeth_err("%s: Cannot initialize PHY, aborting.",
3429 dev->name);
3430 return err;
3431 }
3432
Kim Phillips728de4c92007-04-13 01:26:03 -05003433 err = ucc_struct_init(ugeth);
3434 if (err) {
Li Yang890de952007-07-19 11:48:29 +08003435 if (netif_msg_ifup(ugeth))
3436 ugeth_err("%s: Cannot configure internal struct, aborting.", dev->name);
Anton Vorontsov3e73fc92008-12-18 08:23:33 +00003437 goto out_err_stop;
Kim Phillips728de4c92007-04-13 01:26:03 -05003438 }
3439
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003440 napi_enable(&ugeth->napi);
Francois Romieu1a342d22008-07-11 00:34:40 +02003441
Li Yangce973b12006-08-14 23:00:11 -07003442 err = ucc_geth_startup(ugeth);
3443 if (err) {
Li Yang890de952007-07-19 11:48:29 +08003444 if (netif_msg_ifup(ugeth))
3445 ugeth_err("%s: Cannot configure net device, aborting.",
3446 dev->name);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003447 goto out_err;
Li Yangce973b12006-08-14 23:00:11 -07003448 }
3449
3450 err = adjust_enet_interface(ugeth);
3451 if (err) {
Li Yang890de952007-07-19 11:48:29 +08003452 if (netif_msg_ifup(ugeth))
3453 ugeth_err("%s: Cannot configure net device, aborting.",
3454 dev->name);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003455 goto out_err;
Li Yangce973b12006-08-14 23:00:11 -07003456 }
3457
3458 /* Set MACSTNADDR1, MACSTNADDR2 */
3459 /* For more details see the hardware spec. */
3460 init_mac_station_addr_regs(dev->dev_addr[0],
3461 dev->dev_addr[1],
3462 dev->dev_addr[2],
3463 dev->dev_addr[3],
3464 dev->dev_addr[4],
3465 dev->dev_addr[5],
3466 &ugeth->ug_regs->macstnaddr1,
3467 &ugeth->ug_regs->macstnaddr2);
3468
Kim Phillips728de4c92007-04-13 01:26:03 -05003469 phy_start(ugeth->phydev);
3470
Li Yangce973b12006-08-14 23:00:11 -07003471 err = ugeth_enable(ugeth, COMM_DIR_RX_AND_TX);
3472 if (err) {
Li Yang890de952007-07-19 11:48:29 +08003473 if (netif_msg_ifup(ugeth))
3474 ugeth_err("%s: Cannot enable net device, aborting.", dev->name);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003475 goto out_err;
Li Yangce973b12006-08-14 23:00:11 -07003476 }
3477
Anton Vorontsov67c2fb82008-12-18 08:23:29 +00003478 err = request_irq(ugeth->ug_info->uf_info.irq, ucc_geth_irq_handler,
3479 0, "UCC Geth", dev);
3480 if (err) {
3481 if (netif_msg_ifup(ugeth))
3482 ugeth_err("%s: Cannot get IRQ for net device, aborting.",
3483 dev->name);
Anton Vorontsov67c2fb82008-12-18 08:23:29 +00003484 goto out_err;
3485 }
3486
Li Yangce973b12006-08-14 23:00:11 -07003487 netif_start_queue(dev);
3488
3489 return err;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003490
3491out_err:
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003492 napi_disable(&ugeth->napi);
Anton Vorontsov3e73fc92008-12-18 08:23:33 +00003493out_err_stop:
Anton Vorontsovba574692008-12-18 08:23:31 +00003494 ucc_geth_stop(ugeth);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003495 return err;
Li Yangce973b12006-08-14 23:00:11 -07003496}
3497
3498/* Stops the kernel queue, and halts the controller */
3499static int ucc_geth_close(struct net_device *dev)
3500{
Li Yang18a8e862006-10-19 21:07:34 -05003501 struct ucc_geth_private *ugeth = netdev_priv(dev);
Li Yangce973b12006-08-14 23:00:11 -07003502
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003503 ugeth_vdbg("%s: IN", __func__);
Li Yangce973b12006-08-14 23:00:11 -07003504
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003505 napi_disable(&ugeth->napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003506
Li Yangce973b12006-08-14 23:00:11 -07003507 ucc_geth_stop(ugeth);
3508
Anton Vorontsovda1aa632009-04-02 01:26:07 -07003509 free_irq(ugeth->ug_info->uf_info.irq, ugeth->ndev);
Anton Vorontsov67c2fb82008-12-18 08:23:29 +00003510
Li Yangce973b12006-08-14 23:00:11 -07003511 netif_stop_queue(dev);
3512
3513 return 0;
3514}
3515
Anton Vorontsovfdb614c2008-12-23 06:59:25 +00003516/* Reopen device. This will reset the MAC and PHY. */
3517static void ucc_geth_timeout_work(struct work_struct *work)
3518{
3519 struct ucc_geth_private *ugeth;
3520 struct net_device *dev;
3521
3522 ugeth = container_of(work, struct ucc_geth_private, timeout_work);
Anton Vorontsovda1aa632009-04-02 01:26:07 -07003523 dev = ugeth->ndev;
Anton Vorontsovfdb614c2008-12-23 06:59:25 +00003524
3525 ugeth_vdbg("%s: IN", __func__);
3526
3527 dev->stats.tx_errors++;
3528
3529 ugeth_dump_regs(ugeth);
3530
3531 if (dev->flags & IFF_UP) {
3532 /*
3533 * Must reset MAC *and* PHY. This is done by reopening
3534 * the device.
3535 */
3536 ucc_geth_close(dev);
3537 ucc_geth_open(dev);
3538 }
3539
3540 netif_tx_schedule_all(dev);
3541}
3542
3543/*
3544 * ucc_geth_timeout gets called when a packet has not been
3545 * transmitted after a set amount of time.
3546 */
3547static void ucc_geth_timeout(struct net_device *dev)
3548{
3549 struct ucc_geth_private *ugeth = netdev_priv(dev);
3550
3551 netif_carrier_off(dev);
3552 schedule_work(&ugeth->timeout_work);
3553}
3554
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003555static phy_interface_t to_phy_interface(const char *phy_connection_type)
Kim Phillips728de4c92007-04-13 01:26:03 -05003556{
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003557 if (strcasecmp(phy_connection_type, "mii") == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003558 return PHY_INTERFACE_MODE_MII;
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003559 if (strcasecmp(phy_connection_type, "gmii") == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003560 return PHY_INTERFACE_MODE_GMII;
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003561 if (strcasecmp(phy_connection_type, "tbi") == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003562 return PHY_INTERFACE_MODE_TBI;
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003563 if (strcasecmp(phy_connection_type, "rmii") == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003564 return PHY_INTERFACE_MODE_RMII;
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003565 if (strcasecmp(phy_connection_type, "rgmii") == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003566 return PHY_INTERFACE_MODE_RGMII;
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003567 if (strcasecmp(phy_connection_type, "rgmii-id") == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003568 return PHY_INTERFACE_MODE_RGMII_ID;
Kim Phillipsbd0ceaa2007-11-26 16:17:58 -06003569 if (strcasecmp(phy_connection_type, "rgmii-txid") == 0)
3570 return PHY_INTERFACE_MODE_RGMII_TXID;
3571 if (strcasecmp(phy_connection_type, "rgmii-rxid") == 0)
3572 return PHY_INTERFACE_MODE_RGMII_RXID;
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003573 if (strcasecmp(phy_connection_type, "rtbi") == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003574 return PHY_INTERFACE_MODE_RTBI;
Haiying Wangfb1001f2009-06-17 13:16:10 +00003575 if (strcasecmp(phy_connection_type, "sgmii") == 0)
3576 return PHY_INTERFACE_MODE_SGMII;
Kim Phillips728de4c92007-04-13 01:26:03 -05003577
3578 return PHY_INTERFACE_MODE_MII;
3579}
3580
Joakim Tjernlunda9dbae72009-03-20 21:09:14 +01003581static const struct net_device_ops ucc_geth_netdev_ops = {
3582 .ndo_open = ucc_geth_open,
3583 .ndo_stop = ucc_geth_close,
3584 .ndo_start_xmit = ucc_geth_start_xmit,
3585 .ndo_validate_addr = eth_validate_addr,
Kevin Hao3d6593e2009-05-26 20:49:03 -07003586 .ndo_set_mac_address = ucc_geth_set_mac_addr,
Joakim Tjernlunda9dbae72009-03-20 21:09:14 +01003587 .ndo_change_mtu = eth_change_mtu,
3588 .ndo_set_multicast_list = ucc_geth_set_multi,
3589 .ndo_tx_timeout = ucc_geth_timeout,
3590#ifdef CONFIG_NET_POLL_CONTROLLER
3591 .ndo_poll_controller = ucc_netpoll,
3592#endif
3593};
3594
Li Yang18a8e862006-10-19 21:07:34 -05003595static int ucc_geth_probe(struct of_device* ofdev, const struct of_device_id *match)
Li Yangce973b12006-08-14 23:00:11 -07003596{
Li Yang18a8e862006-10-19 21:07:34 -05003597 struct device *device = &ofdev->dev;
3598 struct device_node *np = ofdev->node;
Li Yangce973b12006-08-14 23:00:11 -07003599 struct net_device *dev = NULL;
3600 struct ucc_geth_private *ugeth = NULL;
3601 struct ucc_geth_info *ug_info;
Li Yang18a8e862006-10-19 21:07:34 -05003602 struct resource res;
3603 struct device_node *phy;
Kim Phillips728de4c92007-04-13 01:26:03 -05003604 int err, ucc_num, max_speed = 0;
Joakim Tjernlund3d137fd2008-04-11 00:54:43 +02003605 const u32 *fixed_link;
Li Yang18a8e862006-10-19 21:07:34 -05003606 const unsigned int *prop;
Timur Tabi9fb1e352007-12-03 15:17:59 -06003607 const char *sprop;
Li Yang9b4c7a42007-02-08 17:35:54 +08003608 const void *mac_addr;
Kim Phillips728de4c92007-04-13 01:26:03 -05003609 phy_interface_t phy_interface;
3610 static const int enet_to_speed[] = {
3611 SPEED_10, SPEED_10, SPEED_10,
3612 SPEED_100, SPEED_100, SPEED_100,
3613 SPEED_1000, SPEED_1000, SPEED_1000, SPEED_1000,
3614 };
3615 static const phy_interface_t enet_to_phy_interface[] = {
3616 PHY_INTERFACE_MODE_MII, PHY_INTERFACE_MODE_RMII,
3617 PHY_INTERFACE_MODE_RGMII, PHY_INTERFACE_MODE_MII,
3618 PHY_INTERFACE_MODE_RMII, PHY_INTERFACE_MODE_RGMII,
3619 PHY_INTERFACE_MODE_GMII, PHY_INTERFACE_MODE_RGMII,
3620 PHY_INTERFACE_MODE_TBI, PHY_INTERFACE_MODE_RTBI,
Haiying Wangfb1001f2009-06-17 13:16:10 +00003621 PHY_INTERFACE_MODE_SGMII,
Kim Phillips728de4c92007-04-13 01:26:03 -05003622 };
Li Yangce973b12006-08-14 23:00:11 -07003623
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003624 ugeth_vdbg("%s: IN", __func__);
Li Yangce973b12006-08-14 23:00:11 -07003625
Anton Vorontsov56626f32008-04-11 20:06:54 +04003626 prop = of_get_property(np, "cell-index", NULL);
3627 if (!prop) {
3628 prop = of_get_property(np, "device-id", NULL);
3629 if (!prop)
3630 return -ENODEV;
3631 }
3632
Li Yang18a8e862006-10-19 21:07:34 -05003633 ucc_num = *prop - 1;
3634 if ((ucc_num < 0) || (ucc_num > 7))
3635 return -ENODEV;
Li Yangce973b12006-08-14 23:00:11 -07003636
Li Yang18a8e862006-10-19 21:07:34 -05003637 ug_info = &ugeth_info[ucc_num];
Li Yang890de952007-07-19 11:48:29 +08003638 if (ug_info == NULL) {
3639 if (netif_msg_probe(&debug))
3640 ugeth_err("%s: [%d] Missing additional data!",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003641 __func__, ucc_num);
Li Yang890de952007-07-19 11:48:29 +08003642 return -ENODEV;
3643 }
3644
Li Yang18a8e862006-10-19 21:07:34 -05003645 ug_info->uf_info.ucc_num = ucc_num;
Kim Phillips728de4c92007-04-13 01:26:03 -05003646
Timur Tabi9fb1e352007-12-03 15:17:59 -06003647 sprop = of_get_property(np, "rx-clock-name", NULL);
3648 if (sprop) {
3649 ug_info->uf_info.rx_clock = qe_clock_source(sprop);
3650 if ((ug_info->uf_info.rx_clock < QE_CLK_NONE) ||
3651 (ug_info->uf_info.rx_clock > QE_CLK24)) {
3652 printk(KERN_ERR
3653 "ucc_geth: invalid rx-clock-name property\n");
3654 return -EINVAL;
3655 }
3656 } else {
3657 prop = of_get_property(np, "rx-clock", NULL);
3658 if (!prop) {
3659 /* If both rx-clock-name and rx-clock are missing,
3660 we want to tell people to use rx-clock-name. */
3661 printk(KERN_ERR
3662 "ucc_geth: missing rx-clock-name property\n");
3663 return -EINVAL;
3664 }
3665 if ((*prop < QE_CLK_NONE) || (*prop > QE_CLK24)) {
3666 printk(KERN_ERR
3667 "ucc_geth: invalid rx-clock propperty\n");
3668 return -EINVAL;
3669 }
3670 ug_info->uf_info.rx_clock = *prop;
3671 }
3672
3673 sprop = of_get_property(np, "tx-clock-name", NULL);
3674 if (sprop) {
3675 ug_info->uf_info.tx_clock = qe_clock_source(sprop);
3676 if ((ug_info->uf_info.tx_clock < QE_CLK_NONE) ||
3677 (ug_info->uf_info.tx_clock > QE_CLK24)) {
3678 printk(KERN_ERR
3679 "ucc_geth: invalid tx-clock-name property\n");
3680 return -EINVAL;
3681 }
3682 } else {
Joakim Tjernlunde4105532008-04-29 13:03:57 +02003683 prop = of_get_property(np, "tx-clock", NULL);
Timur Tabi9fb1e352007-12-03 15:17:59 -06003684 if (!prop) {
3685 printk(KERN_ERR
3686 "ucc_geth: mising tx-clock-name property\n");
3687 return -EINVAL;
3688 }
3689 if ((*prop < QE_CLK_NONE) || (*prop > QE_CLK24)) {
3690 printk(KERN_ERR
3691 "ucc_geth: invalid tx-clock property\n");
3692 return -EINVAL;
3693 }
3694 ug_info->uf_info.tx_clock = *prop;
3695 }
3696
Li Yang18a8e862006-10-19 21:07:34 -05003697 err = of_address_to_resource(np, 0, &res);
3698 if (err)
3699 return -EINVAL;
3700
3701 ug_info->uf_info.regs = res.start;
3702 ug_info->uf_info.irq = irq_of_parse_and_map(np, 0);
Joakim Tjernlund3d137fd2008-04-11 00:54:43 +02003703 fixed_link = of_get_property(np, "fixed-link", NULL);
3704 if (fixed_link) {
Joakim Tjernlund3d137fd2008-04-11 00:54:43 +02003705 phy = NULL;
3706 } else {
Grant Likely0b9da332009-04-25 12:53:23 +00003707 phy = of_parse_phandle(np, "phy-handle", 0);
Joakim Tjernlund3d137fd2008-04-11 00:54:43 +02003708 if (phy == NULL)
3709 return -ENODEV;
Joakim Tjernlund3d137fd2008-04-11 00:54:43 +02003710 }
Grant Likely0b9da332009-04-25 12:53:23 +00003711 ug_info->phy_node = phy;
Kim Phillips728de4c92007-04-13 01:26:03 -05003712
Haiying Wangfb1001f2009-06-17 13:16:10 +00003713 /* Find the TBI PHY node. If it's not there, we don't support SGMII */
3714 ug_info->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
3715
Kim Phillips728de4c92007-04-13 01:26:03 -05003716 /* get the phy interface type, or default to MII */
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003717 prop = of_get_property(np, "phy-connection-type", NULL);
Kim Phillips728de4c92007-04-13 01:26:03 -05003718 if (!prop) {
3719 /* handle interface property present in old trees */
Stephen Rothwell40cd3a42007-05-01 13:54:02 +10003720 prop = of_get_property(phy, "interface", NULL);
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003721 if (prop != NULL) {
Kim Phillips728de4c92007-04-13 01:26:03 -05003722 phy_interface = enet_to_phy_interface[*prop];
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003723 max_speed = enet_to_speed[*prop];
3724 } else
Kim Phillips728de4c92007-04-13 01:26:03 -05003725 phy_interface = PHY_INTERFACE_MODE_MII;
3726 } else {
3727 phy_interface = to_phy_interface((const char *)prop);
3728 }
3729
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003730 /* get speed, or derive from PHY interface */
3731 if (max_speed == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003732 switch (phy_interface) {
3733 case PHY_INTERFACE_MODE_GMII:
3734 case PHY_INTERFACE_MODE_RGMII:
3735 case PHY_INTERFACE_MODE_RGMII_ID:
Kim Phillipsbd0ceaa2007-11-26 16:17:58 -06003736 case PHY_INTERFACE_MODE_RGMII_RXID:
3737 case PHY_INTERFACE_MODE_RGMII_TXID:
Kim Phillips728de4c92007-04-13 01:26:03 -05003738 case PHY_INTERFACE_MODE_TBI:
3739 case PHY_INTERFACE_MODE_RTBI:
Haiying Wangfb1001f2009-06-17 13:16:10 +00003740 case PHY_INTERFACE_MODE_SGMII:
Kim Phillips728de4c92007-04-13 01:26:03 -05003741 max_speed = SPEED_1000;
3742 break;
3743 default:
3744 max_speed = SPEED_100;
3745 break;
3746 }
Kim Phillips728de4c92007-04-13 01:26:03 -05003747
3748 if (max_speed == SPEED_1000) {
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003749 /* configure muram FIFOs for gigabit operation */
Kim Phillips728de4c92007-04-13 01:26:03 -05003750 ug_info->uf_info.urfs = UCC_GETH_URFS_GIGA_INIT;
3751 ug_info->uf_info.urfet = UCC_GETH_URFET_GIGA_INIT;
3752 ug_info->uf_info.urfset = UCC_GETH_URFSET_GIGA_INIT;
3753 ug_info->uf_info.utfs = UCC_GETH_UTFS_GIGA_INIT;
3754 ug_info->uf_info.utfet = UCC_GETH_UTFET_GIGA_INIT;
3755 ug_info->uf_info.utftt = UCC_GETH_UTFTT_GIGA_INIT;
Joakim Tjernlundffea31e2008-03-06 18:48:46 +08003756 ug_info->numThreadsTx = UCC_GETH_NUM_OF_THREADS_4;
3757 ug_info->numThreadsRx = UCC_GETH_NUM_OF_THREADS_4;
Kim Phillips728de4c92007-04-13 01:26:03 -05003758 }
3759
Li Yang890de952007-07-19 11:48:29 +08003760 if (netif_msg_probe(&debug))
3761 printk(KERN_INFO "ucc_geth: UCC%1d at 0x%8x (irq = %d) \n",
3762 ug_info->uf_info.ucc_num + 1, ug_info->uf_info.regs,
3763 ug_info->uf_info.irq);
Li Yangce973b12006-08-14 23:00:11 -07003764
Li Yangce973b12006-08-14 23:00:11 -07003765 /* Create an ethernet device instance */
3766 dev = alloc_etherdev(sizeof(*ugeth));
3767
3768 if (dev == NULL)
3769 return -ENOMEM;
3770
3771 ugeth = netdev_priv(dev);
3772 spin_lock_init(&ugeth->lock);
3773
Anton Vorontsov80a9fad2008-02-01 16:22:48 +03003774 /* Create CQs for hash tables */
3775 INIT_LIST_HEAD(&ugeth->group_hash_q);
3776 INIT_LIST_HEAD(&ugeth->ind_hash_q);
3777
Li Yangce973b12006-08-14 23:00:11 -07003778 dev_set_drvdata(device, dev);
3779
3780 /* Set the dev->base_addr to the gfar reg region */
3781 dev->base_addr = (unsigned long)(ug_info->uf_info.regs);
3782
Li Yangce973b12006-08-14 23:00:11 -07003783 SET_NETDEV_DEV(dev, device);
3784
3785 /* Fill in the dev structure */
Li Yangac421852007-07-19 11:47:47 +08003786 uec_set_ethtool_ops(dev);
Joakim Tjernlunda9dbae72009-03-20 21:09:14 +01003787 dev->netdev_ops = &ucc_geth_netdev_ops;
Li Yangce973b12006-08-14 23:00:11 -07003788 dev->watchdog_timeo = TX_TIMEOUT;
Anton Vorontsov1762a292008-12-18 08:23:26 +00003789 INIT_WORK(&ugeth->timeout_work, ucc_geth_timeout_work);
Joakim Tjernlund0cededf2009-04-17 12:03:48 +00003790 netif_napi_add(dev, &ugeth->napi, ucc_geth_poll, 64);
Li Yangce973b12006-08-14 23:00:11 -07003791 dev->mtu = 1500;
Li Yangce973b12006-08-14 23:00:11 -07003792
Li Yang890de952007-07-19 11:48:29 +08003793 ugeth->msg_enable = netif_msg_init(debug.msg_enable, UGETH_MSG_DEFAULT);
Kim Phillips728de4c92007-04-13 01:26:03 -05003794 ugeth->phy_interface = phy_interface;
3795 ugeth->max_speed = max_speed;
3796
Li Yangce973b12006-08-14 23:00:11 -07003797 err = register_netdev(dev);
3798 if (err) {
Li Yang890de952007-07-19 11:48:29 +08003799 if (netif_msg_probe(ugeth))
3800 ugeth_err("%s: Cannot register net device, aborting.",
3801 dev->name);
Li Yangce973b12006-08-14 23:00:11 -07003802 free_netdev(dev);
3803 return err;
3804 }
3805
Timur Tabie9eb70c2007-02-21 14:40:12 -06003806 mac_addr = of_get_mac_address(np);
Li Yang9b4c7a42007-02-08 17:35:54 +08003807 if (mac_addr)
3808 memcpy(dev->dev_addr, mac_addr, 6);
Li Yangce973b12006-08-14 23:00:11 -07003809
Kim Phillips728de4c92007-04-13 01:26:03 -05003810 ugeth->ug_info = ug_info;
Anton Vorontsovda1aa632009-04-02 01:26:07 -07003811 ugeth->dev = device;
3812 ugeth->ndev = dev;
Haiying Wangb1c4a9dd2009-01-29 17:28:04 -08003813 ugeth->node = np;
Kim Phillips728de4c92007-04-13 01:26:03 -05003814
Li Yangce973b12006-08-14 23:00:11 -07003815 return 0;
3816}
3817
Li Yang18a8e862006-10-19 21:07:34 -05003818static int ucc_geth_remove(struct of_device* ofdev)
Li Yangce973b12006-08-14 23:00:11 -07003819{
Li Yang18a8e862006-10-19 21:07:34 -05003820 struct device *device = &ofdev->dev;
Li Yangce973b12006-08-14 23:00:11 -07003821 struct net_device *dev = dev_get_drvdata(device);
3822 struct ucc_geth_private *ugeth = netdev_priv(dev);
3823
Anton Vorontsov80a9fad2008-02-01 16:22:48 +03003824 unregister_netdev(dev);
Li Yangce973b12006-08-14 23:00:11 -07003825 free_netdev(dev);
Anton Vorontsov80a9fad2008-02-01 16:22:48 +03003826 ucc_geth_memclean(ugeth);
3827 dev_set_drvdata(device, NULL);
Li Yangce973b12006-08-14 23:00:11 -07003828
3829 return 0;
3830}
3831
Li Yang18a8e862006-10-19 21:07:34 -05003832static struct of_device_id ucc_geth_match[] = {
3833 {
3834 .type = "network",
3835 .compatible = "ucc_geth",
3836 },
3837 {},
3838};
3839
3840MODULE_DEVICE_TABLE(of, ucc_geth_match);
3841
3842static struct of_platform_driver ucc_geth_driver = {
3843 .name = DRV_NAME,
3844 .match_table = ucc_geth_match,
3845 .probe = ucc_geth_probe,
3846 .remove = ucc_geth_remove,
Li Yangce973b12006-08-14 23:00:11 -07003847};
3848
3849static int __init ucc_geth_init(void)
3850{
Kim Phillips728de4c92007-04-13 01:26:03 -05003851 int i, ret;
3852
Li Yang890de952007-07-19 11:48:29 +08003853 if (netif_msg_drv(&debug))
3854 printk(KERN_INFO "ucc_geth: " DRV_DESC "\n");
Li Yangce973b12006-08-14 23:00:11 -07003855 for (i = 0; i < 8; i++)
3856 memcpy(&(ugeth_info[i]), &ugeth_primary_info,
3857 sizeof(ugeth_primary_info));
3858
Kim Phillips728de4c92007-04-13 01:26:03 -05003859 ret = of_register_platform_driver(&ucc_geth_driver);
3860
Kim Phillips728de4c92007-04-13 01:26:03 -05003861 return ret;
Li Yangce973b12006-08-14 23:00:11 -07003862}
3863
3864static void __exit ucc_geth_exit(void)
3865{
Kim Phillipsa4f0c2c2006-11-15 12:29:35 -06003866 of_unregister_platform_driver(&ucc_geth_driver);
Li Yangce973b12006-08-14 23:00:11 -07003867}
3868
3869module_init(ucc_geth_init);
3870module_exit(ucc_geth_exit);
3871
3872MODULE_AUTHOR("Freescale Semiconductor, Inc");
3873MODULE_DESCRIPTION(DRV_DESC);
Kim Phillipsc2bcf002007-04-13 01:26:36 -05003874MODULE_VERSION(DRV_VERSION);
Li Yangce973b12006-08-14 23:00:11 -07003875MODULE_LICENSE("GPL");