blob: c180576546ed5055bc021ed1f7703040dbc593c7 [file] [log] [blame]
Alexander Shiyanf6544412012-08-06 19:42:32 +04001/*
Alexander Shiyan003236d2013-06-29 10:44:19 +04002 * Maxim (Dallas) MAX3107/8/9, MAX14830 serial driver
Alexander Shiyanf6544412012-08-06 19:42:32 +04003 *
Alexander Shiyane97e1552014-02-07 18:16:04 +04004 * Copyright (C) 2012-2014 Alexander Shiyan <shc_work@mail.ru>
Alexander Shiyanf6544412012-08-06 19:42:32 +04005 *
6 * Based on max3100.c, by Christian Pellegrin <chripell@evolware.org>
7 * Based on max3110.c, by Feng Tang <feng.tang@intel.com>
8 * Based on max3107.c, by Aavamobile
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 */
15
Alexander Shiyanf6544412012-08-06 19:42:32 +040016#include <linux/module.h>
Alexander Shiyan10d8b342013-06-29 10:44:17 +040017#include <linux/delay.h>
Alexander Shiyanf6544412012-08-06 19:42:32 +040018#include <linux/device.h>
Alexander Shiyan10d8b342013-06-29 10:44:17 +040019#include <linux/bitops.h>
Alexander Shiyand3a8a252014-02-10 22:18:31 +040020#include <linux/clk.h>
Alexander Shiyanf6544412012-08-06 19:42:32 +040021#include <linux/serial_core.h>
22#include <linux/serial.h>
23#include <linux/tty.h>
24#include <linux/tty_flip.h>
25#include <linux/regmap.h>
26#include <linux/gpio.h>
27#include <linux/spi/spi.h>
Alexander Shiyan10d8b342013-06-29 10:44:17 +040028
Alexander Shiyanf6544412012-08-06 19:42:32 +040029#include <linux/platform_data/max310x.h>
30
Alexander Shiyan10d8b342013-06-29 10:44:17 +040031#define MAX310X_NAME "max310x"
Alexander Shiyanf6544412012-08-06 19:42:32 +040032#define MAX310X_MAJOR 204
33#define MAX310X_MINOR 209
34
35/* MAX310X register definitions */
36#define MAX310X_RHR_REG (0x00) /* RX FIFO */
37#define MAX310X_THR_REG (0x00) /* TX FIFO */
38#define MAX310X_IRQEN_REG (0x01) /* IRQ enable */
39#define MAX310X_IRQSTS_REG (0x02) /* IRQ status */
40#define MAX310X_LSR_IRQEN_REG (0x03) /* LSR IRQ enable */
41#define MAX310X_LSR_IRQSTS_REG (0x04) /* LSR IRQ status */
Alexander Shiyan10d8b342013-06-29 10:44:17 +040042#define MAX310X_REG_05 (0x05)
43#define MAX310X_SPCHR_IRQEN_REG MAX310X_REG_05 /* Special char IRQ en */
Alexander Shiyanf6544412012-08-06 19:42:32 +040044#define MAX310X_SPCHR_IRQSTS_REG (0x06) /* Special char IRQ status */
45#define MAX310X_STS_IRQEN_REG (0x07) /* Status IRQ enable */
46#define MAX310X_STS_IRQSTS_REG (0x08) /* Status IRQ status */
47#define MAX310X_MODE1_REG (0x09) /* MODE1 */
48#define MAX310X_MODE2_REG (0x0a) /* MODE2 */
49#define MAX310X_LCR_REG (0x0b) /* LCR */
50#define MAX310X_RXTO_REG (0x0c) /* RX timeout */
51#define MAX310X_HDPIXDELAY_REG (0x0d) /* Auto transceiver delays */
52#define MAX310X_IRDA_REG (0x0e) /* IRDA settings */
53#define MAX310X_FLOWLVL_REG (0x0f) /* Flow control levels */
54#define MAX310X_FIFOTRIGLVL_REG (0x10) /* FIFO IRQ trigger levels */
55#define MAX310X_TXFIFOLVL_REG (0x11) /* TX FIFO level */
56#define MAX310X_RXFIFOLVL_REG (0x12) /* RX FIFO level */
57#define MAX310X_FLOWCTRL_REG (0x13) /* Flow control */
58#define MAX310X_XON1_REG (0x14) /* XON1 character */
59#define MAX310X_XON2_REG (0x15) /* XON2 character */
60#define MAX310X_XOFF1_REG (0x16) /* XOFF1 character */
61#define MAX310X_XOFF2_REG (0x17) /* XOFF2 character */
62#define MAX310X_GPIOCFG_REG (0x18) /* GPIO config */
63#define MAX310X_GPIODATA_REG (0x19) /* GPIO data */
64#define MAX310X_PLLCFG_REG (0x1a) /* PLL config */
65#define MAX310X_BRGCFG_REG (0x1b) /* Baud rate generator conf */
66#define MAX310X_BRGDIVLSB_REG (0x1c) /* Baud rate divisor LSB */
67#define MAX310X_BRGDIVMSB_REG (0x1d) /* Baud rate divisor MSB */
68#define MAX310X_CLKSRC_REG (0x1e) /* Clock source */
Alexander Shiyan10d8b342013-06-29 10:44:17 +040069#define MAX310X_REG_1F (0x1f)
70
71#define MAX310X_REVID_REG MAX310X_REG_1F /* Revision ID */
72
73#define MAX310X_GLOBALIRQ_REG MAX310X_REG_1F /* Global IRQ (RO) */
74#define MAX310X_GLOBALCMD_REG MAX310X_REG_1F /* Global Command (WO) */
75
76/* Extended registers */
77#define MAX310X_REVID_EXTREG MAX310X_REG_05 /* Revision ID */
Alexander Shiyanf6544412012-08-06 19:42:32 +040078
79/* IRQ register bits */
80#define MAX310X_IRQ_LSR_BIT (1 << 0) /* LSR interrupt */
81#define MAX310X_IRQ_SPCHR_BIT (1 << 1) /* Special char interrupt */
82#define MAX310X_IRQ_STS_BIT (1 << 2) /* Status interrupt */
83#define MAX310X_IRQ_RXFIFO_BIT (1 << 3) /* RX FIFO interrupt */
84#define MAX310X_IRQ_TXFIFO_BIT (1 << 4) /* TX FIFO interrupt */
85#define MAX310X_IRQ_TXEMPTY_BIT (1 << 5) /* TX FIFO empty interrupt */
86#define MAX310X_IRQ_RXEMPTY_BIT (1 << 6) /* RX FIFO empty interrupt */
87#define MAX310X_IRQ_CTS_BIT (1 << 7) /* CTS interrupt */
88
89/* LSR register bits */
90#define MAX310X_LSR_RXTO_BIT (1 << 0) /* RX timeout */
91#define MAX310X_LSR_RXOVR_BIT (1 << 1) /* RX overrun */
92#define MAX310X_LSR_RXPAR_BIT (1 << 2) /* RX parity error */
93#define MAX310X_LSR_FRERR_BIT (1 << 3) /* Frame error */
94#define MAX310X_LSR_RXBRK_BIT (1 << 4) /* RX break */
95#define MAX310X_LSR_RXNOISE_BIT (1 << 5) /* RX noise */
96#define MAX310X_LSR_CTS_BIT (1 << 7) /* CTS pin state */
97
98/* Special character register bits */
99#define MAX310X_SPCHR_XON1_BIT (1 << 0) /* XON1 character */
100#define MAX310X_SPCHR_XON2_BIT (1 << 1) /* XON2 character */
101#define MAX310X_SPCHR_XOFF1_BIT (1 << 2) /* XOFF1 character */
102#define MAX310X_SPCHR_XOFF2_BIT (1 << 3) /* XOFF2 character */
103#define MAX310X_SPCHR_BREAK_BIT (1 << 4) /* RX break */
104#define MAX310X_SPCHR_MULTIDROP_BIT (1 << 5) /* 9-bit multidrop addr char */
105
106/* Status register bits */
107#define MAX310X_STS_GPIO0_BIT (1 << 0) /* GPIO 0 interrupt */
108#define MAX310X_STS_GPIO1_BIT (1 << 1) /* GPIO 1 interrupt */
109#define MAX310X_STS_GPIO2_BIT (1 << 2) /* GPIO 2 interrupt */
110#define MAX310X_STS_GPIO3_BIT (1 << 3) /* GPIO 3 interrupt */
111#define MAX310X_STS_CLKREADY_BIT (1 << 5) /* Clock ready */
112#define MAX310X_STS_SLEEP_BIT (1 << 6) /* Sleep interrupt */
113
114/* MODE1 register bits */
115#define MAX310X_MODE1_RXDIS_BIT (1 << 0) /* RX disable */
116#define MAX310X_MODE1_TXDIS_BIT (1 << 1) /* TX disable */
117#define MAX310X_MODE1_TXHIZ_BIT (1 << 2) /* TX pin three-state */
118#define MAX310X_MODE1_RTSHIZ_BIT (1 << 3) /* RTS pin three-state */
119#define MAX310X_MODE1_TRNSCVCTRL_BIT (1 << 4) /* Transceiver ctrl enable */
120#define MAX310X_MODE1_FORCESLEEP_BIT (1 << 5) /* Force sleep mode */
121#define MAX310X_MODE1_AUTOSLEEP_BIT (1 << 6) /* Auto sleep enable */
122#define MAX310X_MODE1_IRQSEL_BIT (1 << 7) /* IRQ pin enable */
123
124/* MODE2 register bits */
125#define MAX310X_MODE2_RST_BIT (1 << 0) /* Chip reset */
126#define MAX310X_MODE2_FIFORST_BIT (1 << 1) /* FIFO reset */
127#define MAX310X_MODE2_RXTRIGINV_BIT (1 << 2) /* RX FIFO INT invert */
128#define MAX310X_MODE2_RXEMPTINV_BIT (1 << 3) /* RX FIFO empty INT invert */
129#define MAX310X_MODE2_SPCHR_BIT (1 << 4) /* Special chr detect enable */
130#define MAX310X_MODE2_LOOPBACK_BIT (1 << 5) /* Internal loopback enable */
131#define MAX310X_MODE2_MULTIDROP_BIT (1 << 6) /* 9-bit multidrop enable */
132#define MAX310X_MODE2_ECHOSUPR_BIT (1 << 7) /* ECHO suppression enable */
133
134/* LCR register bits */
135#define MAX310X_LCR_LENGTH0_BIT (1 << 0) /* Word length bit 0 */
136#define MAX310X_LCR_LENGTH1_BIT (1 << 1) /* Word length bit 1
137 *
138 * Word length bits table:
139 * 00 -> 5 bit words
140 * 01 -> 6 bit words
141 * 10 -> 7 bit words
142 * 11 -> 8 bit words
143 */
144#define MAX310X_LCR_STOPLEN_BIT (1 << 2) /* STOP length bit
145 *
146 * STOP length bit table:
147 * 0 -> 1 stop bit
148 * 1 -> 1-1.5 stop bits if
149 * word length is 5,
150 * 2 stop bits otherwise
151 */
152#define MAX310X_LCR_PARITY_BIT (1 << 3) /* Parity bit enable */
153#define MAX310X_LCR_EVENPARITY_BIT (1 << 4) /* Even parity bit enable */
154#define MAX310X_LCR_FORCEPARITY_BIT (1 << 5) /* 9-bit multidrop parity */
155#define MAX310X_LCR_TXBREAK_BIT (1 << 6) /* TX break enable */
156#define MAX310X_LCR_RTS_BIT (1 << 7) /* RTS pin control */
157#define MAX310X_LCR_WORD_LEN_5 (0x00)
158#define MAX310X_LCR_WORD_LEN_6 (0x01)
159#define MAX310X_LCR_WORD_LEN_7 (0x02)
160#define MAX310X_LCR_WORD_LEN_8 (0x03)
161
162/* IRDA register bits */
163#define MAX310X_IRDA_IRDAEN_BIT (1 << 0) /* IRDA mode enable */
164#define MAX310X_IRDA_SIR_BIT (1 << 1) /* SIR mode enable */
165#define MAX310X_IRDA_SHORTIR_BIT (1 << 2) /* Short SIR mode enable */
166#define MAX310X_IRDA_MIR_BIT (1 << 3) /* MIR mode enable */
167#define MAX310X_IRDA_RXINV_BIT (1 << 4) /* RX logic inversion enable */
168#define MAX310X_IRDA_TXINV_BIT (1 << 5) /* TX logic inversion enable */
169
170/* Flow control trigger level register masks */
171#define MAX310X_FLOWLVL_HALT_MASK (0x000f) /* Flow control halt level */
172#define MAX310X_FLOWLVL_RES_MASK (0x00f0) /* Flow control resume level */
173#define MAX310X_FLOWLVL_HALT(words) ((words / 8) & 0x0f)
174#define MAX310X_FLOWLVL_RES(words) (((words / 8) & 0x0f) << 4)
175
176/* FIFO interrupt trigger level register masks */
177#define MAX310X_FIFOTRIGLVL_TX_MASK (0x0f) /* TX FIFO trigger level */
178#define MAX310X_FIFOTRIGLVL_RX_MASK (0xf0) /* RX FIFO trigger level */
179#define MAX310X_FIFOTRIGLVL_TX(words) ((words / 8) & 0x0f)
180#define MAX310X_FIFOTRIGLVL_RX(words) (((words / 8) & 0x0f) << 4)
181
182/* Flow control register bits */
183#define MAX310X_FLOWCTRL_AUTORTS_BIT (1 << 0) /* Auto RTS flow ctrl enable */
184#define MAX310X_FLOWCTRL_AUTOCTS_BIT (1 << 1) /* Auto CTS flow ctrl enable */
185#define MAX310X_FLOWCTRL_GPIADDR_BIT (1 << 2) /* Enables that GPIO inputs
186 * are used in conjunction with
187 * XOFF2 for definition of
188 * special character */
189#define MAX310X_FLOWCTRL_SWFLOWEN_BIT (1 << 3) /* Auto SW flow ctrl enable */
190#define MAX310X_FLOWCTRL_SWFLOW0_BIT (1 << 4) /* SWFLOW bit 0 */
191#define MAX310X_FLOWCTRL_SWFLOW1_BIT (1 << 5) /* SWFLOW bit 1
192 *
193 * SWFLOW bits 1 & 0 table:
194 * 00 -> no transmitter flow
195 * control
196 * 01 -> receiver compares
197 * XON2 and XOFF2
198 * and controls
199 * transmitter
200 * 10 -> receiver compares
201 * XON1 and XOFF1
202 * and controls
203 * transmitter
204 * 11 -> receiver compares
205 * XON1, XON2, XOFF1 and
206 * XOFF2 and controls
207 * transmitter
208 */
209#define MAX310X_FLOWCTRL_SWFLOW2_BIT (1 << 6) /* SWFLOW bit 2 */
210#define MAX310X_FLOWCTRL_SWFLOW3_BIT (1 << 7) /* SWFLOW bit 3
211 *
212 * SWFLOW bits 3 & 2 table:
213 * 00 -> no received flow
214 * control
215 * 01 -> transmitter generates
216 * XON2 and XOFF2
217 * 10 -> transmitter generates
218 * XON1 and XOFF1
219 * 11 -> transmitter generates
220 * XON1, XON2, XOFF1 and
221 * XOFF2
222 */
223
224/* GPIO configuration register bits */
225#define MAX310X_GPIOCFG_GP0OUT_BIT (1 << 0) /* GPIO 0 output enable */
226#define MAX310X_GPIOCFG_GP1OUT_BIT (1 << 1) /* GPIO 1 output enable */
227#define MAX310X_GPIOCFG_GP2OUT_BIT (1 << 2) /* GPIO 2 output enable */
228#define MAX310X_GPIOCFG_GP3OUT_BIT (1 << 3) /* GPIO 3 output enable */
229#define MAX310X_GPIOCFG_GP0OD_BIT (1 << 4) /* GPIO 0 open-drain enable */
230#define MAX310X_GPIOCFG_GP1OD_BIT (1 << 5) /* GPIO 1 open-drain enable */
231#define MAX310X_GPIOCFG_GP2OD_BIT (1 << 6) /* GPIO 2 open-drain enable */
232#define MAX310X_GPIOCFG_GP3OD_BIT (1 << 7) /* GPIO 3 open-drain enable */
233
234/* GPIO DATA register bits */
235#define MAX310X_GPIODATA_GP0OUT_BIT (1 << 0) /* GPIO 0 output value */
236#define MAX310X_GPIODATA_GP1OUT_BIT (1 << 1) /* GPIO 1 output value */
237#define MAX310X_GPIODATA_GP2OUT_BIT (1 << 2) /* GPIO 2 output value */
238#define MAX310X_GPIODATA_GP3OUT_BIT (1 << 3) /* GPIO 3 output value */
239#define MAX310X_GPIODATA_GP0IN_BIT (1 << 4) /* GPIO 0 input value */
240#define MAX310X_GPIODATA_GP1IN_BIT (1 << 5) /* GPIO 1 input value */
241#define MAX310X_GPIODATA_GP2IN_BIT (1 << 6) /* GPIO 2 input value */
242#define MAX310X_GPIODATA_GP3IN_BIT (1 << 7) /* GPIO 3 input value */
243
244/* PLL configuration register masks */
245#define MAX310X_PLLCFG_PREDIV_MASK (0x3f) /* PLL predivision value */
246#define MAX310X_PLLCFG_PLLFACTOR_MASK (0xc0) /* PLL multiplication factor */
247
248/* Baud rate generator configuration register bits */
249#define MAX310X_BRGCFG_2XMODE_BIT (1 << 4) /* Double baud rate */
250#define MAX310X_BRGCFG_4XMODE_BIT (1 << 5) /* Quadruple baud rate */
251
252/* Clock source register bits */
253#define MAX310X_CLKSRC_CRYST_BIT (1 << 1) /* Crystal osc enable */
254#define MAX310X_CLKSRC_PLL_BIT (1 << 2) /* PLL enable */
255#define MAX310X_CLKSRC_PLLBYP_BIT (1 << 3) /* PLL bypass */
256#define MAX310X_CLKSRC_EXTCLK_BIT (1 << 4) /* External clock enable */
257#define MAX310X_CLKSRC_CLK2RTS_BIT (1 << 7) /* Baud clk to RTS pin */
258
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400259/* Global commands */
260#define MAX310X_EXTREG_ENBL (0xce)
261#define MAX310X_EXTREG_DSBL (0xcd)
262
Alexander Shiyanf6544412012-08-06 19:42:32 +0400263/* Misc definitions */
264#define MAX310X_FIFO_SIZE (128)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400265#define MAX310x_REV_MASK (0xfc)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400266
267/* MAX3107 specific */
268#define MAX3107_REV_ID (0xa0)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400269
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400270/* MAX3109 specific */
271#define MAX3109_REV_ID (0xc0)
272
Alexander Shiyan003236d2013-06-29 10:44:19 +0400273/* MAX14830 specific */
274#define MAX14830_BRGCFG_CLKDIS_BIT (1 << 6) /* Clock Disable */
275#define MAX14830_REV_ID (0xb0)
276
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400277struct max310x_devtype {
278 char name[9];
279 int nr;
280 int (*detect)(struct device *);
281 void (*power)(struct uart_port *, int);
282};
Alexander Shiyanf6544412012-08-06 19:42:32 +0400283
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400284struct max310x_one {
285 struct uart_port port;
286 struct work_struct tx_work;
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +0400287 struct work_struct md_work;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400288};
289
290struct max310x_port {
291 struct uart_driver uart;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400292 struct max310x_devtype *devtype;
293 struct regmap *regmap;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400294 struct mutex mutex;
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400295 struct clk *clk;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400296 struct max310x_pdata *pdata;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400297#ifdef CONFIG_GPIOLIB
298 struct gpio_chip gpio;
299#endif
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400300 struct max310x_one p[0];
Alexander Shiyanf6544412012-08-06 19:42:32 +0400301};
302
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400303static u8 max310x_port_read(struct uart_port *port, u8 reg)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400304{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400305 struct max310x_port *s = dev_get_drvdata(port->dev);
306 unsigned int val = 0;
307
308 regmap_read(s->regmap, port->iobase + reg, &val);
309
310 return val;
311}
312
313static void max310x_port_write(struct uart_port *port, u8 reg, u8 val)
314{
315 struct max310x_port *s = dev_get_drvdata(port->dev);
316
317 regmap_write(s->regmap, port->iobase + reg, val);
318}
319
320static void max310x_port_update(struct uart_port *port, u8 reg, u8 mask, u8 val)
321{
322 struct max310x_port *s = dev_get_drvdata(port->dev);
323
324 regmap_update_bits(s->regmap, port->iobase + reg, mask, val);
325}
326
327static int max3107_detect(struct device *dev)
328{
329 struct max310x_port *s = dev_get_drvdata(dev);
330 unsigned int val = 0;
331 int ret;
332
333 ret = regmap_read(s->regmap, MAX310X_REVID_REG, &val);
334 if (ret)
335 return ret;
336
337 if (((val & MAX310x_REV_MASK) != MAX3107_REV_ID)) {
338 dev_err(dev,
339 "%s ID 0x%02x does not match\n", s->devtype->name, val);
340 return -ENODEV;
341 }
342
343 return 0;
344}
345
346static int max3108_detect(struct device *dev)
347{
348 struct max310x_port *s = dev_get_drvdata(dev);
349 unsigned int val = 0;
350 int ret;
351
352 /* MAX3108 have not REV ID register, we just check default value
353 * from clocksource register to make sure everything works.
354 */
355 ret = regmap_read(s->regmap, MAX310X_CLKSRC_REG, &val);
356 if (ret)
357 return ret;
358
359 if (val != (MAX310X_CLKSRC_EXTCLK_BIT | MAX310X_CLKSRC_PLLBYP_BIT)) {
360 dev_err(dev, "%s not present\n", s->devtype->name);
361 return -ENODEV;
362 }
363
364 return 0;
365}
366
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400367static int max3109_detect(struct device *dev)
368{
369 struct max310x_port *s = dev_get_drvdata(dev);
370 unsigned int val = 0;
371 int ret;
372
373 ret = regmap_read(s->regmap, MAX310X_REVID_REG, &val);
374 if (ret)
375 return ret;
376
377 if (((val & MAX310x_REV_MASK) != MAX3109_REV_ID)) {
378 dev_err(dev,
379 "%s ID 0x%02x does not match\n", s->devtype->name, val);
380 return -ENODEV;
381 }
382
383 return 0;
384}
385
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400386static void max310x_power(struct uart_port *port, int on)
387{
388 max310x_port_update(port, MAX310X_MODE1_REG,
389 MAX310X_MODE1_FORCESLEEP_BIT,
390 on ? 0 : MAX310X_MODE1_FORCESLEEP_BIT);
391 if (on)
392 msleep(50);
393}
394
Alexander Shiyan003236d2013-06-29 10:44:19 +0400395static int max14830_detect(struct device *dev)
396{
397 struct max310x_port *s = dev_get_drvdata(dev);
398 unsigned int val = 0;
399 int ret;
400
401 ret = regmap_write(s->regmap, MAX310X_GLOBALCMD_REG,
402 MAX310X_EXTREG_ENBL);
403 if (ret)
404 return ret;
405
406 regmap_read(s->regmap, MAX310X_REVID_EXTREG, &val);
407 regmap_write(s->regmap, MAX310X_GLOBALCMD_REG, MAX310X_EXTREG_DSBL);
408 if (((val & MAX310x_REV_MASK) != MAX14830_REV_ID)) {
409 dev_err(dev,
410 "%s ID 0x%02x does not match\n", s->devtype->name, val);
411 return -ENODEV;
412 }
413
414 return 0;
415}
416
417static void max14830_power(struct uart_port *port, int on)
418{
419 max310x_port_update(port, MAX310X_BRGCFG_REG,
420 MAX14830_BRGCFG_CLKDIS_BIT,
421 on ? 0 : MAX14830_BRGCFG_CLKDIS_BIT);
422 if (on)
423 msleep(50);
424}
425
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400426static const struct max310x_devtype max3107_devtype = {
427 .name = "MAX3107",
428 .nr = 1,
429 .detect = max3107_detect,
430 .power = max310x_power,
431};
432
433static const struct max310x_devtype max3108_devtype = {
434 .name = "MAX3108",
435 .nr = 1,
436 .detect = max3108_detect,
437 .power = max310x_power,
438};
439
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400440static const struct max310x_devtype max3109_devtype = {
441 .name = "MAX3109",
442 .nr = 2,
443 .detect = max3109_detect,
444 .power = max310x_power,
445};
446
Alexander Shiyan003236d2013-06-29 10:44:19 +0400447static const struct max310x_devtype max14830_devtype = {
448 .name = "MAX14830",
449 .nr = 4,
450 .detect = max14830_detect,
451 .power = max14830_power,
452};
453
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400454static bool max310x_reg_writeable(struct device *dev, unsigned int reg)
455{
456 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400457 case MAX310X_IRQSTS_REG:
458 case MAX310X_LSR_IRQSTS_REG:
459 case MAX310X_SPCHR_IRQSTS_REG:
460 case MAX310X_STS_IRQSTS_REG:
461 case MAX310X_TXFIFOLVL_REG:
462 case MAX310X_RXFIFOLVL_REG:
Alexander Shiyanf6544412012-08-06 19:42:32 +0400463 return false;
464 default:
465 break;
466 }
467
468 return true;
469}
470
471static bool max310x_reg_volatile(struct device *dev, unsigned int reg)
472{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400473 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400474 case MAX310X_RHR_REG:
475 case MAX310X_IRQSTS_REG:
476 case MAX310X_LSR_IRQSTS_REG:
477 case MAX310X_SPCHR_IRQSTS_REG:
478 case MAX310X_STS_IRQSTS_REG:
479 case MAX310X_TXFIFOLVL_REG:
480 case MAX310X_RXFIFOLVL_REG:
481 case MAX310X_GPIODATA_REG:
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400482 case MAX310X_BRGDIVLSB_REG:
483 case MAX310X_REG_05:
484 case MAX310X_REG_1F:
Alexander Shiyanf6544412012-08-06 19:42:32 +0400485 return true;
486 default:
487 break;
488 }
489
490 return false;
491}
492
493static bool max310x_reg_precious(struct device *dev, unsigned int reg)
494{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400495 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400496 case MAX310X_RHR_REG:
497 case MAX310X_IRQSTS_REG:
498 case MAX310X_SPCHR_IRQSTS_REG:
499 case MAX310X_STS_IRQSTS_REG:
500 return true;
501 default:
502 break;
503 }
504
505 return false;
506}
507
Alexander Shiyane97e1552014-02-07 18:16:04 +0400508static int max310x_set_baud(struct uart_port *port, int baud)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400509{
Alexander Shiyane97e1552014-02-07 18:16:04 +0400510 unsigned int mode = 0, clk = port->uartclk, div = clk / baud;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400511
Alexander Shiyane97e1552014-02-07 18:16:04 +0400512 /* Check for minimal value for divider */
513 if (div < 16)
514 div = 16;
515
516 if (clk % baud && (div / 16) < 0x8000) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400517 /* Mode x2 */
518 mode = MAX310X_BRGCFG_2XMODE_BIT;
Alexander Shiyane97e1552014-02-07 18:16:04 +0400519 clk = port->uartclk * 2;
520 div = clk / baud;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400521
Alexander Shiyane97e1552014-02-07 18:16:04 +0400522 if (clk % baud && (div / 16) < 0x8000) {
523 /* Mode x4 */
524 mode = MAX310X_BRGCFG_4XMODE_BIT;
525 clk = port->uartclk * 4;
526 div = clk / baud;
527 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400528 }
529
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400530 max310x_port_write(port, MAX310X_BRGDIVMSB_REG, (div / 16) >> 8);
531 max310x_port_write(port, MAX310X_BRGDIVLSB_REG, div / 16);
532 max310x_port_write(port, MAX310X_BRGCFG_REG, (div % 16) | mode);
Alexander Shiyane97e1552014-02-07 18:16:04 +0400533
534 return DIV_ROUND_CLOSEST(clk, div);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400535}
536
Bill Pemberton9671f092012-11-19 13:21:50 -0500537static int max310x_update_best_err(unsigned long f, long *besterr)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400538{
539 /* Use baudrate 115200 for calculate error */
540 long err = f % (115200 * 16);
541
542 if ((*besterr < 0) || (*besterr > err)) {
543 *besterr = err;
544 return 0;
545 }
546
547 return 1;
548}
549
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400550static int max310x_set_ref_clk(struct max310x_port *s, unsigned long freq,
551 bool xtal)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400552{
553 unsigned int div, clksrc, pllcfg = 0;
554 long besterr = -1;
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400555 unsigned long fdiv, fmul, bestfreq = freq;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400556
557 /* First, update error without PLL */
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400558 max310x_update_best_err(freq, &besterr);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400559
560 /* Try all possible PLL dividers */
561 for (div = 1; (div <= 63) && besterr; div++) {
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400562 fdiv = DIV_ROUND_CLOSEST(freq, div);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400563
564 /* Try multiplier 6 */
565 fmul = fdiv * 6;
566 if ((fdiv >= 500000) && (fdiv <= 800000))
567 if (!max310x_update_best_err(fmul, &besterr)) {
568 pllcfg = (0 << 6) | div;
569 bestfreq = fmul;
570 }
571 /* Try multiplier 48 */
572 fmul = fdiv * 48;
573 if ((fdiv >= 850000) && (fdiv <= 1200000))
574 if (!max310x_update_best_err(fmul, &besterr)) {
575 pllcfg = (1 << 6) | div;
576 bestfreq = fmul;
577 }
578 /* Try multiplier 96 */
579 fmul = fdiv * 96;
580 if ((fdiv >= 425000) && (fdiv <= 1000000))
581 if (!max310x_update_best_err(fmul, &besterr)) {
582 pllcfg = (2 << 6) | div;
583 bestfreq = fmul;
584 }
585 /* Try multiplier 144 */
586 fmul = fdiv * 144;
587 if ((fdiv >= 390000) && (fdiv <= 667000))
588 if (!max310x_update_best_err(fmul, &besterr)) {
589 pllcfg = (3 << 6) | div;
590 bestfreq = fmul;
591 }
592 }
593
594 /* Configure clock source */
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400595 clksrc = xtal ? MAX310X_CLKSRC_CRYST_BIT : MAX310X_CLKSRC_EXTCLK_BIT;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400596
597 /* Configure PLL */
598 if (pllcfg) {
599 clksrc |= MAX310X_CLKSRC_PLL_BIT;
600 regmap_write(s->regmap, MAX310X_PLLCFG_REG, pllcfg);
601 } else
602 clksrc |= MAX310X_CLKSRC_PLLBYP_BIT;
603
604 regmap_write(s->regmap, MAX310X_CLKSRC_REG, clksrc);
605
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400606 /* Wait for crystal */
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400607 if (pllcfg && xtal)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400608 msleep(10);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400609
610 return (int)bestfreq;
611}
612
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400613static void max310x_handle_rx(struct uart_port *port, unsigned int rxlen)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400614{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400615 unsigned int sts, ch, flag;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400616
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400617 if (unlikely(rxlen >= port->fifosize)) {
618 dev_warn_ratelimited(port->dev,
619 "Port %i: Possible RX FIFO overrun\n",
620 port->line);
621 port->icount.buf_overrun++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400622 /* Ensure sanity of RX level */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400623 rxlen = port->fifosize;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400624 }
625
Alexander Shiyanf6544412012-08-06 19:42:32 +0400626 while (rxlen--) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400627 ch = max310x_port_read(port, MAX310X_RHR_REG);
628 sts = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400629
630 sts &= MAX310X_LSR_RXPAR_BIT | MAX310X_LSR_FRERR_BIT |
631 MAX310X_LSR_RXOVR_BIT | MAX310X_LSR_RXBRK_BIT;
632
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400633 port->icount.rx++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400634 flag = TTY_NORMAL;
635
636 if (unlikely(sts)) {
637 if (sts & MAX310X_LSR_RXBRK_BIT) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400638 port->icount.brk++;
639 if (uart_handle_break(port))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400640 continue;
641 } else if (sts & MAX310X_LSR_RXPAR_BIT)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400642 port->icount.parity++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400643 else if (sts & MAX310X_LSR_FRERR_BIT)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400644 port->icount.frame++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400645 else if (sts & MAX310X_LSR_RXOVR_BIT)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400646 port->icount.overrun++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400647
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400648 sts &= port->read_status_mask;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400649 if (sts & MAX310X_LSR_RXBRK_BIT)
650 flag = TTY_BREAK;
651 else if (sts & MAX310X_LSR_RXPAR_BIT)
652 flag = TTY_PARITY;
653 else if (sts & MAX310X_LSR_FRERR_BIT)
654 flag = TTY_FRAME;
655 else if (sts & MAX310X_LSR_RXOVR_BIT)
656 flag = TTY_OVERRUN;
657 }
658
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400659 if (uart_handle_sysrq_char(port, ch))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400660 continue;
661
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400662 if (sts & port->ignore_status_mask)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400663 continue;
664
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400665 uart_insert_char(port, sts, MAX310X_LSR_RXOVR_BIT, ch, flag);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400666 }
667
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400668 tty_flip_buffer_push(&port->state->port);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400669}
670
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400671static void max310x_handle_tx(struct uart_port *port)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400672{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400673 struct circ_buf *xmit = &port->state->xmit;
674 unsigned int txlen, to_send;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400675
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400676 if (unlikely(port->x_char)) {
677 max310x_port_write(port, MAX310X_THR_REG, port->x_char);
678 port->icount.tx++;
679 port->x_char = 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400680 return;
681 }
682
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400683 if (uart_circ_empty(xmit) || uart_tx_stopped(port))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400684 return;
685
686 /* Get length of data pending in circular buffer */
687 to_send = uart_circ_chars_pending(xmit);
688 if (likely(to_send)) {
689 /* Limit to size of TX FIFO */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400690 txlen = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
691 txlen = port->fifosize - txlen;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400692 to_send = (to_send > txlen) ? txlen : to_send;
693
Alexander Shiyanf6544412012-08-06 19:42:32 +0400694 /* Add data to send */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400695 port->icount.tx += to_send;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400696 while (to_send--) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400697 max310x_port_write(port, MAX310X_THR_REG,
698 xmit->buf[xmit->tail]);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400699 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Joe Perchesfc8114722013-10-08 16:14:21 -0700700 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400701 }
702
703 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400704 uart_write_wakeup(port);
705}
706
707static void max310x_port_irq(struct max310x_port *s, int portno)
708{
709 struct uart_port *port = &s->p[portno].port;
710
711 do {
712 unsigned int ists, lsr, rxlen;
713
714 /* Read IRQ status & RX FIFO level */
715 ists = max310x_port_read(port, MAX310X_IRQSTS_REG);
716 rxlen = max310x_port_read(port, MAX310X_RXFIFOLVL_REG);
717 if (!ists && !rxlen)
718 break;
719
720 if (ists & MAX310X_IRQ_CTS_BIT) {
721 lsr = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
722 uart_handle_cts_change(port,
723 !!(lsr & MAX310X_LSR_CTS_BIT));
724 }
725 if (rxlen)
726 max310x_handle_rx(port, rxlen);
727 if (ists & MAX310X_IRQ_TXEMPTY_BIT) {
728 mutex_lock(&s->mutex);
729 max310x_handle_tx(port);
730 mutex_unlock(&s->mutex);
731 }
732 } while (1);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400733}
734
735static irqreturn_t max310x_ist(int irq, void *dev_id)
736{
737 struct max310x_port *s = (struct max310x_port *)dev_id;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400738
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400739 if (s->uart.nr > 1) {
740 do {
741 unsigned int val = ~0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400742
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400743 WARN_ON_ONCE(regmap_read(s->regmap,
744 MAX310X_GLOBALIRQ_REG, &val));
745 val = ((1 << s->uart.nr) - 1) & ~val;
746 if (!val)
747 break;
748 max310x_port_irq(s, fls(val) - 1);
749 } while (1);
750 } else
751 max310x_port_irq(s, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400752
753 return IRQ_HANDLED;
754}
755
756static void max310x_wq_proc(struct work_struct *ws)
757{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400758 struct max310x_one *one = container_of(ws, struct max310x_one, tx_work);
759 struct max310x_port *s = dev_get_drvdata(one->port.dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400760
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400761 mutex_lock(&s->mutex);
762 max310x_handle_tx(&one->port);
763 mutex_unlock(&s->mutex);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400764}
765
766static void max310x_start_tx(struct uart_port *port)
767{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400768 struct max310x_one *one = container_of(port, struct max310x_one, port);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400769
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400770 if (!work_pending(&one->tx_work))
771 schedule_work(&one->tx_work);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400772}
773
774static unsigned int max310x_tx_empty(struct uart_port *port)
775{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400776 unsigned int lvl, sts;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400777
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400778 lvl = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
779 sts = max310x_port_read(port, MAX310X_IRQSTS_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400780
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400781 return ((sts & MAX310X_IRQ_TXEMPTY_BIT) && !lvl) ? TIOCSER_TEMT : 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400782}
783
784static unsigned int max310x_get_mctrl(struct uart_port *port)
785{
786 /* DCD and DSR are not wired and CTS/RTS is handled automatically
787 * so just indicate DSR and CAR asserted
788 */
789 return TIOCM_DSR | TIOCM_CAR;
790}
791
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +0400792static void max310x_md_proc(struct work_struct *ws)
793{
794 struct max310x_one *one = container_of(ws, struct max310x_one, md_work);
795
796 max310x_port_update(&one->port, MAX310X_MODE2_REG,
797 MAX310X_MODE2_LOOPBACK_BIT,
798 (one->port.mctrl & TIOCM_LOOP) ?
799 MAX310X_MODE2_LOOPBACK_BIT : 0);
800}
801
Alexander Shiyanf6544412012-08-06 19:42:32 +0400802static void max310x_set_mctrl(struct uart_port *port, unsigned int mctrl)
803{
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +0400804 struct max310x_one *one = container_of(port, struct max310x_one, port);
805
806 schedule_work(&one->md_work);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400807}
808
809static void max310x_break_ctl(struct uart_port *port, int break_state)
810{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400811 max310x_port_update(port, MAX310X_LCR_REG,
812 MAX310X_LCR_TXBREAK_BIT,
813 break_state ? MAX310X_LCR_TXBREAK_BIT : 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400814}
815
816static void max310x_set_termios(struct uart_port *port,
817 struct ktermios *termios,
818 struct ktermios *old)
819{
Alexander Shiyanf6544412012-08-06 19:42:32 +0400820 unsigned int lcr, flow = 0;
821 int baud;
822
Alexander Shiyanf6544412012-08-06 19:42:32 +0400823 /* Mask termios capabilities we don't support */
824 termios->c_cflag &= ~CMSPAR;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400825
826 /* Word size */
827 switch (termios->c_cflag & CSIZE) {
828 case CS5:
829 lcr = MAX310X_LCR_WORD_LEN_5;
830 break;
831 case CS6:
832 lcr = MAX310X_LCR_WORD_LEN_6;
833 break;
834 case CS7:
835 lcr = MAX310X_LCR_WORD_LEN_7;
836 break;
837 case CS8:
838 default:
839 lcr = MAX310X_LCR_WORD_LEN_8;
840 break;
841 }
842
843 /* Parity */
844 if (termios->c_cflag & PARENB) {
845 lcr |= MAX310X_LCR_PARITY_BIT;
846 if (!(termios->c_cflag & PARODD))
847 lcr |= MAX310X_LCR_EVENPARITY_BIT;
848 }
849
850 /* Stop bits */
851 if (termios->c_cflag & CSTOPB)
852 lcr |= MAX310X_LCR_STOPLEN_BIT; /* 2 stops */
853
854 /* Update LCR register */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400855 max310x_port_write(port, MAX310X_LCR_REG, lcr);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400856
857 /* Set read status mask */
858 port->read_status_mask = MAX310X_LSR_RXOVR_BIT;
859 if (termios->c_iflag & INPCK)
860 port->read_status_mask |= MAX310X_LSR_RXPAR_BIT |
861 MAX310X_LSR_FRERR_BIT;
862 if (termios->c_iflag & (BRKINT | PARMRK))
863 port->read_status_mask |= MAX310X_LSR_RXBRK_BIT;
864
865 /* Set status ignore mask */
866 port->ignore_status_mask = 0;
867 if (termios->c_iflag & IGNBRK)
868 port->ignore_status_mask |= MAX310X_LSR_RXBRK_BIT;
869 if (!(termios->c_cflag & CREAD))
870 port->ignore_status_mask |= MAX310X_LSR_RXPAR_BIT |
871 MAX310X_LSR_RXOVR_BIT |
872 MAX310X_LSR_FRERR_BIT |
873 MAX310X_LSR_RXBRK_BIT;
874
875 /* Configure flow control */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400876 max310x_port_write(port, MAX310X_XON1_REG, termios->c_cc[VSTART]);
877 max310x_port_write(port, MAX310X_XOFF1_REG, termios->c_cc[VSTOP]);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400878 if (termios->c_cflag & CRTSCTS)
879 flow |= MAX310X_FLOWCTRL_AUTOCTS_BIT |
880 MAX310X_FLOWCTRL_AUTORTS_BIT;
881 if (termios->c_iflag & IXON)
882 flow |= MAX310X_FLOWCTRL_SWFLOW3_BIT |
883 MAX310X_FLOWCTRL_SWFLOWEN_BIT;
884 if (termios->c_iflag & IXOFF)
885 flow |= MAX310X_FLOWCTRL_SWFLOW1_BIT |
886 MAX310X_FLOWCTRL_SWFLOWEN_BIT;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400887 max310x_port_write(port, MAX310X_FLOWCTRL_REG, flow);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400888
889 /* Get baud rate generator configuration */
890 baud = uart_get_baud_rate(port, termios, old,
891 port->uartclk / 16 / 0xffff,
892 port->uartclk / 4);
893
894 /* Setup baudrate generator */
Alexander Shiyane97e1552014-02-07 18:16:04 +0400895 baud = max310x_set_baud(port, baud);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400896
897 /* Update timeout according to new baud rate */
898 uart_update_timeout(port, termios->c_cflag, baud);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400899}
900
901static int max310x_startup(struct uart_port *port)
902{
903 unsigned int val, line = port->line;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400904 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400905
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400906 s->devtype->power(port, 1);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400907
Alexander Shiyanf6544412012-08-06 19:42:32 +0400908 /* Configure MODE1 register */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400909 max310x_port_update(port, MAX310X_MODE1_REG,
910 MAX310X_MODE1_TRNSCVCTRL_BIT,
911 (s->pdata->uart_flags[line] & MAX310X_AUTO_DIR_CTRL)
912 ? MAX310X_MODE1_TRNSCVCTRL_BIT : 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400913
914 /* Configure MODE2 register */
915 val = MAX310X_MODE2_RXEMPTINV_BIT;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400916 if (s->pdata->uart_flags[line] & MAX310X_ECHO_SUPRESS)
917 val |= MAX310X_MODE2_ECHOSUPR_BIT;
918
919 /* Reset FIFOs */
920 val |= MAX310X_MODE2_FIFORST_BIT;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400921 max310x_port_write(port, MAX310X_MODE2_REG, val);
922 max310x_port_update(port, MAX310X_MODE2_REG,
923 MAX310X_MODE2_FIFORST_BIT, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400924
925 /* Configure flow control levels */
926 /* Flow control halt level 96, resume level 48 */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400927 max310x_port_write(port, MAX310X_FLOWLVL_REG,
928 MAX310X_FLOWLVL_RES(48) | MAX310X_FLOWLVL_HALT(96));
Alexander Shiyanf6544412012-08-06 19:42:32 +0400929
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400930 /* Clear IRQ status register */
931 max310x_port_read(port, MAX310X_IRQSTS_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400932
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400933 /* Enable RX, TX, CTS change interrupts */
934 val = MAX310X_IRQ_RXEMPTY_BIT | MAX310X_IRQ_TXEMPTY_BIT;
935 max310x_port_write(port, MAX310X_IRQEN_REG, val | MAX310X_IRQ_CTS_BIT);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400936
937 return 0;
938}
939
940static void max310x_shutdown(struct uart_port *port)
941{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400942 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400943
944 /* Disable all interrupts */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400945 max310x_port_write(port, MAX310X_IRQEN_REG, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400946
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400947 s->devtype->power(port, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400948}
949
950static const char *max310x_type(struct uart_port *port)
951{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400952 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400953
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400954 return (port->type == PORT_MAX310X) ? s->devtype->name : NULL;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400955}
956
957static int max310x_request_port(struct uart_port *port)
958{
959 /* Do nothing */
960 return 0;
961}
962
Alexander Shiyanf6544412012-08-06 19:42:32 +0400963static void max310x_config_port(struct uart_port *port, int flags)
964{
965 if (flags & UART_CONFIG_TYPE)
966 port->type = PORT_MAX310X;
967}
968
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400969static int max310x_verify_port(struct uart_port *port, struct serial_struct *s)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400970{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400971 if ((s->type != PORT_UNKNOWN) && (s->type != PORT_MAX310X))
972 return -EINVAL;
973 if (s->irq != port->irq)
974 return -EINVAL;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400975
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400976 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400977}
978
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400979static void max310x_null_void(struct uart_port *port)
980{
981 /* Do nothing */
982}
983
984static const struct uart_ops max310x_ops = {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400985 .tx_empty = max310x_tx_empty,
986 .set_mctrl = max310x_set_mctrl,
987 .get_mctrl = max310x_get_mctrl,
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400988 .stop_tx = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +0400989 .start_tx = max310x_start_tx,
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400990 .stop_rx = max310x_null_void,
991 .enable_ms = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +0400992 .break_ctl = max310x_break_ctl,
993 .startup = max310x_startup,
994 .shutdown = max310x_shutdown,
995 .set_termios = max310x_set_termios,
996 .type = max310x_type,
997 .request_port = max310x_request_port,
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400998 .release_port = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +0400999 .config_port = max310x_config_port,
1000 .verify_port = max310x_verify_port,
1001};
1002
Alexander Shiyanc2978292013-07-29 19:27:32 +04001003static int __maybe_unused max310x_suspend(struct device *dev)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001004{
Alexander Shiyanc2978292013-07-29 19:27:32 +04001005 struct max310x_port *s = dev_get_drvdata(dev);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001006 int i;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001007
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001008 for (i = 0; i < s->uart.nr; i++) {
1009 uart_suspend_port(&s->uart, &s->p[i].port);
1010 s->devtype->power(&s->p[i].port, 0);
1011 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001012
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001013 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001014}
1015
Alexander Shiyanc2978292013-07-29 19:27:32 +04001016static int __maybe_unused max310x_resume(struct device *dev)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001017{
Alexander Shiyanc2978292013-07-29 19:27:32 +04001018 struct max310x_port *s = dev_get_drvdata(dev);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001019 int i;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001020
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001021 for (i = 0; i < s->uart.nr; i++) {
1022 s->devtype->power(&s->p[i].port, 1);
1023 uart_resume_port(&s->uart, &s->p[i].port);
1024 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001025
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001026 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001027}
1028
Alexander Shiyan27027a72014-02-10 22:18:30 +04001029static SIMPLE_DEV_PM_OPS(max310x_pm_ops, max310x_suspend, max310x_resume);
1030
Alexander Shiyanf6544412012-08-06 19:42:32 +04001031#ifdef CONFIG_GPIOLIB
1032static int max310x_gpio_get(struct gpio_chip *chip, unsigned offset)
1033{
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001034 unsigned int val;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001035 struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001036 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001037
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001038 val = max310x_port_read(port, MAX310X_GPIODATA_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001039
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001040 return !!((val >> 4) & (1 << (offset % 4)));
Alexander Shiyanf6544412012-08-06 19:42:32 +04001041}
1042
1043static void max310x_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
1044{
1045 struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001046 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001047
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001048 max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
1049 value ? 1 << (offset % 4) : 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001050}
1051
1052static int max310x_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
1053{
1054 struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001055 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001056
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001057 max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4), 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001058
1059 return 0;
1060}
1061
1062static int max310x_gpio_direction_output(struct gpio_chip *chip,
1063 unsigned offset, int value)
1064{
1065 struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001066 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001067
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001068 max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
1069 value ? 1 << (offset % 4) : 0);
1070 max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4),
1071 1 << (offset % 4));
Alexander Shiyanf6544412012-08-06 19:42:32 +04001072
1073 return 0;
1074}
1075#endif
1076
Alexander Shiyan27027a72014-02-10 22:18:30 +04001077static int max310x_probe(struct device *dev, struct max310x_devtype *devtype,
1078 struct regmap *regmap, int irq)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001079{
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001080 struct max310x_pdata *pdata = dev_get_platdata(dev);
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001081 int i, ret, fmin, fmax, freq, uartclk;
1082 struct clk *clk_osc, *clk_xtal;
1083 struct max310x_port *s;
1084 bool xtal = false;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001085
Alexander Shiyan27027a72014-02-10 22:18:30 +04001086 if (IS_ERR(regmap))
1087 return PTR_ERR(regmap);
1088
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001089 if (!pdata) {
1090 dev_err(dev, "No platform data supplied\n");
1091 return -EINVAL;
1092 }
1093
Alexander Shiyanf6544412012-08-06 19:42:32 +04001094 /* Alloc port structure */
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001095 s = devm_kzalloc(dev, sizeof(*s) +
1096 sizeof(struct max310x_one) * devtype->nr, GFP_KERNEL);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001097 if (!s) {
1098 dev_err(dev, "Error allocating port structure\n");
1099 return -ENOMEM;
1100 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001101
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001102 clk_osc = devm_clk_get(dev, "osc");
1103 clk_xtal = devm_clk_get(dev, "xtal");
1104 if (!IS_ERR(clk_osc)) {
1105 s->clk = clk_osc;
1106 fmin = 500000;
1107 fmax = 35000000;
1108 } else if (!IS_ERR(clk_xtal)) {
1109 s->clk = clk_xtal;
1110 fmin = 1000000;
1111 fmax = 4000000;
1112 xtal = true;
1113 } else if (PTR_ERR(clk_osc) == -EPROBE_DEFER ||
1114 PTR_ERR(clk_xtal) == -EPROBE_DEFER) {
1115 return -EPROBE_DEFER;
1116 } else {
1117 dev_err(dev, "Cannot get clock\n");
1118 return -EINVAL;
1119 }
1120
1121 ret = clk_prepare_enable(s->clk);
1122 if (ret)
1123 return ret;
1124
1125 freq = clk_get_rate(s->clk);
1126 /* Check frequency limits */
1127 if (freq < fmin || freq > fmax) {
1128 ret = -ERANGE;
1129 goto out_clk;
1130 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001131
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001132 s->pdata = pdata;
Alexander Shiyan27027a72014-02-10 22:18:30 +04001133 s->regmap = regmap;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001134 s->devtype = devtype;
1135 dev_set_drvdata(dev, s);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001136
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001137 /* Check device to ensure we are talking to what we expect */
1138 ret = devtype->detect(dev);
1139 if (ret)
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001140 goto out_clk;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001141
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001142 for (i = 0; i < devtype->nr; i++) {
1143 unsigned int offs = i << 5;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001144
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001145 /* Reset port */
1146 regmap_write(s->regmap, MAX310X_MODE2_REG + offs,
1147 MAX310X_MODE2_RST_BIT);
1148 /* Clear port reset */
1149 regmap_write(s->regmap, MAX310X_MODE2_REG + offs, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001150
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001151 /* Wait for port startup */
1152 do {
1153 regmap_read(s->regmap,
1154 MAX310X_BRGDIVLSB_REG + offs, &ret);
1155 } while (ret != 0x01);
1156
1157 regmap_update_bits(s->regmap, MAX310X_MODE1_REG + offs,
1158 MAX310X_MODE1_AUTOSLEEP_BIT,
1159 MAX310X_MODE1_AUTOSLEEP_BIT);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001160 }
1161
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001162 uartclk = max310x_set_ref_clk(s, freq, xtal);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001163 dev_dbg(dev, "Reference clock set to %i Hz\n", uartclk);
1164
Alexander Shiyanf6544412012-08-06 19:42:32 +04001165 /* Register UART driver */
1166 s->uart.owner = THIS_MODULE;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001167 s->uart.dev_name = "ttyMAX";
1168 s->uart.major = MAX310X_MAJOR;
1169 s->uart.minor = MAX310X_MINOR;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001170 s->uart.nr = devtype->nr;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001171 ret = uart_register_driver(&s->uart);
1172 if (ret) {
1173 dev_err(dev, "Registering UART driver failed\n");
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001174 goto out_clk;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001175 }
1176
Alexander Shiyandba29a22014-02-10 22:18:32 +04001177#ifdef CONFIG_GPIOLIB
1178 /* Setup GPIO cotroller */
1179 s->gpio.owner = THIS_MODULE;
1180 s->gpio.dev = dev;
1181 s->gpio.label = dev_name(dev);
1182 s->gpio.direction_input = max310x_gpio_direction_input;
1183 s->gpio.get = max310x_gpio_get;
1184 s->gpio.direction_output= max310x_gpio_direction_output;
1185 s->gpio.set = max310x_gpio_set;
1186 s->gpio.base = -1;
1187 s->gpio.ngpio = devtype->nr * 4;
1188 s->gpio.can_sleep = 1;
1189 ret = gpiochip_add(&s->gpio);
1190 if (ret)
1191 goto out_uart;
1192#endif
1193
Alexander Shiyan0fbae882014-02-10 22:18:33 +04001194 mutex_init(&s->mutex);
1195
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001196 for (i = 0; i < devtype->nr; i++) {
1197 /* Initialize port data */
1198 s->p[i].port.line = i;
1199 s->p[i].port.dev = dev;
1200 s->p[i].port.irq = irq;
1201 s->p[i].port.type = PORT_MAX310X;
1202 s->p[i].port.fifosize = MAX310X_FIFO_SIZE;
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +04001203 s->p[i].port.flags = UPF_FIXED_TYPE | UPF_LOW_LATENCY;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001204 s->p[i].port.iotype = UPIO_PORT;
1205 s->p[i].port.iobase = i * 0x20;
1206 s->p[i].port.membase = (void __iomem *)~0;
1207 s->p[i].port.uartclk = uartclk;
1208 s->p[i].port.ops = &max310x_ops;
1209 /* Disable all interrupts */
1210 max310x_port_write(&s->p[i].port, MAX310X_IRQEN_REG, 0);
1211 /* Clear IRQ status register */
1212 max310x_port_read(&s->p[i].port, MAX310X_IRQSTS_REG);
1213 /* Enable IRQ pin */
1214 max310x_port_update(&s->p[i].port, MAX310X_MODE1_REG,
1215 MAX310X_MODE1_IRQSEL_BIT,
1216 MAX310X_MODE1_IRQSEL_BIT);
1217 /* Initialize queue for start TX */
1218 INIT_WORK(&s->p[i].tx_work, max310x_wq_proc);
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +04001219 /* Initialize queue for changing mode */
1220 INIT_WORK(&s->p[i].md_work, max310x_md_proc);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001221 /* Register port */
1222 uart_add_one_port(&s->uart, &s->p[i].port);
1223 /* Go to suspend mode */
1224 devtype->power(&s->p[i].port, 0);
1225 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001226
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001227 /* Setup interrupt */
1228 ret = devm_request_threaded_irq(dev, irq, NULL, max310x_ist,
1229 IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
1230 dev_name(dev), s);
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001231 if (!ret)
1232 return 0;
1233
1234 dev_err(dev, "Unable to reguest IRQ %i\n", irq);
Alexander Shiyandba29a22014-02-10 22:18:32 +04001235
Alexander Shiyan0fbae882014-02-10 22:18:33 +04001236 mutex_destroy(&s->mutex);
1237
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001238#ifdef CONFIG_GPIOLIB
Alexander Shiyandba29a22014-02-10 22:18:32 +04001239 WARN_ON(gpiochip_remove(&s->gpio));
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001240#endif
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001241
Alexander Shiyandba29a22014-02-10 22:18:32 +04001242out_uart:
1243 uart_unregister_driver(&s->uart);
1244
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001245out_clk:
1246 clk_disable_unprepare(s->clk);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001247
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001248 return ret;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001249}
1250
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001251static int max310x_remove(struct device *dev)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001252{
Alexander Shiyanf6544412012-08-06 19:42:32 +04001253 struct max310x_port *s = dev_get_drvdata(dev);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001254 int i, ret = 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001255
Alexander Shiyandba29a22014-02-10 22:18:32 +04001256#ifdef CONFIG_GPIOLIB
1257 ret = gpiochip_remove(&s->gpio);
1258 if (ret)
1259 return ret;
1260#endif
1261
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001262 for (i = 0; i < s->uart.nr; i++) {
1263 cancel_work_sync(&s->p[i].tx_work);
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +04001264 cancel_work_sync(&s->p[i].md_work);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001265 uart_remove_one_port(&s->uart, &s->p[i].port);
1266 s->devtype->power(&s->p[i].port, 0);
1267 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001268
Alexander Shiyan0fbae882014-02-10 22:18:33 +04001269 mutex_destroy(&s->mutex);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001270 uart_unregister_driver(&s->uart);
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001271 clk_disable_unprepare(s->clk);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001272
Emil Goode23e7c6a2012-08-18 18:12:48 +02001273 return ret;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001274}
1275
Alexander Shiyan27027a72014-02-10 22:18:30 +04001276static struct regmap_config regcfg = {
1277 .reg_bits = 8,
1278 .val_bits = 8,
1279 .write_flag_mask = 0x80,
1280 .cache_type = REGCACHE_RBTREE,
1281 .writeable_reg = max310x_reg_writeable,
1282 .volatile_reg = max310x_reg_volatile,
1283 .precious_reg = max310x_reg_precious,
1284};
1285
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001286#ifdef CONFIG_SPI_MASTER
1287static int max310x_spi_probe(struct spi_device *spi)
1288{
1289 struct max310x_devtype *devtype =
1290 (struct max310x_devtype *)spi_get_device_id(spi)->driver_data;
Alexander Shiyan27027a72014-02-10 22:18:30 +04001291 struct regmap *regmap;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001292 int ret;
1293
1294 /* Setup SPI bus */
1295 spi->bits_per_word = 8;
1296 spi->mode = spi->mode ? : SPI_MODE_0;
1297 spi->max_speed_hz = spi->max_speed_hz ? : 26000000;
1298 ret = spi_setup(spi);
Alexander Shiyan27027a72014-02-10 22:18:30 +04001299 if (ret)
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001300 return ret;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001301
Alexander Shiyan27027a72014-02-10 22:18:30 +04001302 regcfg.max_register = devtype->nr * 0x20 - 1;
1303 regmap = devm_regmap_init_spi(spi, &regcfg);
1304
1305 return max310x_probe(&spi->dev, devtype, regmap, spi->irq);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001306}
1307
1308static int max310x_spi_remove(struct spi_device *spi)
1309{
1310 return max310x_remove(&spi->dev);
1311}
1312
Alexander Shiyanf6544412012-08-06 19:42:32 +04001313static const struct spi_device_id max310x_id_table[] = {
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001314 { "max3107", (kernel_ulong_t)&max3107_devtype, },
1315 { "max3108", (kernel_ulong_t)&max3108_devtype, },
Alexander Shiyan21fc5092013-06-29 10:44:18 +04001316 { "max3109", (kernel_ulong_t)&max3109_devtype, },
Alexander Shiyan003236d2013-06-29 10:44:19 +04001317 { "max14830", (kernel_ulong_t)&max14830_devtype, },
Axel Lin1838b8c2012-11-04 23:34:18 +08001318 { }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001319};
1320MODULE_DEVICE_TABLE(spi, max310x_id_table);
1321
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001322static struct spi_driver max310x_uart_driver = {
Alexander Shiyanf6544412012-08-06 19:42:32 +04001323 .driver = {
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001324 .name = MAX310X_NAME,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001325 .owner = THIS_MODULE,
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001326 .pm = &max310x_pm_ops,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001327 },
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001328 .probe = max310x_spi_probe,
1329 .remove = max310x_spi_remove,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001330 .id_table = max310x_id_table,
1331};
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001332module_spi_driver(max310x_uart_driver);
1333#endif
Alexander Shiyanf6544412012-08-06 19:42:32 +04001334
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001335MODULE_LICENSE("GPL");
Alexander Shiyanf6544412012-08-06 19:42:32 +04001336MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
1337MODULE_DESCRIPTION("MAX310X serial driver");