blob: 8488d03af79a6398a9beadf79b4109a011c85a70 [file] [log] [blame]
Lloyd Atkinson77158732016-10-23 13:02:00 -04001/* Copyright (c) 2015-2017, The Linux Foundation. All rights reserved.
Narendra Muppalla1b0b3352015-09-29 10:16:51 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include "sde_hw_mdss.h"
14#include "sde_hwio.h"
15#include "sde_hw_catalog.h"
16#include "sde_hw_pingpong.h"
Lloyd Atkinson113aefd2016-10-23 13:15:18 -040017#include "sde_dbg.h"
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070018
19#define PP_TEAR_CHECK_EN 0x000
20#define PP_SYNC_CONFIG_VSYNC 0x004
21#define PP_SYNC_CONFIG_HEIGHT 0x008
22#define PP_SYNC_WRCOUNT 0x00C
23#define PP_VSYNC_INIT_VAL 0x010
24#define PP_INT_COUNT_VAL 0x014
25#define PP_SYNC_THRESH 0x018
26#define PP_START_POS 0x01C
27#define PP_RD_PTR_IRQ 0x020
28#define PP_WR_PTR_IRQ 0x024
29#define PP_OUT_LINE_COUNT 0x028
30#define PP_LINE_COUNT 0x02C
31#define PP_AUTOREFRESH_CONFIG 0x030
32
33#define PP_FBC_MODE 0x034
34#define PP_FBC_BUDGET_CTL 0x038
35#define PP_FBC_LOSSY_MODE 0x03C
36#define PP_DSC_MODE 0x0a0
37#define PP_DCE_DATA_IN_SWAP 0x0ac
38#define PP_DCE_DATA_OUT_SWAP 0x0c8
39
40static struct sde_pingpong_cfg *_pingpong_offset(enum sde_pingpong pp,
41 struct sde_mdss_cfg *m,
42 void __iomem *addr,
43 struct sde_hw_blk_reg_map *b)
44{
45 int i;
46
47 for (i = 0; i < m->pingpong_count; i++) {
48 if (pp == m->pingpong[i].id) {
49 b->base_off = addr;
50 b->blk_off = m->pingpong[i].base;
Lloyd Atkinson77158732016-10-23 13:02:00 -040051 b->length = m->pingpong[i].len;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070052 b->hwversion = m->hwversion;
Clarence Ip4ce59322016-06-26 22:27:51 -040053 b->log_mask = SDE_DBG_MASK_PINGPONG;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070054 return &m->pingpong[i];
55 }
56 }
57
58 return ERR_PTR(-EINVAL);
59}
60
61static int sde_hw_pp_setup_te_config(struct sde_hw_pingpong *pp,
62 struct sde_hw_tear_check *te)
63{
64 struct sde_hw_blk_reg_map *c = &pp->hw;
65 int cfg;
66
67 cfg = BIT(19); /*VSYNC_COUNTER_EN */
68 if (te->hw_vsync_mode)
69 cfg |= BIT(20);
70
71 cfg |= te->vsync_count;
72
73 SDE_REG_WRITE(c, PP_SYNC_CONFIG_VSYNC, cfg);
74 SDE_REG_WRITE(c, PP_SYNC_CONFIG_HEIGHT, te->sync_cfg_height);
75 SDE_REG_WRITE(c, PP_VSYNC_INIT_VAL, te->vsync_init_val);
76 SDE_REG_WRITE(c, PP_RD_PTR_IRQ, te->rd_ptr_irq);
77 SDE_REG_WRITE(c, PP_START_POS, te->start_pos);
78 SDE_REG_WRITE(c, PP_SYNC_THRESH,
79 ((te->sync_threshold_continue << 16) |
80 te->sync_threshold_start));
81 SDE_REG_WRITE(c, PP_SYNC_WRCOUNT,
82 (te->start_pos + te->sync_threshold_start + 1));
83
84 return 0;
85}
86
87int sde_hw_pp_setup_autorefresh_config(struct sde_hw_pingpong *pp,
88 struct sde_hw_autorefresh *cfg)
89{
90 struct sde_hw_blk_reg_map *c = &pp->hw;
91 u32 refresh_cfg;
92
93 if (cfg->enable)
94 refresh_cfg = BIT(31) | cfg->frame_count;
95 else
96 refresh_cfg = 0;
97
98 SDE_REG_WRITE(c, PP_AUTOREFRESH_CONFIG,
99 refresh_cfg);
100
101 return 0;
102}
103
104int sde_hw_pp_setup_dsc_compression(struct sde_hw_pingpong *pp,
105 struct sde_hw_dsc_cfg *cfg)
106{
107 return 0;
108}
109int sde_hw_pp_enable_te(struct sde_hw_pingpong *pp, bool enable)
110{
111 struct sde_hw_blk_reg_map *c = &pp->hw;
112
113 SDE_REG_WRITE(c, PP_TEAR_CHECK_EN, enable);
114 return 0;
115}
116
117int sde_hw_pp_get_vsync_info(struct sde_hw_pingpong *pp,
118 struct sde_hw_pp_vsync_info *info)
119{
120 struct sde_hw_blk_reg_map *c = &pp->hw;
Lloyd Atkinson3127a092016-05-30 13:46:55 -0400121 u32 val;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700122
Lloyd Atkinson3127a092016-05-30 13:46:55 -0400123 val = SDE_REG_READ(c, PP_VSYNC_INIT_VAL);
124 info->init_val = val & 0xffff;
125
126 val = SDE_REG_READ(c, PP_INT_COUNT_VAL);
127 info->vsync_count = (val & 0xffff0000) >> 16;
128 info->line_count = val & 0xffff;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700129
130 return 0;
131}
132
133static void _setup_pingpong_ops(struct sde_hw_pingpong_ops *ops,
134 unsigned long cap)
135{
136 ops->setup_tearcheck = sde_hw_pp_setup_te_config;
137 ops->enable_tearcheck = sde_hw_pp_enable_te;
138 ops->get_vsync_info = sde_hw_pp_get_vsync_info;
139 ops->setup_autorefresh = sde_hw_pp_setup_autorefresh_config;
140 ops->setup_dsc = sde_hw_pp_setup_dsc_compression;
141};
142
143struct sde_hw_pingpong *sde_hw_pingpong_init(enum sde_pingpong idx,
144 void __iomem *addr,
145 struct sde_mdss_cfg *m)
146{
147 struct sde_hw_pingpong *c;
148 struct sde_pingpong_cfg *cfg;
149
150 c = kzalloc(sizeof(*c), GFP_KERNEL);
151 if (!c)
152 return ERR_PTR(-ENOMEM);
153
154 cfg = _pingpong_offset(idx, m, addr, &c->hw);
155 if (IS_ERR_OR_NULL(cfg)) {
156 kfree(c);
157 return ERR_PTR(-EINVAL);
158 }
159
160 c->idx = idx;
161 c->pingpong_hw_cap = cfg;
162 _setup_pingpong_ops(&c->ops, c->pingpong_hw_cap->features);
163
Lloyd Atkinson113aefd2016-10-23 13:15:18 -0400164 sde_dbg_reg_register_dump_range(SDE_DBG_NAME, cfg->name, c->hw.blk_off,
165 c->hw.blk_off + c->hw.length, c->hw.xin_id);
166
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700167 return c;
168}
169
Lloyd Atkinson3127a092016-05-30 13:46:55 -0400170void sde_hw_pingpong_destroy(struct sde_hw_pingpong *pp)
171{
172 kfree(pp);
173}