blob: 563305fd4d978bc28e9e2e829b78d1789f94992c [file] [log] [blame]
Girish Mahadevanebeed352016-11-23 10:59:29 -07001/*
Girish Mahadevan2dd8b7b2017-12-13 16:13:43 -07002 * Copyright (c) 2017-2018, The Linux foundation. All rights reserved.
Girish Mahadevanebeed352016-11-23 10:59:29 -07003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14#include <linux/bitmap.h>
15#include <linux/bitops.h>
16#include <linux/debugfs.h>
17#include <linux/delay.h>
18#include <linux/console.h>
19#include <linux/io.h>
Girish Mahadevan7115f4e2017-03-15 15:18:34 -060020#include <linux/ipc_logging.h>
Girish Mahadevanebeed352016-11-23 10:59:29 -070021#include <linux/module.h>
22#include <linux/of.h>
23#include <linux/of_device.h>
24#include <linux/platform_device.h>
Karthikeyan Ramasubramanian9d88c722017-04-06 16:04:39 -060025#include <linux/pm_runtime.h>
Girish Mahadevanebeed352016-11-23 10:59:29 -070026#include <linux/qcom-geni-se.h>
27#include <linux/serial.h>
28#include <linux/serial_core.h>
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -060029#include <linux/slab.h>
Girish Mahadevanebeed352016-11-23 10:59:29 -070030#include <linux/tty.h>
31#include <linux/tty_flip.h>
32
33/* UART specific GENI registers */
34#define SE_UART_LOOPBACK_CFG (0x22C)
35#define SE_UART_TX_TRANS_CFG (0x25C)
36#define SE_UART_TX_WORD_LEN (0x268)
37#define SE_UART_TX_STOP_BIT_LEN (0x26C)
38#define SE_UART_TX_TRANS_LEN (0x270)
39#define SE_UART_RX_TRANS_CFG (0x280)
40#define SE_UART_RX_WORD_LEN (0x28C)
41#define SE_UART_RX_STALE_CNT (0x294)
42#define SE_UART_TX_PARITY_CFG (0x2A4)
43#define SE_UART_RX_PARITY_CFG (0x2A8)
Girish Mahadevan7115f4e2017-03-15 15:18:34 -060044#define SE_UART_MANUAL_RFR (0x2AC)
Girish Mahadevanebeed352016-11-23 10:59:29 -070045
46/* SE_UART_LOOPBACK_CFG */
47#define NO_LOOPBACK (0)
48#define TX_RX_LOOPBACK (0x1)
49#define CTS_RFR_LOOPBACK (0x2)
50#define CTSRFR_TXRX_LOOPBACK (0x3)
51
52/* SE_UART_TRANS_CFG */
53#define UART_TX_PAR_EN (BIT(0))
54#define UART_CTS_MASK (BIT(1))
55
56/* SE_UART_TX_WORD_LEN */
57#define TX_WORD_LEN_MSK (GENMASK(9, 0))
58
59/* SE_UART_TX_STOP_BIT_LEN */
60#define TX_STOP_BIT_LEN_MSK (GENMASK(23, 0))
61#define TX_STOP_BIT_LEN_1 (0)
62#define TX_STOP_BIT_LEN_1_5 (1)
63#define TX_STOP_BIT_LEN_2 (2)
64
65/* SE_UART_TX_TRANS_LEN */
66#define TX_TRANS_LEN_MSK (GENMASK(23, 0))
67
68/* SE_UART_RX_TRANS_CFG */
69#define UART_RX_INS_STATUS_BIT (BIT(2))
70#define UART_RX_PAR_EN (BIT(3))
71
72/* SE_UART_RX_WORD_LEN */
73#define RX_WORD_LEN_MASK (GENMASK(9, 0))
74
75/* SE_UART_RX_STALE_CNT */
76#define RX_STALE_CNT (GENMASK(23, 0))
77
78/* SE_UART_TX_PARITY_CFG/RX_PARITY_CFG */
79#define PAR_CALC_EN (BIT(0))
80#define PAR_MODE_MSK (GENMASK(2, 1))
81#define PAR_MODE_SHFT (1)
82#define PAR_EVEN (0x00)
83#define PAR_ODD (0x01)
84#define PAR_SPACE (0x10)
85#define PAR_MARK (0x11)
86
Girish Mahadevan7115f4e2017-03-15 15:18:34 -060087/* SE_UART_MANUAL_RFR register fields */
88#define UART_MANUAL_RFR_EN (BIT(31))
89#define UART_RFR_NOT_READY (BIT(1))
90#define UART_RFR_READY (BIT(0))
91
Girish Mahadevanebeed352016-11-23 10:59:29 -070092/* UART M_CMD OP codes */
93#define UART_START_TX (0x1)
94#define UART_START_BREAK (0x4)
95#define UART_STOP_BREAK (0x5)
96/* UART S_CMD OP codes */
97#define UART_START_READ (0x1)
98#define UART_PARAM (0x1)
99
Girish Mahadevanc2b92522017-08-17 22:41:32 -0600100/* UART DMA Rx GP_IRQ_BITS */
Karthikeyan Ramasubramaniane67fd2e2017-08-30 17:16:58 -0600101#define UART_DMA_RX_PARITY_ERR BIT(5)
102#define UART_DMA_RX_ERRS (GENMASK(5, 6))
103#define UART_DMA_RX_BREAK (GENMASK(7, 8))
Girish Mahadevanc2b92522017-08-17 22:41:32 -0600104
Girish Mahadevanebeed352016-11-23 10:59:29 -0700105#define UART_OVERSAMPLING (32)
106#define STALE_TIMEOUT (16)
Girish Mahadevanb1ab1722017-04-27 16:39:11 -0600107#define DEFAULT_BITS_PER_CHAR (10)
Girish Mahadevanebeed352016-11-23 10:59:29 -0700108#define GENI_UART_NR_PORTS (15)
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600109#define GENI_UART_CONS_PORTS (1)
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -0600110#define DEF_FIFO_DEPTH_WORDS (16)
Girish Mahadevanb1ab1722017-04-27 16:39:11 -0600111#define DEF_TX_WM (2)
Girish Mahadevanebeed352016-11-23 10:59:29 -0700112#define DEF_FIFO_WIDTH_BITS (32)
Girish Mahadevan3e694cc2017-04-19 16:50:03 -0600113#define UART_CORE2X_VOTE (10000)
Mukesh Kumar Savaliya8e5a2682017-11-28 21:34:17 +0530114#define UART_CONSOLE_CORE2X_VOTE (960)
Girish Mahadevan3e694cc2017-04-19 16:50:03 -0600115
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600116#define WAKEBYTE_TIMEOUT_MSEC (2000)
Girish Mahadevan736892d2017-07-14 15:20:58 -0600117#define WAIT_XFER_MAX_ITER (50)
118#define WAIT_XFER_MAX_TIMEOUT_US (10000)
119#define WAIT_XFER_MIN_TIMEOUT_US (9000)
120#define IPC_LOG_PWR_PAGES (6)
Girish Mahadevan51fc9d42017-10-12 18:37:52 -0600121#define IPC_LOG_MISC_PAGES (10)
Girish Mahadevan736892d2017-07-14 15:20:58 -0600122#define IPC_LOG_TX_RX_PAGES (8)
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600123#define DATA_BYTES_PER_LINE (32)
124
125#define IPC_LOG_MSG(ctx, x...) do { \
126 if (ctx) \
127 ipc_log_string(ctx, x); \
128} while (0)
Girish Mahadevanebeed352016-11-23 10:59:29 -0700129
Karthikeyan Ramasubramanianb6be8c22017-08-23 16:34:00 -0600130#define DMA_RX_BUF_SIZE (2048)
Karthikeyan Ramasubramanian55a1c6d2017-11-14 13:10:46 -0700131#define UART_CONSOLE_RX_WM (2)
Girish Mahadevanebeed352016-11-23 10:59:29 -0700132struct msm_geni_serial_port {
133 struct uart_port uport;
134 char name[20];
135 unsigned int tx_fifo_depth;
136 unsigned int tx_fifo_width;
137 unsigned int rx_fifo_depth;
138 unsigned int tx_wm;
139 unsigned int rx_wm;
140 unsigned int rx_rfr;
141 int xfer_mode;
142 struct dentry *dbg;
143 bool port_setup;
144 unsigned int *rx_fifo;
145 int (*handle_rx)(struct uart_port *uport,
146 unsigned int rx_fifo_wc,
147 unsigned int rx_last_byte_valid,
Karthikeyan Ramasubramaniane67fd2e2017-08-30 17:16:58 -0600148 unsigned int rx_last,
149 bool drop_rx);
Karthikeyan Ramasubramanian0d578b72017-04-26 10:44:02 -0600150 struct device *wrapper_dev;
Girish Mahadevanebeed352016-11-23 10:59:29 -0700151 struct se_geni_rsc serial_rsc;
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -0600152 dma_addr_t tx_dma;
153 unsigned int xmit_size;
154 void *rx_buf;
155 dma_addr_t rx_dma;
Girish Mahadevanebeed352016-11-23 10:59:29 -0700156 int loopback;
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600157 int wakeup_irq;
158 unsigned char wakeup_byte;
159 struct wakeup_source geni_wake;
160 void *ipc_log_tx;
161 void *ipc_log_rx;
162 void *ipc_log_pwr;
163 void *ipc_log_misc;
164 unsigned int cur_baud;
Girish Mahadevana4ed0382017-05-12 11:25:30 -0600165 int ioctl_count;
Girish Mahadevan736892d2017-07-14 15:20:58 -0600166 int edge_count;
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -0700167 bool manual_flow;
Girish Mahadevanebeed352016-11-23 10:59:29 -0700168};
169
170static const struct uart_ops msm_geni_serial_pops;
171static struct uart_driver msm_geni_console_driver;
172static struct uart_driver msm_geni_serial_hs_driver;
173static int handle_rx_console(struct uart_port *uport,
174 unsigned int rx_fifo_wc,
175 unsigned int rx_last_byte_valid,
Karthikeyan Ramasubramaniane67fd2e2017-08-30 17:16:58 -0600176 unsigned int rx_last,
177 bool drop_rx);
Girish Mahadevanebeed352016-11-23 10:59:29 -0700178static int handle_rx_hs(struct uart_port *uport,
179 unsigned int rx_fifo_wc,
180 unsigned int rx_last_byte_valid,
Karthikeyan Ramasubramaniane67fd2e2017-08-30 17:16:58 -0600181 unsigned int rx_last,
182 bool drop_rx);
Girish Mahadevanb1ab1722017-04-27 16:39:11 -0600183static unsigned int msm_geni_serial_tx_empty(struct uart_port *port);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600184static int msm_geni_serial_power_on(struct uart_port *uport);
185static void msm_geni_serial_power_off(struct uart_port *uport);
Girish Mahadevana4ed0382017-05-12 11:25:30 -0600186static int msm_geni_serial_poll_bit(struct uart_port *uport,
187 int offset, int bit_field, bool set);
Girish Mahadevaneecdd972017-08-22 17:58:08 -0600188static void msm_geni_serial_stop_rx(struct uart_port *uport);
Girish Mahadevan5db3df72017-10-18 11:02:56 -0600189static int msm_geni_serial_runtime_resume(struct device *dev);
190static int msm_geni_serial_runtime_suspend(struct device *dev);
Girish Mahadevanebeed352016-11-23 10:59:29 -0700191
192static atomic_t uart_line_id = ATOMIC_INIT(0);
193
194#define GET_DEV_PORT(uport) \
195 container_of(uport, struct msm_geni_serial_port, uport)
196
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600197static struct msm_geni_serial_port msm_geni_console_port;
Girish Mahadevanebeed352016-11-23 10:59:29 -0700198static struct msm_geni_serial_port msm_geni_serial_ports[GENI_UART_NR_PORTS];
199
200static void msm_geni_serial_config_port(struct uart_port *uport, int cfg_flags)
201{
202 if (cfg_flags & UART_CONFIG_TYPE)
203 uport->type = PORT_MSM;
204}
205
206static ssize_t msm_geni_serial_loopback_show(struct device *dev,
207 struct device_attribute *attr, char *buf)
208{
209 struct platform_device *pdev = to_platform_device(dev);
210 struct msm_geni_serial_port *port = platform_get_drvdata(pdev);
211
212 return snprintf(buf, sizeof(int), "%d\n", port->loopback);
213}
214
215static ssize_t msm_geni_serial_loopback_store(struct device *dev,
216 struct device_attribute *attr, const char *buf,
217 size_t size)
218{
219 struct platform_device *pdev = to_platform_device(dev);
220 struct msm_geni_serial_port *port = platform_get_drvdata(pdev);
221
222 if (kstrtoint(buf, 0, &port->loopback)) {
223 dev_err(dev, "Invalid input\n");
224 return -EINVAL;
225 }
226 return size;
227}
228
229static DEVICE_ATTR(loopback, 0644, msm_geni_serial_loopback_show,
230 msm_geni_serial_loopback_store);
231
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600232static void dump_ipc(void *ipc_ctx, char *prefix, char *string,
233 u64 addr, int size)
234
235{
236 char buf[DATA_BYTES_PER_LINE * 2];
237 int len = 0;
238
239 if (!ipc_ctx)
240 return;
241 len = min(size, DATA_BYTES_PER_LINE);
242 hex_dump_to_buffer(string, len, DATA_BYTES_PER_LINE, 1, buf,
243 sizeof(buf), false);
244 ipc_log_string(ipc_ctx, "%s[0x%.10x:%d] : %s", prefix,
245 (unsigned int)addr, size, buf);
246}
247
Girish Mahadevan51fc9d42017-10-12 18:37:52 -0600248static bool device_pending_suspend(struct uart_port *uport)
249{
250 int usage_count = atomic_read(&uport->dev->power.usage_count);
251
Girish Mahadevan5db3df72017-10-18 11:02:56 -0600252 return (pm_runtime_status_suspended(uport->dev) || !usage_count);
Girish Mahadevan51fc9d42017-10-12 18:37:52 -0600253}
254
Girish Mahadevan736892d2017-07-14 15:20:58 -0600255static bool check_transfers_inflight(struct uart_port *uport)
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600256{
Girish Mahadevan736892d2017-07-14 15:20:58 -0600257 bool xfer_on = false;
258 bool tx_active = false;
Girish Mahadevan51fc9d42017-10-12 18:37:52 -0600259 bool tx_fifo_status = false;
Girish Mahadevan736892d2017-07-14 15:20:58 -0600260 bool m_cmd_active = false;
261 bool rx_active = false;
262 u32 rx_fifo_status = 0;
Girish Mahadevan51fc9d42017-10-12 18:37:52 -0600263 struct msm_geni_serial_port *port = GET_DEV_PORT(uport);
Girish Mahadevan736892d2017-07-14 15:20:58 -0600264 u32 geni_status = geni_read_reg_nolog(uport->membase,
265 SE_GENI_STATUS);
Girish Mahadevan51fc9d42017-10-12 18:37:52 -0600266 struct circ_buf *xmit = &uport->state->xmit;
267
Girish Mahadevan736892d2017-07-14 15:20:58 -0600268 /* Possible stop tx is called multiple times. */
269 m_cmd_active = geni_status & M_GENI_CMD_ACTIVE;
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -0700270 if (port->xfer_mode == SE_DMA) {
Girish Mahadevan51fc9d42017-10-12 18:37:52 -0600271 tx_fifo_status = port->tx_dma ? 1 : 0;
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -0700272 rx_fifo_status =
273 geni_read_reg_nolog(uport->membase, SE_DMA_RX_LEN_IN);
274 } else {
Girish Mahadevan51fc9d42017-10-12 18:37:52 -0600275 tx_fifo_status = geni_read_reg_nolog(uport->membase,
276 SE_GENI_TX_FIFO_STATUS);
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -0700277 rx_fifo_status = geni_read_reg_nolog(uport->membase,
Girish Mahadevan736892d2017-07-14 15:20:58 -0600278 SE_GENI_RX_FIFO_STATUS);
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -0700279 }
280 tx_active = m_cmd_active || tx_fifo_status;
281 rx_active = rx_fifo_status ? true : false;
Girish Mahadevan736892d2017-07-14 15:20:58 -0600282
Girish Mahadevan51fc9d42017-10-12 18:37:52 -0600283 if (rx_active || tx_active || !uart_circ_empty(xmit))
Girish Mahadevan736892d2017-07-14 15:20:58 -0600284 xfer_on = true;
285
286 return xfer_on;
287}
288
289static void wait_for_transfers_inflight(struct uart_port *uport)
290{
291 int iter = 0;
292 struct msm_geni_serial_port *port = GET_DEV_PORT(uport);
293
294 while (iter < WAIT_XFER_MAX_ITER) {
295 if (check_transfers_inflight(uport)) {
296 usleep_range(WAIT_XFER_MIN_TIMEOUT_US,
297 WAIT_XFER_MAX_TIMEOUT_US);
298 iter++;
299 } else {
300 break;
301 }
302 }
303 if (check_transfers_inflight(uport)) {
304 u32 geni_status = geni_read_reg_nolog(uport->membase,
305 SE_GENI_STATUS);
306 u32 geni_ios = geni_read_reg_nolog(uport->membase, SE_GENI_IOS);
307 u32 rx_fifo_status = geni_read_reg_nolog(uport->membase,
308 SE_GENI_RX_FIFO_STATUS);
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -0700309 u32 rx_dma =
310 geni_read_reg_nolog(uport->membase, SE_DMA_RX_LEN_IN);
Girish Mahadevan736892d2017-07-14 15:20:58 -0600311
312 IPC_LOG_MSG(port->ipc_log_misc,
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -0700313 "%s IOS 0x%x geni status 0x%x rx: fifo 0x%x dma 0x%x\n",
314 __func__, geni_ios, geni_status, rx_fifo_status, rx_dma);
Girish Mahadevan736892d2017-07-14 15:20:58 -0600315 }
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600316}
317
318static int vote_clock_on(struct uart_port *uport)
319{
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600320 struct msm_geni_serial_port *port = GET_DEV_PORT(uport);
Girish Mahadevanaa1bb7b2017-10-20 14:35:32 -0600321 int usage_count = atomic_read(&uport->dev->power.usage_count);
Girish Mahadevan736892d2017-07-14 15:20:58 -0600322 int ret = 0;
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600323
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600324 ret = msm_geni_serial_power_on(uport);
325 if (ret) {
326 dev_err(uport->dev, "Failed to vote clock on\n");
327 return ret;
328 }
Girish Mahadevana4ed0382017-05-12 11:25:30 -0600329 port->ioctl_count++;
Girish Mahadevanaa1bb7b2017-10-20 14:35:32 -0600330 IPC_LOG_MSG(port->ipc_log_pwr, "%s%s ioctl %d usage_count %d\n",
331 __func__, current->comm, port->ioctl_count, usage_count);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600332 return 0;
333}
334
335static int vote_clock_off(struct uart_port *uport)
336{
337 struct msm_geni_serial_port *port = GET_DEV_PORT(uport);
Girish Mahadevanaa1bb7b2017-10-20 14:35:32 -0600338 int usage_count = atomic_read(&uport->dev->power.usage_count);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600339
340 if (!pm_runtime_enabled(uport->dev)) {
341 dev_err(uport->dev, "RPM not available.Can't enable clocks\n");
Girish Mahadevan736892d2017-07-14 15:20:58 -0600342 return -EPERM;
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600343 }
Girish Mahadevana4ed0382017-05-12 11:25:30 -0600344 if (!port->ioctl_count) {
345 dev_warn(uport->dev, "%s:Imbalanced vote off ioctl %d\n",
Girish Mahadevan736892d2017-07-14 15:20:58 -0600346 __func__, port->ioctl_count);
Girish Mahadevana4ed0382017-05-12 11:25:30 -0600347 IPC_LOG_MSG(port->ipc_log_pwr,
Girish Mahadevan736892d2017-07-14 15:20:58 -0600348 "%s:Imbalanced vote_off from userspace. %d",
349 __func__, port->ioctl_count);
350 return -EPERM;
Girish Mahadevana4ed0382017-05-12 11:25:30 -0600351 }
Girish Mahadevan51fc9d42017-10-12 18:37:52 -0600352 wait_for_transfers_inflight(uport);
Girish Mahadevana4ed0382017-05-12 11:25:30 -0600353 port->ioctl_count--;
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600354 msm_geni_serial_power_off(uport);
Girish Mahadevanaa1bb7b2017-10-20 14:35:32 -0600355 IPC_LOG_MSG(port->ipc_log_pwr, "%s%s ioctl %d usage_count %d\n",
356 __func__, current->comm, port->ioctl_count, usage_count);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600357 return 0;
358};
359
360static int msm_geni_serial_ioctl(struct uart_port *uport, unsigned int cmd,
361 unsigned long arg)
362{
363 int ret = -ENOIOCTLCMD;
364
365 switch (cmd) {
366 case TIOCPMGET: {
367 ret = vote_clock_on(uport);
368 break;
369 }
370 case TIOCPMPUT: {
371 ret = vote_clock_off(uport);
372 break;
373 }
374 case TIOCPMACT: {
375 ret = !pm_runtime_status_suspended(uport->dev);
376 break;
377 }
378 default:
379 break;
380 }
381 return ret;
382}
383
384static void msm_geni_serial_break_ctl(struct uart_port *uport, int ctl)
385{
Girish Mahadevan51fc9d42017-10-12 18:37:52 -0600386 struct msm_geni_serial_port *port = GET_DEV_PORT(uport);
387
388 if (!uart_console(uport) && device_pending_suspend(uport)) {
389 IPC_LOG_MSG(port->ipc_log_misc,
390 "%s.Device is suspended.\n", __func__);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600391 return;
Girish Mahadevan51fc9d42017-10-12 18:37:52 -0600392 }
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600393
394 if (ctl) {
Girish Mahadevan736892d2017-07-14 15:20:58 -0600395 wait_for_transfers_inflight(uport);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600396 geni_setup_m_cmd(uport->membase, UART_START_BREAK, 0);
397 } else {
398 geni_setup_m_cmd(uport->membase, UART_STOP_BREAK, 0);
399 }
400 /* Ensure break start/stop command is setup before returning.*/
401 mb();
402}
403
Karthikeyan Ramasubramanianf5fb7432017-05-24 21:59:55 -0600404static unsigned int msm_geni_cons_get_mctrl(struct uart_port *uport)
405{
406 return TIOCM_DSR | TIOCM_CAR | TIOCM_CTS;
407}
408
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600409static unsigned int msm_geni_serial_get_mctrl(struct uart_port *uport)
410{
411 u32 geni_ios = 0;
412 unsigned int mctrl = TIOCM_DSR | TIOCM_CAR;
413
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -0700414 if (device_pending_suspend(uport))
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600415 return TIOCM_DSR | TIOCM_CAR | TIOCM_CTS;
416
417 geni_ios = geni_read_reg_nolog(uport->membase, SE_GENI_IOS);
418 if (!(geni_ios & IO2_DATA_IN))
419 mctrl |= TIOCM_CTS;
420
421 return mctrl;
422}
423
424static void msm_geni_cons_set_mctrl(struct uart_port *uport,
Girish Mahadevanebeed352016-11-23 10:59:29 -0700425 unsigned int mctrl)
426{
427}
428
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600429static void msm_geni_serial_set_mctrl(struct uart_port *uport,
430 unsigned int mctrl)
431{
432 u32 uart_manual_rfr = 0;
Girish Mahadevan51fc9d42017-10-12 18:37:52 -0600433 struct msm_geni_serial_port *port = GET_DEV_PORT(uport);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600434
Girish Mahadevan51fc9d42017-10-12 18:37:52 -0600435 if (device_pending_suspend(uport)) {
436 IPC_LOG_MSG(port->ipc_log_misc,
437 "%s.Device is suspended.\n", __func__);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600438 return;
Girish Mahadevan51fc9d42017-10-12 18:37:52 -0600439 }
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -0700440 if (!(mctrl & TIOCM_RTS)) {
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600441 uart_manual_rfr |= (UART_MANUAL_RFR_EN | UART_RFR_NOT_READY);
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -0700442 port->manual_flow = true;
443 } else {
444 port->manual_flow = false;
445 }
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600446 geni_write_reg_nolog(uart_manual_rfr, uport->membase,
447 SE_UART_MANUAL_RFR);
448 /* Write to flow control must complete before return to client*/
449 mb();
450}
451
Girish Mahadevanebeed352016-11-23 10:59:29 -0700452static const char *msm_geni_serial_get_type(struct uart_port *uport)
453{
454 return "MSM";
455}
456
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600457static struct msm_geni_serial_port *get_port_from_line(int line,
458 bool is_console)
Girish Mahadevanebeed352016-11-23 10:59:29 -0700459{
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600460 struct msm_geni_serial_port *port = NULL;
Girish Mahadevanebeed352016-11-23 10:59:29 -0700461
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600462 if (is_console) {
463 if ((line < 0) || (line >= GENI_UART_CONS_PORTS))
464 port = ERR_PTR(-ENXIO);
465 port = &msm_geni_console_port;
466 } else {
467 if ((line < 0) || (line >= GENI_UART_NR_PORTS))
468 return ERR_PTR(-ENXIO);
469 port = &msm_geni_serial_ports[line];
470 }
471
472 return port;
Girish Mahadevanebeed352016-11-23 10:59:29 -0700473}
474
475static int msm_geni_serial_power_on(struct uart_port *uport)
476{
477 int ret = 0;
Girish Mahadevan736892d2017-07-14 15:20:58 -0600478 struct msm_geni_serial_port *port = GET_DEV_PORT(uport);
Girish Mahadevanebeed352016-11-23 10:59:29 -0700479
Girish Mahadevan5db3df72017-10-18 11:02:56 -0600480 if (!pm_runtime_enabled(uport->dev)) {
481 if (pm_runtime_status_suspended(uport->dev)) {
482 struct uart_state *state = uport->state;
483 struct tty_port *tport = &state->port;
484 int lock = mutex_trylock(&tport->mutex);
485
486 IPC_LOG_MSG(port->ipc_log_pwr,
487 "%s:Manual resume\n", __func__);
488 pm_runtime_disable(uport->dev);
489 ret = msm_geni_serial_runtime_resume(uport->dev);
490 if (ret) {
491 IPC_LOG_MSG(port->ipc_log_pwr,
492 "%s:Manual RPM CB failed %d\n",
493 __func__, ret);
494 } else {
495 pm_runtime_get_noresume(uport->dev);
496 pm_runtime_set_active(uport->dev);
Karthikeyan Ramasubramanian0525e572017-11-30 16:33:43 -0700497 enable_irq(uport->irq);
Girish Mahadevan5db3df72017-10-18 11:02:56 -0600498 }
499 pm_runtime_enable(uport->dev);
500 if (lock)
501 mutex_unlock(&tport->mutex);
502 }
503 } else {
504 ret = pm_runtime_get_sync(uport->dev);
505 if (ret < 0) {
506 IPC_LOG_MSG(port->ipc_log_pwr, "%s Err\n", __func__);
507 WARN_ON_ONCE(1);
508 pm_runtime_put_noidle(uport->dev);
509 pm_runtime_set_suspended(uport->dev);
510 return ret;
511 }
Girish Mahadevanebeed352016-11-23 10:59:29 -0700512 }
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600513 return 0;
Girish Mahadevanebeed352016-11-23 10:59:29 -0700514}
515
516static void msm_geni_serial_power_off(struct uart_port *uport)
517{
Girish Mahadevan51fc9d42017-10-12 18:37:52 -0600518 struct msm_geni_serial_port *port = GET_DEV_PORT(uport);
519 int usage_count = atomic_read(&uport->dev->power.usage_count);
520
521 if (!usage_count) {
522 IPC_LOG_MSG(port->ipc_log_pwr, "%s: Usage Count is already 0\n",
523 __func__);
524 return;
525 }
Girish Mahadevanc2b92522017-08-17 22:41:32 -0600526 pm_runtime_mark_last_busy(uport->dev);
527 pm_runtime_put_autosuspend(uport->dev);
Girish Mahadevanebeed352016-11-23 10:59:29 -0700528}
529
530static int msm_geni_serial_poll_bit(struct uart_port *uport,
Girish Mahadevan9149f832017-04-18 11:10:51 -0600531 int offset, int bit_field, bool set)
Girish Mahadevanebeed352016-11-23 10:59:29 -0700532{
533 int iter = 0;
534 unsigned int reg;
535 bool met = false;
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600536 struct msm_geni_serial_port *port = NULL;
Girish Mahadevan9149f832017-04-18 11:10:51 -0600537 bool cond = false;
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600538 unsigned int baud = 115200;
539 unsigned int fifo_bits = DEF_FIFO_DEPTH_WORDS * DEF_FIFO_WIDTH_BITS;
Girish Mahadevana4ed0382017-05-12 11:25:30 -0600540 unsigned long total_iter = 1000;
Girish Mahadevanebeed352016-11-23 10:59:29 -0700541
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600542
Girish Mahadevana4ed0382017-05-12 11:25:30 -0600543 if (uport->private_data && !uart_console(uport)) {
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600544 port = GET_DEV_PORT(uport);
545 baud = (port->cur_baud ? port->cur_baud : 115200);
546 fifo_bits = port->tx_fifo_depth * port->tx_fifo_width;
Girish Mahadevana4ed0382017-05-12 11:25:30 -0600547 /*
548 * Total polling iterations based on FIFO worth of bytes to be
549 * sent at current baud .Add a little fluff to the wait.
550 */
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -0700551 total_iter = ((fifo_bits * USEC_PER_SEC) / baud) / 10;
Girish Mahadevana4ed0382017-05-12 11:25:30 -0600552 total_iter += 50;
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600553 }
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600554
555 while (iter < total_iter) {
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -0600556 reg = geni_read_reg_nolog(uport->membase, offset);
Girish Mahadevan9149f832017-04-18 11:10:51 -0600557 cond = reg & bit_field;
558 if (cond == set) {
Girish Mahadevanebeed352016-11-23 10:59:29 -0700559 met = true;
560 break;
561 }
562 udelay(10);
563 iter++;
564 }
565 return met;
566}
567
568static void msm_geni_serial_setup_tx(struct uart_port *uport,
Girish Mahadevanb1ab1722017-04-27 16:39:11 -0600569 unsigned int xmit_size)
Girish Mahadevanebeed352016-11-23 10:59:29 -0700570{
Girish Mahadevan9149f832017-04-18 11:10:51 -0600571 u32 m_cmd = 0;
572
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -0600573 geni_write_reg_nolog(xmit_size, uport->membase, SE_UART_TX_TRANS_LEN);
Girish Mahadevan9149f832017-04-18 11:10:51 -0600574 m_cmd |= (UART_START_TX << M_OPCODE_SHFT);
575 geni_write_reg_nolog(m_cmd, uport->membase, SE_GENI_M_CMD0);
Girish Mahadevanebeed352016-11-23 10:59:29 -0700576 /*
577 * Writes to enable the primary sequencer should go through before
578 * exiting this function.
579 */
580 mb();
581}
582
583static void msm_geni_serial_poll_cancel_tx(struct uart_port *uport)
584{
585 int done = 0;
586 unsigned int irq_clear = M_CMD_DONE_EN;
587
588 done = msm_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
Girish Mahadevan9149f832017-04-18 11:10:51 -0600589 M_CMD_DONE_EN, true);
Girish Mahadevanebeed352016-11-23 10:59:29 -0700590 if (!done) {
Girish Mahadevana4ed0382017-05-12 11:25:30 -0600591 geni_write_reg_nolog(M_GENI_CMD_ABORT, uport->membase,
592 SE_GENI_M_CMD_CTRL_REG);
593 irq_clear |= M_CMD_ABORT_EN;
594 msm_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
Girish Mahadevan9149f832017-04-18 11:10:51 -0600595 M_CMD_ABORT_EN, true);
Girish Mahadevanebeed352016-11-23 10:59:29 -0700596 }
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -0600597 geni_write_reg_nolog(irq_clear, uport->membase, SE_GENI_M_IRQ_CLEAR);
Girish Mahadevanebeed352016-11-23 10:59:29 -0700598}
599
Girish Mahadevan9149f832017-04-18 11:10:51 -0600600static void msm_geni_serial_abort_rx(struct uart_port *uport)
Girish Mahadevan24f56592017-04-15 17:35:05 -0600601{
Girish Mahadevan24f56592017-04-15 17:35:05 -0600602 unsigned int irq_clear = S_CMD_DONE_EN;
603
Girish Mahadevan9149f832017-04-18 11:10:51 -0600604 geni_abort_s_cmd(uport->membase);
605 /* Ensure this goes through before polling. */
606 mb();
607 irq_clear |= S_CMD_ABORT_EN;
608 msm_geni_serial_poll_bit(uport, SE_GENI_S_CMD_CTRL_REG,
609 S_GENI_CMD_ABORT, false);
Girish Mahadevan24f56592017-04-15 17:35:05 -0600610 geni_write_reg_nolog(irq_clear, uport->membase, SE_GENI_S_IRQ_CLEAR);
Girish Mahadevaneecdd972017-08-22 17:58:08 -0600611 geni_write_reg(FORCE_DEFAULT, uport->membase, GENI_FORCE_DEFAULT_REG);
Girish Mahadevan24f56592017-04-15 17:35:05 -0600612}
Girish Mahadevan9149f832017-04-18 11:10:51 -0600613
Girish Mahadevanebeed352016-11-23 10:59:29 -0700614#ifdef CONFIG_CONSOLE_POLL
615static int msm_geni_serial_get_char(struct uart_port *uport)
616{
617 unsigned int rx_fifo;
618 unsigned int m_irq_status;
619 unsigned int s_irq_status;
620
621 if (!(msm_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
Karthikeyan Ramasubramanian56351b62017-04-21 15:11:03 -0600622 M_SEC_IRQ_EN, true)))
Girish Mahadevanebeed352016-11-23 10:59:29 -0700623 return -ENXIO;
Girish Mahadevanebeed352016-11-23 10:59:29 -0700624
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -0600625 m_irq_status = geni_read_reg_nolog(uport->membase,
626 SE_GENI_M_IRQ_STATUS);
627 s_irq_status = geni_read_reg_nolog(uport->membase,
628 SE_GENI_S_IRQ_STATUS);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600629 geni_write_reg_nolog(m_irq_status, uport->membase,
630 SE_GENI_M_IRQ_CLEAR);
631 geni_write_reg_nolog(s_irq_status, uport->membase,
632 SE_GENI_S_IRQ_CLEAR);
Girish Mahadevanebeed352016-11-23 10:59:29 -0700633
634 if (!(msm_geni_serial_poll_bit(uport, SE_GENI_RX_FIFO_STATUS,
Karthikeyan Ramasubramanian56351b62017-04-21 15:11:03 -0600635 RX_FIFO_WC_MSK, true)))
Girish Mahadevanebeed352016-11-23 10:59:29 -0700636 return -ENXIO;
Girish Mahadevanebeed352016-11-23 10:59:29 -0700637
638 /*
639 * Read the Rx FIFO only after clearing the interrupt registers and
640 * getting valid RX fifo status.
641 */
642 mb();
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -0600643 rx_fifo = geni_read_reg_nolog(uport->membase, SE_GENI_RX_FIFOn);
Girish Mahadevanebeed352016-11-23 10:59:29 -0700644 rx_fifo &= 0xFF;
645 return rx_fifo;
646}
647
648static void msm_geni_serial_poll_put_char(struct uart_port *uport,
649 unsigned char c)
650{
651 int b = (int) c;
652 struct msm_geni_serial_port *port = GET_DEV_PORT(uport);
653
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -0600654 geni_write_reg_nolog(port->tx_wm, uport->membase,
Girish Mahadevanebeed352016-11-23 10:59:29 -0700655 SE_GENI_TX_WATERMARK_REG);
656 msm_geni_serial_setup_tx(uport, 1);
657 if (!msm_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
Girish Mahadevan9149f832017-04-18 11:10:51 -0600658 M_TX_FIFO_WATERMARK_EN, true))
Girish Mahadevanebeed352016-11-23 10:59:29 -0700659 WARN_ON(1);
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -0600660 geni_write_reg_nolog(b, uport->membase, SE_GENI_TX_FIFOn);
661 geni_write_reg_nolog(M_TX_FIFO_WATERMARK_EN, uport->membase,
Girish Mahadevanebeed352016-11-23 10:59:29 -0700662 SE_GENI_M_IRQ_CLEAR);
663 /*
664 * Ensure FIFO write goes through before polling for status but.
665 */
666 mb();
667 msm_geni_serial_poll_cancel_tx(uport);
668}
669#endif
670
Girish Mahadevanf08b1102017-04-02 19:27:28 -0600671#if defined(CONFIG_SERIAL_CORE_CONSOLE) || defined(CONFIG_CONSOLE_POLL)
Girish Mahadevanebeed352016-11-23 10:59:29 -0700672static void msm_geni_serial_wr_char(struct uart_port *uport, int ch)
673{
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -0600674 geni_write_reg_nolog(ch, uport->membase, SE_GENI_TX_FIFOn);
Girish Mahadevanebeed352016-11-23 10:59:29 -0700675 /*
676 * Ensure FIFO write clear goes through before
677 * next iteration.
678 */
679 mb();
680
681}
682
683static void
684__msm_geni_serial_console_write(struct uart_port *uport, const char *s,
685 unsigned int count)
686{
Girish Mahadevanebeed352016-11-23 10:59:29 -0700687 int new_line = 0;
688 int i;
689 int bytes_to_send = count;
Girish Mahadevanb1ab1722017-04-27 16:39:11 -0600690 int fifo_depth = DEF_FIFO_DEPTH_WORDS;
691 int tx_wm = DEF_TX_WM;
Girish Mahadevanebeed352016-11-23 10:59:29 -0700692
693 for (i = 0; i < count; i++) {
694 if (s[i] == '\n')
695 new_line++;
696 }
697
698 bytes_to_send += new_line;
Girish Mahadevanb1ab1722017-04-27 16:39:11 -0600699 geni_write_reg_nolog(tx_wm, uport->membase,
Girish Mahadevanebeed352016-11-23 10:59:29 -0700700 SE_GENI_TX_WATERMARK_REG);
701 msm_geni_serial_setup_tx(uport, bytes_to_send);
702 i = 0;
703 while (i < count) {
704 u32 chars_to_write = 0;
Girish Mahadevanb1ab1722017-04-27 16:39:11 -0600705 u32 avail_fifo_bytes = (fifo_depth - tx_wm);
Girish Mahadevan24f56592017-04-15 17:35:05 -0600706 /*
707 * If the WM bit never set, then the Tx state machine is not
708 * in a valid state, so break, cancel/abort any existing
709 * command. Unfortunately the current data being written is
710 * lost.
711 */
Girish Mahadevanebeed352016-11-23 10:59:29 -0700712 while (!msm_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
Girish Mahadevan9149f832017-04-18 11:10:51 -0600713 M_TX_FIFO_WATERMARK_EN, true))
Girish Mahadevan24f56592017-04-15 17:35:05 -0600714 break;
Girish Mahadevanebeed352016-11-23 10:59:29 -0700715 chars_to_write = min((unsigned int)(count - i),
716 avail_fifo_bytes);
717 if ((chars_to_write << 1) > avail_fifo_bytes)
718 chars_to_write = (avail_fifo_bytes >> 1);
719 uart_console_write(uport, (s + i), chars_to_write,
720 msm_geni_serial_wr_char);
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -0600721 geni_write_reg_nolog(M_TX_FIFO_WATERMARK_EN, uport->membase,
Girish Mahadevanebeed352016-11-23 10:59:29 -0700722 SE_GENI_M_IRQ_CLEAR);
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -0600723 /* Ensure this goes through before polling for WM IRQ again.*/
724 mb();
Girish Mahadevanebeed352016-11-23 10:59:29 -0700725 i += chars_to_write;
726 }
727 msm_geni_serial_poll_cancel_tx(uport);
728}
729
730static void msm_geni_serial_console_write(struct console *co, const char *s,
731 unsigned int count)
732{
733 struct uart_port *uport;
734 struct msm_geni_serial_port *port;
Karthikeyan Ramasubramanianf5fb7432017-05-24 21:59:55 -0600735 int locked = 1;
736 unsigned long flags;
Girish Mahadevanebeed352016-11-23 10:59:29 -0700737
738 WARN_ON(co->index < 0 || co->index >= GENI_UART_NR_PORTS);
739
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600740 port = get_port_from_line(co->index, true);
Karthikeyan Ramasubramanian56351b62017-04-21 15:11:03 -0600741 if (IS_ERR_OR_NULL(port))
Girish Mahadevanebeed352016-11-23 10:59:29 -0700742 return;
Girish Mahadevanebeed352016-11-23 10:59:29 -0700743
744 uport = &port->uport;
Karthikeyan Ramasubramanianf5fb7432017-05-24 21:59:55 -0600745 if (oops_in_progress)
746 locked = spin_trylock_irqsave(&uport->lock, flags);
747 else
748 spin_lock_irqsave(&uport->lock, flags);
749
750 if (locked) {
751 __msm_geni_serial_console_write(uport, s, count);
752 spin_unlock_irqrestore(&uport->lock, flags);
753 }
Girish Mahadevanebeed352016-11-23 10:59:29 -0700754}
755
Girish Mahadevanf08b1102017-04-02 19:27:28 -0600756static int handle_rx_console(struct uart_port *uport,
757 unsigned int rx_fifo_wc,
758 unsigned int rx_last_byte_valid,
Karthikeyan Ramasubramaniane67fd2e2017-08-30 17:16:58 -0600759 unsigned int rx_last,
760 bool drop_rx)
Girish Mahadevanf08b1102017-04-02 19:27:28 -0600761{
762 int i, c;
763 unsigned char *rx_char;
764 struct tty_port *tport;
765 struct msm_geni_serial_port *msm_port = GET_DEV_PORT(uport);
766
767 tport = &uport->state->port;
Girish Mahadevanf08b1102017-04-02 19:27:28 -0600768 for (i = 0; i < rx_fifo_wc; i++) {
769 int bytes = 4;
770
771 *(msm_port->rx_fifo) =
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -0600772 geni_read_reg_nolog(uport->membase, SE_GENI_RX_FIFOn);
Karthikeyan Ramasubramaniane67fd2e2017-08-30 17:16:58 -0600773 if (drop_rx)
774 continue;
Girish Mahadevanf08b1102017-04-02 19:27:28 -0600775 rx_char = (unsigned char *)msm_port->rx_fifo;
776
777 if (i == (rx_fifo_wc - 1)) {
778 if (rx_last && rx_last_byte_valid)
779 bytes = rx_last_byte_valid;
780 }
781 for (c = 0; c < bytes; c++) {
782 char flag = TTY_NORMAL;
783 int sysrq;
784
785 uport->icount.rx++;
786 sysrq = uart_handle_sysrq_char(uport, rx_char[c]);
787 if (!sysrq)
788 tty_insert_flip_char(tport, rx_char[c], flag);
789 }
790 }
Karthikeyan Ramasubramaniane67fd2e2017-08-30 17:16:58 -0600791 if (!drop_rx)
792 tty_flip_buffer_push(tport);
Girish Mahadevanf08b1102017-04-02 19:27:28 -0600793 return 0;
794}
795#else
796static int handle_rx_console(struct uart_port *uport,
797 unsigned int rx_fifo_wc,
798 unsigned int rx_last_byte_valid,
Karthikeyan Ramasubramaniane67fd2e2017-08-30 17:16:58 -0600799 unsigned int rx_last,
800 bool drop_rx)
Girish Mahadevanf08b1102017-04-02 19:27:28 -0600801{
802 return -EPERM;
803}
804
805#endif /* (CONFIG_SERIAL_CORE_CONSOLE) || defined(CONFIG_CONSOLE_POLL)) */
806
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -0600807static int msm_geni_serial_prep_dma_tx(struct uart_port *uport)
808{
809 struct msm_geni_serial_port *msm_port = GET_DEV_PORT(uport);
810 struct circ_buf *xmit = &uport->state->xmit;
811 unsigned int xmit_size;
812 int ret = 0;
813
814 xmit_size = uart_circ_chars_pending(xmit);
815 if (xmit_size < WAKEUP_CHARS)
816 uart_write_wakeup(uport);
817
818 if (xmit_size > (UART_XMIT_SIZE - xmit->tail))
819 xmit_size = UART_XMIT_SIZE - xmit->tail;
820
821 if (!xmit_size)
822 return ret;
823
824 dump_ipc(msm_port->ipc_log_tx, "DMA Tx",
825 (char *)&xmit->buf[xmit->tail], 0, xmit_size);
826 msm_geni_serial_setup_tx(uport, xmit_size);
827 ret = geni_se_tx_dma_prep(msm_port->wrapper_dev, uport->membase,
828 &xmit->buf[xmit->tail], xmit_size, &msm_port->tx_dma);
829 if (!ret) {
830 msm_port->xmit_size = xmit_size;
831 } else {
832 geni_write_reg_nolog(0, uport->membase,
833 SE_UART_TX_TRANS_LEN);
834 geni_cancel_m_cmd(uport->membase);
835 if (!msm_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
836 M_CMD_CANCEL_EN, true)) {
837 geni_abort_m_cmd(uport->membase);
838 msm_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
839 M_CMD_ABORT_EN, true);
840 geni_write_reg_nolog(M_CMD_ABORT_EN, uport->membase,
841 SE_GENI_M_IRQ_CLEAR);
842 }
843 geni_write_reg_nolog(M_CMD_CANCEL_EN, uport->membase,
844 SE_GENI_M_IRQ_CLEAR);
845 IPC_LOG_MSG(msm_port->ipc_log_tx, "%s: DMA map failure %d\n",
846 __func__, ret);
847 msm_port->tx_dma = (dma_addr_t)NULL;
848 msm_port->xmit_size = 0;
849 }
850 return ret;
851}
852
Girish Mahadevanebeed352016-11-23 10:59:29 -0700853static void msm_geni_serial_start_tx(struct uart_port *uport)
854{
855 unsigned int geni_m_irq_en;
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600856 struct msm_geni_serial_port *msm_port = GET_DEV_PORT(uport);
Karthikeyan Ramasubramanian61074fa2017-05-24 00:18:34 -0600857 unsigned int geni_status;
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -0600858 unsigned int geni_ios;
Girish Mahadevanb1ab1722017-04-27 16:39:11 -0600859
Girish Mahadevan51fc9d42017-10-12 18:37:52 -0600860 if (!uart_console(uport) && !pm_runtime_active(uport->dev)) {
Girish Mahadevan736892d2017-07-14 15:20:58 -0600861 IPC_LOG_MSG(msm_port->ipc_log_misc,
Girish Mahadevan51fc9d42017-10-12 18:37:52 -0600862 "%s.Putting in async RPM vote\n", __func__);
863 pm_runtime_get(uport->dev);
864 goto exit_start_tx;
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600865 }
866
Girish Mahadevanaa1bb7b2017-10-20 14:35:32 -0600867 if (!uart_console(uport)) {
868 IPC_LOG_MSG(msm_port->ipc_log_misc,
869 "%s.Power on.\n", __func__);
Girish Mahadevan51fc9d42017-10-12 18:37:52 -0600870 pm_runtime_get(uport->dev);
Girish Mahadevanaa1bb7b2017-10-20 14:35:32 -0600871 }
Girish Mahadevan51fc9d42017-10-12 18:37:52 -0600872
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -0600873 if (msm_port->xfer_mode == FIFO_MODE) {
874 geni_status = geni_read_reg_nolog(uport->membase,
875 SE_GENI_STATUS);
876 if (geni_status & M_GENI_CMD_ACTIVE)
877 goto check_flow_ctrl;
Karthikeyan Ramasubramanian61074fa2017-05-24 00:18:34 -0600878
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -0600879 if (!msm_geni_serial_tx_empty(uport))
880 goto check_flow_ctrl;
Karthikeyan Ramasubramanian61074fa2017-05-24 00:18:34 -0600881
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -0600882 geni_m_irq_en = geni_read_reg_nolog(uport->membase,
883 SE_GENI_M_IRQ_EN);
884 geni_m_irq_en |= (M_TX_FIFO_WATERMARK_EN | M_CMD_DONE_EN);
Girish Mahadevanebeed352016-11-23 10:59:29 -0700885
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -0600886 geni_write_reg_nolog(msm_port->tx_wm, uport->membase,
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -0600887 SE_GENI_TX_WATERMARK_REG);
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -0600888 geni_write_reg_nolog(geni_m_irq_en, uport->membase,
889 SE_GENI_M_IRQ_EN);
890 /* Geni command setup should complete before returning.*/
891 mb();
892 } else if (msm_port->xfer_mode == SE_DMA) {
893 if (msm_port->tx_dma)
894 goto check_flow_ctrl;
895
896 msm_geni_serial_prep_dma_tx(uport);
897 }
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -0600898 return;
899check_flow_ctrl:
900 geni_ios = geni_read_reg_nolog(uport->membase, SE_GENI_IOS);
901 if (!(geni_ios & IO2_DATA_IN))
902 IPC_LOG_MSG(msm_port->ipc_log_misc, "%s: ios: 0x%08x\n",
903 __func__, geni_ios);
Girish Mahadevan51fc9d42017-10-12 18:37:52 -0600904exit_start_tx:
905 if (!uart_console(uport))
906 msm_geni_serial_power_off(uport);
Girish Mahadevanebeed352016-11-23 10:59:29 -0700907}
908
Karthikeyan Ramasubramanianb6be8c22017-08-23 16:34:00 -0600909static void msm_geni_serial_tx_fsm_rst(struct uart_port *uport)
910{
911 unsigned int tx_irq_en;
912 int done = 0;
913 int tries = 0;
914
915 tx_irq_en = geni_read_reg_nolog(uport->membase, SE_DMA_TX_IRQ_EN);
916 geni_write_reg_nolog(0, uport->membase, SE_DMA_TX_IRQ_EN_SET);
917 geni_write_reg_nolog(1, uport->membase, SE_DMA_TX_FSM_RST);
918 do {
919 done = msm_geni_serial_poll_bit(uport, SE_DMA_TX_IRQ_STAT,
920 TX_RESET_DONE, true);
921 tries++;
922 } while (!done && tries < 5);
923 geni_write_reg_nolog(TX_DMA_DONE | TX_RESET_DONE, uport->membase,
924 SE_DMA_TX_IRQ_CLR);
925 geni_write_reg_nolog(tx_irq_en, uport->membase, SE_DMA_TX_IRQ_EN_SET);
926}
927
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -0700928static void stop_tx_sequencer(struct uart_port *uport)
Girish Mahadevanebeed352016-11-23 10:59:29 -0700929{
930 unsigned int geni_m_irq_en;
931 unsigned int geni_status;
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600932 struct msm_geni_serial_port *port = GET_DEV_PORT(uport);
933
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -0600934 geni_m_irq_en = geni_read_reg_nolog(uport->membase, SE_GENI_M_IRQ_EN);
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -0600935 geni_m_irq_en &= ~M_CMD_DONE_EN;
936 if (port->xfer_mode == FIFO_MODE) {
937 geni_m_irq_en &= ~M_TX_FIFO_WATERMARK_EN;
938 geni_write_reg_nolog(0, uport->membase,
939 SE_GENI_TX_WATERMARK_REG);
940 } else if (port->xfer_mode == SE_DMA) {
941 if (port->tx_dma) {
Karthikeyan Ramasubramanianb6be8c22017-08-23 16:34:00 -0600942 msm_geni_serial_tx_fsm_rst(uport);
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -0600943 geni_se_tx_dma_unprep(port->wrapper_dev, port->tx_dma,
944 port->xmit_size);
945 port->tx_dma = (dma_addr_t)NULL;
946 }
947 }
948 port->xmit_size = 0;
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -0600949 geni_write_reg_nolog(geni_m_irq_en, uport->membase, SE_GENI_M_IRQ_EN);
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -0600950 geni_status = geni_read_reg_nolog(uport->membase,
Girish Mahadevanebeed352016-11-23 10:59:29 -0700951 SE_GENI_STATUS);
952 /* Possible stop tx is called multiple times. */
953 if (!(geni_status & M_GENI_CMD_ACTIVE))
954 return;
955
956 geni_cancel_m_cmd(uport->membase);
957 if (!msm_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
Girish Mahadevan9149f832017-04-18 11:10:51 -0600958 M_CMD_CANCEL_EN, true)) {
Girish Mahadevanebeed352016-11-23 10:59:29 -0700959 geni_abort_m_cmd(uport->membase);
960 msm_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
Girish Mahadevan9149f832017-04-18 11:10:51 -0600961 M_CMD_ABORT_EN, true);
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -0600962 geni_write_reg_nolog(M_CMD_ABORT_EN, uport->membase,
Girish Mahadevanebeed352016-11-23 10:59:29 -0700963 SE_GENI_M_IRQ_CLEAR);
964 }
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -0600965 geni_write_reg_nolog(M_CMD_CANCEL_EN, uport, SE_GENI_M_IRQ_CLEAR);
Girish Mahadevan780d12cd2017-12-20 17:15:40 -0700966 /*
967 * If we end up having to cancel an on-going Tx for non-console usecase
968 * then it means there was some unsent data in the Tx FIFO, consequently
969 * it means that there is a vote imbalance as we put in a vote during
970 * start_tx() that is removed only as part of a "done" ISR. To balance
971 * this out, remove the vote put in during start_tx().
972 */
973 if (!uart_console(uport)) {
974 IPC_LOG_MSG(port->ipc_log_misc, "%s:Removing vote\n", __func__);
975 msm_geni_serial_power_off(uport);
976 }
977 IPC_LOG_MSG(port->ipc_log_misc, "%s:\n", __func__);
Girish Mahadevanebeed352016-11-23 10:59:29 -0700978}
979
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -0700980static void msm_geni_serial_stop_tx(struct uart_port *uport)
Girish Mahadevanebeed352016-11-23 10:59:29 -0700981{
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600982 struct msm_geni_serial_port *port = GET_DEV_PORT(uport);
Girish Mahadevanebeed352016-11-23 10:59:29 -0700983
Girish Mahadevan51fc9d42017-10-12 18:37:52 -0600984 if (!uart_console(uport) && device_pending_suspend(uport)) {
Girish Mahadevan736892d2017-07-14 15:20:58 -0600985 dev_err(uport->dev, "%s.Device is suspended.\n", __func__);
986 IPC_LOG_MSG(port->ipc_log_misc,
987 "%s.Device is suspended.\n", __func__);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -0600988 return;
Girish Mahadevan736892d2017-07-14 15:20:58 -0600989 }
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -0700990 stop_tx_sequencer(uport);
991}
992
993static void start_rx_sequencer(struct uart_port *uport)
994{
995 unsigned int geni_s_irq_en;
996 unsigned int geni_m_irq_en;
997 unsigned int geni_status;
998 struct msm_geni_serial_port *port = GET_DEV_PORT(uport);
999 int ret;
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001000
1001 geni_status = geni_read_reg_nolog(uport->membase, SE_GENI_STATUS);
1002 if (geni_status & S_GENI_CMD_ACTIVE)
Girish Mahadevaneecdd972017-08-22 17:58:08 -06001003 msm_geni_serial_stop_rx(uport);
1004
Girish Mahadevanebeed352016-11-23 10:59:29 -07001005 geni_setup_s_cmd(uport->membase, UART_START_READ, 0);
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001006
1007 if (port->xfer_mode == FIFO_MODE) {
1008 geni_s_irq_en = geni_read_reg_nolog(uport->membase,
1009 SE_GENI_S_IRQ_EN);
1010 geni_m_irq_en = geni_read_reg_nolog(uport->membase,
1011 SE_GENI_M_IRQ_EN);
1012
1013 geni_s_irq_en |= S_RX_FIFO_WATERMARK_EN | S_RX_FIFO_LAST_EN;
1014 geni_m_irq_en |= M_RX_FIFO_WATERMARK_EN | M_RX_FIFO_LAST_EN;
1015
1016 geni_write_reg_nolog(geni_s_irq_en, uport->membase,
1017 SE_GENI_S_IRQ_EN);
1018 geni_write_reg_nolog(geni_m_irq_en, uport->membase,
1019 SE_GENI_M_IRQ_EN);
1020 } else if (port->xfer_mode == SE_DMA) {
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001021 ret = geni_se_rx_dma_prep(port->wrapper_dev, uport->membase,
1022 port->rx_buf, DMA_RX_BUF_SIZE, &port->rx_dma);
1023 if (ret) {
1024 dev_err(uport->dev, "%s: RX Prep dma failed %d\n",
1025 __func__, ret);
Girish Mahadevaneecdd972017-08-22 17:58:08 -06001026 msm_geni_serial_stop_rx(uport);
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -07001027 goto exit_start_rx_sequencer;
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001028 }
1029 }
Girish Mahadevanebeed352016-11-23 10:59:29 -07001030 /*
1031 * Ensure the writes to the secondary sequencer and interrupt enables
1032 * go through.
1033 */
1034 mb();
Girish Mahadevanc2b92522017-08-17 22:41:32 -06001035 geni_status = geni_read_reg_nolog(uport->membase, SE_GENI_STATUS);
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -07001036exit_start_rx_sequencer:
Girish Mahadevanc2b92522017-08-17 22:41:32 -06001037 IPC_LOG_MSG(port->ipc_log_misc, "%s 0x%x\n", __func__, geni_status);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001038}
1039
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -07001040static void msm_geni_serial_start_rx(struct uart_port *uport)
1041{
1042 struct msm_geni_serial_port *port = GET_DEV_PORT(uport);
1043
1044 if (!uart_console(uport) && device_pending_suspend(uport)) {
1045 dev_err(uport->dev, "%s.Device is suspended.\n", __func__);
1046 IPC_LOG_MSG(port->ipc_log_misc,
1047 "%s.Device is suspended.\n", __func__);
1048 return;
1049 }
1050 start_rx_sequencer(&port->uport);
1051}
1052
1053
Karthikeyan Ramasubramanianb6be8c22017-08-23 16:34:00 -06001054static void msm_geni_serial_rx_fsm_rst(struct uart_port *uport)
1055{
1056 unsigned int rx_irq_en;
1057 int done = 0;
1058 int tries = 0;
1059
1060 rx_irq_en = geni_read_reg_nolog(uport->membase, SE_DMA_RX_IRQ_EN);
1061 geni_write_reg_nolog(0, uport->membase, SE_DMA_RX_IRQ_EN_SET);
1062 geni_write_reg_nolog(1, uport->membase, SE_DMA_RX_FSM_RST);
1063 do {
1064 done = msm_geni_serial_poll_bit(uport, SE_DMA_RX_IRQ_STAT,
1065 RX_RESET_DONE, true);
1066 tries++;
1067 } while (!done && tries < 5);
1068 geni_write_reg_nolog(RX_DMA_DONE | RX_RESET_DONE, uport->membase,
1069 SE_DMA_RX_IRQ_CLR);
1070 geni_write_reg_nolog(rx_irq_en, uport->membase, SE_DMA_RX_IRQ_EN_SET);
1071}
1072
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -07001073static void stop_rx_sequencer(struct uart_port *uport)
Girish Mahadevanebeed352016-11-23 10:59:29 -07001074{
1075 unsigned int geni_s_irq_en;
1076 unsigned int geni_m_irq_en;
1077 unsigned int geni_status;
Girish Mahadevan736892d2017-07-14 15:20:58 -06001078 struct msm_geni_serial_port *port = GET_DEV_PORT(uport);
Girish Mahadevaneecdd972017-08-22 17:58:08 -06001079 u32 irq_clear = S_CMD_DONE_EN;
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -07001080 bool done;
Girish Mahadevanebeed352016-11-23 10:59:29 -07001081
Girish Mahadevanc2b92522017-08-17 22:41:32 -06001082 IPC_LOG_MSG(port->ipc_log_misc, "%s\n", __func__);
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001083 if (port->xfer_mode == FIFO_MODE) {
1084 geni_s_irq_en = geni_read_reg_nolog(uport->membase,
1085 SE_GENI_S_IRQ_EN);
1086 geni_m_irq_en = geni_read_reg_nolog(uport->membase,
1087 SE_GENI_M_IRQ_EN);
1088 geni_s_irq_en &= ~(S_RX_FIFO_WATERMARK_EN | S_RX_FIFO_LAST_EN);
1089 geni_m_irq_en &= ~(M_RX_FIFO_WATERMARK_EN | M_RX_FIFO_LAST_EN);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001090
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001091 geni_write_reg_nolog(geni_s_irq_en, uport->membase,
1092 SE_GENI_S_IRQ_EN);
1093 geni_write_reg_nolog(geni_m_irq_en, uport->membase,
1094 SE_GENI_M_IRQ_EN);
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001095 }
Girish Mahadevanebeed352016-11-23 10:59:29 -07001096
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -06001097 geni_status = geni_read_reg_nolog(uport->membase, SE_GENI_STATUS);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001098 /* Possible stop rx is called multiple times. */
1099 if (!(geni_status & S_GENI_CMD_ACTIVE))
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -07001100 goto exit_rx_seq;
Girish Mahadevaneecdd972017-08-22 17:58:08 -06001101 geni_cancel_s_cmd(uport->membase);
1102 /*
1103 * Ensure that the cancel goes through before polling for the
1104 * cancel control bit.
1105 */
1106 mb();
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -07001107 done = msm_geni_serial_poll_bit(uport, SE_GENI_S_CMD_CTRL_REG,
Girish Mahadevaneecdd972017-08-22 17:58:08 -06001108 S_GENI_CMD_CANCEL, false);
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -07001109 geni_status = geni_read_reg_nolog(uport->membase, SE_GENI_STATUS);
1110 if (!done)
1111 IPC_LOG_MSG(port->ipc_log_misc, "%s Cancel fail 0x%x\n",
1112 __func__, geni_status);
1113
Girish Mahadevaneecdd972017-08-22 17:58:08 -06001114 geni_write_reg_nolog(irq_clear, uport->membase, SE_GENI_S_IRQ_CLEAR);
1115 if ((geni_status & S_GENI_CMD_ACTIVE))
1116 msm_geni_serial_abort_rx(uport);
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -07001117exit_rx_seq:
1118 if (port->xfer_mode == SE_DMA && port->rx_dma) {
1119 msm_geni_serial_rx_fsm_rst(uport);
1120 geni_se_rx_dma_unprep(port->wrapper_dev, port->rx_dma,
1121 DMA_RX_BUF_SIZE);
1122 port->rx_dma = (dma_addr_t)NULL;
1123 }
1124}
1125
1126static void msm_geni_serial_stop_rx(struct uart_port *uport)
1127{
1128 struct msm_geni_serial_port *port = GET_DEV_PORT(uport);
1129
1130 if (!uart_console(uport) && device_pending_suspend(uport)) {
1131 IPC_LOG_MSG(port->ipc_log_misc,
1132 "%s.Device is suspended.\n", __func__);
1133 return;
1134 }
1135 stop_rx_sequencer(uport);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001136}
1137
Girish Mahadevanebeed352016-11-23 10:59:29 -07001138static int handle_rx_hs(struct uart_port *uport,
1139 unsigned int rx_fifo_wc,
1140 unsigned int rx_last_byte_valid,
Karthikeyan Ramasubramaniane67fd2e2017-08-30 17:16:58 -06001141 unsigned int rx_last,
1142 bool drop_rx)
Girish Mahadevanebeed352016-11-23 10:59:29 -07001143{
1144 unsigned char *rx_char;
1145 struct tty_port *tport;
1146 struct msm_geni_serial_port *msm_port = GET_DEV_PORT(uport);
1147 int ret;
1148 int rx_bytes = 0;
1149
1150 rx_bytes = (msm_port->tx_fifo_width * (rx_fifo_wc - 1)) >> 3;
1151 rx_bytes += ((rx_last && rx_last_byte_valid) ?
1152 rx_last_byte_valid : msm_port->tx_fifo_width >> 3);
1153
1154 tport = &uport->state->port;
1155 ioread32_rep((uport->membase + SE_GENI_RX_FIFOn), msm_port->rx_fifo,
1156 rx_fifo_wc);
Karthikeyan Ramasubramaniane67fd2e2017-08-30 17:16:58 -06001157 if (drop_rx)
1158 return 0;
Girish Mahadevanebeed352016-11-23 10:59:29 -07001159
1160 rx_char = (unsigned char *)msm_port->rx_fifo;
1161 ret = tty_insert_flip_string(tport, rx_char, rx_bytes);
1162 if (ret != rx_bytes) {
1163 dev_err(uport->dev, "%s: ret %d rx_bytes %d\n", __func__,
1164 ret, rx_bytes);
1165 WARN_ON(1);
1166 }
1167 uport->icount.rx += ret;
1168 tty_flip_buffer_push(tport);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001169 dump_ipc(msm_port->ipc_log_rx, "Rx", (char *)msm_port->rx_fifo, 0,
1170 rx_bytes);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001171 return ret;
1172}
1173
Karthikeyan Ramasubramaniane67fd2e2017-08-30 17:16:58 -06001174static int msm_geni_serial_handle_rx(struct uart_port *uport, bool drop_rx)
Girish Mahadevanebeed352016-11-23 10:59:29 -07001175{
1176 int ret = 0;
1177 unsigned int rx_fifo_status;
1178 unsigned int rx_fifo_wc = 0;
1179 unsigned int rx_last_byte_valid = 0;
1180 unsigned int rx_last = 0;
1181 struct tty_port *tport;
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001182 struct msm_geni_serial_port *port = GET_DEV_PORT(uport);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001183
1184 tport = &uport->state->port;
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -06001185 rx_fifo_status = geni_read_reg_nolog(uport->membase,
Girish Mahadevanebeed352016-11-23 10:59:29 -07001186 SE_GENI_RX_FIFO_STATUS);
1187 rx_fifo_wc = rx_fifo_status & RX_FIFO_WC_MSK;
1188 rx_last_byte_valid = ((rx_fifo_status & RX_LAST_BYTE_VALID_MSK) >>
1189 RX_LAST_BYTE_VALID_SHFT);
1190 rx_last = rx_fifo_status & RX_LAST;
1191 if (rx_fifo_wc)
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001192 port->handle_rx(uport, rx_fifo_wc, rx_last_byte_valid,
Karthikeyan Ramasubramaniane67fd2e2017-08-30 17:16:58 -06001193 rx_last, drop_rx);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001194 return ret;
1195}
1196
1197static int msm_geni_serial_handle_tx(struct uart_port *uport)
1198{
1199 int ret = 0;
1200 struct msm_geni_serial_port *msm_port = GET_DEV_PORT(uport);
1201 struct circ_buf *xmit = &uport->state->xmit;
1202 unsigned int avail_fifo_bytes = 0;
1203 unsigned int bytes_remaining = 0;
1204 int i = 0;
1205 unsigned int tx_fifo_status;
1206 unsigned int xmit_size;
Girish Mahadevanb1ab1722017-04-27 16:39:11 -06001207 unsigned int fifo_width_bytes =
1208 (uart_console(uport) ? 1 : (msm_port->tx_fifo_width >> 3));
Karthikeyan Ramasubramanian61074fa2017-05-24 00:18:34 -06001209 unsigned int geni_m_irq_en;
Karthikeyan Ramasubramanian967b6fb2017-10-25 13:59:28 -06001210 int temp_tail = 0;
Girish Mahadevanebeed352016-11-23 10:59:29 -07001211
Karthikeyan Ramasubramanian967b6fb2017-10-25 13:59:28 -06001212 xmit_size = uart_circ_chars_pending(xmit);
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -06001213 tx_fifo_status = geni_read_reg_nolog(uport->membase,
Girish Mahadevanebeed352016-11-23 10:59:29 -07001214 SE_GENI_TX_FIFO_STATUS);
Karthikeyan Ramasubramanian967b6fb2017-10-25 13:59:28 -06001215 /* Both FIFO and framework buffer are drained */
1216 if ((xmit_size == msm_port->xmit_size) && !tx_fifo_status) {
Girish Mahadevan51fc9d42017-10-12 18:37:52 -06001217 /*
1218 * This will balance out the power vote put in during start_tx
1219 * allowing the device to suspend.
1220 */
1221 if (!uart_console(uport)) {
1222 IPC_LOG_MSG(msm_port->ipc_log_misc,
1223 "%s.Power Off.\n", __func__);
1224 msm_geni_serial_power_off(uport);
1225 }
Karthikeyan Ramasubramanian967b6fb2017-10-25 13:59:28 -06001226 msm_port->xmit_size = 0;
1227 uart_circ_clear(xmit);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001228 msm_geni_serial_stop_tx(uport);
1229 goto exit_handle_tx;
1230 }
Karthikeyan Ramasubramanian967b6fb2017-10-25 13:59:28 -06001231 xmit_size -= msm_port->xmit_size;
Girish Mahadevanebeed352016-11-23 10:59:29 -07001232
Karthikeyan Ramasubramanian61074fa2017-05-24 00:18:34 -06001233 if (!uart_console(uport)) {
1234 geni_m_irq_en = geni_read_reg_nolog(uport->membase,
1235 SE_GENI_M_IRQ_EN);
1236 geni_m_irq_en &= ~(M_TX_FIFO_WATERMARK_EN);
1237 geni_write_reg_nolog(0, uport->membase,
1238 SE_GENI_TX_WATERMARK_REG);
1239 geni_write_reg_nolog(geni_m_irq_en, uport->membase,
1240 SE_GENI_M_IRQ_EN);
1241 }
1242
Girish Mahadevanebeed352016-11-23 10:59:29 -07001243 avail_fifo_bytes = (msm_port->tx_fifo_depth - msm_port->tx_wm) *
1244 fifo_width_bytes;
Karthikeyan Ramasubramanian967b6fb2017-10-25 13:59:28 -06001245 temp_tail = (xmit->tail + msm_port->xmit_size) & (UART_XMIT_SIZE - 1);
1246 if (xmit_size > (UART_XMIT_SIZE - temp_tail))
1247 xmit_size = (UART_XMIT_SIZE - temp_tail);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001248 if (xmit_size > avail_fifo_bytes)
1249 xmit_size = avail_fifo_bytes;
1250
1251 if (!xmit_size)
1252 goto exit_handle_tx;
1253
1254 msm_geni_serial_setup_tx(uport, xmit_size);
1255
1256 bytes_remaining = xmit_size;
Karthikeyan Ramasubramanian967b6fb2017-10-25 13:59:28 -06001257 dump_ipc(msm_port->ipc_log_tx, "Tx", (char *)&xmit->buf[temp_tail], 0,
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001258 xmit_size);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001259 while (i < xmit_size) {
1260 unsigned int tx_bytes;
1261 unsigned int buf = 0;
1262 int c;
1263
1264 tx_bytes = ((bytes_remaining < fifo_width_bytes) ?
1265 bytes_remaining : fifo_width_bytes);
1266
1267 for (c = 0; c < tx_bytes ; c++)
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001268 buf |= (xmit->buf[temp_tail + c] << (c * 8));
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -06001269 geni_write_reg_nolog(buf, uport->membase, SE_GENI_TX_FIFOn);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001270 i += tx_bytes;
Karthikeyan Ramasubramanian967b6fb2017-10-25 13:59:28 -06001271 temp_tail = (temp_tail + tx_bytes) & (UART_XMIT_SIZE - 1);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001272 uport->icount.tx += tx_bytes;
1273 bytes_remaining -= tx_bytes;
1274 /* Ensure FIFO write goes through */
1275 wmb();
1276 }
Karthikeyan Ramasubramanian967b6fb2017-10-25 13:59:28 -06001277 if (uart_console(uport))
Karthikeyan Ramasubramanian40cdf082017-08-28 13:18:00 -06001278 msm_geni_serial_poll_cancel_tx(uport);
Karthikeyan Ramasubramanian967b6fb2017-10-25 13:59:28 -06001279 msm_port->xmit_size += xmit_size;
Karthikeyan Ramasubramaniane67fd2e2017-08-30 17:16:58 -06001280exit_handle_tx:
Girish Mahadevan51fc9d42017-10-12 18:37:52 -06001281 uart_write_wakeup(uport);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001282 return ret;
1283}
1284
Karthikeyan Ramasubramaniane67fd2e2017-08-30 17:16:58 -06001285static int msm_geni_serial_handle_dma_rx(struct uart_port *uport, bool drop_rx)
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001286{
1287 struct msm_geni_serial_port *msm_port = GET_DEV_PORT(uport);
1288 unsigned int rx_bytes = 0;
1289 struct tty_port *tport;
1290 int ret;
Karthikeyan Ramasubramanian83eb13d2017-08-14 12:40:44 -06001291 unsigned int geni_status;
1292
1293 geni_status = geni_read_reg_nolog(uport->membase, SE_GENI_STATUS);
1294 /* Possible stop rx is called */
1295 if (!(geni_status & S_GENI_CMD_ACTIVE))
1296 return 0;
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001297
1298 geni_se_rx_dma_unprep(msm_port->wrapper_dev, msm_port->rx_dma,
1299 DMA_RX_BUF_SIZE);
Mukesh Kumar Savaliya81c4b572017-11-17 09:47:47 +05301300 msm_port->rx_dma = (dma_addr_t)NULL;
1301
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001302 rx_bytes = geni_read_reg_nolog(uport->membase, SE_DMA_RX_LEN_IN);
Karthikeyan Ramasubramanianb6be8c22017-08-23 16:34:00 -06001303 if (unlikely(!msm_port->rx_buf)) {
1304 IPC_LOG_MSG(msm_port->ipc_log_rx, "%s: NULL Rx_buf\n",
1305 __func__);
Karthikeyan Ramasubramanian83eb13d2017-08-14 12:40:44 -06001306 return 0;
1307 }
Karthikeyan Ramasubramanianb6be8c22017-08-23 16:34:00 -06001308 if (unlikely(!rx_bytes)) {
1309 IPC_LOG_MSG(msm_port->ipc_log_rx, "%s: Size %d\n",
1310 __func__, rx_bytes);
1311 goto exit_handle_dma_rx;
1312 }
Karthikeyan Ramasubramaniane67fd2e2017-08-30 17:16:58 -06001313 if (drop_rx)
1314 goto exit_handle_dma_rx;
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001315
1316 tport = &uport->state->port;
1317 ret = tty_insert_flip_string(tport, (unsigned char *)(msm_port->rx_buf),
1318 rx_bytes);
1319 if (ret != rx_bytes) {
1320 dev_err(uport->dev, "%s: ret %d rx_bytes %d\n", __func__,
1321 ret, rx_bytes);
1322 WARN_ON(1);
1323 }
1324 uport->icount.rx += ret;
1325 tty_flip_buffer_push(tport);
1326 dump_ipc(msm_port->ipc_log_rx, "DMA Rx", (char *)msm_port->rx_buf, 0,
1327 rx_bytes);
Karthikeyan Ramasubramanianb6be8c22017-08-23 16:34:00 -06001328exit_handle_dma_rx:
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001329 ret = geni_se_rx_dma_prep(msm_port->wrapper_dev, uport->membase,
1330 msm_port->rx_buf, DMA_RX_BUF_SIZE, &msm_port->rx_dma);
1331 if (ret)
1332 IPC_LOG_MSG(msm_port->ipc_log_rx, "%s: %d\n", __func__, ret);
1333 return ret;
1334}
1335
1336static int msm_geni_serial_handle_dma_tx(struct uart_port *uport)
1337{
1338 struct msm_geni_serial_port *msm_port = GET_DEV_PORT(uport);
1339 struct circ_buf *xmit = &uport->state->xmit;
1340
1341 xmit->tail = (xmit->tail + msm_port->xmit_size) & (UART_XMIT_SIZE - 1);
1342 geni_se_tx_dma_unprep(msm_port->wrapper_dev, msm_port->tx_dma,
1343 msm_port->xmit_size);
1344 uport->icount.tx += msm_port->xmit_size;
1345 msm_port->tx_dma = (dma_addr_t)NULL;
1346 msm_port->xmit_size = 0;
1347
1348 if (!uart_circ_empty(xmit))
1349 msm_geni_serial_prep_dma_tx(uport);
Girish Mahadevan51fc9d42017-10-12 18:37:52 -06001350 else {
1351 /*
1352 * This will balance out the power vote put in during start_tx
1353 * allowing the device to suspend.
1354 */
1355 if (!uart_console(uport)) {
1356 IPC_LOG_MSG(msm_port->ipc_log_misc,
1357 "%s.Power Off.\n", __func__);
1358 msm_geni_serial_power_off(uport);
1359 }
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001360 uart_write_wakeup(uport);
Girish Mahadevan51fc9d42017-10-12 18:37:52 -06001361 }
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001362 return 0;
1363}
1364
Girish Mahadevanebeed352016-11-23 10:59:29 -07001365static irqreturn_t msm_geni_serial_isr(int isr, void *dev)
1366{
1367 unsigned int m_irq_status;
1368 unsigned int s_irq_status;
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001369 unsigned int dma;
1370 unsigned int dma_tx_status;
1371 unsigned int dma_rx_status;
Girish Mahadevanebeed352016-11-23 10:59:29 -07001372 struct uart_port *uport = dev;
1373 unsigned long flags;
Karthikeyan Ramasubramanian61074fa2017-05-24 00:18:34 -06001374 unsigned int m_irq_en;
Girish Mahadevan736892d2017-07-14 15:20:58 -06001375 struct msm_geni_serial_port *msm_port = GET_DEV_PORT(uport);
Karthikeyan Ramasubramanian55a1c6d2017-11-14 13:10:46 -07001376 struct tty_port *tport = &uport->state->port;
Karthikeyan Ramasubramaniane67fd2e2017-08-30 17:16:58 -06001377 bool drop_rx = false;
Girish Mahadevanebeed352016-11-23 10:59:29 -07001378
1379 spin_lock_irqsave(&uport->lock, flags);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001380 if (uart_console(uport) && uport->suspended)
1381 goto exit_geni_serial_isr;
Girish Mahadevan5db3df72017-10-18 11:02:56 -06001382 if (!uart_console(uport) && pm_runtime_status_suspended(uport->dev)) {
Girish Mahadevan736892d2017-07-14 15:20:58 -06001383 dev_err(uport->dev, "%s.Device is suspended.\n", __func__);
1384 IPC_LOG_MSG(msm_port->ipc_log_misc,
1385 "%s.Device is suspended.\n", __func__);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001386 goto exit_geni_serial_isr;
Girish Mahadevan736892d2017-07-14 15:20:58 -06001387 }
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -06001388 m_irq_status = geni_read_reg_nolog(uport->membase,
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001389 SE_GENI_M_IRQ_STATUS);
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -06001390 s_irq_status = geni_read_reg_nolog(uport->membase,
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001391 SE_GENI_S_IRQ_STATUS);
Karthikeyan Ramasubramanian61074fa2017-05-24 00:18:34 -06001392 m_irq_en = geni_read_reg_nolog(uport->membase, SE_GENI_M_IRQ_EN);
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001393 dma = geni_read_reg_nolog(uport->membase, SE_GENI_DMA_MODE_EN);
1394 dma_tx_status = geni_read_reg_nolog(uport->membase, SE_DMA_TX_IRQ_STAT);
1395 dma_rx_status = geni_read_reg_nolog(uport->membase, SE_DMA_RX_IRQ_STAT);
1396
1397 geni_write_reg_nolog(m_irq_status, uport->membase, SE_GENI_M_IRQ_CLEAR);
1398 geni_write_reg_nolog(s_irq_status, uport->membase, SE_GENI_S_IRQ_CLEAR);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001399
1400 if ((m_irq_status & M_ILLEGAL_CMD_EN)) {
1401 WARN_ON(1);
1402 goto exit_geni_serial_isr;
1403 }
1404
Karthikeyan Ramasubramanian20cf4fa2017-09-18 17:07:58 -06001405 if (s_irq_status & S_RX_FIFO_WR_ERR_EN) {
Karthikeyan Ramasubramanian55a1c6d2017-11-14 13:10:46 -07001406 uport->icount.overrun++;
1407 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Karthikeyan Ramasubramanian20cf4fa2017-09-18 17:07:58 -06001408 IPC_LOG_MSG(msm_port->ipc_log_misc,
1409 "%s.sirq 0x%x buf_overrun:%d\n",
1410 __func__, s_irq_status, uport->icount.buf_overrun);
1411 }
1412
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001413 if (!dma) {
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001414 if ((m_irq_status & m_irq_en) &
1415 (M_TX_FIFO_WATERMARK_EN | M_CMD_DONE_EN))
1416 msm_geni_serial_handle_tx(uport);
Karthikeyan Ramasubramaniane67fd2e2017-08-30 17:16:58 -06001417
1418 if ((s_irq_status & S_GP_IRQ_0_EN) ||
1419 (s_irq_status & S_GP_IRQ_1_EN)) {
1420 if (s_irq_status & S_GP_IRQ_0_EN)
1421 uport->icount.parity++;
1422 IPC_LOG_MSG(msm_port->ipc_log_misc,
1423 "%s.sirq 0x%x parity:%d\n",
1424 __func__, s_irq_status, uport->icount.parity);
1425 drop_rx = true;
1426 } else if ((s_irq_status & S_GP_IRQ_2_EN) ||
1427 (s_irq_status & S_GP_IRQ_3_EN)) {
1428 uport->icount.brk++;
1429 IPC_LOG_MSG(msm_port->ipc_log_misc,
1430 "%s.sirq 0x%x break:%d\n",
1431 __func__, s_irq_status, uport->icount.brk);
1432 }
1433
1434 if ((s_irq_status & S_RX_FIFO_WATERMARK_EN) ||
1435 (s_irq_status & S_RX_FIFO_LAST_EN))
1436 msm_geni_serial_handle_rx(uport, drop_rx);
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001437 } else {
1438 if (dma_tx_status) {
1439 geni_write_reg_nolog(dma_tx_status, uport->membase,
1440 SE_DMA_TX_IRQ_CLR);
1441 if (dma_tx_status & TX_DMA_DONE)
1442 msm_geni_serial_handle_dma_tx(uport);
1443 }
1444
1445 if (dma_rx_status) {
1446 geni_write_reg_nolog(dma_rx_status, uport->membase,
1447 SE_DMA_RX_IRQ_CLR);
Girish Mahadevanc2b92522017-08-17 22:41:32 -06001448 if (dma_rx_status & RX_RESET_DONE) {
1449 IPC_LOG_MSG(msm_port->ipc_log_misc,
1450 "%s.Reset done. 0x%x.\n",
1451 __func__, dma_rx_status);
1452 goto exit_geni_serial_isr;
1453 }
1454 if (dma_rx_status & UART_DMA_RX_ERRS) {
Karthikeyan Ramasubramaniane67fd2e2017-08-30 17:16:58 -06001455 if (dma_rx_status & UART_DMA_RX_PARITY_ERR)
1456 uport->icount.parity++;
Girish Mahadevanc2b92522017-08-17 22:41:32 -06001457 IPC_LOG_MSG(msm_port->ipc_log_misc,
Karthikeyan Ramasubramaniane67fd2e2017-08-30 17:16:58 -06001458 "%s.Rx Errors. 0x%x parity:%d\n",
1459 __func__, dma_rx_status,
1460 uport->icount.parity);
1461 drop_rx = true;
1462 } else if (dma_rx_status & UART_DMA_RX_BREAK) {
1463 uport->icount.brk++;
1464 IPC_LOG_MSG(msm_port->ipc_log_misc,
1465 "%s.Rx Errors. 0x%x break:%d\n",
1466 __func__, dma_rx_status,
1467 uport->icount.brk);
Girish Mahadevanc2b92522017-08-17 22:41:32 -06001468 }
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001469 if (dma_rx_status & RX_DMA_DONE)
Karthikeyan Ramasubramaniane67fd2e2017-08-30 17:16:58 -06001470 msm_geni_serial_handle_dma_rx(uport, drop_rx);
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001471 }
1472 }
Girish Mahadevanebeed352016-11-23 10:59:29 -07001473
1474exit_geni_serial_isr:
1475 spin_unlock_irqrestore(&uport->lock, flags);
1476 return IRQ_HANDLED;
1477}
1478
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001479static irqreturn_t msm_geni_wakeup_isr(int isr, void *dev)
1480{
1481 struct uart_port *uport = dev;
1482 struct msm_geni_serial_port *port = GET_DEV_PORT(uport);
1483 struct tty_struct *tty;
1484 unsigned long flags;
1485
1486 spin_lock_irqsave(&uport->lock, flags);
Girish Mahadevan736892d2017-07-14 15:20:58 -06001487 IPC_LOG_MSG(port->ipc_log_rx, "%s: Edge-Count %d\n", __func__,
1488 port->edge_count);
1489 if (port->wakeup_byte && (port->edge_count == 2)) {
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001490 tty = uport->state->port.tty;
1491 tty_insert_flip_char(tty->port, port->wakeup_byte, TTY_NORMAL);
1492 IPC_LOG_MSG(port->ipc_log_rx, "%s: Inject 0x%x\n",
1493 __func__, port->wakeup_byte);
Girish Mahadevan736892d2017-07-14 15:20:58 -06001494 port->edge_count = 0;
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001495 tty_flip_buffer_push(tty->port);
Girish Mahadevan736892d2017-07-14 15:20:58 -06001496 __pm_wakeup_event(&port->geni_wake, WAKEBYTE_TIMEOUT_MSEC);
1497 } else if (port->edge_count < 2) {
1498 port->edge_count++;
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001499 }
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001500 spin_unlock_irqrestore(&uport->lock, flags);
1501 return IRQ_HANDLED;
1502}
1503
Girish Mahadevanebeed352016-11-23 10:59:29 -07001504static int get_tx_fifo_size(struct msm_geni_serial_port *port)
1505{
1506 struct uart_port *uport;
1507
1508 if (!port)
1509 return -ENODEV;
1510
1511 uport = &port->uport;
1512 port->tx_fifo_depth = get_tx_fifo_depth(uport->membase);
1513 if (!port->tx_fifo_depth) {
1514 dev_err(uport->dev, "%s:Invalid TX FIFO depth read\n",
1515 __func__);
1516 return -ENXIO;
1517 }
1518
1519 port->tx_fifo_width = get_tx_fifo_width(uport->membase);
1520 if (!port->tx_fifo_width) {
1521 dev_err(uport->dev, "%s:Invalid TX FIFO width read\n",
Karthikeyan Ramasubramanian56351b62017-04-21 15:11:03 -06001522 __func__);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001523 return -ENXIO;
1524 }
1525
1526 port->rx_fifo_depth = get_rx_fifo_depth(uport->membase);
1527 if (!port->rx_fifo_depth) {
1528 dev_err(uport->dev, "%s:Invalid RX FIFO depth read\n",
1529 __func__);
1530 return -ENXIO;
1531 }
1532
1533 uport->fifosize =
1534 ((port->tx_fifo_depth * port->tx_fifo_width) >> 3);
1535 return 0;
1536}
1537
1538static void set_rfr_wm(struct msm_geni_serial_port *port)
1539{
1540 /*
1541 * Set RFR (Flow off) to FIFO_DEPTH - 2.
1542 * RX WM level at 50% RX_FIFO_DEPTH.
1543 * TX WM level at 10% TX_FIFO_DEPTH.
1544 */
1545 port->rx_rfr = port->rx_fifo_depth - 2;
Karthikeyan Ramasubramanian55a1c6d2017-11-14 13:10:46 -07001546 if (!uart_console(&port->uport))
1547 port->rx_wm = port->rx_fifo_depth >> 1;
1548 else
1549 port->rx_wm = UART_CONSOLE_RX_WM;
Girish Mahadevanebeed352016-11-23 10:59:29 -07001550 port->tx_wm = 2;
1551}
1552
1553static void msm_geni_serial_shutdown(struct uart_port *uport)
1554{
1555 struct msm_geni_serial_port *msm_port = GET_DEV_PORT(uport);
Karthikeyan Ramasubramanianf5fb7432017-05-24 21:59:55 -06001556 unsigned long flags;
Girish Mahadevanebeed352016-11-23 10:59:29 -07001557
Karthikeyan Ramasubramanianf5fb7432017-05-24 21:59:55 -06001558 /* Stop the console before stopping the current tx */
Girish Mahadevan736892d2017-07-14 15:20:58 -06001559 if (uart_console(uport)) {
Karthikeyan Ramasubramanianf5fb7432017-05-24 21:59:55 -06001560 console_stop(uport->cons);
Girish Mahadevan736892d2017-07-14 15:20:58 -06001561 } else {
1562 msm_geni_serial_power_on(uport);
1563 wait_for_transfers_inflight(uport);
1564 }
Karthikeyan Ramasubramanianf5fb7432017-05-24 21:59:55 -06001565
Karthikeyan Ramasubramanian83eb13d2017-08-14 12:40:44 -06001566 disable_irq(uport->irq);
Karthikeyan Ramasubramanian53157c52017-08-11 17:06:24 -06001567 free_irq(uport->irq, uport);
Karthikeyan Ramasubramanianf5fb7432017-05-24 21:59:55 -06001568 spin_lock_irqsave(&uport->lock, flags);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001569 msm_geni_serial_stop_tx(uport);
1570 msm_geni_serial_stop_rx(uport);
Karthikeyan Ramasubramanianf5fb7432017-05-24 21:59:55 -06001571 spin_unlock_irqrestore(&uport->lock, flags);
1572
Karthikeyan Ramasubramanian22bdbaf2017-09-22 11:38:37 -06001573 if (!uart_console(uport)) {
Girish Mahadevanaa1bb7b2017-10-20 14:35:32 -06001574 if (msm_port->ioctl_count) {
1575 int i;
1576
1577 for (i = 0; i < msm_port->ioctl_count; i++) {
1578 IPC_LOG_MSG(msm_port->ipc_log_pwr,
1579 "%s IOCTL vote present. Forcing off\n",
1580 __func__);
1581 msm_geni_serial_power_off(uport);
1582 }
1583 msm_port->ioctl_count = 0;
1584 }
Girish Mahadevan736892d2017-07-14 15:20:58 -06001585 msm_geni_serial_power_off(uport);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001586 if (msm_port->wakeup_irq > 0) {
Girish Mahadevan736892d2017-07-14 15:20:58 -06001587 irq_set_irq_wake(msm_port->wakeup_irq, 0);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001588 disable_irq(msm_port->wakeup_irq);
Karthikeyan Ramasubramanian53157c52017-08-11 17:06:24 -06001589 free_irq(msm_port->wakeup_irq, uport);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001590 }
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001591 }
1592 IPC_LOG_MSG(msm_port->ipc_log_misc, "%s\n", __func__);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001593}
1594
1595static int msm_geni_serial_port_setup(struct uart_port *uport)
1596{
1597 int ret = 0;
1598 struct msm_geni_serial_port *msm_port = GET_DEV_PORT(uport);
Girish Mahadevanb1ab1722017-04-27 16:39:11 -06001599 unsigned long cfg0, cfg1;
Girish Mahadevanc2b92522017-08-17 22:41:32 -06001600 unsigned int rxstale = DEFAULT_BITS_PER_CHAR * STALE_TIMEOUT;
Girish Mahadevanb1ab1722017-04-27 16:39:11 -06001601
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001602 set_rfr_wm(msm_port);
Girish Mahadevanc2b92522017-08-17 22:41:32 -06001603 geni_write_reg_nolog(rxstale, uport->membase, SE_UART_RX_STALE_CNT);
Girish Mahadevanb1ab1722017-04-27 16:39:11 -06001604 if (!uart_console(uport)) {
1605 /* For now only assume FIFO mode. */
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001606 msm_port->xfer_mode = SE_DMA;
Girish Mahadevanb1ab1722017-04-27 16:39:11 -06001607 se_get_packing_config(8, 4, false, &cfg0, &cfg1);
1608 geni_write_reg_nolog(cfg0, uport->membase,
1609 SE_GENI_TX_PACKING_CFG0);
1610 geni_write_reg_nolog(cfg1, uport->membase,
1611 SE_GENI_TX_PACKING_CFG1);
Girish Mahadevanc2b92522017-08-17 22:41:32 -06001612 geni_write_reg_nolog(cfg0, uport->membase,
1613 SE_GENI_RX_PACKING_CFG0);
1614 geni_write_reg_nolog(cfg1, uport->membase,
1615 SE_GENI_RX_PACKING_CFG1);
Karthikeyan Ramasubramanianc8b095c2017-05-24 00:09:01 -06001616 msm_port->handle_rx = handle_rx_hs;
1617 msm_port->rx_fifo = devm_kzalloc(uport->dev,
1618 sizeof(msm_port->rx_fifo_depth * sizeof(u32)),
1619 GFP_KERNEL);
1620 if (!msm_port->rx_fifo) {
1621 ret = -ENOMEM;
1622 goto exit_portsetup;
1623 }
Karthikeyan Ramasubramanianb6be8c22017-08-23 16:34:00 -06001624
1625 msm_port->rx_buf = devm_kzalloc(uport->dev, DMA_RX_BUF_SIZE,
1626 GFP_KERNEL);
1627 if (!msm_port->rx_buf) {
1628 kfree(msm_port->rx_fifo);
1629 msm_port->rx_fifo = NULL;
1630 ret = -ENOMEM;
1631 goto exit_portsetup;
1632 }
Girish Mahadevana4ed0382017-05-12 11:25:30 -06001633 } else {
1634 /*
1635 * Make an unconditional cancel on the main sequencer to reset
1636 * it else we could end up in data loss scenarios.
1637 */
1638 msm_port->xfer_mode = FIFO_MODE;
1639 msm_geni_serial_poll_cancel_tx(uport);
1640 se_get_packing_config(8, 1, false, &cfg0, &cfg1);
1641 geni_write_reg_nolog(cfg0, uport->membase,
1642 SE_GENI_TX_PACKING_CFG0);
1643 geni_write_reg_nolog(cfg1, uport->membase,
1644 SE_GENI_TX_PACKING_CFG1);
Girish Mahadevanc2b92522017-08-17 22:41:32 -06001645 se_get_packing_config(8, 4, false, &cfg0, &cfg1);
1646 geni_write_reg_nolog(cfg0, uport->membase,
1647 SE_GENI_RX_PACKING_CFG0);
1648 geni_write_reg_nolog(cfg1, uport->membase,
1649 SE_GENI_RX_PACKING_CFG1);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001650 }
Girish Mahadevana4ed0382017-05-12 11:25:30 -06001651 ret = geni_se_init(uport->membase, msm_port->rx_wm, msm_port->rx_rfr);
1652 if (ret) {
1653 dev_err(uport->dev, "%s: Fail\n", __func__);
1654 goto exit_portsetup;
1655 }
1656
1657 ret = geni_se_select_mode(uport->membase, msm_port->xfer_mode);
1658 if (ret)
1659 goto exit_portsetup;
Karthikeyan Ramasubramanian0d578b72017-04-26 10:44:02 -06001660
Girish Mahadevanebeed352016-11-23 10:59:29 -07001661 msm_port->port_setup = true;
1662 /*
1663 * Ensure Port setup related IO completes before returning to
1664 * framework.
1665 */
1666 mb();
1667exit_portsetup:
1668 return ret;
1669}
1670
1671static int msm_geni_serial_startup(struct uart_port *uport)
1672{
1673 int ret = 0;
1674 struct msm_geni_serial_port *msm_port = GET_DEV_PORT(uport);
1675
1676 scnprintf(msm_port->name, sizeof(msm_port->name), "msm_serial_geni%d",
1677 uport->line);
1678
Girish Mahadevanebeed352016-11-23 10:59:29 -07001679 if (likely(!uart_console(uport))) {
1680 ret = msm_geni_serial_power_on(&msm_port->uport);
Girish Mahadevan736892d2017-07-14 15:20:58 -06001681 if (ret) {
1682 dev_err(uport->dev, "%s:Failed to power on %d\n",
1683 __func__, ret);
1684 return ret;
1685 }
Girish Mahadevanebeed352016-11-23 10:59:29 -07001686 }
1687
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001688 if (unlikely(get_se_proto(uport->membase) != UART)) {
1689 dev_err(uport->dev, "%s: Invalid FW %d loaded.\n",
1690 __func__, get_se_proto(uport->membase));
Girish Mahadevana4ed0382017-05-12 11:25:30 -06001691 ret = -ENXIO;
Girish Mahadevana4ed0382017-05-12 11:25:30 -06001692 goto exit_startup;
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001693 }
1694
Karthikeyan Ramasubramanianc8b095c2017-05-24 00:09:01 -06001695 get_tx_fifo_size(msm_port);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001696 if (!msm_port->port_setup) {
1697 if (msm_geni_serial_port_setup(uport))
1698 goto exit_startup;
1699 }
1700
Girish Mahadevanebeed352016-11-23 10:59:29 -07001701 /*
1702 * Ensure that all the port configuration writes complete
1703 * before returning to the framework.
1704 */
1705 mb();
Girish Mahadevan33661b82017-05-16 18:59:11 -06001706 ret = request_irq(uport->irq, msm_geni_serial_isr, IRQF_TRIGGER_HIGH,
Karthikeyan Ramasubramanian53157c52017-08-11 17:06:24 -06001707 msm_port->name, uport);
Girish Mahadevan33661b82017-05-16 18:59:11 -06001708 if (unlikely(ret)) {
1709 dev_err(uport->dev, "%s: Failed to get IRQ ret %d\n",
1710 __func__, ret);
1711 goto exit_startup;
1712 }
1713
1714 if (msm_port->wakeup_irq > 0) {
Girish Mahadevan736892d2017-07-14 15:20:58 -06001715 ret = request_irq(msm_port->wakeup_irq, msm_geni_wakeup_isr,
Girish Mahadevan33661b82017-05-16 18:59:11 -06001716 IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
1717 "hs_uart_wakeup", uport);
1718 if (unlikely(ret)) {
1719 dev_err(uport->dev, "%s:Failed to get WakeIRQ ret%d\n",
1720 __func__, ret);
1721 goto exit_startup;
1722 }
1723 disable_irq(msm_port->wakeup_irq);
Girish Mahadevan736892d2017-07-14 15:20:58 -06001724 ret = irq_set_irq_wake(msm_port->wakeup_irq, 1);
1725 if (unlikely(ret)) {
1726 dev_err(uport->dev, "%s:Failed to set IRQ wake:%d\n",
1727 __func__, ret);
1728 goto exit_startup;
1729 }
Girish Mahadevan33661b82017-05-16 18:59:11 -06001730 }
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001731 IPC_LOG_MSG(msm_port->ipc_log_misc, "%s\n", __func__);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001732exit_startup:
Girish Mahadevan736892d2017-07-14 15:20:58 -06001733 if (likely(!uart_console(uport)))
1734 msm_geni_serial_power_off(&msm_port->uport);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001735 return ret;
1736}
1737
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001738static int get_clk_cfg(unsigned long clk_freq, unsigned long *ser_clk)
Girish Mahadevanebeed352016-11-23 10:59:29 -07001739{
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001740 unsigned long root_freq[] = {7372800, 14745600, 19200000, 29491200,
Girish Mahadevan2dd8b7b2017-12-13 16:13:43 -07001741 32000000, 48000000, 64000000, 80000000, 96000000, 100000000,
1742 102400000, 112000000, 120000000, 128000000};
Girish Mahadevanebeed352016-11-23 10:59:29 -07001743 int i;
1744 int match = -1;
1745
1746 for (i = 0; i < ARRAY_SIZE(root_freq); i++) {
1747 if (clk_freq > root_freq[i])
1748 continue;
1749
1750 if (!(root_freq[i] % clk_freq)) {
1751 match = i;
1752 break;
1753 }
1754 }
1755 if (match != -1)
1756 *ser_clk = root_freq[match];
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001757 else
1758 pr_err("clk_freq %ld\n", clk_freq);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001759 return match;
1760}
1761
1762static void geni_serial_write_term_regs(struct uart_port *uport, u32 loopback,
1763 u32 tx_trans_cfg, u32 tx_parity_cfg, u32 rx_trans_cfg,
1764 u32 rx_parity_cfg, u32 bits_per_char, u32 stop_bit_len,
Girish Mahadevanb1ab1722017-04-27 16:39:11 -06001765 u32 s_clk_cfg)
Girish Mahadevanebeed352016-11-23 10:59:29 -07001766{
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -06001767 geni_write_reg_nolog(loopback, uport->membase, SE_UART_LOOPBACK_CFG);
1768 geni_write_reg_nolog(tx_trans_cfg, uport->membase,
1769 SE_UART_TX_TRANS_CFG);
1770 geni_write_reg_nolog(tx_parity_cfg, uport->membase,
1771 SE_UART_TX_PARITY_CFG);
1772 geni_write_reg_nolog(rx_trans_cfg, uport->membase,
1773 SE_UART_RX_TRANS_CFG);
1774 geni_write_reg_nolog(rx_parity_cfg, uport->membase,
1775 SE_UART_RX_PARITY_CFG);
1776 geni_write_reg_nolog(bits_per_char, uport->membase,
1777 SE_UART_TX_WORD_LEN);
1778 geni_write_reg_nolog(bits_per_char, uport->membase,
1779 SE_UART_RX_WORD_LEN);
1780 geni_write_reg_nolog(stop_bit_len, uport->membase,
1781 SE_UART_TX_STOP_BIT_LEN);
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -06001782 geni_write_reg_nolog(s_clk_cfg, uport->membase, GENI_SER_M_CLK_CFG);
1783 geni_write_reg_nolog(s_clk_cfg, uport->membase, GENI_SER_S_CLK_CFG);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001784}
1785
1786static int get_clk_div_rate(unsigned int baud, unsigned long *desired_clk_rate)
1787{
1788 unsigned long ser_clk;
1789 int dfs_index;
1790 int clk_div = 0;
1791
1792 *desired_clk_rate = baud * UART_OVERSAMPLING;
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001793 dfs_index = get_clk_cfg(*desired_clk_rate, &ser_clk);
1794 if (dfs_index < 0) {
Girish Mahadevanebeed352016-11-23 10:59:29 -07001795 pr_err("%s: Can't find matching DFS entry for baud %d\n",
1796 __func__, baud);
1797 clk_div = -EINVAL;
1798 goto exit_get_clk_div_rate;
1799 }
1800
1801 clk_div = ser_clk / *desired_clk_rate;
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -06001802 *desired_clk_rate = ser_clk;
Girish Mahadevanebeed352016-11-23 10:59:29 -07001803exit_get_clk_div_rate:
1804 return clk_div;
1805}
1806
1807static void msm_geni_serial_set_termios(struct uart_port *uport,
1808 struct ktermios *termios, struct ktermios *old)
1809{
1810 unsigned int baud;
1811 unsigned int bits_per_char = 0;
1812 unsigned int tx_trans_cfg;
1813 unsigned int tx_parity_cfg;
1814 unsigned int rx_trans_cfg;
1815 unsigned int rx_parity_cfg;
1816 unsigned int stop_bit_len;
Girish Mahadevanebeed352016-11-23 10:59:29 -07001817 unsigned int clk_div;
Girish Mahadevan18a9fb02017-03-29 11:26:06 -06001818 unsigned long ser_clk_cfg = 0;
Girish Mahadevanebeed352016-11-23 10:59:29 -07001819 struct msm_geni_serial_port *port = GET_DEV_PORT(uport);
1820 unsigned long clk_rate;
1821
Girish Mahadevaneecdd972017-08-22 17:58:08 -06001822 if (!uart_console(uport)) {
1823 int ret = msm_geni_serial_power_on(uport);
1824
1825 if (ret) {
1826 IPC_LOG_MSG(port->ipc_log_misc,
1827 "%s: Failed to vote clock on:%d\n",
1828 __func__, ret);
1829 return;
1830 }
Girish Mahadevan736892d2017-07-14 15:20:58 -06001831 }
Girish Mahadevaneecdd972017-08-22 17:58:08 -06001832 msm_geni_serial_stop_rx(uport);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001833 /* baud rate */
1834 baud = uart_get_baud_rate(uport, termios, old, 300, 4000000);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001835 port->cur_baud = baud;
Girish Mahadevanebeed352016-11-23 10:59:29 -07001836 clk_div = get_clk_div_rate(baud, &clk_rate);
1837 if (clk_div <= 0)
1838 goto exit_set_termios;
1839
1840 uport->uartclk = clk_rate;
1841 clk_set_rate(port->serial_rsc.se_clk, clk_rate);
1842 ser_clk_cfg |= SER_CLK_EN;
1843 ser_clk_cfg |= (clk_div << CLK_DIV_SHFT);
1844
1845 /* parity */
Girish Mahadevanbd9b44f2017-04-11 13:11:10 -06001846 tx_trans_cfg = geni_read_reg_nolog(uport->membase,
1847 SE_UART_TX_TRANS_CFG);
1848 tx_parity_cfg = geni_read_reg_nolog(uport->membase,
1849 SE_UART_TX_PARITY_CFG);
1850 rx_trans_cfg = geni_read_reg_nolog(uport->membase,
1851 SE_UART_RX_TRANS_CFG);
1852 rx_parity_cfg = geni_read_reg_nolog(uport->membase,
1853 SE_UART_RX_PARITY_CFG);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001854 if (termios->c_cflag & PARENB) {
1855 tx_trans_cfg |= UART_TX_PAR_EN;
1856 rx_trans_cfg |= UART_RX_PAR_EN;
1857 tx_parity_cfg |= PAR_CALC_EN;
1858 rx_parity_cfg |= PAR_CALC_EN;
1859 if (termios->c_cflag & PARODD) {
1860 tx_parity_cfg |= PAR_ODD;
1861 rx_parity_cfg |= PAR_ODD;
1862 } else if (termios->c_cflag & CMSPAR) {
1863 tx_parity_cfg |= PAR_SPACE;
1864 rx_parity_cfg |= PAR_SPACE;
1865 } else {
1866 tx_parity_cfg |= PAR_EVEN;
1867 rx_parity_cfg |= PAR_EVEN;
1868 }
1869 } else {
1870 tx_trans_cfg &= ~UART_TX_PAR_EN;
1871 rx_trans_cfg &= ~UART_RX_PAR_EN;
1872 tx_parity_cfg &= ~PAR_CALC_EN;
1873 rx_parity_cfg &= ~PAR_CALC_EN;
1874 }
1875
1876 /* bits per char */
1877 switch (termios->c_cflag & CSIZE) {
1878 case CS5:
1879 bits_per_char = 5;
1880 break;
1881 case CS6:
1882 bits_per_char = 6;
1883 break;
1884 case CS7:
1885 bits_per_char = 7;
1886 break;
1887 case CS8:
1888 default:
1889 bits_per_char = 8;
1890 break;
1891 }
1892
Girish Mahadevanebeed352016-11-23 10:59:29 -07001893
1894 /* stop bits */
1895 if (termios->c_cflag & CSTOPB)
1896 stop_bit_len = TX_STOP_BIT_LEN_2;
1897 else
1898 stop_bit_len = TX_STOP_BIT_LEN_1;
1899
1900 /* flow control, clear the CTS_MASK bit if using flow control. */
1901 if (termios->c_cflag & CRTSCTS)
1902 tx_trans_cfg &= ~UART_CTS_MASK;
1903 else
1904 tx_trans_cfg |= UART_CTS_MASK;
1905 /* status bits to ignore */
1906
Karthikeyan Ramasubramanian61074fa2017-05-24 00:18:34 -06001907 if (likely(baud))
1908 uart_update_timeout(uport, termios->c_cflag, baud);
1909
Girish Mahadevanebeed352016-11-23 10:59:29 -07001910 geni_serial_write_term_regs(uport, port->loopback, tx_trans_cfg,
1911 tx_parity_cfg, rx_trans_cfg, rx_parity_cfg, bits_per_char,
Girish Mahadevanb1ab1722017-04-27 16:39:11 -06001912 stop_bit_len, ser_clk_cfg);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001913 IPC_LOG_MSG(port->ipc_log_misc, "%s: baud %d\n", __func__, baud);
1914 IPC_LOG_MSG(port->ipc_log_misc, "Tx: trans_cfg%d parity %d\n",
1915 tx_trans_cfg, tx_parity_cfg);
1916 IPC_LOG_MSG(port->ipc_log_misc, "Rx: trans_cfg%d parity %d",
1917 rx_trans_cfg, rx_parity_cfg);
1918 IPC_LOG_MSG(port->ipc_log_misc, "BitsChar%d stop bit%d\n",
1919 bits_per_char, stop_bit_len);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001920exit_set_termios:
Girish Mahadevaneecdd972017-08-22 17:58:08 -06001921 msm_geni_serial_start_rx(uport);
1922 if (!uart_console(uport))
1923 msm_geni_serial_power_off(uport);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001924 return;
1925
1926}
1927
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06001928static unsigned int msm_geni_serial_tx_empty(struct uart_port *uport)
Girish Mahadevanebeed352016-11-23 10:59:29 -07001929{
1930 unsigned int tx_fifo_status;
1931 unsigned int is_tx_empty = 1;
Girish Mahadevan736892d2017-07-14 15:20:58 -06001932 struct msm_geni_serial_port *port = GET_DEV_PORT(uport);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001933
Girish Mahadevanaa1bb7b2017-10-20 14:35:32 -06001934 if (!uart_console(uport) && device_pending_suspend(uport))
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -07001935 return 1;
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001936
1937 if (port->xfer_mode == SE_DMA)
1938 tx_fifo_status = port->tx_dma ? 1 : 0;
1939 else
1940 tx_fifo_status = geni_read_reg_nolog(uport->membase,
1941 SE_GENI_TX_FIFO_STATUS);
Girish Mahadevanebeed352016-11-23 10:59:29 -07001942 if (tx_fifo_status)
1943 is_tx_empty = 0;
1944
1945 return is_tx_empty;
1946}
1947
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06001948static ssize_t msm_geni_serial_xfer_mode_show(struct device *dev,
1949 struct device_attribute *attr, char *buf)
1950{
1951 struct platform_device *pdev = to_platform_device(dev);
1952 struct msm_geni_serial_port *port = platform_get_drvdata(pdev);
1953 ssize_t ret = 0;
1954
1955 if (port->xfer_mode == FIFO_MODE)
1956 ret = snprintf(buf, sizeof("FIFO\n"), "FIFO\n");
1957 else if (port->xfer_mode == SE_DMA)
1958 ret = snprintf(buf, sizeof("SE_DMA\n"), "SE_DMA\n");
1959
1960 return ret;
1961}
1962
1963static ssize_t msm_geni_serial_xfer_mode_store(struct device *dev,
1964 struct device_attribute *attr, const char *buf,
1965 size_t size)
1966{
1967 struct platform_device *pdev = to_platform_device(dev);
1968 struct msm_geni_serial_port *port = platform_get_drvdata(pdev);
1969 struct uart_port *uport = &port->uport;
1970 int xfer_mode = port->xfer_mode;
1971 unsigned long flags;
1972
1973 if (uart_console(uport))
1974 return -EOPNOTSUPP;
1975
1976 if (strnstr(buf, "FIFO", strlen("FIFO"))) {
1977 xfer_mode = FIFO_MODE;
1978 } else if (strnstr(buf, "SE_DMA", strlen("SE_DMA"))) {
1979 xfer_mode = SE_DMA;
1980 } else {
1981 dev_err(dev, "%s: Invalid input %s\n", __func__, buf);
1982 return -EINVAL;
1983 }
1984
1985 if (xfer_mode == port->xfer_mode)
1986 return size;
1987
1988 msm_geni_serial_power_on(uport);
1989 spin_lock_irqsave(&uport->lock, flags);
1990 msm_geni_serial_stop_tx(uport);
1991 msm_geni_serial_stop_rx(uport);
1992 port->xfer_mode = xfer_mode;
1993 geni_se_select_mode(uport->membase, port->xfer_mode);
1994 spin_unlock_irqrestore(&uport->lock, flags);
1995 msm_geni_serial_start_rx(uport);
1996 msm_geni_serial_power_off(uport);
1997
1998 return size;
1999}
2000
2001static DEVICE_ATTR(xfer_mode, 0644, msm_geni_serial_xfer_mode_show,
2002 msm_geni_serial_xfer_mode_store);
2003
Girish Mahadevanf08b1102017-04-02 19:27:28 -06002004#if defined(CONFIG_SERIAL_CORE_CONSOLE) || defined(CONFIG_CONSOLE_POLL)
Girish Mahadevanebeed352016-11-23 10:59:29 -07002005static int __init msm_geni_console_setup(struct console *co, char *options)
2006{
2007 struct uart_port *uport;
2008 struct msm_geni_serial_port *dev_port;
2009 int baud = 115200;
2010 int bits = 8;
2011 int parity = 'n';
2012 int flow = 'n';
2013 int ret = 0;
2014
2015 if (unlikely(co->index >= GENI_UART_NR_PORTS || co->index < 0))
2016 return -ENXIO;
2017
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002018 dev_port = get_port_from_line(co->index, true);
Girish Mahadevanebeed352016-11-23 10:59:29 -07002019 if (IS_ERR_OR_NULL(dev_port)) {
2020 ret = PTR_ERR(dev_port);
2021 pr_err("Invalid line %d(%d)\n", co->index, ret);
2022 return ret;
2023 }
2024
2025 uport = &dev_port->uport;
2026
2027 if (unlikely(!uport->membase))
2028 return -ENXIO;
2029
2030 if (se_geni_resources_on(&dev_port->serial_rsc))
2031 WARN_ON(1);
2032
2033 if (unlikely(get_se_proto(uport->membase) != UART)) {
2034 se_geni_resources_off(&dev_port->serial_rsc);
2035 return -ENXIO;
2036 }
2037
Girish Mahadevanc2b92522017-08-17 22:41:32 -06002038 if (!dev_port->port_setup) {
2039 msm_geni_serial_stop_rx(uport);
Girish Mahadevanebeed352016-11-23 10:59:29 -07002040 msm_geni_serial_port_setup(uport);
Girish Mahadevanc2b92522017-08-17 22:41:32 -06002041 }
Girish Mahadevanebeed352016-11-23 10:59:29 -07002042
2043 if (options)
2044 uart_parse_options(options, &baud, &parity, &bits, &flow);
2045
2046 return uart_set_options(uport, co, baud, parity, bits, flow);
2047}
2048
Girish Mahadevanf08b1102017-04-02 19:27:28 -06002049static void
2050msm_geni_serial_early_console_write(struct console *con, const char *s,
2051 unsigned int n)
Girish Mahadevanebeed352016-11-23 10:59:29 -07002052{
Girish Mahadevanf08b1102017-04-02 19:27:28 -06002053 struct earlycon_device *dev = con->data;
Girish Mahadevanebeed352016-11-23 10:59:29 -07002054
Girish Mahadevanf08b1102017-04-02 19:27:28 -06002055 __msm_geni_serial_console_write(&dev->port, s, n);
2056}
2057
2058static int __init
2059msm_geni_serial_earlycon_setup(struct earlycon_device *dev,
2060 const char *opt)
2061{
2062 struct uart_port *uport = &dev->port;
2063 int ret = 0;
Girish Mahadevanf08b1102017-04-02 19:27:28 -06002064 u32 tx_trans_cfg = 0;
2065 u32 tx_parity_cfg = 0;
2066 u32 rx_trans_cfg = 0;
2067 u32 rx_parity_cfg = 0;
2068 u32 stop_bit = 0;
2069 u32 rx_stale = 0;
2070 u32 bits_per_char = 0;
2071 u32 s_clk_cfg = 0;
2072 u32 baud = 115200;
2073 u32 clk_div;
2074 unsigned long clk_rate;
Girish Mahadevanb1ab1722017-04-27 16:39:11 -06002075 unsigned long cfg0, cfg1;
Girish Mahadevanf08b1102017-04-02 19:27:28 -06002076
2077 if (!uport->membase) {
2078 ret = -ENOMEM;
2079 goto exit_geni_serial_earlyconsetup;
2080 }
2081
2082 if (get_se_proto(uport->membase) != UART) {
2083 ret = -ENXIO;
2084 goto exit_geni_serial_earlyconsetup;
2085 }
2086
Girish Mahadevanf08b1102017-04-02 19:27:28 -06002087 /*
2088 * Ignore Flow control.
2089 * Disable Tx Parity.
2090 * Don't check Parity during Rx.
2091 * Disable Rx Parity.
2092 * n = 8.
2093 * Stop bit = 0.
2094 * Stale timeout in bit-time (3 chars worth).
2095 */
2096 tx_trans_cfg |= UART_CTS_MASK;
2097 tx_parity_cfg = 0;
2098 rx_trans_cfg = 0;
2099 rx_parity_cfg = 0;
2100 bits_per_char = 0x8;
2101 stop_bit = 0;
2102 rx_stale = 0x18;
2103 clk_div = get_clk_div_rate(baud, &clk_rate);
2104 if (clk_div <= 0) {
2105 ret = -EINVAL;
2106 goto exit_geni_serial_earlyconsetup;
2107 }
2108
2109 s_clk_cfg |= SER_CLK_EN;
2110 s_clk_cfg |= (clk_div << CLK_DIV_SHFT);
2111
Girish Mahadevan24f56592017-04-15 17:35:05 -06002112 /*
2113 * Make an unconditional cancel on the main sequencer to reset
2114 * it else we could end up in data loss scenarios.
2115 */
2116 msm_geni_serial_poll_cancel_tx(uport);
Girish Mahadevana4ed0382017-05-12 11:25:30 -06002117 msm_geni_serial_abort_rx(uport);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002118 se_get_packing_config(8, 1, false, &cfg0, &cfg1);
Girish Mahadevana4ed0382017-05-12 11:25:30 -06002119 geni_se_init(uport->membase, (DEF_FIFO_DEPTH_WORDS >> 1),
2120 (DEF_FIFO_DEPTH_WORDS - 2));
2121 geni_se_select_mode(uport->membase, FIFO_MODE);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002122 geni_write_reg_nolog(cfg0, uport->membase, SE_GENI_TX_PACKING_CFG0);
2123 geni_write_reg_nolog(cfg1, uport->membase, SE_GENI_TX_PACKING_CFG1);
2124 geni_write_reg_nolog(tx_trans_cfg, uport->membase,
2125 SE_UART_TX_TRANS_CFG);
2126 geni_write_reg_nolog(tx_parity_cfg, uport->membase,
2127 SE_UART_TX_PARITY_CFG);
2128 geni_write_reg_nolog(rx_trans_cfg, uport->membase,
2129 SE_UART_RX_TRANS_CFG);
2130 geni_write_reg_nolog(rx_parity_cfg, uport->membase,
2131 SE_UART_RX_PARITY_CFG);
2132 geni_write_reg_nolog(bits_per_char, uport->membase,
2133 SE_UART_TX_WORD_LEN);
2134 geni_write_reg_nolog(bits_per_char, uport->membase,
2135 SE_UART_RX_WORD_LEN);
2136 geni_write_reg_nolog(stop_bit, uport->membase, SE_UART_TX_STOP_BIT_LEN);
2137 geni_write_reg_nolog(s_clk_cfg, uport->membase, GENI_SER_M_CLK_CFG);
2138 geni_write_reg_nolog(s_clk_cfg, uport->membase, GENI_SER_S_CLK_CFG);
Girish Mahadevanf08b1102017-04-02 19:27:28 -06002139
2140 dev->con->write = msm_geni_serial_early_console_write;
2141 dev->con->setup = NULL;
2142 /*
2143 * Ensure that the early console setup completes before
2144 * returning.
2145 */
2146 mb();
2147exit_geni_serial_earlyconsetup:
2148 return ret;
2149}
Mukesh Kumar Savaliya79da5252018-01-10 10:38:41 +05302150OF_EARLYCON_DECLARE(msm_geni_serial, "qcom,msm-geni-console",
Girish Mahadevanf08b1102017-04-02 19:27:28 -06002151 msm_geni_serial_earlycon_setup);
2152
2153static int console_register(struct uart_driver *drv)
2154{
2155 return uart_register_driver(drv);
2156}
2157static void console_unregister(struct uart_driver *drv)
2158{
2159 uart_unregister_driver(drv);
Girish Mahadevanebeed352016-11-23 10:59:29 -07002160}
2161
2162static struct console cons_ops = {
2163 .name = "ttyMSM",
2164 .write = msm_geni_serial_console_write,
2165 .device = uart_console_device,
2166 .setup = msm_geni_console_setup,
2167 .flags = CON_PRINTBUFFER,
2168 .index = -1,
2169 .data = &msm_geni_console_driver,
2170};
2171
Girish Mahadevanf08b1102017-04-02 19:27:28 -06002172static struct uart_driver msm_geni_console_driver = {
2173 .owner = THIS_MODULE,
2174 .driver_name = "msm_geni_console",
2175 .dev_name = "ttyMSM",
2176 .nr = GENI_UART_NR_PORTS,
2177 .cons = &cons_ops,
2178};
2179#else
2180static int console_register(struct uart_driver *drv)
2181{
2182 return 0;
2183}
2184
2185static void console_unregister(struct uart_driver *drv)
2186{
2187}
2188#endif /* defined(CONFIG_SERIAL_CORE_CONSOLE) || defined(CONFIG_CONSOLE_POLL) */
2189
Girish Mahadevanefb8f6e2017-10-11 11:15:02 -06002190static void msm_geni_serial_debug_init(struct uart_port *uport, bool console)
Girish Mahadevanf08b1102017-04-02 19:27:28 -06002191{
2192 struct msm_geni_serial_port *msm_port = GET_DEV_PORT(uport);
2193
2194 msm_port->dbg = debugfs_create_dir(dev_name(uport->dev), NULL);
2195 if (IS_ERR_OR_NULL(msm_port->dbg))
2196 dev_err(uport->dev, "Failed to create dbg dir\n");
Girish Mahadevanefb8f6e2017-10-11 11:15:02 -06002197
2198 if (!console) {
2199 char name[30];
2200
2201 memset(name, 0, sizeof(name));
2202 if (!msm_port->ipc_log_rx) {
2203 scnprintf(name, sizeof(name), "%s%s",
2204 dev_name(uport->dev), "_rx");
2205 msm_port->ipc_log_rx = ipc_log_context_create(
2206 IPC_LOG_TX_RX_PAGES, name, 0);
2207 if (!msm_port->ipc_log_rx)
2208 dev_info(uport->dev, "Err in Rx IPC Log\n");
2209 }
2210 memset(name, 0, sizeof(name));
2211 if (!msm_port->ipc_log_tx) {
2212 scnprintf(name, sizeof(name), "%s%s",
2213 dev_name(uport->dev), "_tx");
2214 msm_port->ipc_log_tx = ipc_log_context_create(
2215 IPC_LOG_TX_RX_PAGES, name, 0);
2216 if (!msm_port->ipc_log_tx)
2217 dev_info(uport->dev, "Err in Tx IPC Log\n");
2218 }
2219 memset(name, 0, sizeof(name));
2220 if (!msm_port->ipc_log_pwr) {
2221 scnprintf(name, sizeof(name), "%s%s",
2222 dev_name(uport->dev), "_pwr");
2223 msm_port->ipc_log_pwr = ipc_log_context_create(
2224 IPC_LOG_PWR_PAGES, name, 0);
2225 if (!msm_port->ipc_log_pwr)
2226 dev_info(uport->dev, "Err in Pwr IPC Log\n");
2227 }
2228 memset(name, 0, sizeof(name));
2229 if (!msm_port->ipc_log_misc) {
2230 scnprintf(name, sizeof(name), "%s%s",
2231 dev_name(uport->dev), "_misc");
2232 msm_port->ipc_log_misc = ipc_log_context_create(
2233 IPC_LOG_MISC_PAGES, name, 0);
2234 if (!msm_port->ipc_log_misc)
2235 dev_info(uport->dev, "Err in Misc IPC Log\n");
2236 }
Girish Mahadevanefb8f6e2017-10-11 11:15:02 -06002237 }
Girish Mahadevanf08b1102017-04-02 19:27:28 -06002238}
2239
Karthikeyan Ramasubramanian22bdbaf2017-09-22 11:38:37 -06002240static void msm_geni_serial_cons_pm(struct uart_port *uport,
2241 unsigned int new_state, unsigned int old_state)
2242{
2243 struct msm_geni_serial_port *msm_port = GET_DEV_PORT(uport);
2244
2245 if (unlikely(!uart_console(uport)))
2246 return;
2247
2248 if (new_state == UART_PM_STATE_ON && old_state == UART_PM_STATE_OFF)
2249 se_geni_resources_on(&msm_port->serial_rsc);
2250 else if (new_state == UART_PM_STATE_OFF &&
2251 old_state == UART_PM_STATE_ON)
2252 se_geni_resources_off(&msm_port->serial_rsc);
2253}
2254
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002255static const struct uart_ops msm_geni_console_pops = {
2256 .tx_empty = msm_geni_serial_tx_empty,
2257 .stop_tx = msm_geni_serial_stop_tx,
2258 .start_tx = msm_geni_serial_start_tx,
2259 .stop_rx = msm_geni_serial_stop_rx,
2260 .set_termios = msm_geni_serial_set_termios,
2261 .startup = msm_geni_serial_startup,
2262 .config_port = msm_geni_serial_config_port,
2263 .shutdown = msm_geni_serial_shutdown,
2264 .type = msm_geni_serial_get_type,
2265 .set_mctrl = msm_geni_cons_set_mctrl,
Karthikeyan Ramasubramanianf5fb7432017-05-24 21:59:55 -06002266 .get_mctrl = msm_geni_cons_get_mctrl,
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002267#ifdef CONFIG_CONSOLE_POLL
2268 .poll_get_char = msm_geni_serial_get_char,
2269 .poll_put_char = msm_geni_serial_poll_put_char,
2270#endif
Karthikeyan Ramasubramanian22bdbaf2017-09-22 11:38:37 -06002271 .pm = msm_geni_serial_cons_pm,
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002272};
2273
Girish Mahadevanebeed352016-11-23 10:59:29 -07002274static const struct uart_ops msm_geni_serial_pops = {
2275 .tx_empty = msm_geni_serial_tx_empty,
2276 .stop_tx = msm_geni_serial_stop_tx,
2277 .start_tx = msm_geni_serial_start_tx,
2278 .stop_rx = msm_geni_serial_stop_rx,
2279 .set_termios = msm_geni_serial_set_termios,
2280 .startup = msm_geni_serial_startup,
2281 .config_port = msm_geni_serial_config_port,
2282 .shutdown = msm_geni_serial_shutdown,
2283 .type = msm_geni_serial_get_type,
2284 .set_mctrl = msm_geni_serial_set_mctrl,
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002285 .get_mctrl = msm_geni_serial_get_mctrl,
2286 .break_ctl = msm_geni_serial_break_ctl,
2287 .flush_buffer = NULL,
2288 .ioctl = msm_geni_serial_ioctl,
Girish Mahadevanebeed352016-11-23 10:59:29 -07002289};
2290
2291static const struct of_device_id msm_geni_device_tbl[] = {
Girish Mahadevanf08b1102017-04-02 19:27:28 -06002292#if defined(CONFIG_SERIAL_CORE_CONSOLE) || defined(CONFIG_CONSOLE_POLL)
Girish Mahadevanebeed352016-11-23 10:59:29 -07002293 { .compatible = "qcom,msm-geni-console",
2294 .data = (void *)&msm_geni_console_driver},
Girish Mahadevanf08b1102017-04-02 19:27:28 -06002295#endif
Girish Mahadevanebeed352016-11-23 10:59:29 -07002296 { .compatible = "qcom,msm-geni-serial-hs",
2297 .data = (void *)&msm_geni_serial_hs_driver},
2298 {},
2299};
2300
2301static int msm_geni_serial_probe(struct platform_device *pdev)
2302{
2303 int ret = 0;
2304 int line;
2305 struct msm_geni_serial_port *dev_port;
2306 struct uart_port *uport;
2307 struct resource *res;
2308 struct uart_driver *drv;
2309 const struct of_device_id *id;
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002310 bool is_console = false;
Karthikeyan Ramasubramanian0d578b72017-04-26 10:44:02 -06002311 struct platform_device *wrapper_pdev;
2312 struct device_node *wrapper_ph_node;
Girish Mahadevan736892d2017-07-14 15:20:58 -06002313 u32 wake_char = 0;
Girish Mahadevanebeed352016-11-23 10:59:29 -07002314
2315 id = of_match_device(msm_geni_device_tbl, &pdev->dev);
2316 if (id) {
2317 dev_dbg(&pdev->dev, "%s: %s\n", __func__, id->compatible);
2318 drv = (struct uart_driver *)id->data;
2319 } else {
2320 dev_err(&pdev->dev, "%s: No matching device found", __func__);
2321 return -ENODEV;
2322 }
2323
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002324 if (pdev->dev.of_node) {
2325 if (drv->cons)
2326 line = of_alias_get_id(pdev->dev.of_node, "serial");
2327 else
2328 line = of_alias_get_id(pdev->dev.of_node, "hsuart");
2329 } else {
2330 line = pdev->id;
2331 }
2332
2333 if (line < 0)
2334 line = atomic_inc_return(&uart_line_id) - 1;
2335
2336 if ((line < 0) || (line >= GENI_UART_NR_PORTS))
2337 return -ENXIO;
2338 is_console = (drv->cons ? true : false);
2339 dev_port = get_port_from_line(line, is_console);
Girish Mahadevanebeed352016-11-23 10:59:29 -07002340 if (IS_ERR_OR_NULL(dev_port)) {
2341 ret = PTR_ERR(dev_port);
2342 dev_err(&pdev->dev, "Invalid line %d(%d)\n",
2343 line, ret);
2344 goto exit_geni_serial_probe;
2345 }
2346
2347 uport = &dev_port->uport;
2348
2349 /* Don't allow 2 drivers to access the same port */
2350 if (uport->private_data) {
2351 ret = -ENODEV;
2352 goto exit_geni_serial_probe;
2353 }
2354
2355 uport->dev = &pdev->dev;
Girish Mahadevan3e694cc2017-04-19 16:50:03 -06002356
Karthikeyan Ramasubramanian0d578b72017-04-26 10:44:02 -06002357 wrapper_ph_node = of_parse_phandle(pdev->dev.of_node,
2358 "qcom,wrapper-core", 0);
2359 if (IS_ERR_OR_NULL(wrapper_ph_node)) {
2360 ret = PTR_ERR(wrapper_ph_node);
2361 goto exit_geni_serial_probe;
Girish Mahadevan3e694cc2017-04-19 16:50:03 -06002362 }
Karthikeyan Ramasubramanian0d578b72017-04-26 10:44:02 -06002363 wrapper_pdev = of_find_device_by_node(wrapper_ph_node);
2364 of_node_put(wrapper_ph_node);
2365 if (IS_ERR_OR_NULL(wrapper_pdev)) {
2366 ret = PTR_ERR(wrapper_pdev);
2367 goto exit_geni_serial_probe;
2368 }
2369 dev_port->wrapper_dev = &wrapper_pdev->dev;
2370 dev_port->serial_rsc.wrapper_dev = &wrapper_pdev->dev;
Mukesh Kumar Savaliya8e5a2682017-11-28 21:34:17 +05302371
2372 if (is_console)
2373 ret = geni_se_resources_init(&dev_port->serial_rsc,
2374 UART_CONSOLE_CORE2X_VOTE,
2375 (DEFAULT_SE_CLK * DEFAULT_BUS_WIDTH));
2376 else
2377 ret = geni_se_resources_init(&dev_port->serial_rsc,
2378 UART_CORE2X_VOTE,
2379 (DEFAULT_SE_CLK * DEFAULT_BUS_WIDTH));
2380
Karthikeyan Ramasubramanian0d578b72017-04-26 10:44:02 -06002381 if (ret)
2382 goto exit_geni_serial_probe;
Girish Mahadevan3e694cc2017-04-19 16:50:03 -06002383
Girish Mahadevan736892d2017-07-14 15:20:58 -06002384 if (of_property_read_u32(pdev->dev.of_node, "qcom,wakeup-byte",
2385 &wake_char)) {
2386 dev_dbg(&pdev->dev, "No Wakeup byte specified\n");
2387 } else {
2388 dev_port->wakeup_byte = (u8)wake_char;
2389 dev_info(&pdev->dev, "Wakeup byte 0x%x\n",
2390 dev_port->wakeup_byte);
2391 }
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002392
Girish Mahadevanebeed352016-11-23 10:59:29 -07002393 dev_port->serial_rsc.se_clk = devm_clk_get(&pdev->dev, "se-clk");
2394 if (IS_ERR(dev_port->serial_rsc.se_clk)) {
2395 ret = PTR_ERR(dev_port->serial_rsc.se_clk);
2396 dev_err(&pdev->dev, "Err getting SE Core clk %d\n", ret);
2397 goto exit_geni_serial_probe;
2398 }
2399
2400 dev_port->serial_rsc.m_ahb_clk = devm_clk_get(&pdev->dev, "m-ahb");
2401 if (IS_ERR(dev_port->serial_rsc.m_ahb_clk)) {
2402 ret = PTR_ERR(dev_port->serial_rsc.m_ahb_clk);
2403 dev_err(&pdev->dev, "Err getting M AHB clk %d\n", ret);
2404 goto exit_geni_serial_probe;
2405 }
2406
2407 dev_port->serial_rsc.s_ahb_clk = devm_clk_get(&pdev->dev, "s-ahb");
2408 if (IS_ERR(dev_port->serial_rsc.s_ahb_clk)) {
2409 ret = PTR_ERR(dev_port->serial_rsc.s_ahb_clk);
2410 dev_err(&pdev->dev, "Err getting S AHB clk %d\n", ret);
2411 goto exit_geni_serial_probe;
2412 }
2413
2414 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "se_phys");
2415 if (!res) {
2416 ret = -ENXIO;
2417 dev_err(&pdev->dev, "Err getting IO region\n");
2418 goto exit_geni_serial_probe;
2419 }
2420
2421 uport->mapbase = res->start;
2422 uport->membase = devm_ioremap(&pdev->dev, res->start,
2423 resource_size(res));
2424 if (!uport->membase) {
2425 ret = -ENOMEM;
2426 dev_err(&pdev->dev, "Err IO mapping serial iomem");
2427 goto exit_geni_serial_probe;
2428 }
2429
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -07002430 /* Optional to use the Rx pin as wakeup irq */
2431 dev_port->wakeup_irq = platform_get_irq(pdev, 1);
2432 if ((dev_port->wakeup_irq < 0 && !is_console))
2433 dev_info(&pdev->dev, "No wakeup IRQ configured\n");
2434
Girish Mahadevanebeed352016-11-23 10:59:29 -07002435 dev_port->serial_rsc.geni_pinctrl = devm_pinctrl_get(&pdev->dev);
2436 if (IS_ERR_OR_NULL(dev_port->serial_rsc.geni_pinctrl)) {
2437 dev_err(&pdev->dev, "No pinctrl config specified!\n");
2438 ret = PTR_ERR(dev_port->serial_rsc.geni_pinctrl);
2439 goto exit_geni_serial_probe;
2440 }
2441 dev_port->serial_rsc.geni_gpio_active =
2442 pinctrl_lookup_state(dev_port->serial_rsc.geni_pinctrl,
2443 PINCTRL_DEFAULT);
2444 if (IS_ERR_OR_NULL(dev_port->serial_rsc.geni_gpio_active)) {
2445 dev_err(&pdev->dev, "No default config specified!\n");
2446 ret = PTR_ERR(dev_port->serial_rsc.geni_gpio_active);
2447 goto exit_geni_serial_probe;
2448 }
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -07002449
2450 /*
2451 * For clients who setup an Inband wakeup, leave the GPIO pins
2452 * always connected to the core, else move the pins to their
2453 * defined "sleep" state.
2454 */
2455 if (dev_port->wakeup_irq > 0) {
2456 dev_port->serial_rsc.geni_gpio_sleep =
2457 dev_port->serial_rsc.geni_gpio_active;
2458 } else {
2459 dev_port->serial_rsc.geni_gpio_sleep =
2460 pinctrl_lookup_state(dev_port->serial_rsc.geni_pinctrl,
Girish Mahadevanebeed352016-11-23 10:59:29 -07002461 PINCTRL_SLEEP);
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -07002462 if (IS_ERR_OR_NULL(dev_port->serial_rsc.geni_gpio_sleep)) {
2463 dev_err(&pdev->dev, "No sleep config specified!\n");
2464 ret = PTR_ERR(dev_port->serial_rsc.geni_gpio_sleep);
2465 goto exit_geni_serial_probe;
2466 }
Girish Mahadevanebeed352016-11-23 10:59:29 -07002467 }
2468
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002469 wakeup_source_init(&dev_port->geni_wake, dev_name(&pdev->dev));
Girish Mahadevanebeed352016-11-23 10:59:29 -07002470 dev_port->tx_fifo_depth = DEF_FIFO_DEPTH_WORDS;
2471 dev_port->rx_fifo_depth = DEF_FIFO_DEPTH_WORDS;
2472 dev_port->tx_fifo_width = DEF_FIFO_WIDTH_BITS;
2473 uport->fifosize =
2474 ((dev_port->tx_fifo_depth * dev_port->tx_fifo_width) >> 3);
2475
2476 uport->irq = platform_get_irq(pdev, 0);
2477 if (uport->irq < 0) {
2478 ret = uport->irq;
2479 dev_err(&pdev->dev, "Failed to get IRQ %d\n", ret);
2480 goto exit_geni_serial_probe;
2481 }
2482
2483 uport->private_data = (void *)drv;
2484 platform_set_drvdata(pdev, dev_port);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002485 if (is_console) {
Girish Mahadevanebeed352016-11-23 10:59:29 -07002486 dev_port->handle_rx = handle_rx_console;
2487 dev_port->rx_fifo = devm_kzalloc(uport->dev, sizeof(u32),
2488 GFP_KERNEL);
2489 } else {
Girish Mahadevan33661b82017-05-16 18:59:11 -06002490 pm_runtime_set_suspended(&pdev->dev);
Girish Mahadevanc2b92522017-08-17 22:41:32 -06002491 pm_runtime_set_autosuspend_delay(&pdev->dev, 150);
2492 pm_runtime_use_autosuspend(&pdev->dev);
Girish Mahadevanebeed352016-11-23 10:59:29 -07002493 pm_runtime_enable(&pdev->dev);
2494 }
2495
2496 dev_info(&pdev->dev, "Serial port%d added.FifoSize %d is_console%d\n",
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002497 line, uport->fifosize, is_console);
Girish Mahadevanebeed352016-11-23 10:59:29 -07002498 device_create_file(uport->dev, &dev_attr_loopback);
Karthikeyan Ramasubramanian8ec770cf2017-04-20 15:29:09 -06002499 device_create_file(uport->dev, &dev_attr_xfer_mode);
Girish Mahadevanefb8f6e2017-10-11 11:15:02 -06002500 msm_geni_serial_debug_init(uport, is_console);
Girish Mahadevanebeed352016-11-23 10:59:29 -07002501 dev_port->port_setup = false;
2502 return uart_add_one_port(drv, uport);
2503
2504exit_geni_serial_probe:
2505 return ret;
2506}
2507
2508static int msm_geni_serial_remove(struct platform_device *pdev)
2509{
2510 struct msm_geni_serial_port *port = platform_get_drvdata(pdev);
2511 struct uart_driver *drv =
2512 (struct uart_driver *)port->uport.private_data;
2513
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002514 wakeup_source_trash(&port->geni_wake);
Girish Mahadevanebeed352016-11-23 10:59:29 -07002515 uart_remove_one_port(drv, &port->uport);
2516 return 0;
2517}
2518
Girish Mahadevanebeed352016-11-23 10:59:29 -07002519
2520#ifdef CONFIG_PM
2521static int msm_geni_serial_runtime_suspend(struct device *dev)
2522{
2523 struct platform_device *pdev = to_platform_device(dev);
2524 struct msm_geni_serial_port *port = platform_get_drvdata(pdev);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002525 int ret = 0;
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -07002526 u32 uart_manual_rfr = 0;
2527 u32 geni_status = geni_read_reg_nolog(port->uport.membase,
2528 SE_GENI_STATUS);
Girish Mahadevanebeed352016-11-23 10:59:29 -07002529
Girish Mahadevan736892d2017-07-14 15:20:58 -06002530 wait_for_transfers_inflight(&port->uport);
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -07002531 /*
2532 * Disable Interrupt
2533 * Manual RFR On.
2534 * Stop Rx.
2535 * Resources off
2536 */
Girish Mahadevan51fc9d42017-10-12 18:37:52 -06002537 disable_irq(port->uport.irq);
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -07002538 /*
2539 * If the clients haven't done a manual flow on/off then go ahead and
2540 * set this to manual flow on.
2541 */
2542 if (!port->manual_flow) {
2543 uart_manual_rfr |= (UART_MANUAL_RFR_EN | UART_RFR_READY);
2544 geni_write_reg_nolog(uart_manual_rfr, port->uport.membase,
2545 SE_UART_MANUAL_RFR);
2546 /*
2547 * Ensure that the manual flow on writes go through before
2548 * doing a stop_rx else we could end up flowing off the peer.
2549 */
2550 mb();
Girish Mahadevan780d12cd2017-12-20 17:15:40 -07002551 IPC_LOG_MSG(port->ipc_log_pwr, "%s: Manual Flow ON 0x%x\n",
2552 __func__, uart_manual_rfr);
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -07002553 }
2554 stop_rx_sequencer(&port->uport);
2555 if ((geni_status & M_GENI_CMD_ACTIVE))
2556 stop_tx_sequencer(&port->uport);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002557 ret = se_geni_resources_off(&port->serial_rsc);
2558 if (ret) {
2559 dev_err(dev, "%s: Error ret %d\n", __func__, ret);
2560 goto exit_runtime_suspend;
2561 }
Girish Mahadevan736892d2017-07-14 15:20:58 -06002562 if (port->wakeup_irq > 0) {
Girish Mahadevan736892d2017-07-14 15:20:58 -06002563 port->edge_count = 0;
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002564 enable_irq(port->wakeup_irq);
Girish Mahadevan736892d2017-07-14 15:20:58 -06002565 }
Girish Mahadevana4ed0382017-05-12 11:25:30 -06002566 IPC_LOG_MSG(port->ipc_log_pwr, "%s:\n", __func__);
Girish Mahadevan736892d2017-07-14 15:20:58 -06002567 __pm_relax(&port->geni_wake);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002568exit_runtime_suspend:
2569 return ret;
Girish Mahadevanebeed352016-11-23 10:59:29 -07002570}
2571
2572static int msm_geni_serial_runtime_resume(struct device *dev)
2573{
2574 struct platform_device *pdev = to_platform_device(dev);
2575 struct msm_geni_serial_port *port = platform_get_drvdata(pdev);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002576 int ret = 0;
Girish Mahadevanebeed352016-11-23 10:59:29 -07002577
Girish Mahadevan736892d2017-07-14 15:20:58 -06002578 /*
2579 * Do an unconditional relax followed by a stay awake in case the
2580 * wake source is activated by the wakeup isr.
2581 */
2582 __pm_relax(&port->geni_wake);
2583 __pm_stay_awake(&port->geni_wake);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002584 if (port->wakeup_irq > 0)
2585 disable_irq(port->wakeup_irq);
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -07002586 /*
2587 * Resources On.
2588 * Start Rx.
2589 * Auto RFR.
2590 * Enable IRQ.
2591 */
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002592 ret = se_geni_resources_on(&port->serial_rsc);
2593 if (ret) {
2594 dev_err(dev, "%s: Error ret %d\n", __func__, ret);
Girish Mahadevan736892d2017-07-14 15:20:58 -06002595 __pm_relax(&port->geni_wake);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002596 goto exit_runtime_resume;
2597 }
Girish Mahadevan6d97cbc2017-11-07 15:28:27 -07002598 start_rx_sequencer(&port->uport);
2599 if (!port->manual_flow)
2600 geni_write_reg_nolog(0, port->uport.membase,
2601 SE_UART_MANUAL_RFR);
2602 /* Ensure that the Rx is running before enabling interrupts */
2603 mb();
Karthikeyan Ramasubramanian0525e572017-11-30 16:33:43 -07002604 if (pm_runtime_enabled(dev))
2605 enable_irq(port->uport.irq);
Girish Mahadevana4ed0382017-05-12 11:25:30 -06002606 IPC_LOG_MSG(port->ipc_log_pwr, "%s:\n", __func__);
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002607exit_runtime_resume:
2608 return ret;
Girish Mahadevanebeed352016-11-23 10:59:29 -07002609}
2610
2611static int msm_geni_serial_sys_suspend_noirq(struct device *dev)
2612{
2613 struct platform_device *pdev = to_platform_device(dev);
2614 struct msm_geni_serial_port *port = platform_get_drvdata(pdev);
2615 struct uart_port *uport = &port->uport;
2616
2617 if (uart_console(uport)) {
2618 uart_suspend_port((struct uart_driver *)uport->private_data,
2619 uport);
2620 } else {
Girish Mahadevan736892d2017-07-14 15:20:58 -06002621 struct uart_state *state = uport->state;
2622 struct tty_port *tty_port = &state->port;
2623
2624 mutex_lock(&tty_port->mutex);
Girish Mahadevanebeed352016-11-23 10:59:29 -07002625 if (!pm_runtime_status_suspended(dev)) {
Girish Mahadevan736892d2017-07-14 15:20:58 -06002626 dev_err(dev, "%s:Active userspace vote; ioctl_cnt %d\n",
2627 __func__, port->ioctl_count);
2628 IPC_LOG_MSG(port->ipc_log_pwr,
2629 "%s:Active userspace vote; ioctl_cnt %d\n",
2630 __func__, port->ioctl_count);
2631 mutex_unlock(&tty_port->mutex);
Girish Mahadevanebeed352016-11-23 10:59:29 -07002632 return -EBUSY;
2633 }
Girish Mahadevan780d12cd2017-12-20 17:15:40 -07002634 IPC_LOG_MSG(port->ipc_log_pwr, "%s\n", __func__);
Girish Mahadevan736892d2017-07-14 15:20:58 -06002635 mutex_unlock(&tty_port->mutex);
Girish Mahadevanebeed352016-11-23 10:59:29 -07002636 }
2637 return 0;
2638}
2639
2640static int msm_geni_serial_sys_resume_noirq(struct device *dev)
2641{
2642 struct platform_device *pdev = to_platform_device(dev);
2643 struct msm_geni_serial_port *port = platform_get_drvdata(pdev);
2644 struct uart_port *uport = &port->uport;
2645
Karthikeyan Ramasubramanian29d76c22017-07-19 10:55:49 -06002646 if (uart_console(uport) &&
2647 console_suspend_enabled && uport->suspended) {
Girish Mahadevanebeed352016-11-23 10:59:29 -07002648 uart_resume_port((struct uart_driver *)uport->private_data,
2649 uport);
Karthikeyan Ramasubramanian53157c52017-08-11 17:06:24 -06002650 disable_irq(uport->irq);
Girish Mahadevanb1ab1722017-04-27 16:39:11 -06002651 }
Girish Mahadevanebeed352016-11-23 10:59:29 -07002652 return 0;
2653}
2654#else
2655static int msm_geni_serial_runtime_suspend(struct device *dev)
2656{
2657 return 0;
2658}
2659
2660static int msm_geni_serial_runtime_resume(struct device *dev)
2661{
2662 return 0;
2663}
2664
2665static int msm_geni_serial_sys_suspend_noirq(struct device *dev)
2666{
2667 return 0;
2668}
2669
2670static int msm_geni_serial_sys_resume_noirq(struct device *dev)
2671{
2672 return 0;
2673}
2674#endif
2675
2676static const struct dev_pm_ops msm_geni_serial_pm_ops = {
2677 .runtime_suspend = msm_geni_serial_runtime_suspend,
2678 .runtime_resume = msm_geni_serial_runtime_resume,
2679 .suspend_noirq = msm_geni_serial_sys_suspend_noirq,
2680 .resume_noirq = msm_geni_serial_sys_resume_noirq,
2681};
2682
Girish Mahadevanebeed352016-11-23 10:59:29 -07002683static struct platform_driver msm_geni_serial_platform_driver = {
2684 .remove = msm_geni_serial_remove,
2685 .probe = msm_geni_serial_probe,
2686 .driver = {
2687 .name = "msm_geni_serial",
Mukesh Kumar Savaliya79da5252018-01-10 10:38:41 +05302688 .of_match_table = msm_geni_device_tbl,
Girish Mahadevanebeed352016-11-23 10:59:29 -07002689 .pm = &msm_geni_serial_pm_ops,
2690 },
2691};
2692
Girish Mahadevanebeed352016-11-23 10:59:29 -07002693
2694static struct uart_driver msm_geni_serial_hs_driver = {
2695 .owner = THIS_MODULE,
2696 .driver_name = "msm_geni_serial_hs",
2697 .dev_name = "ttyHS",
2698 .nr = GENI_UART_NR_PORTS,
2699};
2700
2701static int __init msm_geni_serial_init(void)
2702{
2703 int ret = 0;
2704 int i;
2705
2706 for (i = 0; i < GENI_UART_NR_PORTS; i++) {
2707 msm_geni_serial_ports[i].uport.iotype = UPIO_MEM;
2708 msm_geni_serial_ports[i].uport.ops = &msm_geni_serial_pops;
2709 msm_geni_serial_ports[i].uport.flags = UPF_BOOT_AUTOCONF;
2710 msm_geni_serial_ports[i].uport.line = i;
2711 }
2712
Girish Mahadevan7115f4e2017-03-15 15:18:34 -06002713 for (i = 0; i < GENI_UART_CONS_PORTS; i++) {
2714 msm_geni_console_port.uport.iotype = UPIO_MEM;
2715 msm_geni_console_port.uport.ops = &msm_geni_console_pops;
2716 msm_geni_console_port.uport.flags = UPF_BOOT_AUTOCONF;
2717 msm_geni_console_port.uport.line = i;
2718 }
2719
Girish Mahadevanf08b1102017-04-02 19:27:28 -06002720 ret = console_register(&msm_geni_console_driver);
Girish Mahadevanebeed352016-11-23 10:59:29 -07002721 if (ret)
2722 return ret;
2723
2724 ret = uart_register_driver(&msm_geni_serial_hs_driver);
2725 if (ret) {
2726 uart_unregister_driver(&msm_geni_console_driver);
2727 return ret;
2728 }
2729
2730 ret = platform_driver_register(&msm_geni_serial_platform_driver);
2731 if (ret) {
Girish Mahadevanf08b1102017-04-02 19:27:28 -06002732 console_unregister(&msm_geni_console_driver);
Girish Mahadevanebeed352016-11-23 10:59:29 -07002733 uart_unregister_driver(&msm_geni_serial_hs_driver);
2734 return ret;
2735 }
2736
2737 pr_info("%s: Driver initialized", __func__);
2738 return ret;
2739}
2740module_init(msm_geni_serial_init);
2741
2742static void __exit msm_geni_serial_exit(void)
2743{
2744 platform_driver_unregister(&msm_geni_serial_platform_driver);
2745 uart_unregister_driver(&msm_geni_serial_hs_driver);
Girish Mahadevanf08b1102017-04-02 19:27:28 -06002746 console_unregister(&msm_geni_console_driver);
Girish Mahadevanebeed352016-11-23 10:59:29 -07002747}
2748module_exit(msm_geni_serial_exit);
2749
2750MODULE_DESCRIPTION("Serial driver for GENI based QTI serial cores");
2751MODULE_LICENSE("GPL v2");
2752MODULE_ALIAS("tty:msm_geni_geni_serial");