blob: 4bc5d451ec6c001f446e1df444ab59c606fe116c [file] [log] [blame]
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001/*
2 * Support for the Tundra TSI148 VME-PCI Bridge Chip
3 *
Martyn Welch66bd8db2010-02-18 15:12:52 +00004 * Author: Martyn Welch <martyn.welch@ge.com>
5 * Copyright 2008 GE Intelligent Platforms Embedded Systems, Inc.
Martyn Welchd22b8ed2009-07-31 09:28:17 +01006 *
7 * Based on work by Tom Armistead and Ajit Prem
8 * Copyright 2004 Motorola Inc.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
14 */
15
Martyn Welchd22b8ed2009-07-31 09:28:17 +010016#include <linux/module.h>
17#include <linux/moduleparam.h>
18#include <linux/mm.h>
19#include <linux/types.h>
20#include <linux/errno.h>
21#include <linux/proc_fs.h>
22#include <linux/pci.h>
23#include <linux/poll.h>
24#include <linux/dma-mapping.h>
25#include <linux/interrupt.h>
26#include <linux/spinlock.h>
Greg Kroah-Hartman6af783c2009-10-12 15:00:08 -070027#include <linux/sched.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Martyn Welch79463282010-03-22 14:58:57 +000029#include <linux/time.h>
30#include <linux/io.h>
31#include <linux/uaccess.h>
Martyn Welchac1a4f22012-03-22 13:27:30 +000032#include <linux/byteorder/generic.h>
Greg Kroah-Hartmandb3b9e92012-04-26 12:34:58 -070033#include <linux/vme.h>
Martyn Welchd22b8ed2009-07-31 09:28:17 +010034
Martyn Welchd22b8ed2009-07-31 09:28:17 +010035#include "../vme_bridge.h"
36#include "vme_tsi148.h"
37
Martyn Welchd22b8ed2009-07-31 09:28:17 +010038static int tsi148_probe(struct pci_dev *, const struct pci_device_id *);
39static void tsi148_remove(struct pci_dev *);
Martyn Welchd22b8ed2009-07-31 09:28:17 +010040
41
Martyn Welch29848ac2010-02-18 15:13:05 +000042/* Module parameter */
Rusty Russell90ab5ee2012-01-13 09:32:20 +103043static bool err_chk;
Martyn Welch638f1992009-12-15 08:42:49 +000044static int geoid;
Martyn Welchd22b8ed2009-07-31 09:28:17 +010045
Vincent Bossier584721c2011-06-03 10:07:39 +010046static const char driver_name[] = "vme_tsi148";
Martyn Welchd22b8ed2009-07-31 09:28:17 +010047
Jingoo Hanc3a09c12013-12-03 08:29:48 +090048static const struct pci_device_id tsi148_ids[] = {
Martyn Welchd22b8ed2009-07-31 09:28:17 +010049 { PCI_DEVICE(PCI_VENDOR_ID_TUNDRA, PCI_DEVICE_ID_TUNDRA_TSI148) },
50 { },
51};
52
53static struct pci_driver tsi148_driver = {
54 .name = driver_name,
55 .id_table = tsi148_ids,
56 .probe = tsi148_probe,
57 .remove = tsi148_remove,
58};
59
60static void reg_join(unsigned int high, unsigned int low,
61 unsigned long long *variable)
62{
63 *variable = (unsigned long long)high << 32;
64 *variable |= (unsigned long long)low;
65}
66
67static void reg_split(unsigned long long variable, unsigned int *high,
68 unsigned int *low)
69{
70 *low = (unsigned int)variable & 0xFFFFFFFF;
71 *high = (unsigned int)(variable >> 32);
72}
73
74/*
75 * Wakes up DMA queue.
76 */
Martyn Welch29848ac2010-02-18 15:13:05 +000077static u32 tsi148_DMA_irqhandler(struct tsi148_driver *bridge,
78 int channel_mask)
Martyn Welchd22b8ed2009-07-31 09:28:17 +010079{
80 u32 serviced = 0;
81
82 if (channel_mask & TSI148_LCSR_INTS_DMA0S) {
Emilio G. Cota886953e2010-11-12 11:14:07 +000083 wake_up(&bridge->dma_queue[0]);
Martyn Welchd22b8ed2009-07-31 09:28:17 +010084 serviced |= TSI148_LCSR_INTC_DMA0C;
85 }
86 if (channel_mask & TSI148_LCSR_INTS_DMA1S) {
Emilio G. Cota886953e2010-11-12 11:14:07 +000087 wake_up(&bridge->dma_queue[1]);
Martyn Welchd22b8ed2009-07-31 09:28:17 +010088 serviced |= TSI148_LCSR_INTC_DMA1C;
89 }
90
91 return serviced;
92}
93
94/*
95 * Wake up location monitor queue
96 */
Martyn Welch29848ac2010-02-18 15:13:05 +000097static u32 tsi148_LM_irqhandler(struct tsi148_driver *bridge, u32 stat)
Martyn Welchd22b8ed2009-07-31 09:28:17 +010098{
99 int i;
100 u32 serviced = 0;
101
102 for (i = 0; i < 4; i++) {
Martyn Welch79463282010-03-22 14:58:57 +0000103 if (stat & TSI148_LCSR_INTS_LMS[i]) {
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100104 /* We only enable interrupts if the callback is set */
Martyn Welch29848ac2010-02-18 15:13:05 +0000105 bridge->lm_callback[i](i);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100106 serviced |= TSI148_LCSR_INTC_LMC[i];
107 }
108 }
109
110 return serviced;
111}
112
113/*
114 * Wake up mail box queue.
115 *
116 * XXX This functionality is not exposed up though API.
117 */
Martyn Welch48d9356e2010-03-22 14:58:50 +0000118static u32 tsi148_MB_irqhandler(struct vme_bridge *tsi148_bridge, u32 stat)
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100119{
120 int i;
121 u32 val;
122 u32 serviced = 0;
Martyn Welch48d9356e2010-03-22 14:58:50 +0000123 struct tsi148_driver *bridge;
124
125 bridge = tsi148_bridge->driver_priv;
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100126
127 for (i = 0; i < 4; i++) {
Martyn Welch79463282010-03-22 14:58:57 +0000128 if (stat & TSI148_LCSR_INTS_MBS[i]) {
Martyn Welch29848ac2010-02-18 15:13:05 +0000129 val = ioread32be(bridge->base + TSI148_GCSR_MBOX[i]);
Martyn Welch48d9356e2010-03-22 14:58:50 +0000130 dev_err(tsi148_bridge->parent, "VME Mailbox %d received"
131 ": 0x%x\n", i, val);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100132 serviced |= TSI148_LCSR_INTC_MBC[i];
133 }
134 }
135
136 return serviced;
137}
138
139/*
140 * Display error & status message when PERR (PCI) exception interrupt occurs.
141 */
Martyn Welch48d9356e2010-03-22 14:58:50 +0000142static u32 tsi148_PERR_irqhandler(struct vme_bridge *tsi148_bridge)
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100143{
Martyn Welch48d9356e2010-03-22 14:58:50 +0000144 struct tsi148_driver *bridge;
145
146 bridge = tsi148_bridge->driver_priv;
147
148 dev_err(tsi148_bridge->parent, "PCI Exception at address: 0x%08x:%08x, "
149 "attributes: %08x\n",
Martyn Welch29848ac2010-02-18 15:13:05 +0000150 ioread32be(bridge->base + TSI148_LCSR_EDPAU),
151 ioread32be(bridge->base + TSI148_LCSR_EDPAL),
Martyn Welch48d9356e2010-03-22 14:58:50 +0000152 ioread32be(bridge->base + TSI148_LCSR_EDPAT));
153
154 dev_err(tsi148_bridge->parent, "PCI-X attribute reg: %08x, PCI-X split "
155 "completion reg: %08x\n",
Martyn Welch29848ac2010-02-18 15:13:05 +0000156 ioread32be(bridge->base + TSI148_LCSR_EDPXA),
Martyn Welch48d9356e2010-03-22 14:58:50 +0000157 ioread32be(bridge->base + TSI148_LCSR_EDPXS));
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100158
Martyn Welch29848ac2010-02-18 15:13:05 +0000159 iowrite32be(TSI148_LCSR_EDPAT_EDPCL, bridge->base + TSI148_LCSR_EDPAT);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100160
161 return TSI148_LCSR_INTC_PERRC;
162}
163
164/*
165 * Save address and status when VME error interrupt occurs.
166 */
Martyn Welch29848ac2010-02-18 15:13:05 +0000167static u32 tsi148_VERR_irqhandler(struct vme_bridge *tsi148_bridge)
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100168{
169 unsigned int error_addr_high, error_addr_low;
170 unsigned long long error_addr;
171 u32 error_attrib;
Dmitry Kalinkin472f16f2015-09-18 02:01:43 +0300172 int error_am;
Martyn Welch29848ac2010-02-18 15:13:05 +0000173 struct tsi148_driver *bridge;
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100174
Martyn Welch29848ac2010-02-18 15:13:05 +0000175 bridge = tsi148_bridge->driver_priv;
176
177 error_addr_high = ioread32be(bridge->base + TSI148_LCSR_VEAU);
178 error_addr_low = ioread32be(bridge->base + TSI148_LCSR_VEAL);
179 error_attrib = ioread32be(bridge->base + TSI148_LCSR_VEAT);
Dmitry Kalinkin472f16f2015-09-18 02:01:43 +0300180 error_am = (error_attrib & TSI148_LCSR_VEAT_AM_M) >> 8;
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100181
182 reg_join(error_addr_high, error_addr_low, &error_addr);
183
184 /* Check for exception register overflow (we have lost error data) */
Martyn Welch79463282010-03-22 14:58:57 +0000185 if (error_attrib & TSI148_LCSR_VEAT_VEOF) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000186 dev_err(tsi148_bridge->parent, "VME Bus Exception Overflow "
187 "Occurred\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100188 }
189
Dmitry Kalinkine2c63932015-09-18 02:01:42 +0300190 if (err_chk)
Dmitry Kalinkin472f16f2015-09-18 02:01:43 +0300191 vme_bus_error_handler(tsi148_bridge, error_addr, error_am);
Dmitry Kalinkine2c63932015-09-18 02:01:42 +0300192 else
Martyn Welche31c51e2013-06-11 11:20:17 +0100193 dev_err(tsi148_bridge->parent,
194 "VME Bus Error at address: 0x%llx, attributes: %08x\n",
195 error_addr, error_attrib);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100196
197 /* Clear Status */
Martyn Welch29848ac2010-02-18 15:13:05 +0000198 iowrite32be(TSI148_LCSR_VEAT_VESCL, bridge->base + TSI148_LCSR_VEAT);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100199
200 return TSI148_LCSR_INTC_VERRC;
201}
202
203/*
204 * Wake up IACK queue.
205 */
Martyn Welch29848ac2010-02-18 15:13:05 +0000206static u32 tsi148_IACK_irqhandler(struct tsi148_driver *bridge)
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100207{
Emilio G. Cota886953e2010-11-12 11:14:07 +0000208 wake_up(&bridge->iack_queue);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100209
210 return TSI148_LCSR_INTC_IACKC;
211}
212
213/*
214 * Calling VME bus interrupt callback if provided.
215 */
Martyn Welch29848ac2010-02-18 15:13:05 +0000216static u32 tsi148_VIRQ_irqhandler(struct vme_bridge *tsi148_bridge,
217 u32 stat)
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100218{
219 int vec, i, serviced = 0;
Martyn Welch29848ac2010-02-18 15:13:05 +0000220 struct tsi148_driver *bridge;
221
222 bridge = tsi148_bridge->driver_priv;
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100223
224 for (i = 7; i > 0; i--) {
225 if (stat & (1 << i)) {
226 /*
Martyn Welch79463282010-03-22 14:58:57 +0000227 * Note: Even though the registers are defined as
228 * 32-bits in the spec, we only want to issue 8-bit
229 * IACK cycles on the bus, read from offset 3.
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100230 */
Martyn Welch29848ac2010-02-18 15:13:05 +0000231 vec = ioread8(bridge->base + TSI148_LCSR_VIACK[i] + 3);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100232
Martyn Welchc813f592009-10-29 16:34:54 +0000233 vme_irq_handler(tsi148_bridge, i, vec);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100234
235 serviced |= (1 << i);
236 }
237 }
238
239 return serviced;
240}
241
242/*
243 * Top level interrupt handler. Clears appropriate interrupt status bits and
244 * then calls appropriate sub handler(s).
245 */
Martyn Welch29848ac2010-02-18 15:13:05 +0000246static irqreturn_t tsi148_irqhandler(int irq, void *ptr)
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100247{
248 u32 stat, enable, serviced = 0;
Martyn Welch29848ac2010-02-18 15:13:05 +0000249 struct vme_bridge *tsi148_bridge;
250 struct tsi148_driver *bridge;
251
252 tsi148_bridge = ptr;
253
254 bridge = tsi148_bridge->driver_priv;
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100255
256 /* Determine which interrupts are unmasked and set */
Martyn Welch29848ac2010-02-18 15:13:05 +0000257 enable = ioread32be(bridge->base + TSI148_LCSR_INTEO);
258 stat = ioread32be(bridge->base + TSI148_LCSR_INTS);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100259
260 /* Only look at unmasked interrupts */
261 stat &= enable;
262
Martyn Welch79463282010-03-22 14:58:57 +0000263 if (unlikely(!stat))
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100264 return IRQ_NONE;
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100265
266 /* Call subhandlers as appropriate */
267 /* DMA irqs */
268 if (stat & (TSI148_LCSR_INTS_DMA1S | TSI148_LCSR_INTS_DMA0S))
Martyn Welch29848ac2010-02-18 15:13:05 +0000269 serviced |= tsi148_DMA_irqhandler(bridge, stat);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100270
271 /* Location monitor irqs */
272 if (stat & (TSI148_LCSR_INTS_LM3S | TSI148_LCSR_INTS_LM2S |
273 TSI148_LCSR_INTS_LM1S | TSI148_LCSR_INTS_LM0S))
Martyn Welch29848ac2010-02-18 15:13:05 +0000274 serviced |= tsi148_LM_irqhandler(bridge, stat);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100275
276 /* Mail box irqs */
277 if (stat & (TSI148_LCSR_INTS_MB3S | TSI148_LCSR_INTS_MB2S |
278 TSI148_LCSR_INTS_MB1S | TSI148_LCSR_INTS_MB0S))
Martyn Welch48d9356e2010-03-22 14:58:50 +0000279 serviced |= tsi148_MB_irqhandler(tsi148_bridge, stat);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100280
281 /* PCI bus error */
282 if (stat & TSI148_LCSR_INTS_PERRS)
Martyn Welch48d9356e2010-03-22 14:58:50 +0000283 serviced |= tsi148_PERR_irqhandler(tsi148_bridge);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100284
285 /* VME bus error */
286 if (stat & TSI148_LCSR_INTS_VERRS)
Martyn Welch29848ac2010-02-18 15:13:05 +0000287 serviced |= tsi148_VERR_irqhandler(tsi148_bridge);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100288
289 /* IACK irq */
290 if (stat & TSI148_LCSR_INTS_IACKS)
Martyn Welch29848ac2010-02-18 15:13:05 +0000291 serviced |= tsi148_IACK_irqhandler(bridge);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100292
293 /* VME bus irqs */
294 if (stat & (TSI148_LCSR_INTS_IRQ7S | TSI148_LCSR_INTS_IRQ6S |
295 TSI148_LCSR_INTS_IRQ5S | TSI148_LCSR_INTS_IRQ4S |
296 TSI148_LCSR_INTS_IRQ3S | TSI148_LCSR_INTS_IRQ2S |
297 TSI148_LCSR_INTS_IRQ1S))
Martyn Welch29848ac2010-02-18 15:13:05 +0000298 serviced |= tsi148_VIRQ_irqhandler(tsi148_bridge, stat);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100299
300 /* Clear serviced interrupts */
Martyn Welch29848ac2010-02-18 15:13:05 +0000301 iowrite32be(serviced, bridge->base + TSI148_LCSR_INTC);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100302
303 return IRQ_HANDLED;
304}
305
Martyn Welch29848ac2010-02-18 15:13:05 +0000306static int tsi148_irq_init(struct vme_bridge *tsi148_bridge)
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100307{
308 int result;
309 unsigned int tmp;
310 struct pci_dev *pdev;
Martyn Welch29848ac2010-02-18 15:13:05 +0000311 struct tsi148_driver *bridge;
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100312
Aaron Sierra177581fa2014-04-03 14:48:27 -0500313 pdev = to_pci_dev(tsi148_bridge->parent);
Martyn Welch29848ac2010-02-18 15:13:05 +0000314
315 bridge = tsi148_bridge->driver_priv;
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100316
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100317 result = request_irq(pdev->irq,
318 tsi148_irqhandler,
319 IRQF_SHARED,
Martyn Welch29848ac2010-02-18 15:13:05 +0000320 driver_name, tsi148_bridge);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100321 if (result) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000322 dev_err(tsi148_bridge->parent, "Can't get assigned pci irq "
323 "vector %02X\n", pdev->irq);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100324 return result;
325 }
326
327 /* Enable and unmask interrupts */
328 tmp = TSI148_LCSR_INTEO_DMA1EO | TSI148_LCSR_INTEO_DMA0EO |
329 TSI148_LCSR_INTEO_MB3EO | TSI148_LCSR_INTEO_MB2EO |
330 TSI148_LCSR_INTEO_MB1EO | TSI148_LCSR_INTEO_MB0EO |
331 TSI148_LCSR_INTEO_PERREO | TSI148_LCSR_INTEO_VERREO |
332 TSI148_LCSR_INTEO_IACKEO;
333
Martyn Welch29848ac2010-02-18 15:13:05 +0000334 /* This leaves the following interrupts masked.
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100335 * TSI148_LCSR_INTEO_VIEEO
336 * TSI148_LCSR_INTEO_SYSFLEO
337 * TSI148_LCSR_INTEO_ACFLEO
338 */
339
340 /* Don't enable Location Monitor interrupts here - they will be
341 * enabled when the location monitors are properly configured and
342 * a callback has been attached.
343 * TSI148_LCSR_INTEO_LM0EO
344 * TSI148_LCSR_INTEO_LM1EO
345 * TSI148_LCSR_INTEO_LM2EO
346 * TSI148_LCSR_INTEO_LM3EO
347 */
348
349 /* Don't enable VME interrupts until we add a handler, else the board
350 * will respond to it and we don't want that unless it knows how to
351 * properly deal with it.
352 * TSI148_LCSR_INTEO_IRQ7EO
353 * TSI148_LCSR_INTEO_IRQ6EO
354 * TSI148_LCSR_INTEO_IRQ5EO
355 * TSI148_LCSR_INTEO_IRQ4EO
356 * TSI148_LCSR_INTEO_IRQ3EO
357 * TSI148_LCSR_INTEO_IRQ2EO
358 * TSI148_LCSR_INTEO_IRQ1EO
359 */
360
361 iowrite32be(tmp, bridge->base + TSI148_LCSR_INTEO);
362 iowrite32be(tmp, bridge->base + TSI148_LCSR_INTEN);
363
364 return 0;
365}
366
Emilio G. Cotaa82ad052010-11-12 11:14:47 +0000367static void tsi148_irq_exit(struct vme_bridge *tsi148_bridge,
368 struct pci_dev *pdev)
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100369{
Emilio G. Cotaa82ad052010-11-12 11:14:47 +0000370 struct tsi148_driver *bridge = tsi148_bridge->driver_priv;
371
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100372 /* Turn off interrupts */
Martyn Welch29848ac2010-02-18 15:13:05 +0000373 iowrite32be(0x0, bridge->base + TSI148_LCSR_INTEO);
374 iowrite32be(0x0, bridge->base + TSI148_LCSR_INTEN);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100375
376 /* Clear all interrupts */
Martyn Welch29848ac2010-02-18 15:13:05 +0000377 iowrite32be(0xFFFFFFFF, bridge->base + TSI148_LCSR_INTC);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100378
379 /* Detach interrupt handler */
Emilio G. Cotaa82ad052010-11-12 11:14:47 +0000380 free_irq(pdev->irq, tsi148_bridge);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100381}
382
383/*
384 * Check to see if an IACk has been received, return true (1) or false (0).
385 */
Emilio G. Cota5ade6c42010-11-12 11:15:00 +0000386static int tsi148_iack_received(struct tsi148_driver *bridge)
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100387{
388 u32 tmp;
389
Martyn Welch29848ac2010-02-18 15:13:05 +0000390 tmp = ioread32be(bridge->base + TSI148_LCSR_VICR);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100391
392 if (tmp & TSI148_LCSR_VICR_IRQS)
393 return 0;
394 else
395 return 1;
396}
397
398/*
Martyn Welchc813f592009-10-29 16:34:54 +0000399 * Configure VME interrupt
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100400 */
Emilio G. Cota5ade6c42010-11-12 11:15:00 +0000401static void tsi148_irq_set(struct vme_bridge *tsi148_bridge, int level,
Martyn Welch29848ac2010-02-18 15:13:05 +0000402 int state, int sync)
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100403{
Martyn Welch75155022009-08-11 13:50:49 +0100404 struct pci_dev *pdev;
Martyn Welchc813f592009-10-29 16:34:54 +0000405 u32 tmp;
Martyn Welch29848ac2010-02-18 15:13:05 +0000406 struct tsi148_driver *bridge;
407
408 bridge = tsi148_bridge->driver_priv;
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100409
Martyn Welchc813f592009-10-29 16:34:54 +0000410 /* We need to do the ordering differently for enabling and disabling */
411 if (state == 0) {
Martyn Welch29848ac2010-02-18 15:13:05 +0000412 tmp = ioread32be(bridge->base + TSI148_LCSR_INTEN);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100413 tmp &= ~TSI148_LCSR_INTEN_IRQEN[level - 1];
Martyn Welch29848ac2010-02-18 15:13:05 +0000414 iowrite32be(tmp, bridge->base + TSI148_LCSR_INTEN);
Martyn Welchdf455172009-08-05 17:38:31 +0100415
Martyn Welch29848ac2010-02-18 15:13:05 +0000416 tmp = ioread32be(bridge->base + TSI148_LCSR_INTEO);
Martyn Welchdf455172009-08-05 17:38:31 +0100417 tmp &= ~TSI148_LCSR_INTEO_IRQEO[level - 1];
Martyn Welch29848ac2010-02-18 15:13:05 +0000418 iowrite32be(tmp, bridge->base + TSI148_LCSR_INTEO);
Martyn Welch75155022009-08-11 13:50:49 +0100419
Martyn Welchc813f592009-10-29 16:34:54 +0000420 if (sync != 0) {
Aaron Sierra177581fa2014-04-03 14:48:27 -0500421 pdev = to_pci_dev(tsi148_bridge->parent);
Martyn Welchc813f592009-10-29 16:34:54 +0000422 synchronize_irq(pdev->irq);
423 }
424 } else {
Martyn Welch29848ac2010-02-18 15:13:05 +0000425 tmp = ioread32be(bridge->base + TSI148_LCSR_INTEO);
Martyn Welchc813f592009-10-29 16:34:54 +0000426 tmp |= TSI148_LCSR_INTEO_IRQEO[level - 1];
Martyn Welch29848ac2010-02-18 15:13:05 +0000427 iowrite32be(tmp, bridge->base + TSI148_LCSR_INTEO);
Martyn Welchc813f592009-10-29 16:34:54 +0000428
Martyn Welch29848ac2010-02-18 15:13:05 +0000429 tmp = ioread32be(bridge->base + TSI148_LCSR_INTEN);
Martyn Welchc813f592009-10-29 16:34:54 +0000430 tmp |= TSI148_LCSR_INTEN_IRQEN[level - 1];
Martyn Welch29848ac2010-02-18 15:13:05 +0000431 iowrite32be(tmp, bridge->base + TSI148_LCSR_INTEN);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100432 }
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100433}
434
435/*
436 * Generate a VME bus interrupt at the requested level & vector. Wait for
437 * interrupt to be acked.
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100438 */
Emilio G. Cota5ade6c42010-11-12 11:15:00 +0000439static int tsi148_irq_generate(struct vme_bridge *tsi148_bridge, int level,
440 int statid)
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100441{
442 u32 tmp;
Martyn Welch29848ac2010-02-18 15:13:05 +0000443 struct tsi148_driver *bridge;
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100444
Martyn Welch29848ac2010-02-18 15:13:05 +0000445 bridge = tsi148_bridge->driver_priv;
446
Emilio G. Cota886953e2010-11-12 11:14:07 +0000447 mutex_lock(&bridge->vme_int);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100448
449 /* Read VICR register */
Martyn Welch29848ac2010-02-18 15:13:05 +0000450 tmp = ioread32be(bridge->base + TSI148_LCSR_VICR);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100451
452 /* Set Status/ID */
453 tmp = (tmp & ~TSI148_LCSR_VICR_STID_M) |
454 (statid & TSI148_LCSR_VICR_STID_M);
Martyn Welch29848ac2010-02-18 15:13:05 +0000455 iowrite32be(tmp, bridge->base + TSI148_LCSR_VICR);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100456
457 /* Assert VMEbus IRQ */
458 tmp = tmp | TSI148_LCSR_VICR_IRQL[level];
Martyn Welch29848ac2010-02-18 15:13:05 +0000459 iowrite32be(tmp, bridge->base + TSI148_LCSR_VICR);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100460
461 /* XXX Consider implementing a timeout? */
Martyn Welch29848ac2010-02-18 15:13:05 +0000462 wait_event_interruptible(bridge->iack_queue,
463 tsi148_iack_received(bridge));
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100464
Emilio G. Cota886953e2010-11-12 11:14:07 +0000465 mutex_unlock(&bridge->vme_int);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100466
467 return 0;
468}
469
470/*
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100471 * Initialize a slave window with the requested attributes.
472 */
Emilio G. Cota5ade6c42010-11-12 11:15:00 +0000473static int tsi148_slave_set(struct vme_slave_resource *image, int enabled,
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100474 unsigned long long vme_base, unsigned long long size,
Martyn Welch6af04b02011-12-01 17:06:29 +0000475 dma_addr_t pci_base, u32 aspace, u32 cycle)
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100476{
477 unsigned int i, addr = 0, granularity = 0;
478 unsigned int temp_ctl = 0;
479 unsigned int vme_base_low, vme_base_high;
480 unsigned int vme_bound_low, vme_bound_high;
481 unsigned int pci_offset_low, pci_offset_high;
482 unsigned long long vme_bound, pci_offset;
Martyn Welch48d9356e2010-03-22 14:58:50 +0000483 struct vme_bridge *tsi148_bridge;
Martyn Welch29848ac2010-02-18 15:13:05 +0000484 struct tsi148_driver *bridge;
485
Martyn Welch48d9356e2010-03-22 14:58:50 +0000486 tsi148_bridge = image->parent;
487 bridge = tsi148_bridge->driver_priv;
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100488
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100489 i = image->number;
490
491 switch (aspace) {
492 case VME_A16:
493 granularity = 0x10;
494 addr |= TSI148_LCSR_ITAT_AS_A16;
495 break;
496 case VME_A24:
497 granularity = 0x1000;
498 addr |= TSI148_LCSR_ITAT_AS_A24;
499 break;
500 case VME_A32:
501 granularity = 0x10000;
502 addr |= TSI148_LCSR_ITAT_AS_A32;
503 break;
504 case VME_A64:
505 granularity = 0x10000;
506 addr |= TSI148_LCSR_ITAT_AS_A64;
507 break;
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100508 default:
Martyn Welch48d9356e2010-03-22 14:58:50 +0000509 dev_err(tsi148_bridge->parent, "Invalid address space\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100510 return -EINVAL;
511 break;
512 }
513
514 /* Convert 64-bit variables to 2x 32-bit variables */
515 reg_split(vme_base, &vme_base_high, &vme_base_low);
516
517 /*
518 * Bound address is a valid address for the window, adjust
519 * accordingly
520 */
521 vme_bound = vme_base + size - granularity;
522 reg_split(vme_bound, &vme_bound_high, &vme_bound_low);
523 pci_offset = (unsigned long long)pci_base - vme_base;
524 reg_split(pci_offset, &pci_offset_high, &pci_offset_low);
525
526 if (vme_base_low & (granularity - 1)) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000527 dev_err(tsi148_bridge->parent, "Invalid VME base alignment\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100528 return -EINVAL;
529 }
530 if (vme_bound_low & (granularity - 1)) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000531 dev_err(tsi148_bridge->parent, "Invalid VME bound alignment\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100532 return -EINVAL;
533 }
534 if (pci_offset_low & (granularity - 1)) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000535 dev_err(tsi148_bridge->parent, "Invalid PCI Offset "
536 "alignment\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100537 return -EINVAL;
538 }
539
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100540 /* Disable while we are mucking around */
Martyn Welch29848ac2010-02-18 15:13:05 +0000541 temp_ctl = ioread32be(bridge->base + TSI148_LCSR_IT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100542 TSI148_LCSR_OFFSET_ITAT);
543 temp_ctl &= ~TSI148_LCSR_ITAT_EN;
Martyn Welch29848ac2010-02-18 15:13:05 +0000544 iowrite32be(temp_ctl, bridge->base + TSI148_LCSR_IT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100545 TSI148_LCSR_OFFSET_ITAT);
546
547 /* Setup mapping */
Martyn Welch29848ac2010-02-18 15:13:05 +0000548 iowrite32be(vme_base_high, bridge->base + TSI148_LCSR_IT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100549 TSI148_LCSR_OFFSET_ITSAU);
Martyn Welch29848ac2010-02-18 15:13:05 +0000550 iowrite32be(vme_base_low, bridge->base + TSI148_LCSR_IT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100551 TSI148_LCSR_OFFSET_ITSAL);
Martyn Welch29848ac2010-02-18 15:13:05 +0000552 iowrite32be(vme_bound_high, bridge->base + TSI148_LCSR_IT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100553 TSI148_LCSR_OFFSET_ITEAU);
Martyn Welch29848ac2010-02-18 15:13:05 +0000554 iowrite32be(vme_bound_low, bridge->base + TSI148_LCSR_IT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100555 TSI148_LCSR_OFFSET_ITEAL);
Martyn Welch29848ac2010-02-18 15:13:05 +0000556 iowrite32be(pci_offset_high, bridge->base + TSI148_LCSR_IT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100557 TSI148_LCSR_OFFSET_ITOFU);
Martyn Welch29848ac2010-02-18 15:13:05 +0000558 iowrite32be(pci_offset_low, bridge->base + TSI148_LCSR_IT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100559 TSI148_LCSR_OFFSET_ITOFL);
560
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100561 /* Setup 2eSST speeds */
562 temp_ctl &= ~TSI148_LCSR_ITAT_2eSSTM_M;
563 switch (cycle & (VME_2eSST160 | VME_2eSST267 | VME_2eSST320)) {
564 case VME_2eSST160:
565 temp_ctl |= TSI148_LCSR_ITAT_2eSSTM_160;
566 break;
567 case VME_2eSST267:
568 temp_ctl |= TSI148_LCSR_ITAT_2eSSTM_267;
569 break;
570 case VME_2eSST320:
571 temp_ctl |= TSI148_LCSR_ITAT_2eSSTM_320;
572 break;
573 }
574
575 /* Setup cycle types */
576 temp_ctl &= ~(0x1F << 7);
577 if (cycle & VME_BLT)
578 temp_ctl |= TSI148_LCSR_ITAT_BLT;
579 if (cycle & VME_MBLT)
580 temp_ctl |= TSI148_LCSR_ITAT_MBLT;
581 if (cycle & VME_2eVME)
582 temp_ctl |= TSI148_LCSR_ITAT_2eVME;
583 if (cycle & VME_2eSST)
584 temp_ctl |= TSI148_LCSR_ITAT_2eSST;
585 if (cycle & VME_2eSSTB)
586 temp_ctl |= TSI148_LCSR_ITAT_2eSSTB;
587
588 /* Setup address space */
589 temp_ctl &= ~TSI148_LCSR_ITAT_AS_M;
590 temp_ctl |= addr;
591
592 temp_ctl &= ~0xF;
593 if (cycle & VME_SUPER)
594 temp_ctl |= TSI148_LCSR_ITAT_SUPR ;
595 if (cycle & VME_USER)
596 temp_ctl |= TSI148_LCSR_ITAT_NPRIV;
597 if (cycle & VME_PROG)
598 temp_ctl |= TSI148_LCSR_ITAT_PGM;
599 if (cycle & VME_DATA)
600 temp_ctl |= TSI148_LCSR_ITAT_DATA;
601
602 /* Write ctl reg without enable */
Martyn Welch29848ac2010-02-18 15:13:05 +0000603 iowrite32be(temp_ctl, bridge->base + TSI148_LCSR_IT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100604 TSI148_LCSR_OFFSET_ITAT);
605
606 if (enabled)
607 temp_ctl |= TSI148_LCSR_ITAT_EN;
608
Martyn Welch29848ac2010-02-18 15:13:05 +0000609 iowrite32be(temp_ctl, bridge->base + TSI148_LCSR_IT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100610 TSI148_LCSR_OFFSET_ITAT);
611
612 return 0;
613}
614
615/*
616 * Get slave window configuration.
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100617 */
Emilio G. Cota5ade6c42010-11-12 11:15:00 +0000618static int tsi148_slave_get(struct vme_slave_resource *image, int *enabled,
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100619 unsigned long long *vme_base, unsigned long long *size,
Martyn Welch6af04b02011-12-01 17:06:29 +0000620 dma_addr_t *pci_base, u32 *aspace, u32 *cycle)
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100621{
622 unsigned int i, granularity = 0, ctl = 0;
623 unsigned int vme_base_low, vme_base_high;
624 unsigned int vme_bound_low, vme_bound_high;
625 unsigned int pci_offset_low, pci_offset_high;
626 unsigned long long vme_bound, pci_offset;
Martyn Welch29848ac2010-02-18 15:13:05 +0000627 struct tsi148_driver *bridge;
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100628
Martyn Welch29848ac2010-02-18 15:13:05 +0000629 bridge = image->parent->driver_priv;
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100630
631 i = image->number;
632
633 /* Read registers */
Martyn Welch29848ac2010-02-18 15:13:05 +0000634 ctl = ioread32be(bridge->base + TSI148_LCSR_IT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100635 TSI148_LCSR_OFFSET_ITAT);
636
Martyn Welch29848ac2010-02-18 15:13:05 +0000637 vme_base_high = ioread32be(bridge->base + TSI148_LCSR_IT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100638 TSI148_LCSR_OFFSET_ITSAU);
Martyn Welch29848ac2010-02-18 15:13:05 +0000639 vme_base_low = ioread32be(bridge->base + TSI148_LCSR_IT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100640 TSI148_LCSR_OFFSET_ITSAL);
Martyn Welch29848ac2010-02-18 15:13:05 +0000641 vme_bound_high = ioread32be(bridge->base + TSI148_LCSR_IT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100642 TSI148_LCSR_OFFSET_ITEAU);
Martyn Welch29848ac2010-02-18 15:13:05 +0000643 vme_bound_low = ioread32be(bridge->base + TSI148_LCSR_IT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100644 TSI148_LCSR_OFFSET_ITEAL);
Martyn Welch29848ac2010-02-18 15:13:05 +0000645 pci_offset_high = ioread32be(bridge->base + TSI148_LCSR_IT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100646 TSI148_LCSR_OFFSET_ITOFU);
Martyn Welch29848ac2010-02-18 15:13:05 +0000647 pci_offset_low = ioread32be(bridge->base + TSI148_LCSR_IT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100648 TSI148_LCSR_OFFSET_ITOFL);
649
650 /* Convert 64-bit variables to 2x 32-bit variables */
651 reg_join(vme_base_high, vme_base_low, vme_base);
652 reg_join(vme_bound_high, vme_bound_low, &vme_bound);
653 reg_join(pci_offset_high, pci_offset_low, &pci_offset);
654
Joe Schultz098ced82014-04-03 14:47:55 -0500655 *pci_base = (dma_addr_t)(*vme_base + pci_offset);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100656
657 *enabled = 0;
658 *aspace = 0;
659 *cycle = 0;
660
661 if (ctl & TSI148_LCSR_ITAT_EN)
662 *enabled = 1;
663
664 if ((ctl & TSI148_LCSR_ITAT_AS_M) == TSI148_LCSR_ITAT_AS_A16) {
665 granularity = 0x10;
666 *aspace |= VME_A16;
667 }
668 if ((ctl & TSI148_LCSR_ITAT_AS_M) == TSI148_LCSR_ITAT_AS_A24) {
669 granularity = 0x1000;
670 *aspace |= VME_A24;
671 }
672 if ((ctl & TSI148_LCSR_ITAT_AS_M) == TSI148_LCSR_ITAT_AS_A32) {
673 granularity = 0x10000;
674 *aspace |= VME_A32;
675 }
676 if ((ctl & TSI148_LCSR_ITAT_AS_M) == TSI148_LCSR_ITAT_AS_A64) {
677 granularity = 0x10000;
678 *aspace |= VME_A64;
679 }
680
681 /* Need granularity before we set the size */
682 *size = (unsigned long long)((vme_bound - *vme_base) + granularity);
683
684
685 if ((ctl & TSI148_LCSR_ITAT_2eSSTM_M) == TSI148_LCSR_ITAT_2eSSTM_160)
686 *cycle |= VME_2eSST160;
687 if ((ctl & TSI148_LCSR_ITAT_2eSSTM_M) == TSI148_LCSR_ITAT_2eSSTM_267)
688 *cycle |= VME_2eSST267;
689 if ((ctl & TSI148_LCSR_ITAT_2eSSTM_M) == TSI148_LCSR_ITAT_2eSSTM_320)
690 *cycle |= VME_2eSST320;
691
692 if (ctl & TSI148_LCSR_ITAT_BLT)
693 *cycle |= VME_BLT;
694 if (ctl & TSI148_LCSR_ITAT_MBLT)
695 *cycle |= VME_MBLT;
696 if (ctl & TSI148_LCSR_ITAT_2eVME)
697 *cycle |= VME_2eVME;
698 if (ctl & TSI148_LCSR_ITAT_2eSST)
699 *cycle |= VME_2eSST;
700 if (ctl & TSI148_LCSR_ITAT_2eSSTB)
701 *cycle |= VME_2eSSTB;
702
703 if (ctl & TSI148_LCSR_ITAT_SUPR)
704 *cycle |= VME_SUPER;
705 if (ctl & TSI148_LCSR_ITAT_NPRIV)
706 *cycle |= VME_USER;
707 if (ctl & TSI148_LCSR_ITAT_PGM)
708 *cycle |= VME_PROG;
709 if (ctl & TSI148_LCSR_ITAT_DATA)
710 *cycle |= VME_DATA;
711
712 return 0;
713}
714
715/*
716 * Allocate and map PCI Resource
717 */
718static int tsi148_alloc_resource(struct vme_master_resource *image,
719 unsigned long long size)
720{
721 unsigned long long existing_size;
722 int retval = 0;
723 struct pci_dev *pdev;
Martyn Welch29848ac2010-02-18 15:13:05 +0000724 struct vme_bridge *tsi148_bridge;
725
726 tsi148_bridge = image->parent;
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100727
Aaron Sierra177581fa2014-04-03 14:48:27 -0500728 pdev = to_pci_dev(tsi148_bridge->parent);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100729
Martyn Welch8fafb472010-02-18 15:13:12 +0000730 existing_size = (unsigned long long)(image->bus_resource.end -
731 image->bus_resource.start);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100732
733 /* If the existing size is OK, return */
Martyn Welch59c22902009-10-29 16:35:01 +0000734 if ((size != 0) && (existing_size == (size - 1)))
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100735 return 0;
736
737 if (existing_size != 0) {
738 iounmap(image->kern_base);
739 image->kern_base = NULL;
Ilia Mirkin794a8942011-03-13 00:29:13 -0500740 kfree(image->bus_resource.name);
Emilio G. Cota886953e2010-11-12 11:14:07 +0000741 release_resource(&image->bus_resource);
742 memset(&image->bus_resource, 0, sizeof(struct resource));
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100743 }
744
Martyn Welch59c22902009-10-29 16:35:01 +0000745 /* Exit here if size is zero */
Martyn Welch79463282010-03-22 14:58:57 +0000746 if (size == 0)
Martyn Welch59c22902009-10-29 16:35:01 +0000747 return 0;
Martyn Welch59c22902009-10-29 16:35:01 +0000748
Martyn Welch8fafb472010-02-18 15:13:12 +0000749 if (image->bus_resource.name == NULL) {
Julia Lawall0aa3f132010-05-30 22:27:46 +0200750 image->bus_resource.name = kmalloc(VMENAMSIZ+3, GFP_ATOMIC);
Martyn Welch8fafb472010-02-18 15:13:12 +0000751 if (image->bus_resource.name == NULL) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000752 dev_err(tsi148_bridge->parent, "Unable to allocate "
753 "memory for resource name\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100754 retval = -ENOMEM;
755 goto err_name;
756 }
757 }
758
Martyn Welch8fafb472010-02-18 15:13:12 +0000759 sprintf((char *)image->bus_resource.name, "%s.%d", tsi148_bridge->name,
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100760 image->number);
761
Martyn Welch8fafb472010-02-18 15:13:12 +0000762 image->bus_resource.start = 0;
763 image->bus_resource.end = (unsigned long)size;
764 image->bus_resource.flags = IORESOURCE_MEM;
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100765
766 retval = pci_bus_alloc_resource(pdev->bus,
Dmitry Kalinkinda5ae8a2015-07-08 17:42:17 +0300767 &image->bus_resource, size, 0x10000, PCIBIOS_MIN_MEM,
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100768 0, NULL, NULL);
769 if (retval) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000770 dev_err(tsi148_bridge->parent, "Failed to allocate mem "
771 "resource for window %d size 0x%lx start 0x%lx\n",
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100772 image->number, (unsigned long)size,
Martyn Welch8fafb472010-02-18 15:13:12 +0000773 (unsigned long)image->bus_resource.start);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100774 goto err_resource;
775 }
776
777 image->kern_base = ioremap_nocache(
Martyn Welch8fafb472010-02-18 15:13:12 +0000778 image->bus_resource.start, size);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100779 if (image->kern_base == NULL) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000780 dev_err(tsi148_bridge->parent, "Failed to remap resource\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100781 retval = -ENOMEM;
782 goto err_remap;
783 }
784
785 return 0;
786
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100787err_remap:
Emilio G. Cota886953e2010-11-12 11:14:07 +0000788 release_resource(&image->bus_resource);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100789err_resource:
Martyn Welch8fafb472010-02-18 15:13:12 +0000790 kfree(image->bus_resource.name);
Emilio G. Cota886953e2010-11-12 11:14:07 +0000791 memset(&image->bus_resource, 0, sizeof(struct resource));
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100792err_name:
793 return retval;
794}
795
796/*
797 * Free and unmap PCI Resource
798 */
799static void tsi148_free_resource(struct vme_master_resource *image)
800{
801 iounmap(image->kern_base);
802 image->kern_base = NULL;
Emilio G. Cota886953e2010-11-12 11:14:07 +0000803 release_resource(&image->bus_resource);
Martyn Welch8fafb472010-02-18 15:13:12 +0000804 kfree(image->bus_resource.name);
Emilio G. Cota886953e2010-11-12 11:14:07 +0000805 memset(&image->bus_resource, 0, sizeof(struct resource));
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100806}
807
808/*
809 * Set the attributes of an outbound window.
810 */
Emilio G. Cota5ade6c42010-11-12 11:15:00 +0000811static int tsi148_master_set(struct vme_master_resource *image, int enabled,
Martyn Welch6af04b02011-12-01 17:06:29 +0000812 unsigned long long vme_base, unsigned long long size, u32 aspace,
813 u32 cycle, u32 dwidth)
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100814{
815 int retval = 0;
816 unsigned int i;
817 unsigned int temp_ctl = 0;
818 unsigned int pci_base_low, pci_base_high;
819 unsigned int pci_bound_low, pci_bound_high;
820 unsigned int vme_offset_low, vme_offset_high;
821 unsigned long long pci_bound, vme_offset, pci_base;
Martyn Welch48d9356e2010-03-22 14:58:50 +0000822 struct vme_bridge *tsi148_bridge;
Martyn Welch29848ac2010-02-18 15:13:05 +0000823 struct tsi148_driver *bridge;
Joe Schultz226572b2014-04-03 14:48:16 -0500824 struct pci_bus_region region;
825 struct pci_dev *pdev;
Martyn Welch29848ac2010-02-18 15:13:05 +0000826
Martyn Welch48d9356e2010-03-22 14:58:50 +0000827 tsi148_bridge = image->parent;
828
829 bridge = tsi148_bridge->driver_priv;
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100830
Aaron Sierra177581fa2014-04-03 14:48:27 -0500831 pdev = to_pci_dev(tsi148_bridge->parent);
Joe Schultz226572b2014-04-03 14:48:16 -0500832
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100833 /* Verify input data */
834 if (vme_base & 0xFFFF) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000835 dev_err(tsi148_bridge->parent, "Invalid VME Window "
836 "alignment\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100837 retval = -EINVAL;
838 goto err_window;
839 }
Martyn Welch59c22902009-10-29 16:35:01 +0000840
841 if ((size == 0) && (enabled != 0)) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000842 dev_err(tsi148_bridge->parent, "Size must be non-zero for "
843 "enabled windows\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100844 retval = -EINVAL;
845 goto err_window;
846 }
847
Emilio G. Cota886953e2010-11-12 11:14:07 +0000848 spin_lock(&image->lock);
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100849
850 /* Let's allocate the resource here rather than further up the stack as
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300851 * it avoids pushing loads of bus dependent stuff up the stack. If size
Martyn Welch59c22902009-10-29 16:35:01 +0000852 * is zero, any existing resource will be freed.
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100853 */
854 retval = tsi148_alloc_resource(image, size);
855 if (retval) {
Emilio G. Cota886953e2010-11-12 11:14:07 +0000856 spin_unlock(&image->lock);
Martyn Welch48d9356e2010-03-22 14:58:50 +0000857 dev_err(tsi148_bridge->parent, "Unable to allocate memory for "
Martyn Welch59c22902009-10-29 16:35:01 +0000858 "resource\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100859 goto err_res;
860 }
861
Martyn Welch59c22902009-10-29 16:35:01 +0000862 if (size == 0) {
863 pci_base = 0;
864 pci_bound = 0;
865 vme_offset = 0;
866 } else {
Joe Schultz226572b2014-04-03 14:48:16 -0500867 pcibios_resource_to_bus(pdev->bus, &region,
868 &image->bus_resource);
869 pci_base = region.start;
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100870
Martyn Welch59c22902009-10-29 16:35:01 +0000871 /*
872 * Bound address is a valid address for the window, adjust
873 * according to window granularity.
874 */
875 pci_bound = pci_base + (size - 0x10000);
876 vme_offset = vme_base - pci_base;
877 }
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100878
879 /* Convert 64-bit variables to 2x 32-bit variables */
880 reg_split(pci_base, &pci_base_high, &pci_base_low);
881 reg_split(pci_bound, &pci_bound_high, &pci_bound_low);
882 reg_split(vme_offset, &vme_offset_high, &vme_offset_low);
883
884 if (pci_base_low & 0xFFFF) {
Emilio G. Cota886953e2010-11-12 11:14:07 +0000885 spin_unlock(&image->lock);
Martyn Welch48d9356e2010-03-22 14:58:50 +0000886 dev_err(tsi148_bridge->parent, "Invalid PCI base alignment\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100887 retval = -EINVAL;
888 goto err_gran;
889 }
890 if (pci_bound_low & 0xFFFF) {
Emilio G. Cota886953e2010-11-12 11:14:07 +0000891 spin_unlock(&image->lock);
Martyn Welch48d9356e2010-03-22 14:58:50 +0000892 dev_err(tsi148_bridge->parent, "Invalid PCI bound alignment\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100893 retval = -EINVAL;
894 goto err_gran;
895 }
896 if (vme_offset_low & 0xFFFF) {
Emilio G. Cota886953e2010-11-12 11:14:07 +0000897 spin_unlock(&image->lock);
Martyn Welch48d9356e2010-03-22 14:58:50 +0000898 dev_err(tsi148_bridge->parent, "Invalid VME Offset "
899 "alignment\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100900 retval = -EINVAL;
901 goto err_gran;
902 }
903
904 i = image->number;
905
906 /* Disable while we are mucking around */
Martyn Welch29848ac2010-02-18 15:13:05 +0000907 temp_ctl = ioread32be(bridge->base + TSI148_LCSR_OT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100908 TSI148_LCSR_OFFSET_OTAT);
909 temp_ctl &= ~TSI148_LCSR_OTAT_EN;
Martyn Welch29848ac2010-02-18 15:13:05 +0000910 iowrite32be(temp_ctl, bridge->base + TSI148_LCSR_OT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100911 TSI148_LCSR_OFFSET_OTAT);
912
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100913 /* Setup 2eSST speeds */
914 temp_ctl &= ~TSI148_LCSR_OTAT_2eSSTM_M;
915 switch (cycle & (VME_2eSST160 | VME_2eSST267 | VME_2eSST320)) {
916 case VME_2eSST160:
917 temp_ctl |= TSI148_LCSR_OTAT_2eSSTM_160;
918 break;
919 case VME_2eSST267:
920 temp_ctl |= TSI148_LCSR_OTAT_2eSSTM_267;
921 break;
922 case VME_2eSST320:
923 temp_ctl |= TSI148_LCSR_OTAT_2eSSTM_320;
924 break;
925 }
926
927 /* Setup cycle types */
928 if (cycle & VME_BLT) {
929 temp_ctl &= ~TSI148_LCSR_OTAT_TM_M;
930 temp_ctl |= TSI148_LCSR_OTAT_TM_BLT;
931 }
932 if (cycle & VME_MBLT) {
933 temp_ctl &= ~TSI148_LCSR_OTAT_TM_M;
934 temp_ctl |= TSI148_LCSR_OTAT_TM_MBLT;
935 }
936 if (cycle & VME_2eVME) {
937 temp_ctl &= ~TSI148_LCSR_OTAT_TM_M;
938 temp_ctl |= TSI148_LCSR_OTAT_TM_2eVME;
939 }
940 if (cycle & VME_2eSST) {
941 temp_ctl &= ~TSI148_LCSR_OTAT_TM_M;
942 temp_ctl |= TSI148_LCSR_OTAT_TM_2eSST;
943 }
944 if (cycle & VME_2eSSTB) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000945 dev_warn(tsi148_bridge->parent, "Currently not setting "
946 "Broadcast Select Registers\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100947 temp_ctl &= ~TSI148_LCSR_OTAT_TM_M;
948 temp_ctl |= TSI148_LCSR_OTAT_TM_2eSSTB;
949 }
950
951 /* Setup data width */
952 temp_ctl &= ~TSI148_LCSR_OTAT_DBW_M;
953 switch (dwidth) {
954 case VME_D16:
955 temp_ctl |= TSI148_LCSR_OTAT_DBW_16;
956 break;
957 case VME_D32:
958 temp_ctl |= TSI148_LCSR_OTAT_DBW_32;
959 break;
960 default:
Emilio G. Cota886953e2010-11-12 11:14:07 +0000961 spin_unlock(&image->lock);
Martyn Welch48d9356e2010-03-22 14:58:50 +0000962 dev_err(tsi148_bridge->parent, "Invalid data width\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +0100963 retval = -EINVAL;
964 goto err_dwidth;
965 }
966
967 /* Setup address space */
968 temp_ctl &= ~TSI148_LCSR_OTAT_AMODE_M;
969 switch (aspace) {
970 case VME_A16:
971 temp_ctl |= TSI148_LCSR_OTAT_AMODE_A16;
972 break;
973 case VME_A24:
974 temp_ctl |= TSI148_LCSR_OTAT_AMODE_A24;
975 break;
976 case VME_A32:
977 temp_ctl |= TSI148_LCSR_OTAT_AMODE_A32;
978 break;
979 case VME_A64:
980 temp_ctl |= TSI148_LCSR_OTAT_AMODE_A64;
981 break;
982 case VME_CRCSR:
983 temp_ctl |= TSI148_LCSR_OTAT_AMODE_CRCSR;
984 break;
985 case VME_USER1:
986 temp_ctl |= TSI148_LCSR_OTAT_AMODE_USER1;
987 break;
988 case VME_USER2:
989 temp_ctl |= TSI148_LCSR_OTAT_AMODE_USER2;
990 break;
991 case VME_USER3:
992 temp_ctl |= TSI148_LCSR_OTAT_AMODE_USER3;
993 break;
994 case VME_USER4:
995 temp_ctl |= TSI148_LCSR_OTAT_AMODE_USER4;
996 break;
997 default:
Emilio G. Cota886953e2010-11-12 11:14:07 +0000998 spin_unlock(&image->lock);
Martyn Welch48d9356e2010-03-22 14:58:50 +0000999 dev_err(tsi148_bridge->parent, "Invalid address space\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001000 retval = -EINVAL;
1001 goto err_aspace;
1002 break;
1003 }
1004
1005 temp_ctl &= ~(3<<4);
1006 if (cycle & VME_SUPER)
1007 temp_ctl |= TSI148_LCSR_OTAT_SUP;
1008 if (cycle & VME_PROG)
1009 temp_ctl |= TSI148_LCSR_OTAT_PGM;
1010
1011 /* Setup mapping */
Martyn Welch29848ac2010-02-18 15:13:05 +00001012 iowrite32be(pci_base_high, bridge->base + TSI148_LCSR_OT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001013 TSI148_LCSR_OFFSET_OTSAU);
Martyn Welch29848ac2010-02-18 15:13:05 +00001014 iowrite32be(pci_base_low, bridge->base + TSI148_LCSR_OT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001015 TSI148_LCSR_OFFSET_OTSAL);
Martyn Welch29848ac2010-02-18 15:13:05 +00001016 iowrite32be(pci_bound_high, bridge->base + TSI148_LCSR_OT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001017 TSI148_LCSR_OFFSET_OTEAU);
Martyn Welch29848ac2010-02-18 15:13:05 +00001018 iowrite32be(pci_bound_low, bridge->base + TSI148_LCSR_OT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001019 TSI148_LCSR_OFFSET_OTEAL);
Martyn Welch29848ac2010-02-18 15:13:05 +00001020 iowrite32be(vme_offset_high, bridge->base + TSI148_LCSR_OT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001021 TSI148_LCSR_OFFSET_OTOFU);
Martyn Welch29848ac2010-02-18 15:13:05 +00001022 iowrite32be(vme_offset_low, bridge->base + TSI148_LCSR_OT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001023 TSI148_LCSR_OFFSET_OTOFL);
1024
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001025 /* Write ctl reg without enable */
Martyn Welch29848ac2010-02-18 15:13:05 +00001026 iowrite32be(temp_ctl, bridge->base + TSI148_LCSR_OT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001027 TSI148_LCSR_OFFSET_OTAT);
1028
1029 if (enabled)
1030 temp_ctl |= TSI148_LCSR_OTAT_EN;
1031
Martyn Welch29848ac2010-02-18 15:13:05 +00001032 iowrite32be(temp_ctl, bridge->base + TSI148_LCSR_OT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001033 TSI148_LCSR_OFFSET_OTAT);
1034
Emilio G. Cota886953e2010-11-12 11:14:07 +00001035 spin_unlock(&image->lock);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001036 return 0;
1037
1038err_aspace:
1039err_dwidth:
1040err_gran:
1041 tsi148_free_resource(image);
1042err_res:
1043err_window:
1044 return retval;
1045
1046}
1047
1048/*
1049 * Set the attributes of an outbound window.
1050 *
1051 * XXX Not parsing prefetch information.
1052 */
Emilio G. Cota5ade6c42010-11-12 11:15:00 +00001053static int __tsi148_master_get(struct vme_master_resource *image, int *enabled,
Martyn Welch6af04b02011-12-01 17:06:29 +00001054 unsigned long long *vme_base, unsigned long long *size, u32 *aspace,
1055 u32 *cycle, u32 *dwidth)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001056{
1057 unsigned int i, ctl;
1058 unsigned int pci_base_low, pci_base_high;
1059 unsigned int pci_bound_low, pci_bound_high;
1060 unsigned int vme_offset_low, vme_offset_high;
1061
1062 unsigned long long pci_base, pci_bound, vme_offset;
Martyn Welch29848ac2010-02-18 15:13:05 +00001063 struct tsi148_driver *bridge;
1064
1065 bridge = image->parent->driver_priv;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001066
1067 i = image->number;
1068
Martyn Welch29848ac2010-02-18 15:13:05 +00001069 ctl = ioread32be(bridge->base + TSI148_LCSR_OT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001070 TSI148_LCSR_OFFSET_OTAT);
1071
Martyn Welch29848ac2010-02-18 15:13:05 +00001072 pci_base_high = ioread32be(bridge->base + TSI148_LCSR_OT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001073 TSI148_LCSR_OFFSET_OTSAU);
Martyn Welch29848ac2010-02-18 15:13:05 +00001074 pci_base_low = ioread32be(bridge->base + TSI148_LCSR_OT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001075 TSI148_LCSR_OFFSET_OTSAL);
Martyn Welch29848ac2010-02-18 15:13:05 +00001076 pci_bound_high = ioread32be(bridge->base + TSI148_LCSR_OT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001077 TSI148_LCSR_OFFSET_OTEAU);
Martyn Welch29848ac2010-02-18 15:13:05 +00001078 pci_bound_low = ioread32be(bridge->base + TSI148_LCSR_OT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001079 TSI148_LCSR_OFFSET_OTEAL);
Martyn Welch29848ac2010-02-18 15:13:05 +00001080 vme_offset_high = ioread32be(bridge->base + TSI148_LCSR_OT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001081 TSI148_LCSR_OFFSET_OTOFU);
Martyn Welch29848ac2010-02-18 15:13:05 +00001082 vme_offset_low = ioread32be(bridge->base + TSI148_LCSR_OT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001083 TSI148_LCSR_OFFSET_OTOFL);
1084
1085 /* Convert 64-bit variables to 2x 32-bit variables */
1086 reg_join(pci_base_high, pci_base_low, &pci_base);
1087 reg_join(pci_bound_high, pci_bound_low, &pci_bound);
1088 reg_join(vme_offset_high, vme_offset_low, &vme_offset);
1089
1090 *vme_base = pci_base + vme_offset;
1091 *size = (unsigned long long)(pci_bound - pci_base) + 0x10000;
1092
1093 *enabled = 0;
1094 *aspace = 0;
1095 *cycle = 0;
1096 *dwidth = 0;
1097
1098 if (ctl & TSI148_LCSR_OTAT_EN)
1099 *enabled = 1;
1100
1101 /* Setup address space */
1102 if ((ctl & TSI148_LCSR_OTAT_AMODE_M) == TSI148_LCSR_OTAT_AMODE_A16)
1103 *aspace |= VME_A16;
1104 if ((ctl & TSI148_LCSR_OTAT_AMODE_M) == TSI148_LCSR_OTAT_AMODE_A24)
1105 *aspace |= VME_A24;
1106 if ((ctl & TSI148_LCSR_OTAT_AMODE_M) == TSI148_LCSR_OTAT_AMODE_A32)
1107 *aspace |= VME_A32;
1108 if ((ctl & TSI148_LCSR_OTAT_AMODE_M) == TSI148_LCSR_OTAT_AMODE_A64)
1109 *aspace |= VME_A64;
1110 if ((ctl & TSI148_LCSR_OTAT_AMODE_M) == TSI148_LCSR_OTAT_AMODE_CRCSR)
1111 *aspace |= VME_CRCSR;
1112 if ((ctl & TSI148_LCSR_OTAT_AMODE_M) == TSI148_LCSR_OTAT_AMODE_USER1)
1113 *aspace |= VME_USER1;
1114 if ((ctl & TSI148_LCSR_OTAT_AMODE_M) == TSI148_LCSR_OTAT_AMODE_USER2)
1115 *aspace |= VME_USER2;
1116 if ((ctl & TSI148_LCSR_OTAT_AMODE_M) == TSI148_LCSR_OTAT_AMODE_USER3)
1117 *aspace |= VME_USER3;
1118 if ((ctl & TSI148_LCSR_OTAT_AMODE_M) == TSI148_LCSR_OTAT_AMODE_USER4)
1119 *aspace |= VME_USER4;
1120
1121 /* Setup 2eSST speeds */
1122 if ((ctl & TSI148_LCSR_OTAT_2eSSTM_M) == TSI148_LCSR_OTAT_2eSSTM_160)
1123 *cycle |= VME_2eSST160;
1124 if ((ctl & TSI148_LCSR_OTAT_2eSSTM_M) == TSI148_LCSR_OTAT_2eSSTM_267)
1125 *cycle |= VME_2eSST267;
1126 if ((ctl & TSI148_LCSR_OTAT_2eSSTM_M) == TSI148_LCSR_OTAT_2eSSTM_320)
1127 *cycle |= VME_2eSST320;
1128
1129 /* Setup cycle types */
Martyn Welch79463282010-03-22 14:58:57 +00001130 if ((ctl & TSI148_LCSR_OTAT_TM_M) == TSI148_LCSR_OTAT_TM_SCT)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001131 *cycle |= VME_SCT;
Martyn Welch79463282010-03-22 14:58:57 +00001132 if ((ctl & TSI148_LCSR_OTAT_TM_M) == TSI148_LCSR_OTAT_TM_BLT)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001133 *cycle |= VME_BLT;
Martyn Welch79463282010-03-22 14:58:57 +00001134 if ((ctl & TSI148_LCSR_OTAT_TM_M) == TSI148_LCSR_OTAT_TM_MBLT)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001135 *cycle |= VME_MBLT;
Martyn Welch79463282010-03-22 14:58:57 +00001136 if ((ctl & TSI148_LCSR_OTAT_TM_M) == TSI148_LCSR_OTAT_TM_2eVME)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001137 *cycle |= VME_2eVME;
Martyn Welch79463282010-03-22 14:58:57 +00001138 if ((ctl & TSI148_LCSR_OTAT_TM_M) == TSI148_LCSR_OTAT_TM_2eSST)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001139 *cycle |= VME_2eSST;
Martyn Welch79463282010-03-22 14:58:57 +00001140 if ((ctl & TSI148_LCSR_OTAT_TM_M) == TSI148_LCSR_OTAT_TM_2eSSTB)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001141 *cycle |= VME_2eSSTB;
1142
1143 if (ctl & TSI148_LCSR_OTAT_SUP)
1144 *cycle |= VME_SUPER;
1145 else
1146 *cycle |= VME_USER;
1147
1148 if (ctl & TSI148_LCSR_OTAT_PGM)
1149 *cycle |= VME_PROG;
1150 else
1151 *cycle |= VME_DATA;
1152
1153 /* Setup data width */
1154 if ((ctl & TSI148_LCSR_OTAT_DBW_M) == TSI148_LCSR_OTAT_DBW_16)
1155 *dwidth = VME_D16;
1156 if ((ctl & TSI148_LCSR_OTAT_DBW_M) == TSI148_LCSR_OTAT_DBW_32)
1157 *dwidth = VME_D32;
1158
1159 return 0;
1160}
1161
1162
Emilio G. Cota5ade6c42010-11-12 11:15:00 +00001163static int tsi148_master_get(struct vme_master_resource *image, int *enabled,
Martyn Welch6af04b02011-12-01 17:06:29 +00001164 unsigned long long *vme_base, unsigned long long *size, u32 *aspace,
1165 u32 *cycle, u32 *dwidth)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001166{
1167 int retval;
1168
Emilio G. Cota886953e2010-11-12 11:14:07 +00001169 spin_lock(&image->lock);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001170
1171 retval = __tsi148_master_get(image, enabled, vme_base, size, aspace,
1172 cycle, dwidth);
1173
Emilio G. Cota886953e2010-11-12 11:14:07 +00001174 spin_unlock(&image->lock);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001175
1176 return retval;
1177}
1178
Emilio G. Cota5ade6c42010-11-12 11:15:00 +00001179static ssize_t tsi148_master_read(struct vme_master_resource *image, void *buf,
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001180 size_t count, loff_t offset)
1181{
1182 int retval, enabled;
1183 unsigned long long vme_base, size;
Martyn Welch6af04b02011-12-01 17:06:29 +00001184 u32 aspace, cycle, dwidth;
Dmitry Kalinkind3337eb2015-10-05 06:59:17 +03001185 struct vme_error_handler *handler = NULL;
Martyn Welch29848ac2010-02-18 15:13:05 +00001186 struct vme_bridge *tsi148_bridge;
Jingoo Han4e8764d2013-08-19 16:40:15 +09001187 void __iomem *addr = image->kern_base + offset;
Martyn Welch363e2e62012-07-19 17:48:46 +01001188 unsigned int done = 0;
1189 unsigned int count32;
Martyn Welch29848ac2010-02-18 15:13:05 +00001190
1191 tsi148_bridge = image->parent;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001192
Emilio G. Cota886953e2010-11-12 11:14:07 +00001193 spin_lock(&image->lock);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001194
Dmitry Kalinkin0b049662015-09-18 02:01:44 +03001195 if (err_chk) {
1196 __tsi148_master_get(image, &enabled, &vme_base, &size, &aspace,
1197 &cycle, &dwidth);
1198 handler = vme_register_error_handler(tsi148_bridge, aspace,
1199 vme_base + offset, count);
1200 if (!handler) {
1201 spin_unlock(&image->lock);
1202 return -ENOMEM;
1203 }
1204 }
1205
Martyn Welch363e2e62012-07-19 17:48:46 +01001206 /* The following code handles VME address alignment. We cannot use
Martyn Welcha2a720e2014-02-06 13:35:36 +00001207 * memcpy_xxx here because it may cut data transfers in to 8-bit
1208 * cycles when D16 or D32 cycles are required on the VME bus.
Martyn Welch363e2e62012-07-19 17:48:46 +01001209 * On the other hand, the bridge itself assures that the maximum data
1210 * cycle configured for the transfer is used and splits it
1211 * automatically for non-aligned addresses, so we don't want the
1212 * overhead of needlessly forcing small transfers for the entire cycle.
1213 */
1214 if ((uintptr_t)addr & 0x1) {
1215 *(u8 *)buf = ioread8(addr);
1216 done += 1;
1217 if (done == count)
1218 goto out;
1219 }
Martyn Welchf0342e62014-02-07 15:48:56 +00001220 if ((uintptr_t)(addr + done) & 0x2) {
Martyn Welch363e2e62012-07-19 17:48:46 +01001221 if ((count - done) < 2) {
1222 *(u8 *)(buf + done) = ioread8(addr + done);
1223 done += 1;
1224 goto out;
1225 } else {
1226 *(u16 *)(buf + done) = ioread16(addr + done);
1227 done += 2;
1228 }
1229 }
1230
1231 count32 = (count - done) & ~0x3;
Martyn Welcha2a720e2014-02-06 13:35:36 +00001232 while (done < count32) {
1233 *(u32 *)(buf + done) = ioread32(addr + done);
1234 done += 4;
Martyn Welch363e2e62012-07-19 17:48:46 +01001235 }
1236
1237 if ((count - done) & 0x2) {
1238 *(u16 *)(buf + done) = ioread16(addr + done);
1239 done += 2;
1240 }
1241 if ((count - done) & 0x1) {
1242 *(u8 *)(buf + done) = ioread8(addr + done);
1243 done += 1;
1244 }
1245
1246out:
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001247 retval = count;
1248
Dmitry Kalinkin0b049662015-09-18 02:01:44 +03001249 if (err_chk) {
1250 if (handler->num_errors) {
1251 dev_err(image->parent->parent,
1252 "First VME read error detected an at address 0x%llx\n",
1253 handler->first_error);
1254 retval = handler->first_error - (vme_base + offset);
1255 }
1256 vme_unregister_error_handler(handler);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001257 }
1258
Emilio G. Cota886953e2010-11-12 11:14:07 +00001259 spin_unlock(&image->lock);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001260
1261 return retval;
1262}
1263
1264
Emilio G. Cota5ade6c42010-11-12 11:15:00 +00001265static ssize_t tsi148_master_write(struct vme_master_resource *image, void *buf,
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001266 size_t count, loff_t offset)
1267{
1268 int retval = 0, enabled;
1269 unsigned long long vme_base, size;
Martyn Welch6af04b02011-12-01 17:06:29 +00001270 u32 aspace, cycle, dwidth;
Jingoo Han4e8764d2013-08-19 16:40:15 +09001271 void __iomem *addr = image->kern_base + offset;
Martyn Welch363e2e62012-07-19 17:48:46 +01001272 unsigned int done = 0;
1273 unsigned int count32;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001274
Dmitry Kalinkind3337eb2015-10-05 06:59:17 +03001275 struct vme_error_handler *handler = NULL;
Martyn Welch29848ac2010-02-18 15:13:05 +00001276 struct vme_bridge *tsi148_bridge;
1277 struct tsi148_driver *bridge;
1278
1279 tsi148_bridge = image->parent;
1280
1281 bridge = tsi148_bridge->driver_priv;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001282
Emilio G. Cota886953e2010-11-12 11:14:07 +00001283 spin_lock(&image->lock);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001284
Dmitry Kalinkin0b049662015-09-18 02:01:44 +03001285 if (err_chk) {
1286 __tsi148_master_get(image, &enabled, &vme_base, &size, &aspace,
1287 &cycle, &dwidth);
1288 handler = vme_register_error_handler(tsi148_bridge, aspace,
1289 vme_base + offset, count);
1290 if (!handler) {
1291 spin_unlock(&image->lock);
1292 return -ENOMEM;
1293 }
1294 }
1295
Martyn Welch363e2e62012-07-19 17:48:46 +01001296 /* Here we apply for the same strategy we do in master_read
Martyn Welcha2a720e2014-02-06 13:35:36 +00001297 * function in order to assure the correct cycles.
Martyn Welch363e2e62012-07-19 17:48:46 +01001298 */
1299 if ((uintptr_t)addr & 0x1) {
1300 iowrite8(*(u8 *)buf, addr);
1301 done += 1;
1302 if (done == count)
1303 goto out;
1304 }
Martyn Welchf0342e62014-02-07 15:48:56 +00001305 if ((uintptr_t)(addr + done) & 0x2) {
Martyn Welch363e2e62012-07-19 17:48:46 +01001306 if ((count - done) < 2) {
1307 iowrite8(*(u8 *)(buf + done), addr + done);
1308 done += 1;
1309 goto out;
1310 } else {
1311 iowrite16(*(u16 *)(buf + done), addr + done);
1312 done += 2;
1313 }
1314 }
1315
1316 count32 = (count - done) & ~0x3;
Martyn Welcha2a720e2014-02-06 13:35:36 +00001317 while (done < count32) {
1318 iowrite32(*(u32 *)(buf + done), addr + done);
1319 done += 4;
Martyn Welch363e2e62012-07-19 17:48:46 +01001320 }
1321
1322 if ((count - done) & 0x2) {
1323 iowrite16(*(u16 *)(buf + done), addr + done);
1324 done += 2;
1325 }
1326 if ((count - done) & 0x1) {
1327 iowrite8(*(u8 *)(buf + done), addr + done);
1328 done += 1;
1329 }
1330
1331out:
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001332 retval = count;
1333
1334 /*
1335 * Writes are posted. We need to do a read on the VME bus to flush out
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001336 * all of the writes before we check for errors. We can't guarantee
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001337 * that reading the data we have just written is safe. It is believed
1338 * that there isn't any read, write re-ordering, so we can read any
1339 * location in VME space, so lets read the Device ID from the tsi148's
1340 * own registers as mapped into CR/CSR space.
1341 *
1342 * We check for saved errors in the written address range/space.
1343 */
1344
Dmitry Kalinkin0b049662015-09-18 02:01:44 +03001345 if (err_chk) {
1346 ioread16(bridge->flush_image->kern_base + 0x7F000);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001347
Dmitry Kalinkin0b049662015-09-18 02:01:44 +03001348 if (handler->num_errors) {
1349 dev_warn(tsi148_bridge->parent,
1350 "First VME write error detected an at address 0x%llx\n",
1351 handler->first_error);
1352 retval = handler->first_error - (vme_base + offset);
1353 }
1354 vme_unregister_error_handler(handler);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001355 }
1356
Emilio G. Cota886953e2010-11-12 11:14:07 +00001357 spin_unlock(&image->lock);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001358
1359 return retval;
1360}
1361
1362/*
1363 * Perform an RMW cycle on the VME bus.
1364 *
1365 * Requires a previously configured master window, returns final value.
1366 */
Emilio G. Cota5ade6c42010-11-12 11:15:00 +00001367static unsigned int tsi148_master_rmw(struct vme_master_resource *image,
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001368 unsigned int mask, unsigned int compare, unsigned int swap,
1369 loff_t offset)
1370{
1371 unsigned long long pci_addr;
1372 unsigned int pci_addr_high, pci_addr_low;
1373 u32 tmp, result;
1374 int i;
Martyn Welch29848ac2010-02-18 15:13:05 +00001375 struct tsi148_driver *bridge;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001376
Martyn Welch29848ac2010-02-18 15:13:05 +00001377 bridge = image->parent->driver_priv;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001378
1379 /* Find the PCI address that maps to the desired VME address */
1380 i = image->number;
1381
1382 /* Locking as we can only do one of these at a time */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001383 mutex_lock(&bridge->vme_rmw);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001384
1385 /* Lock image */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001386 spin_lock(&image->lock);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001387
Martyn Welch29848ac2010-02-18 15:13:05 +00001388 pci_addr_high = ioread32be(bridge->base + TSI148_LCSR_OT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001389 TSI148_LCSR_OFFSET_OTSAU);
Martyn Welch29848ac2010-02-18 15:13:05 +00001390 pci_addr_low = ioread32be(bridge->base + TSI148_LCSR_OT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001391 TSI148_LCSR_OFFSET_OTSAL);
1392
1393 reg_join(pci_addr_high, pci_addr_low, &pci_addr);
1394 reg_split(pci_addr + offset, &pci_addr_high, &pci_addr_low);
1395
1396 /* Configure registers */
Martyn Welch29848ac2010-02-18 15:13:05 +00001397 iowrite32be(mask, bridge->base + TSI148_LCSR_RMWEN);
1398 iowrite32be(compare, bridge->base + TSI148_LCSR_RMWC);
1399 iowrite32be(swap, bridge->base + TSI148_LCSR_RMWS);
1400 iowrite32be(pci_addr_high, bridge->base + TSI148_LCSR_RMWAU);
1401 iowrite32be(pci_addr_low, bridge->base + TSI148_LCSR_RMWAL);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001402
1403 /* Enable RMW */
Martyn Welch29848ac2010-02-18 15:13:05 +00001404 tmp = ioread32be(bridge->base + TSI148_LCSR_VMCTRL);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001405 tmp |= TSI148_LCSR_VMCTRL_RMWEN;
Martyn Welch29848ac2010-02-18 15:13:05 +00001406 iowrite32be(tmp, bridge->base + TSI148_LCSR_VMCTRL);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001407
1408 /* Kick process off with a read to the required address. */
1409 result = ioread32be(image->kern_base + offset);
1410
1411 /* Disable RMW */
Martyn Welch29848ac2010-02-18 15:13:05 +00001412 tmp = ioread32be(bridge->base + TSI148_LCSR_VMCTRL);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001413 tmp &= ~TSI148_LCSR_VMCTRL_RMWEN;
Martyn Welch29848ac2010-02-18 15:13:05 +00001414 iowrite32be(tmp, bridge->base + TSI148_LCSR_VMCTRL);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001415
Emilio G. Cota886953e2010-11-12 11:14:07 +00001416 spin_unlock(&image->lock);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001417
Emilio G. Cota886953e2010-11-12 11:14:07 +00001418 mutex_unlock(&bridge->vme_rmw);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001419
1420 return result;
1421}
1422
Martyn Welchac1a4f22012-03-22 13:27:30 +00001423static int tsi148_dma_set_vme_src_attributes(struct device *dev, __be32 *attr,
Martyn Welch6af04b02011-12-01 17:06:29 +00001424 u32 aspace, u32 cycle, u32 dwidth)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001425{
Martyn Welchac1a4f22012-03-22 13:27:30 +00001426 u32 val;
1427
1428 val = be32_to_cpu(*attr);
1429
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001430 /* Setup 2eSST speeds */
1431 switch (cycle & (VME_2eSST160 | VME_2eSST267 | VME_2eSST320)) {
1432 case VME_2eSST160:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001433 val |= TSI148_LCSR_DSAT_2eSSTM_160;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001434 break;
1435 case VME_2eSST267:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001436 val |= TSI148_LCSR_DSAT_2eSSTM_267;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001437 break;
1438 case VME_2eSST320:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001439 val |= TSI148_LCSR_DSAT_2eSSTM_320;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001440 break;
1441 }
1442
1443 /* Setup cycle types */
Martyn Welch79463282010-03-22 14:58:57 +00001444 if (cycle & VME_SCT)
Martyn Welchac1a4f22012-03-22 13:27:30 +00001445 val |= TSI148_LCSR_DSAT_TM_SCT;
Martyn Welch79463282010-03-22 14:58:57 +00001446
1447 if (cycle & VME_BLT)
Martyn Welchac1a4f22012-03-22 13:27:30 +00001448 val |= TSI148_LCSR_DSAT_TM_BLT;
Martyn Welch79463282010-03-22 14:58:57 +00001449
1450 if (cycle & VME_MBLT)
Martyn Welchac1a4f22012-03-22 13:27:30 +00001451 val |= TSI148_LCSR_DSAT_TM_MBLT;
Martyn Welch79463282010-03-22 14:58:57 +00001452
1453 if (cycle & VME_2eVME)
Martyn Welchac1a4f22012-03-22 13:27:30 +00001454 val |= TSI148_LCSR_DSAT_TM_2eVME;
Martyn Welch79463282010-03-22 14:58:57 +00001455
1456 if (cycle & VME_2eSST)
Martyn Welchac1a4f22012-03-22 13:27:30 +00001457 val |= TSI148_LCSR_DSAT_TM_2eSST;
Martyn Welch79463282010-03-22 14:58:57 +00001458
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001459 if (cycle & VME_2eSSTB) {
Martyn Welch48d9356e2010-03-22 14:58:50 +00001460 dev_err(dev, "Currently not setting Broadcast Select "
1461 "Registers\n");
Martyn Welchac1a4f22012-03-22 13:27:30 +00001462 val |= TSI148_LCSR_DSAT_TM_2eSSTB;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001463 }
1464
1465 /* Setup data width */
1466 switch (dwidth) {
1467 case VME_D16:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001468 val |= TSI148_LCSR_DSAT_DBW_16;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001469 break;
1470 case VME_D32:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001471 val |= TSI148_LCSR_DSAT_DBW_32;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001472 break;
1473 default:
Martyn Welch48d9356e2010-03-22 14:58:50 +00001474 dev_err(dev, "Invalid data width\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001475 return -EINVAL;
1476 }
1477
1478 /* Setup address space */
1479 switch (aspace) {
1480 case VME_A16:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001481 val |= TSI148_LCSR_DSAT_AMODE_A16;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001482 break;
1483 case VME_A24:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001484 val |= TSI148_LCSR_DSAT_AMODE_A24;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001485 break;
1486 case VME_A32:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001487 val |= TSI148_LCSR_DSAT_AMODE_A32;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001488 break;
1489 case VME_A64:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001490 val |= TSI148_LCSR_DSAT_AMODE_A64;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001491 break;
1492 case VME_CRCSR:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001493 val |= TSI148_LCSR_DSAT_AMODE_CRCSR;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001494 break;
1495 case VME_USER1:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001496 val |= TSI148_LCSR_DSAT_AMODE_USER1;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001497 break;
1498 case VME_USER2:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001499 val |= TSI148_LCSR_DSAT_AMODE_USER2;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001500 break;
1501 case VME_USER3:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001502 val |= TSI148_LCSR_DSAT_AMODE_USER3;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001503 break;
1504 case VME_USER4:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001505 val |= TSI148_LCSR_DSAT_AMODE_USER4;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001506 break;
1507 default:
Martyn Welch48d9356e2010-03-22 14:58:50 +00001508 dev_err(dev, "Invalid address space\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001509 return -EINVAL;
1510 break;
1511 }
1512
1513 if (cycle & VME_SUPER)
Martyn Welchac1a4f22012-03-22 13:27:30 +00001514 val |= TSI148_LCSR_DSAT_SUP;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001515 if (cycle & VME_PROG)
Martyn Welchac1a4f22012-03-22 13:27:30 +00001516 val |= TSI148_LCSR_DSAT_PGM;
1517
1518 *attr = cpu_to_be32(val);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001519
1520 return 0;
1521}
1522
Martyn Welchac1a4f22012-03-22 13:27:30 +00001523static int tsi148_dma_set_vme_dest_attributes(struct device *dev, __be32 *attr,
Martyn Welch6af04b02011-12-01 17:06:29 +00001524 u32 aspace, u32 cycle, u32 dwidth)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001525{
Martyn Welchac1a4f22012-03-22 13:27:30 +00001526 u32 val;
1527
1528 val = be32_to_cpu(*attr);
1529
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001530 /* Setup 2eSST speeds */
1531 switch (cycle & (VME_2eSST160 | VME_2eSST267 | VME_2eSST320)) {
1532 case VME_2eSST160:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001533 val |= TSI148_LCSR_DDAT_2eSSTM_160;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001534 break;
1535 case VME_2eSST267:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001536 val |= TSI148_LCSR_DDAT_2eSSTM_267;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001537 break;
1538 case VME_2eSST320:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001539 val |= TSI148_LCSR_DDAT_2eSSTM_320;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001540 break;
1541 }
1542
1543 /* Setup cycle types */
Martyn Welch79463282010-03-22 14:58:57 +00001544 if (cycle & VME_SCT)
Martyn Welchac1a4f22012-03-22 13:27:30 +00001545 val |= TSI148_LCSR_DDAT_TM_SCT;
Martyn Welch79463282010-03-22 14:58:57 +00001546
1547 if (cycle & VME_BLT)
Martyn Welchac1a4f22012-03-22 13:27:30 +00001548 val |= TSI148_LCSR_DDAT_TM_BLT;
Martyn Welch79463282010-03-22 14:58:57 +00001549
1550 if (cycle & VME_MBLT)
Martyn Welchac1a4f22012-03-22 13:27:30 +00001551 val |= TSI148_LCSR_DDAT_TM_MBLT;
Martyn Welch79463282010-03-22 14:58:57 +00001552
1553 if (cycle & VME_2eVME)
Martyn Welchac1a4f22012-03-22 13:27:30 +00001554 val |= TSI148_LCSR_DDAT_TM_2eVME;
Martyn Welch79463282010-03-22 14:58:57 +00001555
1556 if (cycle & VME_2eSST)
Martyn Welchac1a4f22012-03-22 13:27:30 +00001557 val |= TSI148_LCSR_DDAT_TM_2eSST;
Martyn Welch79463282010-03-22 14:58:57 +00001558
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001559 if (cycle & VME_2eSSTB) {
Martyn Welch48d9356e2010-03-22 14:58:50 +00001560 dev_err(dev, "Currently not setting Broadcast Select "
1561 "Registers\n");
Martyn Welchac1a4f22012-03-22 13:27:30 +00001562 val |= TSI148_LCSR_DDAT_TM_2eSSTB;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001563 }
1564
1565 /* Setup data width */
1566 switch (dwidth) {
1567 case VME_D16:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001568 val |= TSI148_LCSR_DDAT_DBW_16;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001569 break;
1570 case VME_D32:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001571 val |= TSI148_LCSR_DDAT_DBW_32;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001572 break;
1573 default:
Martyn Welch48d9356e2010-03-22 14:58:50 +00001574 dev_err(dev, "Invalid data width\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001575 return -EINVAL;
1576 }
1577
1578 /* Setup address space */
1579 switch (aspace) {
1580 case VME_A16:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001581 val |= TSI148_LCSR_DDAT_AMODE_A16;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001582 break;
1583 case VME_A24:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001584 val |= TSI148_LCSR_DDAT_AMODE_A24;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001585 break;
1586 case VME_A32:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001587 val |= TSI148_LCSR_DDAT_AMODE_A32;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001588 break;
1589 case VME_A64:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001590 val |= TSI148_LCSR_DDAT_AMODE_A64;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001591 break;
1592 case VME_CRCSR:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001593 val |= TSI148_LCSR_DDAT_AMODE_CRCSR;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001594 break;
1595 case VME_USER1:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001596 val |= TSI148_LCSR_DDAT_AMODE_USER1;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001597 break;
1598 case VME_USER2:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001599 val |= TSI148_LCSR_DDAT_AMODE_USER2;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001600 break;
1601 case VME_USER3:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001602 val |= TSI148_LCSR_DDAT_AMODE_USER3;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001603 break;
1604 case VME_USER4:
Martyn Welchac1a4f22012-03-22 13:27:30 +00001605 val |= TSI148_LCSR_DDAT_AMODE_USER4;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001606 break;
1607 default:
Martyn Welch48d9356e2010-03-22 14:58:50 +00001608 dev_err(dev, "Invalid address space\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001609 return -EINVAL;
1610 break;
1611 }
1612
1613 if (cycle & VME_SUPER)
Martyn Welchac1a4f22012-03-22 13:27:30 +00001614 val |= TSI148_LCSR_DDAT_SUP;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001615 if (cycle & VME_PROG)
Martyn Welchac1a4f22012-03-22 13:27:30 +00001616 val |= TSI148_LCSR_DDAT_PGM;
1617
1618 *attr = cpu_to_be32(val);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001619
1620 return 0;
1621}
1622
1623/*
1624 * Add a link list descriptor to the list
Martyn Welchac1a4f22012-03-22 13:27:30 +00001625 *
1626 * Note: DMA engine expects the DMA descriptor to be big endian.
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001627 */
Emilio G. Cota5ade6c42010-11-12 11:15:00 +00001628static int tsi148_dma_list_add(struct vme_dma_list *list,
1629 struct vme_dma_attr *src, struct vme_dma_attr *dest, size_t count)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001630{
1631 struct tsi148_dma_entry *entry, *prev;
Martyn Welchac1a4f22012-03-22 13:27:30 +00001632 u32 address_high, address_low, val;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001633 struct vme_dma_pattern *pattern_attr;
1634 struct vme_dma_pci *pci_attr;
1635 struct vme_dma_vme *vme_attr;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001636 int retval = 0;
Martyn Welch48d9356e2010-03-22 14:58:50 +00001637 struct vme_bridge *tsi148_bridge;
1638
1639 tsi148_bridge = list->parent->parent;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001640
Martyn Welchbb9ea892010-02-18 16:22:13 +00001641 /* Descriptor must be aligned on 64-bit boundaries */
Martyn Welch79463282010-03-22 14:58:57 +00001642 entry = kmalloc(sizeof(struct tsi148_dma_entry), GFP_KERNEL);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001643 if (entry == NULL) {
Martyn Welch48d9356e2010-03-22 14:58:50 +00001644 dev_err(tsi148_bridge->parent, "Failed to allocate memory for "
1645 "dma resource structure\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001646 retval = -ENOMEM;
1647 goto err_mem;
1648 }
1649
1650 /* Test descriptor alignment */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001651 if ((unsigned long)&entry->descriptor & 0x7) {
Martyn Welch48d9356e2010-03-22 14:58:50 +00001652 dev_err(tsi148_bridge->parent, "Descriptor not aligned to 8 "
1653 "byte boundary as required: %p\n",
Emilio G. Cota886953e2010-11-12 11:14:07 +00001654 &entry->descriptor);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001655 retval = -EINVAL;
1656 goto err_align;
1657 }
1658
1659 /* Given we are going to fill out the structure, we probably don't
1660 * need to zero it, but better safe than sorry for now.
1661 */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001662 memset(&entry->descriptor, 0, sizeof(struct tsi148_dma_descriptor));
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001663
1664 /* Fill out source part */
1665 switch (src->type) {
1666 case VME_DMA_PATTERN:
Kulikov Vasiliyc4d82fb2010-06-29 14:16:20 +04001667 pattern_attr = src->private;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001668
Martyn Welchac1a4f22012-03-22 13:27:30 +00001669 entry->descriptor.dsal = cpu_to_be32(pattern_attr->pattern);
1670
1671 val = TSI148_LCSR_DSAT_TYP_PAT;
1672
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001673 /* Default behaviour is 32 bit pattern */
Martyn Welch79463282010-03-22 14:58:57 +00001674 if (pattern_attr->type & VME_DMA_PATTERN_BYTE)
Martyn Welchac1a4f22012-03-22 13:27:30 +00001675 val |= TSI148_LCSR_DSAT_PSZ;
Martyn Welch79463282010-03-22 14:58:57 +00001676
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001677 /* It seems that the default behaviour is to increment */
Martyn Welch79463282010-03-22 14:58:57 +00001678 if ((pattern_attr->type & VME_DMA_PATTERN_INCREMENT) == 0)
Martyn Welchac1a4f22012-03-22 13:27:30 +00001679 val |= TSI148_LCSR_DSAT_NIN;
1680 entry->descriptor.dsat = cpu_to_be32(val);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001681 break;
1682 case VME_DMA_PCI:
Kulikov Vasiliyc4d82fb2010-06-29 14:16:20 +04001683 pci_attr = src->private;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001684
1685 reg_split((unsigned long long)pci_attr->address, &address_high,
1686 &address_low);
Martyn Welchac1a4f22012-03-22 13:27:30 +00001687 entry->descriptor.dsau = cpu_to_be32(address_high);
1688 entry->descriptor.dsal = cpu_to_be32(address_low);
1689 entry->descriptor.dsat = cpu_to_be32(TSI148_LCSR_DSAT_TYP_PCI);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001690 break;
1691 case VME_DMA_VME:
Kulikov Vasiliyc4d82fb2010-06-29 14:16:20 +04001692 vme_attr = src->private;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001693
1694 reg_split((unsigned long long)vme_attr->address, &address_high,
1695 &address_low);
Martyn Welchac1a4f22012-03-22 13:27:30 +00001696 entry->descriptor.dsau = cpu_to_be32(address_high);
1697 entry->descriptor.dsal = cpu_to_be32(address_low);
1698 entry->descriptor.dsat = cpu_to_be32(TSI148_LCSR_DSAT_TYP_VME);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001699
1700 retval = tsi148_dma_set_vme_src_attributes(
Emilio G. Cota886953e2010-11-12 11:14:07 +00001701 tsi148_bridge->parent, &entry->descriptor.dsat,
Martyn Welch48d9356e2010-03-22 14:58:50 +00001702 vme_attr->aspace, vme_attr->cycle, vme_attr->dwidth);
Martyn Welch79463282010-03-22 14:58:57 +00001703 if (retval < 0)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001704 goto err_source;
1705 break;
1706 default:
Martyn Welch48d9356e2010-03-22 14:58:50 +00001707 dev_err(tsi148_bridge->parent, "Invalid source type\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001708 retval = -EINVAL;
1709 goto err_source;
1710 break;
1711 }
1712
1713 /* Assume last link - this will be over-written by adding another */
Martyn Welchac1a4f22012-03-22 13:27:30 +00001714 entry->descriptor.dnlau = cpu_to_be32(0);
1715 entry->descriptor.dnlal = cpu_to_be32(TSI148_LCSR_DNLAL_LLA);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001716
1717 /* Fill out destination part */
1718 switch (dest->type) {
1719 case VME_DMA_PCI:
Kulikov Vasiliyc4d82fb2010-06-29 14:16:20 +04001720 pci_attr = dest->private;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001721
1722 reg_split((unsigned long long)pci_attr->address, &address_high,
1723 &address_low);
Martyn Welchac1a4f22012-03-22 13:27:30 +00001724 entry->descriptor.ddau = cpu_to_be32(address_high);
1725 entry->descriptor.ddal = cpu_to_be32(address_low);
1726 entry->descriptor.ddat = cpu_to_be32(TSI148_LCSR_DDAT_TYP_PCI);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001727 break;
1728 case VME_DMA_VME:
Kulikov Vasiliyc4d82fb2010-06-29 14:16:20 +04001729 vme_attr = dest->private;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001730
1731 reg_split((unsigned long long)vme_attr->address, &address_high,
1732 &address_low);
Martyn Welchac1a4f22012-03-22 13:27:30 +00001733 entry->descriptor.ddau = cpu_to_be32(address_high);
1734 entry->descriptor.ddal = cpu_to_be32(address_low);
1735 entry->descriptor.ddat = cpu_to_be32(TSI148_LCSR_DDAT_TYP_VME);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001736
1737 retval = tsi148_dma_set_vme_dest_attributes(
Emilio G. Cota886953e2010-11-12 11:14:07 +00001738 tsi148_bridge->parent, &entry->descriptor.ddat,
Martyn Welch48d9356e2010-03-22 14:58:50 +00001739 vme_attr->aspace, vme_attr->cycle, vme_attr->dwidth);
Martyn Welch79463282010-03-22 14:58:57 +00001740 if (retval < 0)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001741 goto err_dest;
1742 break;
1743 default:
Martyn Welch48d9356e2010-03-22 14:58:50 +00001744 dev_err(tsi148_bridge->parent, "Invalid destination type\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001745 retval = -EINVAL;
1746 goto err_dest;
1747 break;
1748 }
1749
1750 /* Fill out count */
Martyn Welchac1a4f22012-03-22 13:27:30 +00001751 entry->descriptor.dcnt = cpu_to_be32((u32)count);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001752
1753 /* Add to list */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001754 list_add_tail(&entry->list, &list->entries);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001755
Dmitry Kalinkinb2383c92015-05-28 15:07:00 +03001756 entry->dma_handle = dma_map_single(tsi148_bridge->parent,
1757 &entry->descriptor,
1758 sizeof(struct tsi148_dma_descriptor), DMA_TO_DEVICE);
1759 if (dma_mapping_error(tsi148_bridge->parent, entry->dma_handle)) {
1760 dev_err(tsi148_bridge->parent, "DMA mapping error\n");
1761 retval = -EINVAL;
1762 goto err_dma;
1763 }
1764
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001765 /* Fill out previous descriptors "Next Address" */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001766 if (entry->list.prev != &list->entries) {
Martyn Welchac1a4f22012-03-22 13:27:30 +00001767 reg_split((unsigned long long)entry->dma_handle, &address_high,
1768 &address_low);
Dmitry Kalinkinb2383c92015-05-28 15:07:00 +03001769 prev = list_entry(entry->list.prev, struct tsi148_dma_entry,
1770 list);
Dmitry Kalinkinf656eaee2015-05-28 15:06:59 +03001771 prev->descriptor.dnlau = cpu_to_be32(address_high);
1772 prev->descriptor.dnlal = cpu_to_be32(address_low);
Martyn Welchac1a4f22012-03-22 13:27:30 +00001773
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001774 }
1775
1776 return 0;
1777
Dmitry Kalinkinb2383c92015-05-28 15:07:00 +03001778err_dma:
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001779err_dest:
1780err_source:
1781err_align:
1782 kfree(entry);
1783err_mem:
1784 return retval;
1785}
1786
1787/*
1788 * Check to see if the provided DMA channel is busy.
1789 */
Martyn Welch29848ac2010-02-18 15:13:05 +00001790static int tsi148_dma_busy(struct vme_bridge *tsi148_bridge, int channel)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001791{
1792 u32 tmp;
Martyn Welch29848ac2010-02-18 15:13:05 +00001793 struct tsi148_driver *bridge;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001794
Martyn Welch29848ac2010-02-18 15:13:05 +00001795 bridge = tsi148_bridge->driver_priv;
1796
1797 tmp = ioread32be(bridge->base + TSI148_LCSR_DMA[channel] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001798 TSI148_LCSR_OFFSET_DSTA);
1799
1800 if (tmp & TSI148_LCSR_DSTA_BSY)
1801 return 0;
1802 else
1803 return 1;
1804
1805}
1806
1807/*
1808 * Execute a previously generated link list
1809 *
1810 * XXX Need to provide control register configuration.
1811 */
Emilio G. Cota5ade6c42010-11-12 11:15:00 +00001812static int tsi148_dma_list_exec(struct vme_dma_list *list)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001813{
1814 struct vme_dma_resource *ctrlr;
Dmitry Kalinkin75c66b62015-05-28 15:07:01 +03001815 int channel, retval;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001816 struct tsi148_dma_entry *entry;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001817 u32 bus_addr_high, bus_addr_low;
1818 u32 val, dctlreg = 0;
Martyn Welch48d9356e2010-03-22 14:58:50 +00001819 struct vme_bridge *tsi148_bridge;
Martyn Welch29848ac2010-02-18 15:13:05 +00001820 struct tsi148_driver *bridge;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001821
1822 ctrlr = list->parent;
1823
Martyn Welch48d9356e2010-03-22 14:58:50 +00001824 tsi148_bridge = ctrlr->parent;
1825
1826 bridge = tsi148_bridge->driver_priv;
Martyn Welch29848ac2010-02-18 15:13:05 +00001827
Emilio G. Cota886953e2010-11-12 11:14:07 +00001828 mutex_lock(&ctrlr->mtx);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001829
1830 channel = ctrlr->number;
1831
Emilio G. Cota886953e2010-11-12 11:14:07 +00001832 if (!list_empty(&ctrlr->running)) {
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001833 /*
1834 * XXX We have an active DMA transfer and currently haven't
1835 * sorted out the mechanism for "pending" DMA transfers.
1836 * Return busy.
1837 */
1838 /* Need to add to pending here */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001839 mutex_unlock(&ctrlr->mtx);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001840 return -EBUSY;
1841 } else {
Emilio G. Cota886953e2010-11-12 11:14:07 +00001842 list_add(&list->list, &ctrlr->running);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001843 }
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001844
1845 /* Get first bus address and write into registers */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001846 entry = list_first_entry(&list->entries, struct tsi148_dma_entry,
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001847 list);
1848
Emilio G. Cota886953e2010-11-12 11:14:07 +00001849 mutex_unlock(&ctrlr->mtx);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001850
Martyn Welch3abc48a2012-03-22 13:27:29 +00001851 reg_split(entry->dma_handle, &bus_addr_high, &bus_addr_low);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001852
Martyn Welch29848ac2010-02-18 15:13:05 +00001853 iowrite32be(bus_addr_high, bridge->base +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001854 TSI148_LCSR_DMA[channel] + TSI148_LCSR_OFFSET_DNLAU);
Martyn Welch29848ac2010-02-18 15:13:05 +00001855 iowrite32be(bus_addr_low, bridge->base +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001856 TSI148_LCSR_DMA[channel] + TSI148_LCSR_OFFSET_DNLAL);
1857
Martyn Welchac1a4f22012-03-22 13:27:30 +00001858 dctlreg = ioread32be(bridge->base + TSI148_LCSR_DMA[channel] +
1859 TSI148_LCSR_OFFSET_DCTL);
1860
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001861 /* Start the operation */
Martyn Welch29848ac2010-02-18 15:13:05 +00001862 iowrite32be(dctlreg | TSI148_LCSR_DCTL_DGO, bridge->base +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001863 TSI148_LCSR_DMA[channel] + TSI148_LCSR_OFFSET_DCTL);
1864
Dmitry Kalinkin75c66b62015-05-28 15:07:01 +03001865 retval = wait_event_interruptible(bridge->dma_queue[channel],
Martyn Welch29848ac2010-02-18 15:13:05 +00001866 tsi148_dma_busy(ctrlr->parent, channel));
Martyn Welchac1a4f22012-03-22 13:27:30 +00001867
Dmitry Kalinkin75c66b62015-05-28 15:07:01 +03001868 if (retval) {
1869 iowrite32be(dctlreg | TSI148_LCSR_DCTL_ABT, bridge->base +
1870 TSI148_LCSR_DMA[channel] + TSI148_LCSR_OFFSET_DCTL);
1871 /* Wait for the operation to abort */
1872 wait_event(bridge->dma_queue[channel],
1873 tsi148_dma_busy(ctrlr->parent, channel));
1874 retval = -EINTR;
1875 goto exit;
1876 }
1877
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001878 /*
1879 * Read status register, this register is valid until we kick off a
1880 * new transfer.
1881 */
Martyn Welch29848ac2010-02-18 15:13:05 +00001882 val = ioread32be(bridge->base + TSI148_LCSR_DMA[channel] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001883 TSI148_LCSR_OFFSET_DSTA);
1884
1885 if (val & TSI148_LCSR_DSTA_VBE) {
Martyn Welch48d9356e2010-03-22 14:58:50 +00001886 dev_err(tsi148_bridge->parent, "DMA Error. DSTA=%08X\n", val);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001887 retval = -EIO;
1888 }
1889
Dmitry Kalinkin75c66b62015-05-28 15:07:01 +03001890exit:
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001891 /* Remove list from running list */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001892 mutex_lock(&ctrlr->mtx);
1893 list_del(&list->list);
1894 mutex_unlock(&ctrlr->mtx);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001895
1896 return retval;
1897}
1898
1899/*
1900 * Clean up a previously generated link list
1901 *
1902 * We have a separate function, don't assume that the chain can't be reused.
1903 */
Emilio G. Cota5ade6c42010-11-12 11:15:00 +00001904static int tsi148_dma_list_empty(struct vme_dma_list *list)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001905{
1906 struct list_head *pos, *temp;
Martyn Welch79463282010-03-22 14:58:57 +00001907 struct tsi148_dma_entry *entry;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001908
Martyn Welch3abc48a2012-03-22 13:27:29 +00001909 struct vme_bridge *tsi148_bridge = list->parent->parent;
1910
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001911 /* detach and free each entry */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001912 list_for_each_safe(pos, temp, &list->entries) {
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001913 list_del(pos);
1914 entry = list_entry(pos, struct tsi148_dma_entry, list);
Martyn Welch3abc48a2012-03-22 13:27:29 +00001915
1916 dma_unmap_single(tsi148_bridge->parent, entry->dma_handle,
1917 sizeof(struct tsi148_dma_descriptor), DMA_TO_DEVICE);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001918 kfree(entry);
1919 }
1920
Martyn Welch79463282010-03-22 14:58:57 +00001921 return 0;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001922}
1923
1924/*
1925 * All 4 location monitors reside at the same base - this is therefore a
1926 * system wide configuration.
1927 *
1928 * This does not enable the LM monitor - that should be done when the first
1929 * callback is attached and disabled when the last callback is removed.
1930 */
Emilio G. Cota5ade6c42010-11-12 11:15:00 +00001931static int tsi148_lm_set(struct vme_lm_resource *lm, unsigned long long lm_base,
Martyn Welch6af04b02011-12-01 17:06:29 +00001932 u32 aspace, u32 cycle)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001933{
1934 u32 lm_base_high, lm_base_low, lm_ctl = 0;
1935 int i;
Martyn Welch48d9356e2010-03-22 14:58:50 +00001936 struct vme_bridge *tsi148_bridge;
Martyn Welch29848ac2010-02-18 15:13:05 +00001937 struct tsi148_driver *bridge;
1938
Martyn Welch48d9356e2010-03-22 14:58:50 +00001939 tsi148_bridge = lm->parent;
1940
1941 bridge = tsi148_bridge->driver_priv;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001942
Emilio G. Cota886953e2010-11-12 11:14:07 +00001943 mutex_lock(&lm->mtx);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001944
1945 /* If we already have a callback attached, we can't move it! */
Martyn Welch42fb5032009-08-11 17:44:56 +01001946 for (i = 0; i < lm->monitors; i++) {
Martyn Welch29848ac2010-02-18 15:13:05 +00001947 if (bridge->lm_callback[i] != NULL) {
Emilio G. Cota886953e2010-11-12 11:14:07 +00001948 mutex_unlock(&lm->mtx);
Martyn Welch48d9356e2010-03-22 14:58:50 +00001949 dev_err(tsi148_bridge->parent, "Location monitor "
1950 "callback attached, can't reset\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001951 return -EBUSY;
1952 }
1953 }
1954
1955 switch (aspace) {
1956 case VME_A16:
1957 lm_ctl |= TSI148_LCSR_LMAT_AS_A16;
1958 break;
1959 case VME_A24:
1960 lm_ctl |= TSI148_LCSR_LMAT_AS_A24;
1961 break;
1962 case VME_A32:
1963 lm_ctl |= TSI148_LCSR_LMAT_AS_A32;
1964 break;
1965 case VME_A64:
1966 lm_ctl |= TSI148_LCSR_LMAT_AS_A64;
1967 break;
1968 default:
Emilio G. Cota886953e2010-11-12 11:14:07 +00001969 mutex_unlock(&lm->mtx);
Martyn Welch48d9356e2010-03-22 14:58:50 +00001970 dev_err(tsi148_bridge->parent, "Invalid address space\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001971 return -EINVAL;
1972 break;
1973 }
1974
1975 if (cycle & VME_SUPER)
1976 lm_ctl |= TSI148_LCSR_LMAT_SUPR ;
1977 if (cycle & VME_USER)
1978 lm_ctl |= TSI148_LCSR_LMAT_NPRIV;
1979 if (cycle & VME_PROG)
1980 lm_ctl |= TSI148_LCSR_LMAT_PGM;
1981 if (cycle & VME_DATA)
1982 lm_ctl |= TSI148_LCSR_LMAT_DATA;
1983
1984 reg_split(lm_base, &lm_base_high, &lm_base_low);
1985
Martyn Welch29848ac2010-02-18 15:13:05 +00001986 iowrite32be(lm_base_high, bridge->base + TSI148_LCSR_LMBAU);
1987 iowrite32be(lm_base_low, bridge->base + TSI148_LCSR_LMBAL);
1988 iowrite32be(lm_ctl, bridge->base + TSI148_LCSR_LMAT);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001989
Emilio G. Cota886953e2010-11-12 11:14:07 +00001990 mutex_unlock(&lm->mtx);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01001991
1992 return 0;
1993}
1994
1995/* Get configuration of the callback monitor and return whether it is enabled
1996 * or disabled.
1997 */
Emilio G. Cota5ade6c42010-11-12 11:15:00 +00001998static int tsi148_lm_get(struct vme_lm_resource *lm,
Martyn Welch6af04b02011-12-01 17:06:29 +00001999 unsigned long long *lm_base, u32 *aspace, u32 *cycle)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002000{
2001 u32 lm_base_high, lm_base_low, lm_ctl, enabled = 0;
Martyn Welch29848ac2010-02-18 15:13:05 +00002002 struct tsi148_driver *bridge;
2003
2004 bridge = lm->parent->driver_priv;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002005
Emilio G. Cota886953e2010-11-12 11:14:07 +00002006 mutex_lock(&lm->mtx);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002007
Martyn Welch29848ac2010-02-18 15:13:05 +00002008 lm_base_high = ioread32be(bridge->base + TSI148_LCSR_LMBAU);
2009 lm_base_low = ioread32be(bridge->base + TSI148_LCSR_LMBAL);
2010 lm_ctl = ioread32be(bridge->base + TSI148_LCSR_LMAT);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002011
2012 reg_join(lm_base_high, lm_base_low, lm_base);
2013
2014 if (lm_ctl & TSI148_LCSR_LMAT_EN)
2015 enabled = 1;
2016
Martyn Welch79463282010-03-22 14:58:57 +00002017 if ((lm_ctl & TSI148_LCSR_LMAT_AS_M) == TSI148_LCSR_LMAT_AS_A16)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002018 *aspace |= VME_A16;
Martyn Welch79463282010-03-22 14:58:57 +00002019
2020 if ((lm_ctl & TSI148_LCSR_LMAT_AS_M) == TSI148_LCSR_LMAT_AS_A24)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002021 *aspace |= VME_A24;
Martyn Welch79463282010-03-22 14:58:57 +00002022
2023 if ((lm_ctl & TSI148_LCSR_LMAT_AS_M) == TSI148_LCSR_LMAT_AS_A32)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002024 *aspace |= VME_A32;
Martyn Welch79463282010-03-22 14:58:57 +00002025
2026 if ((lm_ctl & TSI148_LCSR_LMAT_AS_M) == TSI148_LCSR_LMAT_AS_A64)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002027 *aspace |= VME_A64;
Martyn Welch79463282010-03-22 14:58:57 +00002028
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002029
2030 if (lm_ctl & TSI148_LCSR_LMAT_SUPR)
2031 *cycle |= VME_SUPER;
2032 if (lm_ctl & TSI148_LCSR_LMAT_NPRIV)
2033 *cycle |= VME_USER;
2034 if (lm_ctl & TSI148_LCSR_LMAT_PGM)
2035 *cycle |= VME_PROG;
2036 if (lm_ctl & TSI148_LCSR_LMAT_DATA)
2037 *cycle |= VME_DATA;
2038
Emilio G. Cota886953e2010-11-12 11:14:07 +00002039 mutex_unlock(&lm->mtx);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002040
2041 return enabled;
2042}
2043
2044/*
2045 * Attach a callback to a specific location monitor.
2046 *
2047 * Callback will be passed the monitor triggered.
2048 */
Emilio G. Cota5ade6c42010-11-12 11:15:00 +00002049static int tsi148_lm_attach(struct vme_lm_resource *lm, int monitor,
Martyn Welch42fb5032009-08-11 17:44:56 +01002050 void (*callback)(int))
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002051{
2052 u32 lm_ctl, tmp;
Martyn Welch48d9356e2010-03-22 14:58:50 +00002053 struct vme_bridge *tsi148_bridge;
Martyn Welch29848ac2010-02-18 15:13:05 +00002054 struct tsi148_driver *bridge;
2055
Martyn Welch48d9356e2010-03-22 14:58:50 +00002056 tsi148_bridge = lm->parent;
2057
2058 bridge = tsi148_bridge->driver_priv;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002059
Emilio G. Cota886953e2010-11-12 11:14:07 +00002060 mutex_lock(&lm->mtx);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002061
2062 /* Ensure that the location monitor is configured - need PGM or DATA */
Martyn Welch29848ac2010-02-18 15:13:05 +00002063 lm_ctl = ioread32be(bridge->base + TSI148_LCSR_LMAT);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002064 if ((lm_ctl & (TSI148_LCSR_LMAT_PGM | TSI148_LCSR_LMAT_DATA)) == 0) {
Emilio G. Cota886953e2010-11-12 11:14:07 +00002065 mutex_unlock(&lm->mtx);
Martyn Welch48d9356e2010-03-22 14:58:50 +00002066 dev_err(tsi148_bridge->parent, "Location monitor not properly "
2067 "configured\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002068 return -EINVAL;
2069 }
2070
2071 /* Check that a callback isn't already attached */
Martyn Welch29848ac2010-02-18 15:13:05 +00002072 if (bridge->lm_callback[monitor] != NULL) {
Emilio G. Cota886953e2010-11-12 11:14:07 +00002073 mutex_unlock(&lm->mtx);
Martyn Welch48d9356e2010-03-22 14:58:50 +00002074 dev_err(tsi148_bridge->parent, "Existing callback attached\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002075 return -EBUSY;
2076 }
2077
2078 /* Attach callback */
Martyn Welch29848ac2010-02-18 15:13:05 +00002079 bridge->lm_callback[monitor] = callback;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002080
2081 /* Enable Location Monitor interrupt */
Martyn Welch29848ac2010-02-18 15:13:05 +00002082 tmp = ioread32be(bridge->base + TSI148_LCSR_INTEN);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002083 tmp |= TSI148_LCSR_INTEN_LMEN[monitor];
Martyn Welch29848ac2010-02-18 15:13:05 +00002084 iowrite32be(tmp, bridge->base + TSI148_LCSR_INTEN);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002085
Martyn Welch29848ac2010-02-18 15:13:05 +00002086 tmp = ioread32be(bridge->base + TSI148_LCSR_INTEO);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002087 tmp |= TSI148_LCSR_INTEO_LMEO[monitor];
Martyn Welch29848ac2010-02-18 15:13:05 +00002088 iowrite32be(tmp, bridge->base + TSI148_LCSR_INTEO);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002089
2090 /* Ensure that global Location Monitor Enable set */
2091 if ((lm_ctl & TSI148_LCSR_LMAT_EN) == 0) {
2092 lm_ctl |= TSI148_LCSR_LMAT_EN;
Martyn Welch29848ac2010-02-18 15:13:05 +00002093 iowrite32be(lm_ctl, bridge->base + TSI148_LCSR_LMAT);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002094 }
2095
Emilio G. Cota886953e2010-11-12 11:14:07 +00002096 mutex_unlock(&lm->mtx);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002097
2098 return 0;
2099}
2100
2101/*
2102 * Detach a callback function forn a specific location monitor.
2103 */
Emilio G. Cota5ade6c42010-11-12 11:15:00 +00002104static int tsi148_lm_detach(struct vme_lm_resource *lm, int monitor)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002105{
2106 u32 lm_en, tmp;
Martyn Welch29848ac2010-02-18 15:13:05 +00002107 struct tsi148_driver *bridge;
2108
2109 bridge = lm->parent->driver_priv;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002110
Emilio G. Cota886953e2010-11-12 11:14:07 +00002111 mutex_lock(&lm->mtx);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002112
2113 /* Disable Location Monitor and ensure previous interrupts are clear */
Martyn Welch29848ac2010-02-18 15:13:05 +00002114 lm_en = ioread32be(bridge->base + TSI148_LCSR_INTEN);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002115 lm_en &= ~TSI148_LCSR_INTEN_LMEN[monitor];
Martyn Welch29848ac2010-02-18 15:13:05 +00002116 iowrite32be(lm_en, bridge->base + TSI148_LCSR_INTEN);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002117
Martyn Welch29848ac2010-02-18 15:13:05 +00002118 tmp = ioread32be(bridge->base + TSI148_LCSR_INTEO);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002119 tmp &= ~TSI148_LCSR_INTEO_LMEO[monitor];
Martyn Welch29848ac2010-02-18 15:13:05 +00002120 iowrite32be(tmp, bridge->base + TSI148_LCSR_INTEO);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002121
2122 iowrite32be(TSI148_LCSR_INTC_LMC[monitor],
Martyn Welch29848ac2010-02-18 15:13:05 +00002123 bridge->base + TSI148_LCSR_INTC);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002124
2125 /* Detach callback */
Martyn Welch29848ac2010-02-18 15:13:05 +00002126 bridge->lm_callback[monitor] = NULL;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002127
2128 /* If all location monitors disabled, disable global Location Monitor */
2129 if ((lm_en & (TSI148_LCSR_INTS_LM0S | TSI148_LCSR_INTS_LM1S |
2130 TSI148_LCSR_INTS_LM2S | TSI148_LCSR_INTS_LM3S)) == 0) {
Martyn Welch29848ac2010-02-18 15:13:05 +00002131 tmp = ioread32be(bridge->base + TSI148_LCSR_LMAT);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002132 tmp &= ~TSI148_LCSR_LMAT_EN;
Martyn Welch29848ac2010-02-18 15:13:05 +00002133 iowrite32be(tmp, bridge->base + TSI148_LCSR_LMAT);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002134 }
2135
Emilio G. Cota886953e2010-11-12 11:14:07 +00002136 mutex_unlock(&lm->mtx);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002137
2138 return 0;
2139}
2140
2141/*
2142 * Determine Geographical Addressing
2143 */
Emilio G. Cota5ade6c42010-11-12 11:15:00 +00002144static int tsi148_slot_get(struct vme_bridge *tsi148_bridge)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002145{
Martyn Welch79463282010-03-22 14:58:57 +00002146 u32 slot = 0;
Martyn Welch29848ac2010-02-18 15:13:05 +00002147 struct tsi148_driver *bridge;
2148
2149 bridge = tsi148_bridge->driver_priv;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002150
Martyn Welch638f1992009-12-15 08:42:49 +00002151 if (!geoid) {
Martyn Welch29848ac2010-02-18 15:13:05 +00002152 slot = ioread32be(bridge->base + TSI148_LCSR_VSTAT);
Martyn Welch638f1992009-12-15 08:42:49 +00002153 slot = slot & TSI148_LCSR_VSTAT_GA_M;
2154 } else
2155 slot = geoid;
2156
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002157 return (int)slot;
2158}
2159
H Hartley Sweeten lin8a508ff2012-05-02 17:08:38 -07002160static void *tsi148_alloc_consistent(struct device *parent, size_t size,
Manohar Vanga7f58f022011-08-10 11:33:46 +02002161 dma_addr_t *dma)
2162{
2163 struct pci_dev *pdev;
2164
2165 /* Find pci_dev container of dev */
Aaron Sierra177581fa2014-04-03 14:48:27 -05002166 pdev = to_pci_dev(parent);
Manohar Vanga7f58f022011-08-10 11:33:46 +02002167
2168 return pci_alloc_consistent(pdev, size, dma);
2169}
2170
H Hartley Sweeten lin8a508ff2012-05-02 17:08:38 -07002171static void tsi148_free_consistent(struct device *parent, size_t size,
2172 void *vaddr, dma_addr_t dma)
Manohar Vanga7f58f022011-08-10 11:33:46 +02002173{
2174 struct pci_dev *pdev;
2175
2176 /* Find pci_dev container of dev */
Aaron Sierra177581fa2014-04-03 14:48:27 -05002177 pdev = to_pci_dev(parent);
Manohar Vanga7f58f022011-08-10 11:33:46 +02002178
2179 pci_free_consistent(pdev, size, vaddr, dma);
2180}
2181
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002182/*
2183 * Configure CR/CSR space
2184 *
2185 * Access to the CR/CSR can be configured at power-up. The location of the
2186 * CR/CSR registers in the CR/CSR address space is determined by the boards
2187 * Auto-ID or Geographic address. This function ensures that the window is
2188 * enabled at an offset consistent with the boards geopgraphic address.
2189 *
2190 * Each board has a 512kB window, with the highest 4kB being used for the
2191 * boards registers, this means there is a fix length 508kB window which must
2192 * be mapped onto PCI memory.
2193 */
Martyn Welch29848ac2010-02-18 15:13:05 +00002194static int tsi148_crcsr_init(struct vme_bridge *tsi148_bridge,
2195 struct pci_dev *pdev)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002196{
2197 u32 cbar, crat, vstat;
2198 u32 crcsr_bus_high, crcsr_bus_low;
2199 int retval;
Martyn Welch29848ac2010-02-18 15:13:05 +00002200 struct tsi148_driver *bridge;
2201
2202 bridge = tsi148_bridge->driver_priv;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002203
2204 /* Allocate mem for CR/CSR image */
Joe Perches88b26082014-08-08 14:24:53 -07002205 bridge->crcsr_kernel = pci_zalloc_consistent(pdev, VME_CRCSR_BUF_SIZE,
2206 &bridge->crcsr_bus);
Martyn Welch29848ac2010-02-18 15:13:05 +00002207 if (bridge->crcsr_kernel == NULL) {
Martyn Welch48d9356e2010-03-22 14:58:50 +00002208 dev_err(tsi148_bridge->parent, "Failed to allocate memory for "
2209 "CR/CSR image\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002210 return -ENOMEM;
2211 }
2212
Martyn Welch29848ac2010-02-18 15:13:05 +00002213 reg_split(bridge->crcsr_bus, &crcsr_bus_high, &crcsr_bus_low);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002214
Martyn Welch29848ac2010-02-18 15:13:05 +00002215 iowrite32be(crcsr_bus_high, bridge->base + TSI148_LCSR_CROU);
2216 iowrite32be(crcsr_bus_low, bridge->base + TSI148_LCSR_CROL);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002217
2218 /* Ensure that the CR/CSR is configured at the correct offset */
Martyn Welch29848ac2010-02-18 15:13:05 +00002219 cbar = ioread32be(bridge->base + TSI148_CBAR);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002220 cbar = (cbar & TSI148_CRCSR_CBAR_M)>>3;
2221
Martyn Welch29848ac2010-02-18 15:13:05 +00002222 vstat = tsi148_slot_get(tsi148_bridge);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002223
2224 if (cbar != vstat) {
Martyn Welch638f1992009-12-15 08:42:49 +00002225 cbar = vstat;
Martyn Welch48d9356e2010-03-22 14:58:50 +00002226 dev_info(tsi148_bridge->parent, "Setting CR/CSR offset\n");
Martyn Welch29848ac2010-02-18 15:13:05 +00002227 iowrite32be(cbar<<3, bridge->base + TSI148_CBAR);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002228 }
Martyn Welch48d9356e2010-03-22 14:58:50 +00002229 dev_info(tsi148_bridge->parent, "CR/CSR Offset: %d\n", cbar);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002230
Martyn Welch29848ac2010-02-18 15:13:05 +00002231 crat = ioread32be(bridge->base + TSI148_LCSR_CRAT);
Martyn Welch29817952013-06-11 17:03:14 +01002232 if (crat & TSI148_LCSR_CRAT_EN)
2233 dev_info(tsi148_bridge->parent, "CR/CSR already enabled\n");
2234 else {
Martyn Welch48d9356e2010-03-22 14:58:50 +00002235 dev_info(tsi148_bridge->parent, "Enabling CR/CSR space\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002236 iowrite32be(crat | TSI148_LCSR_CRAT_EN,
Martyn Welch29848ac2010-02-18 15:13:05 +00002237 bridge->base + TSI148_LCSR_CRAT);
Martyn Welch29817952013-06-11 17:03:14 +01002238 }
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002239
2240 /* If we want flushed, error-checked writes, set up a window
2241 * over the CR/CSR registers. We read from here to safely flush
2242 * through VME writes.
2243 */
Martyn Welch79463282010-03-22 14:58:57 +00002244 if (err_chk) {
Martyn Welch29848ac2010-02-18 15:13:05 +00002245 retval = tsi148_master_set(bridge->flush_image, 1,
2246 (vstat * 0x80000), 0x80000, VME_CRCSR, VME_SCT,
2247 VME_D16);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002248 if (retval)
Martyn Welch48d9356e2010-03-22 14:58:50 +00002249 dev_err(tsi148_bridge->parent, "Configuring flush image"
2250 " failed\n");
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002251 }
2252
2253 return 0;
2254
2255}
2256
Martyn Welch29848ac2010-02-18 15:13:05 +00002257static void tsi148_crcsr_exit(struct vme_bridge *tsi148_bridge,
2258 struct pci_dev *pdev)
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002259{
2260 u32 crat;
Martyn Welch29848ac2010-02-18 15:13:05 +00002261 struct tsi148_driver *bridge;
2262
2263 bridge = tsi148_bridge->driver_priv;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002264
2265 /* Turn off CR/CSR space */
Martyn Welch29848ac2010-02-18 15:13:05 +00002266 crat = ioread32be(bridge->base + TSI148_LCSR_CRAT);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002267 iowrite32be(crat & ~TSI148_LCSR_CRAT_EN,
Martyn Welch29848ac2010-02-18 15:13:05 +00002268 bridge->base + TSI148_LCSR_CRAT);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002269
2270 /* Free image */
Martyn Welch29848ac2010-02-18 15:13:05 +00002271 iowrite32be(0, bridge->base + TSI148_LCSR_CROU);
2272 iowrite32be(0, bridge->base + TSI148_LCSR_CROL);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002273
Martyn Welch29848ac2010-02-18 15:13:05 +00002274 pci_free_consistent(pdev, VME_CRCSR_BUF_SIZE, bridge->crcsr_kernel,
2275 bridge->crcsr_bus);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002276}
2277
2278static int tsi148_probe(struct pci_dev *pdev, const struct pci_device_id *id)
2279{
2280 int retval, i, master_num;
2281 u32 data;
Wei Yongjunb49c32b2012-08-21 12:19:01 +08002282 struct list_head *pos = NULL, *n;
Martyn Welch29848ac2010-02-18 15:13:05 +00002283 struct vme_bridge *tsi148_bridge;
2284 struct tsi148_driver *tsi148_device;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002285 struct vme_master_resource *master_image;
2286 struct vme_slave_resource *slave_image;
2287 struct vme_dma_resource *dma_ctrlr;
Martyn Welch42fb5032009-08-11 17:44:56 +01002288 struct vme_lm_resource *lm;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002289
2290 /* If we want to support more than one of each bridge, we need to
2291 * dynamically generate this so we get one per device
2292 */
Julia Lawall7a6cb0d2010-05-13 22:00:05 +02002293 tsi148_bridge = kzalloc(sizeof(struct vme_bridge), GFP_KERNEL);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002294 if (tsi148_bridge == NULL) {
2295 dev_err(&pdev->dev, "Failed to allocate memory for device "
2296 "structure\n");
2297 retval = -ENOMEM;
2298 goto err_struct;
2299 }
Aaron Sierra326071b2016-04-24 15:11:38 -05002300 vme_init_bridge(tsi148_bridge);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002301
Julia Lawall7a6cb0d2010-05-13 22:00:05 +02002302 tsi148_device = kzalloc(sizeof(struct tsi148_driver), GFP_KERNEL);
Martyn Welch29848ac2010-02-18 15:13:05 +00002303 if (tsi148_device == NULL) {
2304 dev_err(&pdev->dev, "Failed to allocate memory for device "
2305 "structure\n");
2306 retval = -ENOMEM;
2307 goto err_driver;
2308 }
2309
Martyn Welch29848ac2010-02-18 15:13:05 +00002310 tsi148_bridge->driver_priv = tsi148_device;
2311
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002312 /* Enable the device */
2313 retval = pci_enable_device(pdev);
2314 if (retval) {
2315 dev_err(&pdev->dev, "Unable to enable device\n");
2316 goto err_enable;
2317 }
2318
2319 /* Map Registers */
2320 retval = pci_request_regions(pdev, driver_name);
2321 if (retval) {
2322 dev_err(&pdev->dev, "Unable to reserve resources\n");
2323 goto err_resource;
2324 }
2325
2326 /* map registers in BAR 0 */
Martyn Welch29848ac2010-02-18 15:13:05 +00002327 tsi148_device->base = ioremap_nocache(pci_resource_start(pdev, 0),
2328 4096);
2329 if (!tsi148_device->base) {
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002330 dev_err(&pdev->dev, "Unable to remap CRG region\n");
2331 retval = -EIO;
2332 goto err_remap;
2333 }
2334
2335 /* Check to see if the mapping worked out */
Martyn Welch29848ac2010-02-18 15:13:05 +00002336 data = ioread32(tsi148_device->base + TSI148_PCFS_ID) & 0x0000FFFF;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002337 if (data != PCI_VENDOR_ID_TUNDRA) {
2338 dev_err(&pdev->dev, "CRG region check failed\n");
2339 retval = -EIO;
2340 goto err_test;
2341 }
2342
2343 /* Initialize wait queues & mutual exclusion flags */
Emilio G. Cota886953e2010-11-12 11:14:07 +00002344 init_waitqueue_head(&tsi148_device->dma_queue[0]);
2345 init_waitqueue_head(&tsi148_device->dma_queue[1]);
2346 init_waitqueue_head(&tsi148_device->iack_queue);
2347 mutex_init(&tsi148_device->vme_int);
2348 mutex_init(&tsi148_device->vme_rmw);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002349
Emilio G. Cota886953e2010-11-12 11:14:07 +00002350 tsi148_bridge->parent = &pdev->dev;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002351 strcpy(tsi148_bridge->name, driver_name);
2352
2353 /* Setup IRQ */
2354 retval = tsi148_irq_init(tsi148_bridge);
2355 if (retval != 0) {
2356 dev_err(&pdev->dev, "Chip Initialization failed.\n");
2357 goto err_irq;
2358 }
2359
2360 /* If we are going to flush writes, we need to read from the VME bus.
2361 * We need to do this safely, thus we read the devices own CR/CSR
2362 * register. To do this we must set up a window in CR/CSR space and
2363 * hence have one less master window resource available.
2364 */
2365 master_num = TSI148_MAX_MASTER;
Martyn Welch79463282010-03-22 14:58:57 +00002366 if (err_chk) {
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002367 master_num--;
Martyn Welch29848ac2010-02-18 15:13:05 +00002368
Julia Lawall32414872010-05-11 20:26:57 +02002369 tsi148_device->flush_image =
Martyn Welch29848ac2010-02-18 15:13:05 +00002370 kmalloc(sizeof(struct vme_master_resource), GFP_KERNEL);
2371 if (tsi148_device->flush_image == NULL) {
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002372 dev_err(&pdev->dev, "Failed to allocate memory for "
2373 "flush resource structure\n");
2374 retval = -ENOMEM;
2375 goto err_master;
2376 }
Martyn Welch29848ac2010-02-18 15:13:05 +00002377 tsi148_device->flush_image->parent = tsi148_bridge;
Emilio G. Cota886953e2010-11-12 11:14:07 +00002378 spin_lock_init(&tsi148_device->flush_image->lock);
Martyn Welch29848ac2010-02-18 15:13:05 +00002379 tsi148_device->flush_image->locked = 1;
2380 tsi148_device->flush_image->number = master_num;
Emilio G. Cota886953e2010-11-12 11:14:07 +00002381 memset(&tsi148_device->flush_image->bus_resource, 0,
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002382 sizeof(struct resource));
Martyn Welch29848ac2010-02-18 15:13:05 +00002383 tsi148_device->flush_image->kern_base = NULL;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002384 }
2385
2386 /* Add master windows to list */
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002387 for (i = 0; i < master_num; i++) {
Martyn Welch79463282010-03-22 14:58:57 +00002388 master_image = kmalloc(sizeof(struct vme_master_resource),
2389 GFP_KERNEL);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002390 if (master_image == NULL) {
2391 dev_err(&pdev->dev, "Failed to allocate memory for "
2392 "master resource structure\n");
2393 retval = -ENOMEM;
2394 goto err_master;
2395 }
2396 master_image->parent = tsi148_bridge;
Emilio G. Cota886953e2010-11-12 11:14:07 +00002397 spin_lock_init(&master_image->lock);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002398 master_image->locked = 0;
2399 master_image->number = i;
2400 master_image->address_attr = VME_A16 | VME_A24 | VME_A32 |
Martyn Welch08e03c22015-02-26 18:53:11 +03002401 VME_A64 | VME_CRCSR | VME_USER1 | VME_USER2 |
2402 VME_USER3 | VME_USER4;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002403 master_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
2404 VME_2eVME | VME_2eSST | VME_2eSSTB | VME_2eSST160 |
2405 VME_2eSST267 | VME_2eSST320 | VME_SUPER | VME_USER |
2406 VME_PROG | VME_DATA;
2407 master_image->width_attr = VME_D16 | VME_D32;
Emilio G. Cota886953e2010-11-12 11:14:07 +00002408 memset(&master_image->bus_resource, 0,
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002409 sizeof(struct resource));
2410 master_image->kern_base = NULL;
Emilio G. Cota886953e2010-11-12 11:14:07 +00002411 list_add_tail(&master_image->list,
2412 &tsi148_bridge->master_resources);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002413 }
2414
2415 /* Add slave windows to list */
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002416 for (i = 0; i < TSI148_MAX_SLAVE; i++) {
Martyn Welch79463282010-03-22 14:58:57 +00002417 slave_image = kmalloc(sizeof(struct vme_slave_resource),
2418 GFP_KERNEL);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002419 if (slave_image == NULL) {
2420 dev_err(&pdev->dev, "Failed to allocate memory for "
2421 "slave resource structure\n");
2422 retval = -ENOMEM;
2423 goto err_slave;
2424 }
2425 slave_image->parent = tsi148_bridge;
Emilio G. Cota886953e2010-11-12 11:14:07 +00002426 mutex_init(&slave_image->mtx);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002427 slave_image->locked = 0;
2428 slave_image->number = i;
2429 slave_image->address_attr = VME_A16 | VME_A24 | VME_A32 |
Martyn Welch08e03c22015-02-26 18:53:11 +03002430 VME_A64;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002431 slave_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
2432 VME_2eVME | VME_2eSST | VME_2eSSTB | VME_2eSST160 |
2433 VME_2eSST267 | VME_2eSST320 | VME_SUPER | VME_USER |
2434 VME_PROG | VME_DATA;
Emilio G. Cota886953e2010-11-12 11:14:07 +00002435 list_add_tail(&slave_image->list,
2436 &tsi148_bridge->slave_resources);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002437 }
2438
2439 /* Add dma engines to list */
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002440 for (i = 0; i < TSI148_MAX_DMA; i++) {
Martyn Welch79463282010-03-22 14:58:57 +00002441 dma_ctrlr = kmalloc(sizeof(struct vme_dma_resource),
2442 GFP_KERNEL);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002443 if (dma_ctrlr == NULL) {
2444 dev_err(&pdev->dev, "Failed to allocate memory for "
2445 "dma resource structure\n");
2446 retval = -ENOMEM;
2447 goto err_dma;
2448 }
2449 dma_ctrlr->parent = tsi148_bridge;
Emilio G. Cota886953e2010-11-12 11:14:07 +00002450 mutex_init(&dma_ctrlr->mtx);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002451 dma_ctrlr->locked = 0;
2452 dma_ctrlr->number = i;
Martyn Welch4f723df2010-02-18 15:12:58 +00002453 dma_ctrlr->route_attr = VME_DMA_VME_TO_MEM |
2454 VME_DMA_MEM_TO_VME | VME_DMA_VME_TO_VME |
2455 VME_DMA_MEM_TO_MEM | VME_DMA_PATTERN_TO_VME |
2456 VME_DMA_PATTERN_TO_MEM;
Emilio G. Cota886953e2010-11-12 11:14:07 +00002457 INIT_LIST_HEAD(&dma_ctrlr->pending);
2458 INIT_LIST_HEAD(&dma_ctrlr->running);
2459 list_add_tail(&dma_ctrlr->list,
2460 &tsi148_bridge->dma_resources);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002461 }
2462
Martyn Welch42fb5032009-08-11 17:44:56 +01002463 /* Add location monitor to list */
Martyn Welch42fb5032009-08-11 17:44:56 +01002464 lm = kmalloc(sizeof(struct vme_lm_resource), GFP_KERNEL);
2465 if (lm == NULL) {
2466 dev_err(&pdev->dev, "Failed to allocate memory for "
2467 "location monitor resource structure\n");
2468 retval = -ENOMEM;
2469 goto err_lm;
2470 }
2471 lm->parent = tsi148_bridge;
Emilio G. Cota886953e2010-11-12 11:14:07 +00002472 mutex_init(&lm->mtx);
Martyn Welch42fb5032009-08-11 17:44:56 +01002473 lm->locked = 0;
2474 lm->number = 1;
2475 lm->monitors = 4;
Emilio G. Cota886953e2010-11-12 11:14:07 +00002476 list_add_tail(&lm->list, &tsi148_bridge->lm_resources);
Martyn Welch42fb5032009-08-11 17:44:56 +01002477
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002478 tsi148_bridge->slave_get = tsi148_slave_get;
2479 tsi148_bridge->slave_set = tsi148_slave_set;
2480 tsi148_bridge->master_get = tsi148_master_get;
2481 tsi148_bridge->master_set = tsi148_master_set;
2482 tsi148_bridge->master_read = tsi148_master_read;
2483 tsi148_bridge->master_write = tsi148_master_write;
2484 tsi148_bridge->master_rmw = tsi148_master_rmw;
2485 tsi148_bridge->dma_list_add = tsi148_dma_list_add;
2486 tsi148_bridge->dma_list_exec = tsi148_dma_list_exec;
2487 tsi148_bridge->dma_list_empty = tsi148_dma_list_empty;
Martyn Welchc813f592009-10-29 16:34:54 +00002488 tsi148_bridge->irq_set = tsi148_irq_set;
2489 tsi148_bridge->irq_generate = tsi148_irq_generate;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002490 tsi148_bridge->lm_set = tsi148_lm_set;
2491 tsi148_bridge->lm_get = tsi148_lm_get;
2492 tsi148_bridge->lm_attach = tsi148_lm_attach;
2493 tsi148_bridge->lm_detach = tsi148_lm_detach;
2494 tsi148_bridge->slot_get = tsi148_slot_get;
Manohar Vanga7f58f022011-08-10 11:33:46 +02002495 tsi148_bridge->alloc_consistent = tsi148_alloc_consistent;
2496 tsi148_bridge->free_consistent = tsi148_free_consistent;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002497
Martyn Welch29848ac2010-02-18 15:13:05 +00002498 data = ioread32be(tsi148_device->base + TSI148_LCSR_VSTAT);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002499 dev_info(&pdev->dev, "Board is%s the VME system controller\n",
Martyn Welch79463282010-03-22 14:58:57 +00002500 (data & TSI148_LCSR_VSTAT_SCONS) ? "" : " not");
Martyn Welch29848ac2010-02-18 15:13:05 +00002501 if (!geoid)
Martyn Welch638f1992009-12-15 08:42:49 +00002502 dev_info(&pdev->dev, "VME geographical address is %d\n",
2503 data & TSI148_LCSR_VSTAT_GA_M);
Martyn Welch29848ac2010-02-18 15:13:05 +00002504 else
Martyn Welch638f1992009-12-15 08:42:49 +00002505 dev_info(&pdev->dev, "VME geographical address is set to %d\n",
2506 geoid);
Martyn Welch29848ac2010-02-18 15:13:05 +00002507
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002508 dev_info(&pdev->dev, "VME Write and flush and error check is %s\n",
2509 err_chk ? "enabled" : "disabled");
2510
Wei Yongjun0686ab72013-06-19 10:42:35 +08002511 retval = tsi148_crcsr_init(tsi148_bridge, pdev);
2512 if (retval) {
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002513 dev_err(&pdev->dev, "CR/CSR configuration failed.\n");
2514 goto err_crcsr;
Martyn Welch48397372010-03-22 14:58:43 +00002515 }
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002516
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002517 retval = vme_register_bridge(tsi148_bridge);
2518 if (retval != 0) {
2519 dev_err(&pdev->dev, "Chip Registration failed.\n");
2520 goto err_reg;
2521 }
2522
Martyn Welch29848ac2010-02-18 15:13:05 +00002523 pci_set_drvdata(pdev, tsi148_bridge);
2524
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002525 /* Clear VME bus "board fail", and "power-up reset" lines */
Martyn Welch29848ac2010-02-18 15:13:05 +00002526 data = ioread32be(tsi148_device->base + TSI148_LCSR_VSTAT);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002527 data &= ~TSI148_LCSR_VSTAT_BRDFL;
2528 data |= TSI148_LCSR_VSTAT_CPURST;
Martyn Welch29848ac2010-02-18 15:13:05 +00002529 iowrite32be(data, tsi148_device->base + TSI148_LCSR_VSTAT);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002530
2531 return 0;
2532
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002533err_reg:
Martyn Welch29848ac2010-02-18 15:13:05 +00002534 tsi148_crcsr_exit(tsi148_bridge, pdev);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002535err_crcsr:
Martyn Welch42fb5032009-08-11 17:44:56 +01002536err_lm:
2537 /* resources are stored in link list */
Wei Yongjunb49c32b2012-08-21 12:19:01 +08002538 list_for_each_safe(pos, n, &tsi148_bridge->lm_resources) {
Martyn Welch42fb5032009-08-11 17:44:56 +01002539 lm = list_entry(pos, struct vme_lm_resource, list);
2540 list_del(pos);
2541 kfree(lm);
2542 }
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002543err_dma:
2544 /* resources are stored in link list */
Wei Yongjunb49c32b2012-08-21 12:19:01 +08002545 list_for_each_safe(pos, n, &tsi148_bridge->dma_resources) {
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002546 dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
2547 list_del(pos);
2548 kfree(dma_ctrlr);
2549 }
2550err_slave:
2551 /* resources are stored in link list */
Wei Yongjunb49c32b2012-08-21 12:19:01 +08002552 list_for_each_safe(pos, n, &tsi148_bridge->slave_resources) {
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002553 slave_image = list_entry(pos, struct vme_slave_resource, list);
2554 list_del(pos);
2555 kfree(slave_image);
2556 }
2557err_master:
2558 /* resources are stored in link list */
Wei Yongjunb49c32b2012-08-21 12:19:01 +08002559 list_for_each_safe(pos, n, &tsi148_bridge->master_resources) {
Martyn Welch79463282010-03-22 14:58:57 +00002560 master_image = list_entry(pos, struct vme_master_resource,
2561 list);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002562 list_del(pos);
2563 kfree(master_image);
2564 }
2565
Emilio G. Cotaa82ad052010-11-12 11:14:47 +00002566 tsi148_irq_exit(tsi148_bridge, pdev);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002567err_irq:
2568err_test:
Martyn Welch29848ac2010-02-18 15:13:05 +00002569 iounmap(tsi148_device->base);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002570err_remap:
2571 pci_release_regions(pdev);
2572err_resource:
2573 pci_disable_device(pdev);
2574err_enable:
Martyn Welch29848ac2010-02-18 15:13:05 +00002575 kfree(tsi148_device);
2576err_driver:
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002577 kfree(tsi148_bridge);
2578err_struct:
2579 return retval;
2580
2581}
2582
2583static void tsi148_remove(struct pci_dev *pdev)
2584{
2585 struct list_head *pos = NULL;
Emilio G. Cotab558ba22010-11-12 11:14:34 +00002586 struct list_head *tmplist;
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002587 struct vme_master_resource *master_image;
2588 struct vme_slave_resource *slave_image;
2589 struct vme_dma_resource *dma_ctrlr;
2590 int i;
Martyn Welch29848ac2010-02-18 15:13:05 +00002591 struct tsi148_driver *bridge;
2592 struct vme_bridge *tsi148_bridge = pci_get_drvdata(pdev);
2593
2594 bridge = tsi148_bridge->driver_priv;
2595
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002596
2597 dev_dbg(&pdev->dev, "Driver is being unloaded.\n");
2598
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002599 /*
2600 * Shutdown all inbound and outbound windows.
2601 */
2602 for (i = 0; i < 8; i++) {
Martyn Welch29848ac2010-02-18 15:13:05 +00002603 iowrite32be(0, bridge->base + TSI148_LCSR_IT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002604 TSI148_LCSR_OFFSET_ITAT);
Martyn Welch29848ac2010-02-18 15:13:05 +00002605 iowrite32be(0, bridge->base + TSI148_LCSR_OT[i] +
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002606 TSI148_LCSR_OFFSET_OTAT);
2607 }
2608
2609 /*
2610 * Shutdown Location monitor.
2611 */
Martyn Welch29848ac2010-02-18 15:13:05 +00002612 iowrite32be(0, bridge->base + TSI148_LCSR_LMAT);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002613
2614 /*
2615 * Shutdown CRG map.
2616 */
Martyn Welch29848ac2010-02-18 15:13:05 +00002617 iowrite32be(0, bridge->base + TSI148_LCSR_CSRAT);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002618
2619 /*
2620 * Clear error status.
2621 */
Martyn Welch29848ac2010-02-18 15:13:05 +00002622 iowrite32be(0xFFFFFFFF, bridge->base + TSI148_LCSR_EDPAT);
2623 iowrite32be(0xFFFFFFFF, bridge->base + TSI148_LCSR_VEAT);
2624 iowrite32be(0x07000700, bridge->base + TSI148_LCSR_PSTAT);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002625
2626 /*
2627 * Remove VIRQ interrupt (if any)
2628 */
Martyn Welch29848ac2010-02-18 15:13:05 +00002629 if (ioread32be(bridge->base + TSI148_LCSR_VICR) & 0x800)
2630 iowrite32be(0x8000, bridge->base + TSI148_LCSR_VICR);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002631
2632 /*
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002633 * Map all Interrupts to PCI INTA
2634 */
Martyn Welch29848ac2010-02-18 15:13:05 +00002635 iowrite32be(0x0, bridge->base + TSI148_LCSR_INTM1);
2636 iowrite32be(0x0, bridge->base + TSI148_LCSR_INTM2);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002637
Emilio G. Cotaa82ad052010-11-12 11:14:47 +00002638 tsi148_irq_exit(tsi148_bridge, pdev);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002639
2640 vme_unregister_bridge(tsi148_bridge);
2641
Martyn Welch29848ac2010-02-18 15:13:05 +00002642 tsi148_crcsr_exit(tsi148_bridge, pdev);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002643
2644 /* resources are stored in link list */
Emilio G. Cotab558ba22010-11-12 11:14:34 +00002645 list_for_each_safe(pos, tmplist, &tsi148_bridge->dma_resources) {
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002646 dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
2647 list_del(pos);
2648 kfree(dma_ctrlr);
2649 }
2650
2651 /* resources are stored in link list */
Emilio G. Cotab558ba22010-11-12 11:14:34 +00002652 list_for_each_safe(pos, tmplist, &tsi148_bridge->slave_resources) {
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002653 slave_image = list_entry(pos, struct vme_slave_resource, list);
2654 list_del(pos);
2655 kfree(slave_image);
2656 }
2657
2658 /* resources are stored in link list */
Emilio G. Cotab558ba22010-11-12 11:14:34 +00002659 list_for_each_safe(pos, tmplist, &tsi148_bridge->master_resources) {
Martyn Welch638f1992009-12-15 08:42:49 +00002660 master_image = list_entry(pos, struct vme_master_resource,
2661 list);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002662 list_del(pos);
2663 kfree(master_image);
2664 }
2665
Martyn Welch29848ac2010-02-18 15:13:05 +00002666 iounmap(bridge->base);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002667
2668 pci_release_regions(pdev);
2669
2670 pci_disable_device(pdev);
2671
Martyn Welch29848ac2010-02-18 15:13:05 +00002672 kfree(tsi148_bridge->driver_priv);
2673
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002674 kfree(tsi148_bridge);
2675}
2676
Wei Yongjun01c07142012-10-18 23:12:50 +08002677module_pci_driver(tsi148_driver);
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002678
2679MODULE_PARM_DESC(err_chk, "Check for VME errors on reads and writes");
2680module_param(err_chk, bool, 0);
2681
Martyn Welch638f1992009-12-15 08:42:49 +00002682MODULE_PARM_DESC(geoid, "Override geographical addressing");
2683module_param(geoid, int, 0);
2684
Martyn Welchd22b8ed2009-07-31 09:28:17 +01002685MODULE_DESCRIPTION("VME driver for the Tundra Tempe VME bridge");
2686MODULE_LICENSE("GPL");