Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 1 | /****************************************************************************** |
| 2 | * |
| 3 | * Copyright(c) 2003 - 2008 Intel Corporation. All rights reserved. |
| 4 | * |
| 5 | * Portions of this file are derived from the ipw3945 project, as well |
| 6 | * as portions of the ieee80211 subsystem header files. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify it |
| 9 | * under the terms of version 2 of the GNU General Public License as |
| 10 | * published by the Free Software Foundation. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 13 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 14 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 15 | * more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License along with |
| 18 | * this program; if not, write to the Free Software Foundation, Inc., |
| 19 | * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA |
| 20 | * |
| 21 | * The full GNU General Public License is included in this distribution in the |
| 22 | * file called LICENSE. |
| 23 | * |
| 24 | * Contact Information: |
Winkler, Tomas | 759ef89 | 2008-12-09 11:28:58 -0800 | [diff] [blame] | 25 | * Intel Linux Wireless <ilw@linux.intel.com> |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 26 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 27 | * |
| 28 | *****************************************************************************/ |
| 29 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 30 | #include <linux/etherdevice.h> |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 31 | #include <net/mac80211.h> |
| 32 | #include "iwl-eeprom.h" |
| 33 | #include "iwl-dev.h" |
| 34 | #include "iwl-core.h" |
| 35 | #include "iwl-sta.h" |
| 36 | #include "iwl-io.h" |
| 37 | #include "iwl-helpers.h" |
| 38 | |
Tomas Winkler | 30e553e | 2008-05-29 16:35:16 +0800 | [diff] [blame] | 39 | static const u16 default_tid_to_tx_fifo[] = { |
| 40 | IWL_TX_FIFO_AC1, |
| 41 | IWL_TX_FIFO_AC0, |
| 42 | IWL_TX_FIFO_AC0, |
| 43 | IWL_TX_FIFO_AC1, |
| 44 | IWL_TX_FIFO_AC2, |
| 45 | IWL_TX_FIFO_AC2, |
| 46 | IWL_TX_FIFO_AC3, |
| 47 | IWL_TX_FIFO_AC3, |
| 48 | IWL_TX_FIFO_NONE, |
| 49 | IWL_TX_FIFO_NONE, |
| 50 | IWL_TX_FIFO_NONE, |
| 51 | IWL_TX_FIFO_NONE, |
| 52 | IWL_TX_FIFO_NONE, |
| 53 | IWL_TX_FIFO_NONE, |
| 54 | IWL_TX_FIFO_NONE, |
| 55 | IWL_TX_FIFO_NONE, |
| 56 | IWL_TX_FIFO_AC3 |
| 57 | }; |
| 58 | |
Tomas Winkler | 4ddbb7d | 2008-11-07 09:58:40 -0800 | [diff] [blame] | 59 | static inline int iwl_alloc_dma_ptr(struct iwl_priv *priv, |
| 60 | struct iwl_dma_ptr *ptr, size_t size) |
| 61 | { |
| 62 | ptr->addr = pci_alloc_consistent(priv->pci_dev, size, &ptr->dma); |
| 63 | if (!ptr->addr) |
| 64 | return -ENOMEM; |
| 65 | ptr->size = size; |
| 66 | return 0; |
| 67 | } |
| 68 | |
| 69 | static inline void iwl_free_dma_ptr(struct iwl_priv *priv, |
| 70 | struct iwl_dma_ptr *ptr) |
| 71 | { |
| 72 | if (unlikely(!ptr->addr)) |
| 73 | return; |
| 74 | |
| 75 | pci_free_consistent(priv->pci_dev, ptr->size, ptr->addr, ptr->dma); |
| 76 | memset(ptr, 0, sizeof(*ptr)); |
| 77 | } |
| 78 | |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 79 | static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx) |
| 80 | { |
| 81 | struct iwl_tfd_tb *tb = &tfd->tbs[idx]; |
| 82 | |
| 83 | dma_addr_t addr = get_unaligned_le32(&tb->lo); |
| 84 | if (sizeof(dma_addr_t) > sizeof(u32)) |
| 85 | addr |= |
| 86 | ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16; |
| 87 | |
| 88 | return addr; |
| 89 | } |
| 90 | |
| 91 | static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx) |
| 92 | { |
| 93 | struct iwl_tfd_tb *tb = &tfd->tbs[idx]; |
| 94 | |
| 95 | return le16_to_cpu(tb->hi_n_len) >> 4; |
| 96 | } |
| 97 | |
| 98 | static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx, |
| 99 | dma_addr_t addr, u16 len) |
| 100 | { |
| 101 | struct iwl_tfd_tb *tb = &tfd->tbs[idx]; |
| 102 | u16 hi_n_len = len << 4; |
| 103 | |
| 104 | put_unaligned_le32(addr, &tb->lo); |
| 105 | if (sizeof(dma_addr_t) > sizeof(u32)) |
| 106 | hi_n_len |= ((addr >> 16) >> 16) & 0xF; |
| 107 | |
| 108 | tb->hi_n_len = cpu_to_le16(hi_n_len); |
| 109 | |
| 110 | tfd->num_tbs = idx + 1; |
| 111 | } |
| 112 | |
| 113 | static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd) |
| 114 | { |
| 115 | return tfd->num_tbs & 0x1f; |
| 116 | } |
Tomas Winkler | 30e553e | 2008-05-29 16:35:16 +0800 | [diff] [blame] | 117 | |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 118 | /** |
| 119 | * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr] |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 120 | * @priv - driver private data |
| 121 | * @txq - tx queue |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 122 | * |
| 123 | * Does NOT advance any TFD circular buffer read/write indexes |
| 124 | * Does NOT free the TFD itself (which is within circular buffer) |
| 125 | */ |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 126 | static void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq) |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 127 | { |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 128 | struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)&txq->tfds[0]; |
| 129 | struct iwl_tfd *tfd; |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 130 | struct pci_dev *dev = priv->pci_dev; |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 131 | int index = txq->q.read_ptr; |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 132 | int i; |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 133 | int num_tbs; |
| 134 | |
| 135 | tfd = &tfd_tmp[index]; |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 136 | |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 137 | /* Sanity check on number of chunks */ |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 138 | num_tbs = iwl_tfd_get_num_tbs(tfd); |
| 139 | |
| 140 | if (num_tbs >= IWL_NUM_OF_TBS) { |
Winkler, Tomas | 15b1687 | 2008-12-19 10:37:33 +0800 | [diff] [blame^] | 141 | IWL_ERR(priv, "Too many chunks: %i\n", num_tbs); |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 142 | /* @todo issue fatal error, it is quite serious situation */ |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 143 | return; |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 144 | } |
| 145 | |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 146 | /* Unmap tx_cmd */ |
| 147 | if (num_tbs) |
| 148 | pci_unmap_single(dev, |
| 149 | pci_unmap_addr(&txq->cmd[index]->meta, mapping), |
| 150 | pci_unmap_len(&txq->cmd[index]->meta, len), |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 151 | PCI_DMA_TODEVICE); |
| 152 | |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 153 | /* Unmap chunks, if any. */ |
| 154 | for (i = 1; i < num_tbs; i++) { |
| 155 | pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i), |
| 156 | iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE); |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 157 | |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 158 | if (txq->txb) { |
| 159 | dev_kfree_skb(txq->txb[txq->q.read_ptr].skb[i - 1]); |
| 160 | txq->txb[txq->q.read_ptr].skb[i - 1] = NULL; |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 161 | } |
| 162 | } |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 163 | } |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 164 | |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 165 | static int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv, |
| 166 | struct iwl_tfd *tfd, |
| 167 | dma_addr_t addr, u16 len) |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 168 | { |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 169 | |
| 170 | u32 num_tbs = iwl_tfd_get_num_tbs(tfd); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 171 | |
| 172 | /* Each TFD can point to a maximum 20 Tx buffers */ |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 173 | if (num_tbs >= IWL_NUM_OF_TBS) { |
Winkler, Tomas | 15b1687 | 2008-12-19 10:37:33 +0800 | [diff] [blame^] | 174 | IWL_ERR(priv, "Error can not send more than %d chunks\n", |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 175 | IWL_NUM_OF_TBS); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 176 | return -EINVAL; |
| 177 | } |
| 178 | |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 179 | BUG_ON(addr & ~DMA_BIT_MASK(36)); |
| 180 | if (unlikely(addr & ~IWL_TX_DMA_MASK)) |
Winkler, Tomas | 15b1687 | 2008-12-19 10:37:33 +0800 | [diff] [blame^] | 181 | IWL_ERR(priv, "Unaligned address = %llx\n", |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 182 | (unsigned long long)addr); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 183 | |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 184 | iwl_tfd_set_tb(tfd, num_tbs, addr, len); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 185 | |
| 186 | return 0; |
| 187 | } |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 188 | |
| 189 | /** |
| 190 | * iwl_txq_update_write_ptr - Send new write index to hardware |
| 191 | */ |
| 192 | int iwl_txq_update_write_ptr(struct iwl_priv *priv, struct iwl_tx_queue *txq) |
| 193 | { |
| 194 | u32 reg = 0; |
| 195 | int ret = 0; |
| 196 | int txq_id = txq->q.id; |
| 197 | |
| 198 | if (txq->need_update == 0) |
| 199 | return ret; |
| 200 | |
| 201 | /* if we're trying to save power */ |
| 202 | if (test_bit(STATUS_POWER_PMI, &priv->status)) { |
| 203 | /* wake up nic if it's powered down ... |
| 204 | * uCode will wake up, and interrupt us again, so next |
| 205 | * time we'll skip this part. */ |
| 206 | reg = iwl_read32(priv, CSR_UCODE_DRV_GP1); |
| 207 | |
| 208 | if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) { |
| 209 | IWL_DEBUG_INFO("Requesting wakeup, GP1 = 0x%x\n", reg); |
| 210 | iwl_set_bit(priv, CSR_GP_CNTRL, |
| 211 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
| 212 | return ret; |
| 213 | } |
| 214 | |
| 215 | /* restore this queue's parameters in nic hardware. */ |
| 216 | ret = iwl_grab_nic_access(priv); |
| 217 | if (ret) |
| 218 | return ret; |
| 219 | iwl_write_direct32(priv, HBUS_TARG_WRPTR, |
| 220 | txq->q.write_ptr | (txq_id << 8)); |
| 221 | iwl_release_nic_access(priv); |
| 222 | |
| 223 | /* else not in power-save mode, uCode will never sleep when we're |
| 224 | * trying to tx (during RFKILL, we're not trying to tx). */ |
| 225 | } else |
| 226 | iwl_write32(priv, HBUS_TARG_WRPTR, |
| 227 | txq->q.write_ptr | (txq_id << 8)); |
| 228 | |
| 229 | txq->need_update = 0; |
| 230 | |
| 231 | return ret; |
| 232 | } |
| 233 | EXPORT_SYMBOL(iwl_txq_update_write_ptr); |
| 234 | |
| 235 | |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 236 | /** |
| 237 | * iwl_tx_queue_free - Deallocate DMA queue. |
| 238 | * @txq: Transmit queue to deallocate. |
| 239 | * |
| 240 | * Empty queue by removing and destroying all BD's. |
| 241 | * Free all buffers. |
| 242 | * 0-fill, but do not free "txq" descriptor structure. |
| 243 | */ |
Gregory Greenman | da99c4b | 2008-08-04 16:00:40 +0800 | [diff] [blame] | 244 | static void iwl_tx_queue_free(struct iwl_priv *priv, int txq_id) |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 245 | { |
Gregory Greenman | da99c4b | 2008-08-04 16:00:40 +0800 | [diff] [blame] | 246 | struct iwl_tx_queue *txq = &priv->txq[txq_id]; |
Tomas Winkler | 443cfd4 | 2008-05-15 13:53:57 +0800 | [diff] [blame] | 247 | struct iwl_queue *q = &txq->q; |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 248 | struct pci_dev *dev = priv->pci_dev; |
Tomas Winkler | 961ba60 | 2008-10-14 12:32:44 -0700 | [diff] [blame] | 249 | int i, len; |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 250 | |
| 251 | if (q->n_bd == 0) |
| 252 | return; |
| 253 | |
| 254 | /* first, empty all BD's */ |
| 255 | for (; q->write_ptr != q->read_ptr; |
| 256 | q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) |
| 257 | iwl_hw_txq_free_tfd(priv, txq); |
| 258 | |
| 259 | len = sizeof(struct iwl_cmd) * q->n_window; |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 260 | |
| 261 | /* De-alloc array of command/tx buffers */ |
Tomas Winkler | 961ba60 | 2008-10-14 12:32:44 -0700 | [diff] [blame] | 262 | for (i = 0; i < TFD_TX_CMD_SLOTS; i++) |
Gregory Greenman | da99c4b | 2008-08-04 16:00:40 +0800 | [diff] [blame] | 263 | kfree(txq->cmd[i]); |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 264 | |
| 265 | /* De-alloc circular buffer of TFDs */ |
| 266 | if (txq->q.n_bd) |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 267 | pci_free_consistent(dev, sizeof(struct iwl_tfd) * |
| 268 | txq->q.n_bd, txq->tfds, txq->q.dma_addr); |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 269 | |
| 270 | /* De-alloc array of per-TFD driver data */ |
| 271 | kfree(txq->txb); |
| 272 | txq->txb = NULL; |
| 273 | |
| 274 | /* 0-fill queue descriptor structure */ |
| 275 | memset(txq, 0, sizeof(*txq)); |
| 276 | } |
| 277 | |
Tomas Winkler | 961ba60 | 2008-10-14 12:32:44 -0700 | [diff] [blame] | 278 | |
| 279 | /** |
| 280 | * iwl_cmd_queue_free - Deallocate DMA queue. |
| 281 | * @txq: Transmit queue to deallocate. |
| 282 | * |
| 283 | * Empty queue by removing and destroying all BD's. |
| 284 | * Free all buffers. |
| 285 | * 0-fill, but do not free "txq" descriptor structure. |
| 286 | */ |
| 287 | static void iwl_cmd_queue_free(struct iwl_priv *priv) |
| 288 | { |
| 289 | struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM]; |
| 290 | struct iwl_queue *q = &txq->q; |
| 291 | struct pci_dev *dev = priv->pci_dev; |
| 292 | int i, len; |
| 293 | |
| 294 | if (q->n_bd == 0) |
| 295 | return; |
| 296 | |
| 297 | len = sizeof(struct iwl_cmd) * q->n_window; |
| 298 | len += IWL_MAX_SCAN_SIZE; |
| 299 | |
| 300 | /* De-alloc array of command/tx buffers */ |
| 301 | for (i = 0; i <= TFD_CMD_SLOTS; i++) |
| 302 | kfree(txq->cmd[i]); |
| 303 | |
| 304 | /* De-alloc circular buffer of TFDs */ |
| 305 | if (txq->q.n_bd) |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 306 | pci_free_consistent(dev, sizeof(struct iwl_tfd) * |
| 307 | txq->q.n_bd, txq->tfds, txq->q.dma_addr); |
Tomas Winkler | 961ba60 | 2008-10-14 12:32:44 -0700 | [diff] [blame] | 308 | |
| 309 | /* 0-fill queue descriptor structure */ |
| 310 | memset(txq, 0, sizeof(*txq)); |
| 311 | } |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 312 | /*************** DMA-QUEUE-GENERAL-FUNCTIONS ***** |
| 313 | * DMA services |
| 314 | * |
| 315 | * Theory of operation |
| 316 | * |
| 317 | * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer |
| 318 | * of buffer descriptors, each of which points to one or more data buffers for |
| 319 | * the device to read from or fill. Driver and device exchange status of each |
| 320 | * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty |
| 321 | * entries in each circular buffer, to protect against confusing empty and full |
| 322 | * queue states. |
| 323 | * |
| 324 | * The device reads or writes the data in the queues via the device's several |
| 325 | * DMA/FIFO channels. Each queue is mapped to a single DMA channel. |
| 326 | * |
| 327 | * For Tx queue, there are low mark and high mark limits. If, after queuing |
| 328 | * the packet for Tx, free space become < low mark, Tx queue stopped. When |
| 329 | * reclaiming packets (on 'tx done IRQ), if free space become > high mark, |
| 330 | * Tx queue resumed. |
| 331 | * |
| 332 | * See more detailed info in iwl-4965-hw.h. |
| 333 | ***************************************************/ |
| 334 | |
| 335 | int iwl_queue_space(const struct iwl_queue *q) |
| 336 | { |
| 337 | int s = q->read_ptr - q->write_ptr; |
| 338 | |
| 339 | if (q->read_ptr > q->write_ptr) |
| 340 | s -= q->n_bd; |
| 341 | |
| 342 | if (s <= 0) |
| 343 | s += q->n_window; |
| 344 | /* keep some reserve to not confuse empty and full situations */ |
| 345 | s -= 2; |
| 346 | if (s < 0) |
| 347 | s = 0; |
| 348 | return s; |
| 349 | } |
| 350 | EXPORT_SYMBOL(iwl_queue_space); |
| 351 | |
| 352 | |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 353 | /** |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 354 | * iwl_queue_init - Initialize queue's high/low-water and read/write indexes |
| 355 | */ |
Tomas Winkler | 443cfd4 | 2008-05-15 13:53:57 +0800 | [diff] [blame] | 356 | static int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q, |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 357 | int count, int slots_num, u32 id) |
| 358 | { |
| 359 | q->n_bd = count; |
| 360 | q->n_window = slots_num; |
| 361 | q->id = id; |
| 362 | |
| 363 | /* count must be power-of-two size, otherwise iwl_queue_inc_wrap |
| 364 | * and iwl_queue_dec_wrap are broken. */ |
| 365 | BUG_ON(!is_power_of_2(count)); |
| 366 | |
| 367 | /* slots_num must be power-of-two size, otherwise |
| 368 | * get_cmd_index is broken. */ |
| 369 | BUG_ON(!is_power_of_2(slots_num)); |
| 370 | |
| 371 | q->low_mark = q->n_window / 4; |
| 372 | if (q->low_mark < 4) |
| 373 | q->low_mark = 4; |
| 374 | |
| 375 | q->high_mark = q->n_window / 8; |
| 376 | if (q->high_mark < 2) |
| 377 | q->high_mark = 2; |
| 378 | |
| 379 | q->write_ptr = q->read_ptr = 0; |
| 380 | |
| 381 | return 0; |
| 382 | } |
| 383 | |
| 384 | /** |
| 385 | * iwl_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue |
| 386 | */ |
| 387 | static int iwl_tx_queue_alloc(struct iwl_priv *priv, |
Ron Rindjunsky | 1646690 | 2008-05-05 10:22:50 +0800 | [diff] [blame] | 388 | struct iwl_tx_queue *txq, u32 id) |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 389 | { |
| 390 | struct pci_dev *dev = priv->pci_dev; |
| 391 | |
| 392 | /* Driver private data, only for Tx (not command) queues, |
| 393 | * not shared with device. */ |
| 394 | if (id != IWL_CMD_QUEUE_NUM) { |
| 395 | txq->txb = kmalloc(sizeof(txq->txb[0]) * |
| 396 | TFD_QUEUE_SIZE_MAX, GFP_KERNEL); |
| 397 | if (!txq->txb) { |
Winkler, Tomas | 15b1687 | 2008-12-19 10:37:33 +0800 | [diff] [blame^] | 398 | IWL_ERR(priv, "kmalloc for auxiliary BD " |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 399 | "structures failed\n"); |
| 400 | goto error; |
| 401 | } |
| 402 | } else |
| 403 | txq->txb = NULL; |
| 404 | |
| 405 | /* Circular buffer of transmit frame descriptors (TFDs), |
| 406 | * shared with device */ |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 407 | txq->tfds = pci_alloc_consistent(dev, |
| 408 | sizeof(txq->tfds[0]) * TFD_QUEUE_SIZE_MAX, |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 409 | &txq->q.dma_addr); |
| 410 | |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 411 | if (!txq->tfds) { |
Winkler, Tomas | 15b1687 | 2008-12-19 10:37:33 +0800 | [diff] [blame^] | 412 | IWL_ERR(priv, "pci_alloc_consistent(%zd) failed\n", |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 413 | sizeof(txq->tfds[0]) * TFD_QUEUE_SIZE_MAX); |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 414 | goto error; |
| 415 | } |
| 416 | txq->q.id = id; |
| 417 | |
| 418 | return 0; |
| 419 | |
| 420 | error: |
| 421 | kfree(txq->txb); |
| 422 | txq->txb = NULL; |
| 423 | |
| 424 | return -ENOMEM; |
| 425 | } |
| 426 | |
| 427 | /* |
| 428 | * Tell nic where to find circular buffer of Tx Frame Descriptors for |
| 429 | * given Tx queue, and enable the DMA channel used for that queue. |
| 430 | * |
| 431 | * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA |
| 432 | * channels supported in hardware. |
| 433 | */ |
| 434 | static int iwl_hw_tx_queue_init(struct iwl_priv *priv, |
Ron Rindjunsky | 1646690 | 2008-05-05 10:22:50 +0800 | [diff] [blame] | 435 | struct iwl_tx_queue *txq) |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 436 | { |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 437 | int ret; |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 438 | unsigned long flags; |
| 439 | int txq_id = txq->q.id; |
| 440 | |
| 441 | spin_lock_irqsave(&priv->lock, flags); |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 442 | ret = iwl_grab_nic_access(priv); |
| 443 | if (ret) { |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 444 | spin_unlock_irqrestore(&priv->lock, flags); |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 445 | return ret; |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 446 | } |
| 447 | |
| 448 | /* Circular buffer (TFD queue in DRAM) physical base address */ |
| 449 | iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id), |
| 450 | txq->q.dma_addr >> 8); |
| 451 | |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 452 | iwl_release_nic_access(priv); |
| 453 | spin_unlock_irqrestore(&priv->lock, flags); |
| 454 | |
| 455 | return 0; |
| 456 | } |
| 457 | |
| 458 | /** |
| 459 | * iwl_tx_queue_init - Allocate and initialize one tx/cmd queue |
| 460 | */ |
Tomas Winkler | 73b7d74 | 2008-09-03 11:18:48 +0800 | [diff] [blame] | 461 | static int iwl_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq, |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 462 | int slots_num, u32 txq_id) |
| 463 | { |
Gregory Greenman | da99c4b | 2008-08-04 16:00:40 +0800 | [diff] [blame] | 464 | int i, len; |
Tomas Winkler | 73b7d74 | 2008-09-03 11:18:48 +0800 | [diff] [blame] | 465 | int ret; |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 466 | |
| 467 | /* |
| 468 | * Alloc buffer array for commands (Tx or other types of commands). |
| 469 | * For the command queue (#4), allocate command space + one big |
| 470 | * command for scan, since scan command is very huge; the system will |
| 471 | * not have two scans at the same time, so only one is needed. |
| 472 | * For normal Tx queues (all other queues), no super-size command |
| 473 | * space is needed. |
| 474 | */ |
Gregory Greenman | da99c4b | 2008-08-04 16:00:40 +0800 | [diff] [blame] | 475 | len = sizeof(struct iwl_cmd); |
| 476 | for (i = 0; i <= slots_num; i++) { |
| 477 | if (i == slots_num) { |
| 478 | if (txq_id == IWL_CMD_QUEUE_NUM) |
| 479 | len += IWL_MAX_SCAN_SIZE; |
| 480 | else |
| 481 | continue; |
| 482 | } |
| 483 | |
John W. Linville | 4989885 | 2008-09-02 15:07:18 -0400 | [diff] [blame] | 484 | txq->cmd[i] = kmalloc(len, GFP_KERNEL); |
Gregory Greenman | da99c4b | 2008-08-04 16:00:40 +0800 | [diff] [blame] | 485 | if (!txq->cmd[i]) |
Tomas Winkler | 73b7d74 | 2008-09-03 11:18:48 +0800 | [diff] [blame] | 486 | goto err; |
Gregory Greenman | da99c4b | 2008-08-04 16:00:40 +0800 | [diff] [blame] | 487 | } |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 488 | |
| 489 | /* Alloc driver data array and TFD circular buffer */ |
Tomas Winkler | 73b7d74 | 2008-09-03 11:18:48 +0800 | [diff] [blame] | 490 | ret = iwl_tx_queue_alloc(priv, txq, txq_id); |
| 491 | if (ret) |
| 492 | goto err; |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 493 | |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 494 | txq->need_update = 0; |
| 495 | |
| 496 | /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise |
| 497 | * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */ |
| 498 | BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1)); |
| 499 | |
| 500 | /* Initialize queue's high/low-water marks, and head/tail indexes */ |
| 501 | iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id); |
| 502 | |
| 503 | /* Tell device where to find queue */ |
| 504 | iwl_hw_tx_queue_init(priv, txq); |
| 505 | |
| 506 | return 0; |
Tomas Winkler | 73b7d74 | 2008-09-03 11:18:48 +0800 | [diff] [blame] | 507 | err: |
| 508 | for (i = 0; i < slots_num; i++) { |
| 509 | kfree(txq->cmd[i]); |
| 510 | txq->cmd[i] = NULL; |
| 511 | } |
| 512 | |
| 513 | if (txq_id == IWL_CMD_QUEUE_NUM) { |
| 514 | kfree(txq->cmd[slots_num]); |
| 515 | txq->cmd[slots_num] = NULL; |
| 516 | } |
| 517 | return -ENOMEM; |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 518 | } |
Tomas Winkler | da1bc45 | 2008-05-29 16:35:00 +0800 | [diff] [blame] | 519 | /** |
| 520 | * iwl_hw_txq_ctx_free - Free TXQ Context |
| 521 | * |
| 522 | * Destroy all TX DMA queues and structures |
| 523 | */ |
| 524 | void iwl_hw_txq_ctx_free(struct iwl_priv *priv) |
| 525 | { |
| 526 | int txq_id; |
| 527 | |
| 528 | /* Tx queues */ |
| 529 | for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) |
Tomas Winkler | 961ba60 | 2008-10-14 12:32:44 -0700 | [diff] [blame] | 530 | if (txq_id == IWL_CMD_QUEUE_NUM) |
| 531 | iwl_cmd_queue_free(priv); |
| 532 | else |
| 533 | iwl_tx_queue_free(priv, txq_id); |
Tomas Winkler | da1bc45 | 2008-05-29 16:35:00 +0800 | [diff] [blame] | 534 | |
Tomas Winkler | 4ddbb7d | 2008-11-07 09:58:40 -0800 | [diff] [blame] | 535 | iwl_free_dma_ptr(priv, &priv->kw); |
| 536 | |
| 537 | iwl_free_dma_ptr(priv, &priv->scd_bc_tbls); |
Tomas Winkler | da1bc45 | 2008-05-29 16:35:00 +0800 | [diff] [blame] | 538 | } |
| 539 | EXPORT_SYMBOL(iwl_hw_txq_ctx_free); |
| 540 | |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 541 | /** |
| 542 | * iwl_txq_ctx_reset - Reset TX queue context |
Tomas Winkler | a96a27f | 2008-10-23 23:48:56 -0700 | [diff] [blame] | 543 | * Destroys all DMA structures and initialize them again |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 544 | * |
| 545 | * @param priv |
| 546 | * @return error code |
| 547 | */ |
| 548 | int iwl_txq_ctx_reset(struct iwl_priv *priv) |
| 549 | { |
| 550 | int ret = 0; |
| 551 | int txq_id, slots_num; |
Tomas Winkler | da1bc45 | 2008-05-29 16:35:00 +0800 | [diff] [blame] | 552 | unsigned long flags; |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 553 | |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 554 | /* Free all tx/cmd queues and keep-warm buffer */ |
| 555 | iwl_hw_txq_ctx_free(priv); |
| 556 | |
Tomas Winkler | 4ddbb7d | 2008-11-07 09:58:40 -0800 | [diff] [blame] | 557 | ret = iwl_alloc_dma_ptr(priv, &priv->scd_bc_tbls, |
| 558 | priv->hw_params.scd_bc_tbls_size); |
| 559 | if (ret) { |
Winkler, Tomas | 15b1687 | 2008-12-19 10:37:33 +0800 | [diff] [blame^] | 560 | IWL_ERR(priv, "Scheduler BC Table allocation failed\n"); |
Tomas Winkler | 4ddbb7d | 2008-11-07 09:58:40 -0800 | [diff] [blame] | 561 | goto error_bc_tbls; |
| 562 | } |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 563 | /* Alloc keep-warm buffer */ |
Tomas Winkler | 4ddbb7d | 2008-11-07 09:58:40 -0800 | [diff] [blame] | 564 | ret = iwl_alloc_dma_ptr(priv, &priv->kw, IWL_KW_SIZE); |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 565 | if (ret) { |
Winkler, Tomas | 15b1687 | 2008-12-19 10:37:33 +0800 | [diff] [blame^] | 566 | IWL_ERR(priv, "Keep Warm allocation failed\n"); |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 567 | goto error_kw; |
| 568 | } |
Tomas Winkler | da1bc45 | 2008-05-29 16:35:00 +0800 | [diff] [blame] | 569 | spin_lock_irqsave(&priv->lock, flags); |
| 570 | ret = iwl_grab_nic_access(priv); |
| 571 | if (unlikely(ret)) { |
| 572 | spin_unlock_irqrestore(&priv->lock, flags); |
| 573 | goto error_reset; |
| 574 | } |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 575 | |
| 576 | /* Turn off all Tx DMA fifos */ |
Tomas Winkler | da1bc45 | 2008-05-29 16:35:00 +0800 | [diff] [blame] | 577 | priv->cfg->ops->lib->txq_set_sched(priv, 0); |
| 578 | |
Tomas Winkler | 4ddbb7d | 2008-11-07 09:58:40 -0800 | [diff] [blame] | 579 | /* Tell NIC where to find the "keep warm" buffer */ |
| 580 | iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4); |
| 581 | |
Tomas Winkler | da1bc45 | 2008-05-29 16:35:00 +0800 | [diff] [blame] | 582 | iwl_release_nic_access(priv); |
| 583 | spin_unlock_irqrestore(&priv->lock, flags); |
| 584 | |
Tomas Winkler | da1bc45 | 2008-05-29 16:35:00 +0800 | [diff] [blame] | 585 | /* Alloc and init all Tx queues, including the command queue (#4) */ |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 586 | for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) { |
| 587 | slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ? |
| 588 | TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS; |
| 589 | ret = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num, |
| 590 | txq_id); |
| 591 | if (ret) { |
Winkler, Tomas | 15b1687 | 2008-12-19 10:37:33 +0800 | [diff] [blame^] | 592 | IWL_ERR(priv, "Tx %d queue init failed\n", txq_id); |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 593 | goto error; |
| 594 | } |
| 595 | } |
| 596 | |
| 597 | return ret; |
| 598 | |
| 599 | error: |
| 600 | iwl_hw_txq_ctx_free(priv); |
| 601 | error_reset: |
Tomas Winkler | 4ddbb7d | 2008-11-07 09:58:40 -0800 | [diff] [blame] | 602 | iwl_free_dma_ptr(priv, &priv->kw); |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 603 | error_kw: |
Tomas Winkler | 4ddbb7d | 2008-11-07 09:58:40 -0800 | [diff] [blame] | 604 | iwl_free_dma_ptr(priv, &priv->scd_bc_tbls); |
| 605 | error_bc_tbls: |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 606 | return ret; |
| 607 | } |
Emmanuel Grumbach | a33c2f4 | 2008-09-03 11:26:56 +0800 | [diff] [blame] | 608 | |
Tomas Winkler | da1bc45 | 2008-05-29 16:35:00 +0800 | [diff] [blame] | 609 | /** |
| 610 | * iwl_txq_ctx_stop - Stop all Tx DMA channels, free Tx queue memory |
| 611 | */ |
| 612 | void iwl_txq_ctx_stop(struct iwl_priv *priv) |
| 613 | { |
Zhu Yi | f3f911d | 2008-12-02 12:14:04 -0800 | [diff] [blame] | 614 | int ch; |
Tomas Winkler | da1bc45 | 2008-05-29 16:35:00 +0800 | [diff] [blame] | 615 | unsigned long flags; |
| 616 | |
Tomas Winkler | da1bc45 | 2008-05-29 16:35:00 +0800 | [diff] [blame] | 617 | /* Turn off all Tx DMA fifos */ |
| 618 | spin_lock_irqsave(&priv->lock, flags); |
| 619 | if (iwl_grab_nic_access(priv)) { |
| 620 | spin_unlock_irqrestore(&priv->lock, flags); |
| 621 | return; |
| 622 | } |
| 623 | |
| 624 | priv->cfg->ops->lib->txq_set_sched(priv, 0); |
| 625 | |
| 626 | /* Stop each Tx DMA channel, and wait for it to be idle */ |
Zhu Yi | f3f911d | 2008-12-02 12:14:04 -0800 | [diff] [blame] | 627 | for (ch = 0; ch < priv->hw_params.dma_chnl_num; ch++) { |
| 628 | iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0); |
Tomas Winkler | da1bc45 | 2008-05-29 16:35:00 +0800 | [diff] [blame] | 629 | iwl_poll_direct_bit(priv, FH_TSSR_TX_STATUS_REG, |
Zhu Yi | f3f911d | 2008-12-02 12:14:04 -0800 | [diff] [blame] | 630 | FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch), |
Zhu, Yi | f056658 | 2008-12-05 07:58:38 -0800 | [diff] [blame] | 631 | 1000); |
Tomas Winkler | da1bc45 | 2008-05-29 16:35:00 +0800 | [diff] [blame] | 632 | } |
| 633 | iwl_release_nic_access(priv); |
| 634 | spin_unlock_irqrestore(&priv->lock, flags); |
| 635 | |
| 636 | /* Deallocate memory for all Tx queues */ |
| 637 | iwl_hw_txq_ctx_free(priv); |
| 638 | } |
| 639 | EXPORT_SYMBOL(iwl_txq_ctx_stop); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 640 | |
| 641 | /* |
| 642 | * handle build REPLY_TX command notification. |
| 643 | */ |
| 644 | static void iwl_tx_cmd_build_basic(struct iwl_priv *priv, |
| 645 | struct iwl_tx_cmd *tx_cmd, |
Johannes Berg | e039fa4 | 2008-05-15 12:55:29 +0200 | [diff] [blame] | 646 | struct ieee80211_tx_info *info, |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 647 | struct ieee80211_hdr *hdr, |
Rami Rosen | 0e7690f | 2008-12-18 18:04:51 +0200 | [diff] [blame] | 648 | u8 std_id) |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 649 | { |
Harvey Harrison | fd7c8a4 | 2008-06-11 14:21:56 -0700 | [diff] [blame] | 650 | __le16 fc = hdr->frame_control; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 651 | __le32 tx_flags = tx_cmd->tx_flags; |
| 652 | |
| 653 | tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE; |
Johannes Berg | e039fa4 | 2008-05-15 12:55:29 +0200 | [diff] [blame] | 654 | if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) { |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 655 | tx_flags |= TX_CMD_FLG_ACK_MSK; |
Harvey Harrison | fd7c8a4 | 2008-06-11 14:21:56 -0700 | [diff] [blame] | 656 | if (ieee80211_is_mgmt(fc)) |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 657 | tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK; |
Harvey Harrison | fd7c8a4 | 2008-06-11 14:21:56 -0700 | [diff] [blame] | 658 | if (ieee80211_is_probe_resp(fc) && |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 659 | !(le16_to_cpu(hdr->seq_ctrl) & 0xf)) |
| 660 | tx_flags |= TX_CMD_FLG_TSF_MSK; |
| 661 | } else { |
| 662 | tx_flags &= (~TX_CMD_FLG_ACK_MSK); |
| 663 | tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK; |
| 664 | } |
| 665 | |
Harvey Harrison | fd7c8a4 | 2008-06-11 14:21:56 -0700 | [diff] [blame] | 666 | if (ieee80211_is_back_req(fc)) |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 667 | tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK; |
| 668 | |
| 669 | |
| 670 | tx_cmd->sta_id = std_id; |
Harvey Harrison | 8b7b1e0 | 2008-06-11 14:21:56 -0700 | [diff] [blame] | 671 | if (ieee80211_has_morefrags(fc)) |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 672 | tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK; |
| 673 | |
Harvey Harrison | fd7c8a4 | 2008-06-11 14:21:56 -0700 | [diff] [blame] | 674 | if (ieee80211_is_data_qos(fc)) { |
| 675 | u8 *qc = ieee80211_get_qos_ctl(hdr); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 676 | tx_cmd->tid_tspec = qc[0] & 0xf; |
| 677 | tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK; |
| 678 | } else { |
| 679 | tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK; |
| 680 | } |
| 681 | |
Emmanuel Grumbach | a326a5d | 2008-07-11 11:53:31 +0800 | [diff] [blame] | 682 | priv->cfg->ops->utils->rts_tx_cmd_flag(info, &tx_flags); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 683 | |
| 684 | if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK)) |
| 685 | tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK; |
| 686 | |
| 687 | tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK); |
Harvey Harrison | fd7c8a4 | 2008-06-11 14:21:56 -0700 | [diff] [blame] | 688 | if (ieee80211_is_mgmt(fc)) { |
| 689 | if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc)) |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 690 | tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3); |
| 691 | else |
| 692 | tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2); |
| 693 | } else { |
| 694 | tx_cmd->timeout.pm_frame_timeout = 0; |
| 695 | } |
| 696 | |
| 697 | tx_cmd->driver_txop = 0; |
| 698 | tx_cmd->tx_flags = tx_flags; |
| 699 | tx_cmd->next_frame_len = 0; |
| 700 | } |
| 701 | |
| 702 | #define RTS_HCCA_RETRY_LIMIT 3 |
| 703 | #define RTS_DFAULT_RETRY_LIMIT 60 |
| 704 | |
| 705 | static void iwl_tx_cmd_build_rate(struct iwl_priv *priv, |
| 706 | struct iwl_tx_cmd *tx_cmd, |
Johannes Berg | e039fa4 | 2008-05-15 12:55:29 +0200 | [diff] [blame] | 707 | struct ieee80211_tx_info *info, |
Harvey Harrison | fd7c8a4 | 2008-06-11 14:21:56 -0700 | [diff] [blame] | 708 | __le16 fc, int sta_id, |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 709 | int is_hcca) |
| 710 | { |
Tomas Winkler | 76eff18 | 2008-10-14 12:32:45 -0700 | [diff] [blame] | 711 | u32 rate_flags = 0; |
| 712 | int rate_idx; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 713 | u8 rts_retry_limit = 0; |
| 714 | u8 data_retry_limit = 0; |
| 715 | u8 rate_plcp; |
Johannes Berg | 2e92e6f | 2008-05-15 12:55:27 +0200 | [diff] [blame] | 716 | |
Johannes Berg | e039fa4 | 2008-05-15 12:55:29 +0200 | [diff] [blame] | 717 | rate_idx = min(ieee80211_get_tx_rate(priv->hw, info)->hw_value & 0xffff, |
Johannes Berg | 2e92e6f | 2008-05-15 12:55:27 +0200 | [diff] [blame] | 718 | IWL_RATE_COUNT - 1); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 719 | |
| 720 | rate_plcp = iwl_rates[rate_idx].plcp; |
| 721 | |
| 722 | rts_retry_limit = (is_hcca) ? |
| 723 | RTS_HCCA_RETRY_LIMIT : RTS_DFAULT_RETRY_LIMIT; |
| 724 | |
| 725 | if ((rate_idx >= IWL_FIRST_CCK_RATE) && (rate_idx <= IWL_LAST_CCK_RATE)) |
| 726 | rate_flags |= RATE_MCS_CCK_MSK; |
| 727 | |
| 728 | |
Harvey Harrison | fd7c8a4 | 2008-06-11 14:21:56 -0700 | [diff] [blame] | 729 | if (ieee80211_is_probe_resp(fc)) { |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 730 | data_retry_limit = 3; |
| 731 | if (data_retry_limit < rts_retry_limit) |
| 732 | rts_retry_limit = data_retry_limit; |
| 733 | } else |
| 734 | data_retry_limit = IWL_DEFAULT_TX_RETRY; |
| 735 | |
| 736 | if (priv->data_retry_limit != -1) |
| 737 | data_retry_limit = priv->data_retry_limit; |
| 738 | |
| 739 | |
| 740 | if (ieee80211_is_data(fc)) { |
| 741 | tx_cmd->initial_rate_index = 0; |
| 742 | tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK; |
| 743 | } else { |
Harvey Harrison | fd7c8a4 | 2008-06-11 14:21:56 -0700 | [diff] [blame] | 744 | switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) { |
| 745 | case cpu_to_le16(IEEE80211_STYPE_AUTH): |
| 746 | case cpu_to_le16(IEEE80211_STYPE_DEAUTH): |
| 747 | case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ): |
| 748 | case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ): |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 749 | if (tx_cmd->tx_flags & TX_CMD_FLG_RTS_MSK) { |
| 750 | tx_cmd->tx_flags &= ~TX_CMD_FLG_RTS_MSK; |
| 751 | tx_cmd->tx_flags |= TX_CMD_FLG_CTS_MSK; |
| 752 | } |
| 753 | break; |
| 754 | default: |
| 755 | break; |
| 756 | } |
| 757 | |
Tomas Winkler | 76eff18 | 2008-10-14 12:32:45 -0700 | [diff] [blame] | 758 | priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant); |
| 759 | rate_flags |= iwl_ant_idx_to_flags(priv->mgmt_tx_ant); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 760 | } |
| 761 | |
| 762 | tx_cmd->rts_retry_limit = rts_retry_limit; |
| 763 | tx_cmd->data_retry_limit = data_retry_limit; |
Tomas Winkler | e7d326a | 2008-06-12 09:47:11 +0800 | [diff] [blame] | 764 | tx_cmd->rate_n_flags = iwl_hw_set_rate_n_flags(rate_plcp, rate_flags); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 765 | } |
| 766 | |
| 767 | static void iwl_tx_cmd_build_hwcrypto(struct iwl_priv *priv, |
Johannes Berg | e039fa4 | 2008-05-15 12:55:29 +0200 | [diff] [blame] | 768 | struct ieee80211_tx_info *info, |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 769 | struct iwl_tx_cmd *tx_cmd, |
| 770 | struct sk_buff *skb_frag, |
| 771 | int sta_id) |
| 772 | { |
Johannes Berg | e039fa4 | 2008-05-15 12:55:29 +0200 | [diff] [blame] | 773 | struct ieee80211_key_conf *keyconf = info->control.hw_key; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 774 | |
Emmanuel Grumbach | ccc038a | 2008-05-15 13:54:09 +0800 | [diff] [blame] | 775 | switch (keyconf->alg) { |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 776 | case ALG_CCMP: |
| 777 | tx_cmd->sec_ctl = TX_CMD_SEC_CCM; |
Emmanuel Grumbach | ccc038a | 2008-05-15 13:54:09 +0800 | [diff] [blame] | 778 | memcpy(tx_cmd->key, keyconf->key, keyconf->keylen); |
Johannes Berg | e039fa4 | 2008-05-15 12:55:29 +0200 | [diff] [blame] | 779 | if (info->flags & IEEE80211_TX_CTL_AMPDU) |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 780 | tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK; |
Tomas Winkler | a96a27f | 2008-10-23 23:48:56 -0700 | [diff] [blame] | 781 | IWL_DEBUG_TX("tx_cmd with AES hwcrypto\n"); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 782 | break; |
| 783 | |
| 784 | case ALG_TKIP: |
| 785 | tx_cmd->sec_ctl = TX_CMD_SEC_TKIP; |
Emmanuel Grumbach | ccc038a | 2008-05-15 13:54:09 +0800 | [diff] [blame] | 786 | ieee80211_get_tkip_key(keyconf, skb_frag, |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 787 | IEEE80211_TKIP_P2_KEY, tx_cmd->key); |
| 788 | IWL_DEBUG_TX("tx_cmd with tkip hwcrypto\n"); |
| 789 | break; |
| 790 | |
| 791 | case ALG_WEP: |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 792 | tx_cmd->sec_ctl |= (TX_CMD_SEC_WEP | |
Emmanuel Grumbach | ccc038a | 2008-05-15 13:54:09 +0800 | [diff] [blame] | 793 | (keyconf->keyidx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT); |
| 794 | |
| 795 | if (keyconf->keylen == WEP_KEY_LEN_128) |
| 796 | tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128; |
| 797 | |
| 798 | memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 799 | |
| 800 | IWL_DEBUG_TX("Configuring packet for WEP encryption " |
Emmanuel Grumbach | ccc038a | 2008-05-15 13:54:09 +0800 | [diff] [blame] | 801 | "with key %d\n", keyconf->keyidx); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 802 | break; |
| 803 | |
| 804 | default: |
Tomas Winkler | 978785a | 2008-12-19 10:37:31 +0800 | [diff] [blame] | 805 | IWL_ERR(priv, "Unknown encode alg %d\n", keyconf->alg); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 806 | break; |
| 807 | } |
| 808 | } |
| 809 | |
| 810 | static void iwl_update_tx_stats(struct iwl_priv *priv, u16 fc, u16 len) |
| 811 | { |
| 812 | /* 0 - mgmt, 1 - cnt, 2 - data */ |
| 813 | int idx = (fc & IEEE80211_FCTL_FTYPE) >> 2; |
| 814 | priv->tx_stats[idx].cnt++; |
| 815 | priv->tx_stats[idx].bytes += len; |
| 816 | } |
| 817 | |
| 818 | /* |
| 819 | * start REPLY_TX command process |
| 820 | */ |
Johannes Berg | e039fa4 | 2008-05-15 12:55:29 +0200 | [diff] [blame] | 821 | int iwl_tx_skb(struct iwl_priv *priv, struct sk_buff *skb) |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 822 | { |
| 823 | struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data; |
Johannes Berg | e039fa4 | 2008-05-15 12:55:29 +0200 | [diff] [blame] | 824 | struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb); |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 825 | struct iwl_tfd *tfd; |
Tomas Winkler | f367422 | 2008-08-04 16:00:44 +0800 | [diff] [blame] | 826 | struct iwl_tx_queue *txq; |
| 827 | struct iwl_queue *q; |
| 828 | struct iwl_cmd *out_cmd; |
| 829 | struct iwl_tx_cmd *tx_cmd; |
| 830 | int swq_id, txq_id; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 831 | dma_addr_t phys_addr; |
| 832 | dma_addr_t txcmd_phys; |
| 833 | dma_addr_t scratch_phys; |
Tomas Winkler | b88b15d | 2008-10-14 12:32:49 -0700 | [diff] [blame] | 834 | u16 len, len_org; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 835 | u16 seq_number = 0; |
Harvey Harrison | fd7c8a4 | 2008-06-11 14:21:56 -0700 | [diff] [blame] | 836 | __le16 fc; |
Rami Rosen | 0e7690f | 2008-12-18 18:04:51 +0200 | [diff] [blame] | 837 | u8 hdr_len; |
Tomas Winkler | f367422 | 2008-08-04 16:00:44 +0800 | [diff] [blame] | 838 | u8 sta_id; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 839 | u8 wait_write_ptr = 0; |
| 840 | u8 tid = 0; |
| 841 | u8 *qc = NULL; |
| 842 | unsigned long flags; |
| 843 | int ret; |
| 844 | |
| 845 | spin_lock_irqsave(&priv->lock, flags); |
| 846 | if (iwl_is_rfkill(priv)) { |
| 847 | IWL_DEBUG_DROP("Dropping - RF KILL\n"); |
| 848 | goto drop_unlock; |
| 849 | } |
| 850 | |
Johannes Berg | e039fa4 | 2008-05-15 12:55:29 +0200 | [diff] [blame] | 851 | if ((ieee80211_get_tx_rate(priv->hw, info)->hw_value & 0xFF) == |
Johannes Berg | 2e92e6f | 2008-05-15 12:55:27 +0200 | [diff] [blame] | 852 | IWL_INVALID_RATE) { |
Winkler, Tomas | 15b1687 | 2008-12-19 10:37:33 +0800 | [diff] [blame^] | 853 | IWL_ERR(priv, "ERROR: No TX rate available.\n"); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 854 | goto drop_unlock; |
| 855 | } |
| 856 | |
Harvey Harrison | fd7c8a4 | 2008-06-11 14:21:56 -0700 | [diff] [blame] | 857 | fc = hdr->frame_control; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 858 | |
| 859 | #ifdef CONFIG_IWLWIFI_DEBUG |
| 860 | if (ieee80211_is_auth(fc)) |
| 861 | IWL_DEBUG_TX("Sending AUTH frame\n"); |
Harvey Harrison | fd7c8a4 | 2008-06-11 14:21:56 -0700 | [diff] [blame] | 862 | else if (ieee80211_is_assoc_req(fc)) |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 863 | IWL_DEBUG_TX("Sending ASSOC frame\n"); |
Harvey Harrison | fd7c8a4 | 2008-06-11 14:21:56 -0700 | [diff] [blame] | 864 | else if (ieee80211_is_reassoc_req(fc)) |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 865 | IWL_DEBUG_TX("Sending REASSOC frame\n"); |
| 866 | #endif |
| 867 | |
| 868 | /* drop all data frame if we are not associated */ |
Harvey Harrison | fd7c8a4 | 2008-06-11 14:21:56 -0700 | [diff] [blame] | 869 | if (ieee80211_is_data(fc) && |
Johannes Berg | 05c914f | 2008-09-11 00:01:58 +0200 | [diff] [blame] | 870 | (priv->iw_mode != NL80211_IFTYPE_MONITOR || |
Stefanik Gábor | d10c4ec | 2008-09-03 11:26:59 +0800 | [diff] [blame] | 871 | !(info->flags & IEEE80211_TX_CTL_INJECTED)) && /* packet injection */ |
| 872 | (!iwl_is_associated(priv) || |
Johannes Berg | 05c914f | 2008-09-11 00:01:58 +0200 | [diff] [blame] | 873 | ((priv->iw_mode == NL80211_IFTYPE_STATION) && !priv->assoc_id) || |
Stefanik Gábor | d10c4ec | 2008-09-03 11:26:59 +0800 | [diff] [blame] | 874 | !priv->assoc_station_added)) { |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 875 | IWL_DEBUG_DROP("Dropping - !iwl_is_associated\n"); |
| 876 | goto drop_unlock; |
| 877 | } |
| 878 | |
| 879 | spin_unlock_irqrestore(&priv->lock, flags); |
| 880 | |
Harvey Harrison | 7294ec9 | 2008-07-15 18:43:59 -0700 | [diff] [blame] | 881 | hdr_len = ieee80211_hdrlen(fc); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 882 | |
| 883 | /* Find (or create) index into station table for destination station */ |
| 884 | sta_id = iwl_get_sta_id(priv, hdr); |
| 885 | if (sta_id == IWL_INVALID_STATION) { |
Johannes Berg | e174961 | 2008-10-27 15:59:26 -0700 | [diff] [blame] | 886 | IWL_DEBUG_DROP("Dropping - INVALID STATION: %pM\n", |
| 887 | hdr->addr1); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 888 | goto drop; |
| 889 | } |
| 890 | |
| 891 | IWL_DEBUG_TX("station Id %d\n", sta_id); |
| 892 | |
Tomas Winkler | f367422 | 2008-08-04 16:00:44 +0800 | [diff] [blame] | 893 | swq_id = skb_get_queue_mapping(skb); |
| 894 | txq_id = swq_id; |
Harvey Harrison | fd7c8a4 | 2008-06-11 14:21:56 -0700 | [diff] [blame] | 895 | if (ieee80211_is_data_qos(fc)) { |
| 896 | qc = ieee80211_get_qos_ctl(hdr); |
Harvey Harrison | 7294ec9 | 2008-07-15 18:43:59 -0700 | [diff] [blame] | 897 | tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK; |
Tomas Winkler | f367422 | 2008-08-04 16:00:44 +0800 | [diff] [blame] | 898 | seq_number = priv->stations[sta_id].tid[tid].seq_number; |
| 899 | seq_number &= IEEE80211_SCTL_SEQ; |
| 900 | hdr->seq_ctrl = hdr->seq_ctrl & |
| 901 | __constant_cpu_to_le16(IEEE80211_SCTL_FRAG); |
| 902 | hdr->seq_ctrl |= cpu_to_le16(seq_number); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 903 | seq_number += 0x10; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 904 | /* aggregation is on for this <sta,tid> */ |
Johannes Berg | e039fa4 | 2008-05-15 12:55:29 +0200 | [diff] [blame] | 905 | if (info->flags & IEEE80211_TX_CTL_AMPDU) |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 906 | txq_id = priv->stations[sta_id].tid[tid].agg.txq_id; |
| 907 | priv->stations[sta_id].tid[tid].tfds_in_queue++; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 908 | } |
| 909 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 910 | txq = &priv->txq[txq_id]; |
| 911 | q = &txq->q; |
Tomas Winkler | 3fd07a1 | 2008-10-23 23:48:49 -0700 | [diff] [blame] | 912 | txq->swq_id = swq_id; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 913 | |
| 914 | spin_lock_irqsave(&priv->lock, flags); |
| 915 | |
| 916 | /* Set up first empty TFD within this queue's circular TFD buffer */ |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 917 | tfd = &txq->tfds[q->write_ptr]; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 918 | memset(tfd, 0, sizeof(*tfd)); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 919 | |
| 920 | /* Set up driver data for this TFD */ |
| 921 | memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info)); |
| 922 | txq->txb[q->write_ptr].skb[0] = skb; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 923 | |
| 924 | /* Set up first empty entry in queue's array of Tx/cmd buffers */ |
Tomas Winkler | b88b15d | 2008-10-14 12:32:49 -0700 | [diff] [blame] | 925 | out_cmd = txq->cmd[q->write_ptr]; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 926 | tx_cmd = &out_cmd->cmd.tx; |
| 927 | memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr)); |
| 928 | memset(tx_cmd, 0, sizeof(struct iwl_tx_cmd)); |
| 929 | |
| 930 | /* |
| 931 | * Set up the Tx-command (not MAC!) header. |
| 932 | * Store the chosen Tx queue and TFD index within the sequence field; |
| 933 | * after Tx, uCode's Tx response will return this value so driver can |
| 934 | * locate the frame within the tx queue and do post-tx processing. |
| 935 | */ |
| 936 | out_cmd->hdr.cmd = REPLY_TX; |
| 937 | out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) | |
| 938 | INDEX_TO_SEQ(q->write_ptr))); |
| 939 | |
| 940 | /* Copy MAC header from skb into command buffer */ |
| 941 | memcpy(tx_cmd->hdr, hdr, hdr_len); |
| 942 | |
| 943 | /* |
| 944 | * Use the first empty entry in this queue's command buffer array |
| 945 | * to contain the Tx command and MAC header concatenated together |
| 946 | * (payload data will be in another buffer). |
| 947 | * Size of this varies, due to varying MAC header length. |
| 948 | * If end is not dword aligned, we'll have 2 extra bytes at the end |
| 949 | * of the MAC header (device reads on dword boundaries). |
| 950 | * We'll tell device about this padding later. |
| 951 | */ |
| 952 | len = sizeof(struct iwl_tx_cmd) + |
| 953 | sizeof(struct iwl_cmd_header) + hdr_len; |
| 954 | |
| 955 | len_org = len; |
| 956 | len = (len + 3) & ~3; |
| 957 | |
| 958 | if (len_org != len) |
| 959 | len_org = 1; |
| 960 | else |
| 961 | len_org = 0; |
| 962 | |
| 963 | /* Physical address of this Tx command's header (not MAC header!), |
| 964 | * within command buffer array. */ |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 965 | txcmd_phys = pci_map_single(priv->pci_dev, |
| 966 | out_cmd, sizeof(struct iwl_cmd), |
| 967 | PCI_DMA_TODEVICE); |
| 968 | pci_unmap_addr_set(&out_cmd->meta, mapping, txcmd_phys); |
| 969 | pci_unmap_len_set(&out_cmd->meta, len, sizeof(struct iwl_cmd)); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 970 | /* Add buffer containing Tx command and MAC(!) header to TFD's |
| 971 | * first entry */ |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 972 | txcmd_phys += offsetof(struct iwl_cmd, hdr); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 973 | iwl_hw_txq_attach_buf_to_tfd(priv, tfd, txcmd_phys, len); |
| 974 | |
Johannes Berg | d0f0980 | 2008-07-29 11:32:07 +0200 | [diff] [blame] | 975 | if (info->control.hw_key) |
Johannes Berg | e039fa4 | 2008-05-15 12:55:29 +0200 | [diff] [blame] | 976 | iwl_tx_cmd_build_hwcrypto(priv, info, tx_cmd, skb, sta_id); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 977 | |
| 978 | /* Set up TFD's 2nd entry to point directly to remainder of skb, |
| 979 | * if any (802.11 null frames have no payload). */ |
| 980 | len = skb->len - hdr_len; |
| 981 | if (len) { |
| 982 | phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len, |
| 983 | len, PCI_DMA_TODEVICE); |
| 984 | iwl_hw_txq_attach_buf_to_tfd(priv, tfd, phys_addr, len); |
| 985 | } |
| 986 | |
| 987 | /* Tell NIC about any 2-byte padding after MAC header */ |
| 988 | if (len_org) |
| 989 | tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK; |
| 990 | |
| 991 | /* Total # bytes to be transmitted */ |
| 992 | len = (u16)skb->len; |
| 993 | tx_cmd->len = cpu_to_le16(len); |
| 994 | /* TODO need this for burst mode later on */ |
Rami Rosen | 0e7690f | 2008-12-18 18:04:51 +0200 | [diff] [blame] | 995 | iwl_tx_cmd_build_basic(priv, tx_cmd, info, hdr, sta_id); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 996 | |
| 997 | /* set is_hcca to 0; it probably will never be implemented */ |
Johannes Berg | e039fa4 | 2008-05-15 12:55:29 +0200 | [diff] [blame] | 998 | iwl_tx_cmd_build_rate(priv, tx_cmd, info, fc, sta_id, 0); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 999 | |
Harvey Harrison | fd7c8a4 | 2008-06-11 14:21:56 -0700 | [diff] [blame] | 1000 | iwl_update_tx_stats(priv, le16_to_cpu(fc), len); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 1001 | |
| 1002 | scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) + |
| 1003 | offsetof(struct iwl_tx_cmd, scratch); |
| 1004 | tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys); |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 1005 | tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 1006 | |
Harvey Harrison | 8b7b1e0 | 2008-06-11 14:21:56 -0700 | [diff] [blame] | 1007 | if (!ieee80211_has_morefrags(hdr->frame_control)) { |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 1008 | txq->need_update = 1; |
| 1009 | if (qc) |
| 1010 | priv->stations[sta_id].tid[tid].seq_number = seq_number; |
| 1011 | } else { |
| 1012 | wait_write_ptr = 1; |
| 1013 | txq->need_update = 0; |
| 1014 | } |
| 1015 | |
| 1016 | iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd)); |
| 1017 | |
| 1018 | iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len); |
| 1019 | |
| 1020 | /* Set up entry for this TFD in Tx byte-count array */ |
| 1021 | priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq, len); |
| 1022 | |
| 1023 | /* Tell device the write index *just past* this latest filled TFD */ |
| 1024 | q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd); |
| 1025 | ret = iwl_txq_update_write_ptr(priv, txq); |
| 1026 | spin_unlock_irqrestore(&priv->lock, flags); |
| 1027 | |
| 1028 | if (ret) |
| 1029 | return ret; |
| 1030 | |
Tomas Winkler | 143b09e | 2008-07-24 21:33:42 +0300 | [diff] [blame] | 1031 | if ((iwl_queue_space(q) < q->high_mark) && priv->mac80211_registered) { |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 1032 | if (wait_write_ptr) { |
| 1033 | spin_lock_irqsave(&priv->lock, flags); |
| 1034 | txq->need_update = 1; |
| 1035 | iwl_txq_update_write_ptr(priv, txq); |
| 1036 | spin_unlock_irqrestore(&priv->lock, flags); |
Tomas Winkler | 143b09e | 2008-07-24 21:33:42 +0300 | [diff] [blame] | 1037 | } else { |
Tomas Winkler | 3fd07a1 | 2008-10-23 23:48:49 -0700 | [diff] [blame] | 1038 | ieee80211_stop_queue(priv->hw, txq->swq_id); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 1039 | } |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 1040 | } |
| 1041 | |
| 1042 | return 0; |
| 1043 | |
| 1044 | drop_unlock: |
| 1045 | spin_unlock_irqrestore(&priv->lock, flags); |
| 1046 | drop: |
| 1047 | return -1; |
| 1048 | } |
| 1049 | EXPORT_SYMBOL(iwl_tx_skb); |
| 1050 | |
| 1051 | /*************** HOST COMMAND QUEUE FUNCTIONS *****/ |
| 1052 | |
| 1053 | /** |
| 1054 | * iwl_enqueue_hcmd - enqueue a uCode command |
| 1055 | * @priv: device private data point |
| 1056 | * @cmd: a point to the ucode command structure |
| 1057 | * |
| 1058 | * The function returns < 0 values to indicate the operation is |
| 1059 | * failed. On success, it turns the index (> 0) of command in the |
| 1060 | * command queue. |
| 1061 | */ |
| 1062 | int iwl_enqueue_hcmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd) |
| 1063 | { |
| 1064 | struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM]; |
| 1065 | struct iwl_queue *q = &txq->q; |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 1066 | struct iwl_tfd *tfd; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 1067 | struct iwl_cmd *out_cmd; |
Tomas Winkler | f367422 | 2008-08-04 16:00:44 +0800 | [diff] [blame] | 1068 | dma_addr_t phys_addr; |
| 1069 | unsigned long flags; |
| 1070 | int len, ret; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 1071 | u32 idx; |
| 1072 | u16 fix_size; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 1073 | |
| 1074 | cmd->len = priv->cfg->ops->utils->get_hcmd_size(cmd->id, cmd->len); |
| 1075 | fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr)); |
| 1076 | |
| 1077 | /* If any of the command structures end up being larger than |
| 1078 | * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then |
| 1079 | * we will need to increase the size of the TFD entries */ |
| 1080 | BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) && |
| 1081 | !(cmd->meta.flags & CMD_SIZE_HUGE)); |
| 1082 | |
| 1083 | if (iwl_is_rfkill(priv)) { |
| 1084 | IWL_DEBUG_INFO("Not sending command - RF KILL"); |
| 1085 | return -EIO; |
| 1086 | } |
| 1087 | |
| 1088 | if (iwl_queue_space(q) < ((cmd->meta.flags & CMD_ASYNC) ? 2 : 1)) { |
Winkler, Tomas | 15b1687 | 2008-12-19 10:37:33 +0800 | [diff] [blame^] | 1089 | IWL_ERR(priv, "No space for Tx\n"); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 1090 | return -ENOSPC; |
| 1091 | } |
| 1092 | |
| 1093 | spin_lock_irqsave(&priv->hcmd_lock, flags); |
| 1094 | |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 1095 | tfd = &txq->tfds[q->write_ptr]; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 1096 | memset(tfd, 0, sizeof(*tfd)); |
| 1097 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 1098 | |
| 1099 | idx = get_cmd_index(q, q->write_ptr, cmd->meta.flags & CMD_SIZE_HUGE); |
Gregory Greenman | da99c4b | 2008-08-04 16:00:40 +0800 | [diff] [blame] | 1100 | out_cmd = txq->cmd[idx]; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 1101 | |
| 1102 | out_cmd->hdr.cmd = cmd->id; |
| 1103 | memcpy(&out_cmd->meta, &cmd->meta, sizeof(cmd->meta)); |
| 1104 | memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len); |
| 1105 | |
| 1106 | /* At this point, the out_cmd now has all of the incoming cmd |
| 1107 | * information */ |
| 1108 | |
| 1109 | out_cmd->hdr.flags = 0; |
| 1110 | out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(IWL_CMD_QUEUE_NUM) | |
| 1111 | INDEX_TO_SEQ(q->write_ptr)); |
| 1112 | if (out_cmd->meta.flags & CMD_SIZE_HUGE) |
Tomas Winkler | 9734cb2 | 2008-09-03 11:26:52 +0800 | [diff] [blame] | 1113 | out_cmd->hdr.sequence |= SEQ_HUGE_FRAME; |
Gregory Greenman | da99c4b | 2008-08-04 16:00:40 +0800 | [diff] [blame] | 1114 | len = (idx == TFD_CMD_SLOTS) ? |
| 1115 | IWL_MAX_SCAN_SIZE : sizeof(struct iwl_cmd); |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 1116 | |
| 1117 | phys_addr = pci_map_single(priv->pci_dev, out_cmd, |
| 1118 | len, PCI_DMA_TODEVICE); |
| 1119 | pci_unmap_addr_set(&out_cmd->meta, mapping, phys_addr); |
| 1120 | pci_unmap_len_set(&out_cmd->meta, len, len); |
Gregory Greenman | da99c4b | 2008-08-04 16:00:40 +0800 | [diff] [blame] | 1121 | phys_addr += offsetof(struct iwl_cmd, hdr); |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 1122 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 1123 | iwl_hw_txq_attach_buf_to_tfd(priv, tfd, phys_addr, fix_size); |
| 1124 | |
Esti Kummer | ded2ae7 | 2008-08-04 16:00:45 +0800 | [diff] [blame] | 1125 | #ifdef CONFIG_IWLWIFI_DEBUG |
| 1126 | switch (out_cmd->hdr.cmd) { |
| 1127 | case REPLY_TX_LINK_QUALITY_CMD: |
| 1128 | case SENSITIVITY_CMD: |
| 1129 | IWL_DEBUG_HC_DUMP("Sending command %s (#%x), seq: 0x%04X, " |
| 1130 | "%d bytes at %d[%d]:%d\n", |
| 1131 | get_cmd_string(out_cmd->hdr.cmd), |
| 1132 | out_cmd->hdr.cmd, |
| 1133 | le16_to_cpu(out_cmd->hdr.sequence), fix_size, |
| 1134 | q->write_ptr, idx, IWL_CMD_QUEUE_NUM); |
| 1135 | break; |
| 1136 | default: |
| 1137 | IWL_DEBUG_HC("Sending command %s (#%x), seq: 0x%04X, " |
| 1138 | "%d bytes at %d[%d]:%d\n", |
| 1139 | get_cmd_string(out_cmd->hdr.cmd), |
| 1140 | out_cmd->hdr.cmd, |
| 1141 | le16_to_cpu(out_cmd->hdr.sequence), fix_size, |
| 1142 | q->write_ptr, idx, IWL_CMD_QUEUE_NUM); |
| 1143 | } |
| 1144 | #endif |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 1145 | txq->need_update = 1; |
| 1146 | |
| 1147 | /* Set up entry in queue's byte count circular buffer */ |
| 1148 | priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq, 0); |
| 1149 | |
| 1150 | /* Increment and update queue's write index */ |
| 1151 | q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd); |
| 1152 | ret = iwl_txq_update_write_ptr(priv, txq); |
| 1153 | |
| 1154 | spin_unlock_irqrestore(&priv->hcmd_lock, flags); |
| 1155 | return ret ? ret : idx; |
| 1156 | } |
| 1157 | |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 1158 | int iwl_tx_queue_reclaim(struct iwl_priv *priv, int txq_id, int index) |
| 1159 | { |
| 1160 | struct iwl_tx_queue *txq = &priv->txq[txq_id]; |
| 1161 | struct iwl_queue *q = &txq->q; |
| 1162 | struct iwl_tx_info *tx_info; |
| 1163 | int nfreed = 0; |
| 1164 | |
| 1165 | if ((index >= q->n_bd) || (iwl_queue_used(q, index) == 0)) { |
Winkler, Tomas | 15b1687 | 2008-12-19 10:37:33 +0800 | [diff] [blame^] | 1166 | IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, " |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 1167 | "is out of range [0-%d] %d %d.\n", txq_id, |
| 1168 | index, q->n_bd, q->write_ptr, q->read_ptr); |
| 1169 | return 0; |
| 1170 | } |
| 1171 | |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 1172 | for (index = iwl_queue_inc_wrap(index, q->n_bd); |
| 1173 | q->read_ptr != index; |
| 1174 | q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) { |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 1175 | |
| 1176 | tx_info = &txq->txb[txq->q.read_ptr]; |
| 1177 | ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]); |
| 1178 | tx_info->skb[0] = NULL; |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 1179 | |
Tomas Winkler | 972cf44 | 2008-05-29 16:35:13 +0800 | [diff] [blame] | 1180 | if (priv->cfg->ops->lib->txq_inval_byte_cnt_tbl) |
| 1181 | priv->cfg->ops->lib->txq_inval_byte_cnt_tbl(priv, txq); |
| 1182 | |
| 1183 | iwl_hw_txq_free_tfd(priv, txq); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 1184 | nfreed++; |
| 1185 | } |
| 1186 | return nfreed; |
| 1187 | } |
| 1188 | EXPORT_SYMBOL(iwl_tx_queue_reclaim); |
| 1189 | |
| 1190 | |
| 1191 | /** |
| 1192 | * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd |
| 1193 | * |
| 1194 | * When FW advances 'R' index, all entries between old and new 'R' index |
| 1195 | * need to be reclaimed. As result, some free space forms. If there is |
| 1196 | * enough free space (> low mark), wake the stack that feeds us. |
| 1197 | */ |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 1198 | static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id, |
| 1199 | int idx, int cmd_idx) |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 1200 | { |
| 1201 | struct iwl_tx_queue *txq = &priv->txq[txq_id]; |
| 1202 | struct iwl_queue *q = &txq->q; |
| 1203 | int nfreed = 0; |
| 1204 | |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 1205 | if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) { |
Winkler, Tomas | 15b1687 | 2008-12-19 10:37:33 +0800 | [diff] [blame^] | 1206 | IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, " |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 1207 | "is out of range [0-%d] %d %d.\n", txq_id, |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 1208 | idx, q->n_bd, q->write_ptr, q->read_ptr); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 1209 | return; |
| 1210 | } |
| 1211 | |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 1212 | pci_unmap_single(priv->pci_dev, |
| 1213 | pci_unmap_addr(&txq->cmd[cmd_idx]->meta, mapping), |
| 1214 | pci_unmap_len(&txq->cmd[cmd_idx]->meta, len), |
| 1215 | PCI_DMA_TODEVICE); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 1216 | |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 1217 | for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx; |
| 1218 | q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) { |
| 1219 | |
| 1220 | if (nfreed++ > 0) { |
Winkler, Tomas | 15b1687 | 2008-12-19 10:37:33 +0800 | [diff] [blame^] | 1221 | IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx, |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 1222 | q->write_ptr, q->read_ptr); |
| 1223 | queue_work(priv->workqueue, &priv->restart); |
| 1224 | } |
Gregory Greenman | da99c4b | 2008-08-04 16:00:40 +0800 | [diff] [blame] | 1225 | |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 1226 | } |
| 1227 | } |
| 1228 | |
| 1229 | /** |
| 1230 | * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them |
| 1231 | * @rxb: Rx buffer to reclaim |
| 1232 | * |
| 1233 | * If an Rx buffer has an async callback associated with it the callback |
| 1234 | * will be executed. The attached skb (if present) will only be freed |
| 1235 | * if the callback returns 1 |
| 1236 | */ |
| 1237 | void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb) |
| 1238 | { |
| 1239 | struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data; |
| 1240 | u16 sequence = le16_to_cpu(pkt->hdr.sequence); |
| 1241 | int txq_id = SEQ_TO_QUEUE(sequence); |
| 1242 | int index = SEQ_TO_INDEX(sequence); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 1243 | int cmd_index; |
Tomas Winkler | 9734cb2 | 2008-09-03 11:26:52 +0800 | [diff] [blame] | 1244 | bool huge = !!(pkt->hdr.sequence & SEQ_HUGE_FRAME); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 1245 | struct iwl_cmd *cmd; |
| 1246 | |
| 1247 | /* If a Tx command is being handled and it isn't in the actual |
| 1248 | * command queue then there a command routing bug has been introduced |
| 1249 | * in the queue management code. */ |
Johannes Berg | 55d6a3c | 2008-09-23 19:18:43 +0200 | [diff] [blame] | 1250 | if (WARN(txq_id != IWL_CMD_QUEUE_NUM, |
Winkler, Tomas | 01ef9323 | 2008-11-07 09:58:45 -0800 | [diff] [blame] | 1251 | "wrong command queue %d, sequence 0x%X readp=%d writep=%d\n", |
| 1252 | txq_id, sequence, |
| 1253 | priv->txq[IWL_CMD_QUEUE_NUM].q.read_ptr, |
| 1254 | priv->txq[IWL_CMD_QUEUE_NUM].q.write_ptr)) { |
| 1255 | iwl_print_hex_dump(priv, IWL_DL_INFO , rxb, 32); |
Johannes Berg | 55d6a3c | 2008-09-23 19:18:43 +0200 | [diff] [blame] | 1256 | return; |
Winkler, Tomas | 01ef9323 | 2008-11-07 09:58:45 -0800 | [diff] [blame] | 1257 | } |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 1258 | |
| 1259 | cmd_index = get_cmd_index(&priv->txq[IWL_CMD_QUEUE_NUM].q, index, huge); |
Gregory Greenman | da99c4b | 2008-08-04 16:00:40 +0800 | [diff] [blame] | 1260 | cmd = priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_index]; |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 1261 | |
| 1262 | /* Input error checking is done when commands are added to queue. */ |
| 1263 | if (cmd->meta.flags & CMD_WANT_SKB) { |
| 1264 | cmd->meta.source->u.skb = rxb->skb; |
| 1265 | rxb->skb = NULL; |
| 1266 | } else if (cmd->meta.u.callback && |
| 1267 | !cmd->meta.u.callback(priv, cmd, rxb->skb)) |
| 1268 | rxb->skb = NULL; |
| 1269 | |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 1270 | iwl_hcmd_queue_reclaim(priv, txq_id, index, cmd_index); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 1271 | |
| 1272 | if (!(cmd->meta.flags & CMD_ASYNC)) { |
| 1273 | clear_bit(STATUS_HCMD_ACTIVE, &priv->status); |
| 1274 | wake_up_interruptible(&priv->wait_command_queue); |
| 1275 | } |
| 1276 | } |
| 1277 | EXPORT_SYMBOL(iwl_tx_cmd_complete); |
| 1278 | |
Tomas Winkler | 30e553e | 2008-05-29 16:35:16 +0800 | [diff] [blame] | 1279 | /* |
| 1280 | * Find first available (lowest unused) Tx Queue, mark it "active". |
| 1281 | * Called only when finding queue for aggregation. |
| 1282 | * Should never return anything < 7, because they should already |
| 1283 | * be in use as EDCA AC (0-3), Command (4), HCCA (5, 6). |
| 1284 | */ |
| 1285 | static int iwl_txq_ctx_activate_free(struct iwl_priv *priv) |
| 1286 | { |
| 1287 | int txq_id; |
| 1288 | |
| 1289 | for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) |
| 1290 | if (!test_and_set_bit(txq_id, &priv->txq_ctx_active_msk)) |
| 1291 | return txq_id; |
| 1292 | return -1; |
| 1293 | } |
| 1294 | |
| 1295 | int iwl_tx_agg_start(struct iwl_priv *priv, const u8 *ra, u16 tid, u16 *ssn) |
| 1296 | { |
| 1297 | int sta_id; |
| 1298 | int tx_fifo; |
| 1299 | int txq_id; |
| 1300 | int ret; |
| 1301 | unsigned long flags; |
| 1302 | struct iwl_tid_data *tid_data; |
Tomas Winkler | 30e553e | 2008-05-29 16:35:16 +0800 | [diff] [blame] | 1303 | |
| 1304 | if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo))) |
| 1305 | tx_fifo = default_tid_to_tx_fifo[tid]; |
| 1306 | else |
| 1307 | return -EINVAL; |
| 1308 | |
Winkler, Tomas | 39aadf8 | 2008-12-19 10:37:32 +0800 | [diff] [blame] | 1309 | IWL_WARN(priv, "%s on ra = %pM tid = %d\n", |
Johannes Berg | e174961 | 2008-10-27 15:59:26 -0700 | [diff] [blame] | 1310 | __func__, ra, tid); |
Tomas Winkler | 30e553e | 2008-05-29 16:35:16 +0800 | [diff] [blame] | 1311 | |
| 1312 | sta_id = iwl_find_station(priv, ra); |
| 1313 | if (sta_id == IWL_INVALID_STATION) |
| 1314 | return -ENXIO; |
| 1315 | |
| 1316 | if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_OFF) { |
Winkler, Tomas | 15b1687 | 2008-12-19 10:37:33 +0800 | [diff] [blame^] | 1317 | IWL_ERR(priv, "Start AGG when state is not IWL_AGG_OFF !\n"); |
Tomas Winkler | 30e553e | 2008-05-29 16:35:16 +0800 | [diff] [blame] | 1318 | return -ENXIO; |
| 1319 | } |
| 1320 | |
| 1321 | txq_id = iwl_txq_ctx_activate_free(priv); |
| 1322 | if (txq_id == -1) |
| 1323 | return -ENXIO; |
| 1324 | |
| 1325 | spin_lock_irqsave(&priv->sta_lock, flags); |
| 1326 | tid_data = &priv->stations[sta_id].tid[tid]; |
| 1327 | *ssn = SEQ_TO_SN(tid_data->seq_number); |
| 1328 | tid_data->agg.txq_id = txq_id; |
| 1329 | spin_unlock_irqrestore(&priv->sta_lock, flags); |
| 1330 | |
| 1331 | ret = priv->cfg->ops->lib->txq_agg_enable(priv, txq_id, tx_fifo, |
| 1332 | sta_id, tid, *ssn); |
| 1333 | if (ret) |
| 1334 | return ret; |
| 1335 | |
| 1336 | if (tid_data->tfds_in_queue == 0) { |
Tomas Winkler | 978785a | 2008-12-19 10:37:31 +0800 | [diff] [blame] | 1337 | IWL_ERR(priv, "HW queue is empty\n"); |
Tomas Winkler | 30e553e | 2008-05-29 16:35:16 +0800 | [diff] [blame] | 1338 | tid_data->agg.state = IWL_AGG_ON; |
| 1339 | ieee80211_start_tx_ba_cb_irqsafe(priv->hw, ra, tid); |
| 1340 | } else { |
| 1341 | IWL_DEBUG_HT("HW queue is NOT empty: %d packets in HW queue\n", |
| 1342 | tid_data->tfds_in_queue); |
| 1343 | tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA; |
| 1344 | } |
| 1345 | return ret; |
| 1346 | } |
| 1347 | EXPORT_SYMBOL(iwl_tx_agg_start); |
| 1348 | |
| 1349 | int iwl_tx_agg_stop(struct iwl_priv *priv , const u8 *ra, u16 tid) |
| 1350 | { |
| 1351 | int tx_fifo_id, txq_id, sta_id, ssn = -1; |
| 1352 | struct iwl_tid_data *tid_data; |
| 1353 | int ret, write_ptr, read_ptr; |
| 1354 | unsigned long flags; |
Tomas Winkler | 30e553e | 2008-05-29 16:35:16 +0800 | [diff] [blame] | 1355 | |
| 1356 | if (!ra) { |
Winkler, Tomas | 15b1687 | 2008-12-19 10:37:33 +0800 | [diff] [blame^] | 1357 | IWL_ERR(priv, "ra = NULL\n"); |
Tomas Winkler | 30e553e | 2008-05-29 16:35:16 +0800 | [diff] [blame] | 1358 | return -EINVAL; |
| 1359 | } |
| 1360 | |
| 1361 | if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo))) |
| 1362 | tx_fifo_id = default_tid_to_tx_fifo[tid]; |
| 1363 | else |
| 1364 | return -EINVAL; |
| 1365 | |
| 1366 | sta_id = iwl_find_station(priv, ra); |
| 1367 | |
| 1368 | if (sta_id == IWL_INVALID_STATION) |
| 1369 | return -ENXIO; |
| 1370 | |
| 1371 | if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_ON) |
Winkler, Tomas | 39aadf8 | 2008-12-19 10:37:32 +0800 | [diff] [blame] | 1372 | IWL_WARN(priv, "Stopping AGG while state not IWL_AGG_ON\n"); |
Tomas Winkler | 30e553e | 2008-05-29 16:35:16 +0800 | [diff] [blame] | 1373 | |
| 1374 | tid_data = &priv->stations[sta_id].tid[tid]; |
| 1375 | ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4; |
| 1376 | txq_id = tid_data->agg.txq_id; |
| 1377 | write_ptr = priv->txq[txq_id].q.write_ptr; |
| 1378 | read_ptr = priv->txq[txq_id].q.read_ptr; |
| 1379 | |
| 1380 | /* The queue is not empty */ |
| 1381 | if (write_ptr != read_ptr) { |
| 1382 | IWL_DEBUG_HT("Stopping a non empty AGG HW QUEUE\n"); |
| 1383 | priv->stations[sta_id].tid[tid].agg.state = |
| 1384 | IWL_EMPTYING_HW_QUEUE_DELBA; |
| 1385 | return 0; |
| 1386 | } |
| 1387 | |
| 1388 | IWL_DEBUG_HT("HW queue is empty\n"); |
| 1389 | priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF; |
| 1390 | |
| 1391 | spin_lock_irqsave(&priv->lock, flags); |
| 1392 | ret = priv->cfg->ops->lib->txq_agg_disable(priv, txq_id, ssn, |
| 1393 | tx_fifo_id); |
| 1394 | spin_unlock_irqrestore(&priv->lock, flags); |
| 1395 | |
| 1396 | if (ret) |
| 1397 | return ret; |
| 1398 | |
| 1399 | ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, ra, tid); |
| 1400 | |
| 1401 | return 0; |
| 1402 | } |
| 1403 | EXPORT_SYMBOL(iwl_tx_agg_stop); |
| 1404 | |
| 1405 | int iwl_txq_check_empty(struct iwl_priv *priv, int sta_id, u8 tid, int txq_id) |
| 1406 | { |
| 1407 | struct iwl_queue *q = &priv->txq[txq_id].q; |
| 1408 | u8 *addr = priv->stations[sta_id].sta.sta.addr; |
| 1409 | struct iwl_tid_data *tid_data = &priv->stations[sta_id].tid[tid]; |
| 1410 | |
| 1411 | switch (priv->stations[sta_id].tid[tid].agg.state) { |
| 1412 | case IWL_EMPTYING_HW_QUEUE_DELBA: |
| 1413 | /* We are reclaiming the last packet of the */ |
| 1414 | /* aggregated HW queue */ |
Tomas Winkler | 3fd07a1 | 2008-10-23 23:48:49 -0700 | [diff] [blame] | 1415 | if ((txq_id == tid_data->agg.txq_id) && |
| 1416 | (q->read_ptr == q->write_ptr)) { |
Tomas Winkler | 30e553e | 2008-05-29 16:35:16 +0800 | [diff] [blame] | 1417 | u16 ssn = SEQ_TO_SN(tid_data->seq_number); |
| 1418 | int tx_fifo = default_tid_to_tx_fifo[tid]; |
| 1419 | IWL_DEBUG_HT("HW queue empty: continue DELBA flow\n"); |
| 1420 | priv->cfg->ops->lib->txq_agg_disable(priv, txq_id, |
| 1421 | ssn, tx_fifo); |
| 1422 | tid_data->agg.state = IWL_AGG_OFF; |
| 1423 | ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, addr, tid); |
| 1424 | } |
| 1425 | break; |
| 1426 | case IWL_EMPTYING_HW_QUEUE_ADDBA: |
| 1427 | /* We are reclaiming the last packet of the queue */ |
| 1428 | if (tid_data->tfds_in_queue == 0) { |
| 1429 | IWL_DEBUG_HT("HW queue empty: continue ADDBA flow\n"); |
| 1430 | tid_data->agg.state = IWL_AGG_ON; |
| 1431 | ieee80211_start_tx_ba_cb_irqsafe(priv->hw, addr, tid); |
| 1432 | } |
| 1433 | break; |
| 1434 | } |
| 1435 | return 0; |
| 1436 | } |
| 1437 | EXPORT_SYMBOL(iwl_txq_check_empty); |
Tomas Winkler | 30e553e | 2008-05-29 16:35:16 +0800 | [diff] [blame] | 1438 | |
Emmanuel Grumbach | 653fa4a | 2008-06-30 17:23:11 +0800 | [diff] [blame] | 1439 | /** |
| 1440 | * iwl_tx_status_reply_compressed_ba - Update tx status from block-ack |
| 1441 | * |
| 1442 | * Go through block-ack's bitmap of ACK'd frames, update driver's record of |
| 1443 | * ACK vs. not. This gets sent to mac80211, then to rate scaling algo. |
| 1444 | */ |
| 1445 | static int iwl_tx_status_reply_compressed_ba(struct iwl_priv *priv, |
| 1446 | struct iwl_ht_agg *agg, |
| 1447 | struct iwl_compressed_ba_resp *ba_resp) |
| 1448 | |
| 1449 | { |
| 1450 | int i, sh, ack; |
| 1451 | u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl); |
| 1452 | u16 scd_flow = le16_to_cpu(ba_resp->scd_flow); |
| 1453 | u64 bitmap; |
| 1454 | int successes = 0; |
| 1455 | struct ieee80211_tx_info *info; |
| 1456 | |
| 1457 | if (unlikely(!agg->wait_for_ba)) { |
Winkler, Tomas | 15b1687 | 2008-12-19 10:37:33 +0800 | [diff] [blame^] | 1458 | IWL_ERR(priv, "Received BA when not expected\n"); |
Emmanuel Grumbach | 653fa4a | 2008-06-30 17:23:11 +0800 | [diff] [blame] | 1459 | return -EINVAL; |
| 1460 | } |
| 1461 | |
| 1462 | /* Mark that the expected block-ack response arrived */ |
| 1463 | agg->wait_for_ba = 0; |
| 1464 | IWL_DEBUG_TX_REPLY("BA %d %d\n", agg->start_idx, ba_resp->seq_ctl); |
| 1465 | |
| 1466 | /* Calculate shift to align block-ack bits with our Tx window bits */ |
Tomas Winkler | 3fd07a1 | 2008-10-23 23:48:49 -0700 | [diff] [blame] | 1467 | sh = agg->start_idx - SEQ_TO_INDEX(seq_ctl >> 4); |
Emmanuel Grumbach | 653fa4a | 2008-06-30 17:23:11 +0800 | [diff] [blame] | 1468 | if (sh < 0) /* tbw something is wrong with indices */ |
| 1469 | sh += 0x100; |
| 1470 | |
| 1471 | /* don't use 64-bit values for now */ |
| 1472 | bitmap = le64_to_cpu(ba_resp->bitmap) >> sh; |
| 1473 | |
| 1474 | if (agg->frame_count > (64 - sh)) { |
| 1475 | IWL_DEBUG_TX_REPLY("more frames than bitmap size"); |
| 1476 | return -1; |
| 1477 | } |
| 1478 | |
| 1479 | /* check for success or failure according to the |
| 1480 | * transmitted bitmap and block-ack bitmap */ |
| 1481 | bitmap &= agg->bitmap; |
| 1482 | |
| 1483 | /* For each frame attempted in aggregation, |
| 1484 | * update driver's record of tx frame's status. */ |
| 1485 | for (i = 0; i < agg->frame_count ; i++) { |
Emmanuel Grumbach | 4aa41f1 | 2008-07-18 13:53:09 +0800 | [diff] [blame] | 1486 | ack = bitmap & (1ULL << i); |
Emmanuel Grumbach | 653fa4a | 2008-06-30 17:23:11 +0800 | [diff] [blame] | 1487 | successes += !!ack; |
| 1488 | IWL_DEBUG_TX_REPLY("%s ON i=%d idx=%d raw=%d\n", |
Abhijeet Kolekar | c305606 | 2008-11-12 13:14:08 -0800 | [diff] [blame] | 1489 | ack ? "ACK" : "NACK", i, (agg->start_idx + i) & 0xff, |
Emmanuel Grumbach | 653fa4a | 2008-06-30 17:23:11 +0800 | [diff] [blame] | 1490 | agg->start_idx + i); |
| 1491 | } |
| 1492 | |
| 1493 | info = IEEE80211_SKB_CB(priv->txq[scd_flow].txb[agg->start_idx].skb[0]); |
| 1494 | memset(&info->status, 0, sizeof(info->status)); |
| 1495 | info->flags = IEEE80211_TX_STAT_ACK; |
| 1496 | info->flags |= IEEE80211_TX_STAT_AMPDU; |
| 1497 | info->status.ampdu_ack_map = successes; |
| 1498 | info->status.ampdu_ack_len = agg->frame_count; |
| 1499 | iwl_hwrate_to_tx_control(priv, agg->rate_n_flags, info); |
| 1500 | |
| 1501 | IWL_DEBUG_TX_REPLY("Bitmap %llx\n", (unsigned long long)bitmap); |
| 1502 | |
| 1503 | return 0; |
| 1504 | } |
| 1505 | |
| 1506 | /** |
| 1507 | * iwl_rx_reply_compressed_ba - Handler for REPLY_COMPRESSED_BA |
| 1508 | * |
| 1509 | * Handles block-acknowledge notification from device, which reports success |
| 1510 | * of frames sent via aggregation. |
| 1511 | */ |
| 1512 | void iwl_rx_reply_compressed_ba(struct iwl_priv *priv, |
| 1513 | struct iwl_rx_mem_buffer *rxb) |
| 1514 | { |
| 1515 | struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data; |
| 1516 | struct iwl_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba; |
Emmanuel Grumbach | 653fa4a | 2008-06-30 17:23:11 +0800 | [diff] [blame] | 1517 | struct iwl_tx_queue *txq = NULL; |
| 1518 | struct iwl_ht_agg *agg; |
Tomas Winkler | 3fd07a1 | 2008-10-23 23:48:49 -0700 | [diff] [blame] | 1519 | int index; |
| 1520 | int sta_id; |
| 1521 | int tid; |
Emmanuel Grumbach | 653fa4a | 2008-06-30 17:23:11 +0800 | [diff] [blame] | 1522 | |
| 1523 | /* "flow" corresponds to Tx queue */ |
| 1524 | u16 scd_flow = le16_to_cpu(ba_resp->scd_flow); |
| 1525 | |
| 1526 | /* "ssn" is start of block-ack Tx window, corresponds to index |
| 1527 | * (in Tx queue's circular buffer) of first TFD/frame in window */ |
| 1528 | u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn); |
| 1529 | |
| 1530 | if (scd_flow >= priv->hw_params.max_txq_num) { |
Winkler, Tomas | 15b1687 | 2008-12-19 10:37:33 +0800 | [diff] [blame^] | 1531 | IWL_ERR(priv, |
| 1532 | "BUG_ON scd_flow is bigger than number of queues\n"); |
Emmanuel Grumbach | 653fa4a | 2008-06-30 17:23:11 +0800 | [diff] [blame] | 1533 | return; |
| 1534 | } |
| 1535 | |
| 1536 | txq = &priv->txq[scd_flow]; |
Tomas Winkler | 3fd07a1 | 2008-10-23 23:48:49 -0700 | [diff] [blame] | 1537 | sta_id = ba_resp->sta_id; |
| 1538 | tid = ba_resp->tid; |
| 1539 | agg = &priv->stations[sta_id].tid[tid].agg; |
Emmanuel Grumbach | 653fa4a | 2008-06-30 17:23:11 +0800 | [diff] [blame] | 1540 | |
| 1541 | /* Find index just before block-ack window */ |
| 1542 | index = iwl_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd); |
| 1543 | |
| 1544 | /* TODO: Need to get this copy more safely - now good for debug */ |
| 1545 | |
Tomas Winkler | 3fd07a1 | 2008-10-23 23:48:49 -0700 | [diff] [blame] | 1546 | IWL_DEBUG_TX_REPLY("REPLY_COMPRESSED_BA [%d] Received from %pM, " |
Emmanuel Grumbach | 653fa4a | 2008-06-30 17:23:11 +0800 | [diff] [blame] | 1547 | "sta_id = %d\n", |
| 1548 | agg->wait_for_ba, |
Johannes Berg | e174961 | 2008-10-27 15:59:26 -0700 | [diff] [blame] | 1549 | (u8 *) &ba_resp->sta_addr_lo32, |
Emmanuel Grumbach | 653fa4a | 2008-06-30 17:23:11 +0800 | [diff] [blame] | 1550 | ba_resp->sta_id); |
| 1551 | IWL_DEBUG_TX_REPLY("TID = %d, SeqCtl = %d, bitmap = 0x%llx, scd_flow = " |
| 1552 | "%d, scd_ssn = %d\n", |
| 1553 | ba_resp->tid, |
| 1554 | ba_resp->seq_ctl, |
| 1555 | (unsigned long long)le64_to_cpu(ba_resp->bitmap), |
| 1556 | ba_resp->scd_flow, |
| 1557 | ba_resp->scd_ssn); |
| 1558 | IWL_DEBUG_TX_REPLY("DAT start_idx = %d, bitmap = 0x%llx \n", |
| 1559 | agg->start_idx, |
| 1560 | (unsigned long long)agg->bitmap); |
| 1561 | |
| 1562 | /* Update driver's record of ACK vs. not for each frame in window */ |
| 1563 | iwl_tx_status_reply_compressed_ba(priv, agg, ba_resp); |
| 1564 | |
| 1565 | /* Release all TFDs before the SSN, i.e. all TFDs in front of |
| 1566 | * block-ack window (we assume that they've been successfully |
| 1567 | * transmitted ... if not, it's too late anyway). */ |
| 1568 | if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) { |
| 1569 | /* calculate mac80211 ampdu sw queue to wake */ |
Emmanuel Grumbach | 653fa4a | 2008-06-30 17:23:11 +0800 | [diff] [blame] | 1570 | int freed = iwl_tx_queue_reclaim(priv, scd_flow, index); |
Tomas Winkler | 3fd07a1 | 2008-10-23 23:48:49 -0700 | [diff] [blame] | 1571 | priv->stations[sta_id].tid[tid].tfds_in_queue -= freed; |
Emmanuel Grumbach | 653fa4a | 2008-06-30 17:23:11 +0800 | [diff] [blame] | 1572 | |
Tomas Winkler | 3fd07a1 | 2008-10-23 23:48:49 -0700 | [diff] [blame] | 1573 | if ((iwl_queue_space(&txq->q) > txq->q.low_mark) && |
| 1574 | priv->mac80211_registered && |
| 1575 | (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) |
| 1576 | ieee80211_wake_queue(priv->hw, txq->swq_id); |
| 1577 | |
| 1578 | iwl_txq_check_empty(priv, sta_id, tid, scd_flow); |
Emmanuel Grumbach | 653fa4a | 2008-06-30 17:23:11 +0800 | [diff] [blame] | 1579 | } |
| 1580 | } |
| 1581 | EXPORT_SYMBOL(iwl_rx_reply_compressed_ba); |
| 1582 | |
Helmut Schaa | 994d31f | 2008-07-02 12:17:06 +0200 | [diff] [blame] | 1583 | #ifdef CONFIG_IWLWIFI_DEBUG |
Tomas Winkler | a332f8d | 2008-05-29 16:35:08 +0800 | [diff] [blame] | 1584 | #define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x |
| 1585 | |
| 1586 | const char *iwl_get_tx_fail_reason(u32 status) |
| 1587 | { |
| 1588 | switch (status & TX_STATUS_MSK) { |
| 1589 | case TX_STATUS_SUCCESS: |
| 1590 | return "SUCCESS"; |
| 1591 | TX_STATUS_ENTRY(SHORT_LIMIT); |
| 1592 | TX_STATUS_ENTRY(LONG_LIMIT); |
| 1593 | TX_STATUS_ENTRY(FIFO_UNDERRUN); |
| 1594 | TX_STATUS_ENTRY(MGMNT_ABORT); |
| 1595 | TX_STATUS_ENTRY(NEXT_FRAG); |
| 1596 | TX_STATUS_ENTRY(LIFE_EXPIRE); |
| 1597 | TX_STATUS_ENTRY(DEST_PS); |
| 1598 | TX_STATUS_ENTRY(ABORTED); |
| 1599 | TX_STATUS_ENTRY(BT_RETRY); |
| 1600 | TX_STATUS_ENTRY(STA_INVALID); |
| 1601 | TX_STATUS_ENTRY(FRAG_DROPPED); |
| 1602 | TX_STATUS_ENTRY(TID_DISABLE); |
| 1603 | TX_STATUS_ENTRY(FRAME_FLUSHED); |
| 1604 | TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL); |
| 1605 | TX_STATUS_ENTRY(TX_LOCKED); |
| 1606 | TX_STATUS_ENTRY(NO_BEACON_ON_RADAR); |
| 1607 | } |
| 1608 | |
| 1609 | return "UNKNOWN"; |
| 1610 | } |
| 1611 | EXPORT_SYMBOL(iwl_get_tx_fail_reason); |
| 1612 | #endif /* CONFIG_IWLWIFI_DEBUG */ |