blob: 8cc77c1b88f1c28217f9d189d8fe4da92d254b9f [file] [log] [blame]
Girish Mahadevan2ef85af2017-02-14 14:42:22 -07001/*
2 * Copyright (c) 2017, The Linux Foundation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 */
14#include <linux/clk.h>
15#include <linux/interrupt.h>
16#include <linux/io.h>
17#include <linux/module.h>
18#include <linux/of.h>
Karthikeyan Ramasubramanian0d578b72017-04-26 10:44:02 -060019#include <linux/of_platform.h>
Karthikeyan Ramasubramanian9a633402017-04-06 16:01:11 -060020#include <linux/pm_runtime.h>
Girish Mahadevan2ef85af2017-02-14 14:42:22 -070021#include <linux/qcom-geni-se.h>
22#include <linux/spi/spi.h>
23
24#define SPI_NUM_CHIPSELECT (4)
25#define SPI_XFER_TIMEOUT_MS (250)
26#define SPI_OVERSAMPLING (2)
27/* SPI SE specific registers */
28#define SE_SPI_CPHA (0x224)
29#define SE_SPI_LOOPBACK (0x22C)
30#define SE_SPI_CPOL (0x230)
31#define SE_SPI_DEMUX_OUTPUT_INV (0x24C)
32#define SE_SPI_DEMUX_SEL (0x250)
33#define SE_SPI_TRANS_CFG (0x25C)
34#define SE_SPI_WORD_LEN (0x268)
35#define SE_SPI_TX_TRANS_LEN (0x26C)
36#define SE_SPI_RX_TRANS_LEN (0x270)
37#define SE_SPI_PRE_POST_CMD_DLY (0x274)
38#define SE_SPI_DELAY_COUNTERS (0x278)
39
40/* SE_SPI_CPHA register fields */
41#define CPHA (BIT(0))
42
43/* SE_SPI_LOOPBACK register fields */
44#define LOOPBACK_ENABLE (0x1)
45#define NORMAL_MODE (0x0)
46#define LOOPBACK_MSK (GENMASK(1, 0))
47
48/* SE_SPI_CPOL register fields */
49#define CPOL (BIT(2))
50
51/* SE_SPI_DEMUX_OUTPUT_INV register fields */
52#define CS_DEMUX_OUTPUT_INV_MSK (GENMASK(3, 0))
53
54/* SE_SPI_DEMUX_SEL register fields */
55#define CS_DEMUX_OUTPUT_SEL (GENMASK(3, 0))
56
57/* SE_SPI_TX_TRANS_CFG register fields */
58#define CS_TOGGLE (BIT(0))
59
60/* SE_SPI_WORD_LEN register fields */
61#define WORD_LEN_MSK (GENMASK(9, 0))
62#define MIN_WORD_LEN (4)
63
64/* SPI_TX/SPI_RX_TRANS_LEN fields */
65#define TRANS_LEN_MSK (GENMASK(23, 0))
66
67/* M_CMD OP codes for SPI */
68#define SPI_TX_ONLY (1)
69#define SPI_RX_ONLY (2)
70#define SPI_FULL_DUPLEX (3)
71#define SPI_TX_RX (7)
72#define SPI_CS_ASSERT (8)
73#define SPI_CS_DEASSERT (9)
74#define SPI_SCK_ONLY (10)
75/* M_CMD params for SPI */
76#define SPI_PRE_CMD_DELAY (0)
77#define TIMESTAMP_BEFORE (1)
78#define FRAGMENTATION (2)
79#define TIMESTAMP_AFTER (3)
80#define POST_CMD_DELAY (4)
81
Karthikeyan Ramasubramanian0d578b72017-04-26 10:44:02 -060082#define SPI_CORE2X_VOTE (10000)
83
Girish Mahadevan2ef85af2017-02-14 14:42:22 -070084struct spi_geni_master {
85 struct se_geni_rsc spi_rsc;
86 resource_size_t phys_addr;
87 resource_size_t size;
88 void __iomem *base;
89 int irq;
90 struct device *dev;
91 int rx_fifo_depth;
92 int tx_fifo_depth;
93 int tx_fifo_width;
94 int tx_wm;
95 bool setup;
96 u32 cur_speed_hz;
97 int cur_word_len;
98 unsigned int tx_rem_bytes;
99 unsigned int rx_rem_bytes;
100 struct spi_transfer *cur_xfer;
101 struct completion xfer_done;
Karthikeyan Ramasubramanian0d578b72017-04-26 10:44:02 -0600102 struct device *wrapper_dev;
Girish Mahadevan2ef85af2017-02-14 14:42:22 -0700103};
104
105static struct spi_master *get_spi_master(struct device *dev)
106{
107 struct platform_device *pdev = to_platform_device(dev);
108 struct spi_master *spi = platform_get_drvdata(pdev);
109
110 return spi;
111}
112
113static int get_sclk(u32 speed_hz, unsigned long *sclk_freq)
114{
115 u32 root_freq[] = { 19200000 };
116
117 *sclk_freq = root_freq[0];
118 return 0;
119}
120
121static int do_spi_clk_cfg(u32 speed_hz, struct spi_geni_master *mas)
122{
123 unsigned long sclk_freq;
124 int div = 0;
125 int idx;
126 struct se_geni_rsc *rsc = &mas->spi_rsc;
Girish Mahadevan2ef85af2017-02-14 14:42:22 -0700127 u32 clk_sel = geni_read_reg(mas->base, SE_GENI_CLK_SEL);
128 u32 m_clk_cfg = geni_read_reg(mas->base, GENI_SER_M_CLK_CFG);
Girish Mahadevan6727acc2017-04-05 12:40:19 -0600129 int ret;
Girish Mahadevan2ef85af2017-02-14 14:42:22 -0700130
131 clk_sel &= ~CLK_SEL_MSK;
132 m_clk_cfg &= ~CLK_DIV_MSK;
133
134 idx = get_sclk(speed_hz, &sclk_freq);
Girish Mahadevan6727acc2017-04-05 12:40:19 -0600135 if (idx < 0)
136 return -EINVAL;
137
138 div = ((sclk_freq / SPI_OVERSAMPLING) / speed_hz);
139 if (!div)
140 return -EINVAL;
Girish Mahadevan2ef85af2017-02-14 14:42:22 -0700141
142 clk_sel |= (idx & CLK_SEL_MSK);
143 m_clk_cfg |= ((div << CLK_DIV_SHFT) | SER_CLK_EN);
144 ret = clk_set_rate(rsc->se_clk, sclk_freq);
145 if (ret)
Girish Mahadevan6727acc2017-04-05 12:40:19 -0600146 return ret;
Girish Mahadevan2ef85af2017-02-14 14:42:22 -0700147
148 geni_write_reg(clk_sel, mas->base, SE_GENI_CLK_SEL);
149 geni_write_reg(m_clk_cfg, mas->base, GENI_SER_M_CLK_CFG);
Girish Mahadevan6727acc2017-04-05 12:40:19 -0600150 return 0;
Girish Mahadevan2ef85af2017-02-14 14:42:22 -0700151}
152
153static void spi_setup_word_len(struct spi_geni_master *mas, u32 mode,
154 int bits_per_word)
155{
156 int pack_words = mas->tx_fifo_width / bits_per_word;
157 bool msb_first = (mode & SPI_LSB_FIRST) ? false : true;
158 u32 word_len = geni_read_reg(mas->base, SE_SPI_WORD_LEN);
159
160 word_len &= ~WORD_LEN_MSK;
161 word_len |= ((bits_per_word - MIN_WORD_LEN) & WORD_LEN_MSK);
162 se_config_packing(mas->base, bits_per_word, pack_words, msb_first);
163 geni_write_reg(word_len, mas->base, SE_SPI_WORD_LEN);
164}
165
166static int spi_geni_prepare_message(struct spi_master *spi_mas,
167 struct spi_message *spi_msg)
168{
169 struct spi_device *spi_slv = spi_msg->spi;
170 struct spi_geni_master *mas = spi_master_get_devdata(spi_mas);
171 u16 mode = spi_slv->mode;
172 u32 loopback_cfg = geni_read_reg(mas->base, SE_SPI_LOOPBACK);
173 u32 cpol = geni_read_reg(mas->base, SE_SPI_CPOL);
174 u32 cpha = geni_read_reg(mas->base, SE_SPI_CPHA);
175 u32 demux_sel = geni_read_reg(mas->base, SE_SPI_DEMUX_SEL);
176 u32 demux_output_inv =
177 geni_read_reg(mas->base, SE_SPI_DEMUX_OUTPUT_INV);
178 int ret = 0;
179
180 loopback_cfg &= ~LOOPBACK_MSK;
181 cpol &= ~CPOL;
182 cpha &= ~CPHA;
183 demux_output_inv &= ~BIT(spi_slv->chip_select);
184
185 if (mode & SPI_LOOP)
186 loopback_cfg |= LOOPBACK_ENABLE;
187
188 if (mode & SPI_CPOL)
189 cpol |= CPOL;
190
191 if (mode & SPI_CPHA)
192 cpha |= CPHA;
193
194 if (spi_slv->mode & SPI_CS_HIGH)
195 demux_output_inv |= BIT(spi_slv->chip_select);
196
197 demux_sel |= BIT(spi_slv->chip_select);
198 mas->cur_speed_hz = spi_slv->max_speed_hz;
199 mas->cur_word_len = spi_slv->bits_per_word;
200
201 ret = do_spi_clk_cfg(mas->cur_speed_hz, mas);
202 if (ret) {
Girish Mahadevan6727acc2017-04-05 12:40:19 -0600203 dev_err(&spi_mas->dev, "Err setting clks ret(%d) for %d\n",
204 ret, mas->cur_speed_hz);
Girish Mahadevan2ef85af2017-02-14 14:42:22 -0700205 goto prepare_message_exit;
206 }
207 spi_setup_word_len(mas, spi_slv->mode, spi_slv->bits_per_word);
208 geni_write_reg(loopback_cfg, mas->base, SE_SPI_LOOPBACK);
209 geni_write_reg(demux_sel, mas->base, SE_SPI_DEMUX_SEL);
210 geni_write_reg(cpha, mas->base, SE_SPI_CPHA);
211 geni_write_reg(cpol, mas->base, SE_SPI_CPOL);
212 geni_write_reg(demux_output_inv, mas->base, SE_SPI_DEMUX_OUTPUT_INV);
213 /* Ensure message level attributes are written before returning */
214 mb();
215prepare_message_exit:
216 return ret;
217}
218
219static int spi_geni_unprepare_message(struct spi_master *spi_mas,
220 struct spi_message *spi_msg)
221{
222 struct spi_geni_master *mas = spi_master_get_devdata(spi_mas);
223
224 mas->cur_speed_hz = 0;
225 mas->cur_word_len = 0;
226 return 0;
227}
228
229static int spi_geni_prepare_transfer_hardware(struct spi_master *spi)
230{
231 struct spi_geni_master *mas = spi_master_get_devdata(spi);
232 int ret = 0;
233
234 ret = pm_runtime_get_sync(mas->dev);
235 if (ret < 0) {
236 dev_err(mas->dev, "Error enabling SE resources\n");
237 pm_runtime_put_noidle(mas->dev);
238 goto exit_prepare_transfer_hardware;
239 } else {
240 ret = 0;
241 }
242
243 if (unlikely(!mas->setup)) {
244 int proto = get_se_proto(mas->base);
245
246 if (unlikely(proto != SPI)) {
247 dev_err(mas->dev, "Invalid proto %d\n", proto);
248 return -ENXIO;
249 }
Karthikeyan Ramasubramanian0d578b72017-04-26 10:44:02 -0600250 geni_se_init(mas->base, 0x0, (mas->tx_fifo_depth - 2));
251 geni_se_select_mode(mas->base, FIFO_MODE);
Girish Mahadevan2ef85af2017-02-14 14:42:22 -0700252 mas->tx_fifo_depth = get_tx_fifo_depth(mas->base);
253 mas->rx_fifo_depth = get_rx_fifo_depth(mas->base);
254 mas->tx_fifo_width = get_tx_fifo_width(mas->base);
255 /* Transmit an entire FIFO worth of data per IRQ */
256 mas->tx_wm = 1;
257 dev_dbg(mas->dev, "tx_fifo %d rx_fifo %d tx_width %d\n",
258 mas->tx_fifo_depth, mas->rx_fifo_depth,
259 mas->tx_fifo_width);
260 mas->setup = true;
261 }
262exit_prepare_transfer_hardware:
263 return ret;
264}
265
266static int spi_geni_unprepare_transfer_hardware(struct spi_master *spi)
267{
268 struct spi_geni_master *mas = spi_master_get_devdata(spi);
269
270 pm_runtime_put_sync(mas->dev);
271 return 0;
272}
273
274static void setup_fifo_xfer(struct spi_transfer *xfer,
275 struct spi_geni_master *mas, u16 mode,
276 struct spi_master *spi)
277{
278 u32 m_cmd = 0;
279 u32 m_param = 0;
280 u32 spi_tx_cfg = geni_read_reg(mas->base, SE_SPI_TRANS_CFG);
281 u32 trans_len = 0;
282
283 if (xfer->bits_per_word != mas->cur_word_len) {
284 spi_setup_word_len(mas, mode, xfer->bits_per_word);
285 mas->cur_word_len = xfer->bits_per_word;
286 }
287
288 if (xfer->tx_buf && xfer->rx_buf)
289 m_cmd = SPI_FULL_DUPLEX;
290 else if (xfer->tx_buf)
291 m_cmd = SPI_TX_ONLY;
292 else if (xfer->rx_buf)
293 m_cmd = SPI_RX_ONLY;
294
295 spi_tx_cfg &= ~CS_TOGGLE;
296 if (xfer->cs_change)
297 spi_tx_cfg |= CS_TOGGLE;
298 trans_len = ((xfer->len / (mas->cur_word_len >> 3)) & TRANS_LEN_MSK);
299 if (!list_is_last(&xfer->transfer_list, &spi->cur_msg->transfers))
300 m_param |= FRAGMENTATION;
301
302 mas->cur_xfer = xfer;
303 if (m_cmd & SPI_TX_ONLY) {
304 mas->tx_rem_bytes = xfer->len;
305 geni_write_reg(trans_len, mas->base, SE_SPI_TX_TRANS_LEN);
306 }
307
308 if (m_cmd & SPI_RX_ONLY) {
309 geni_write_reg(trans_len, mas->base, SE_SPI_RX_TRANS_LEN);
310 mas->rx_rem_bytes = xfer->len;
311 }
312 geni_write_reg(spi_tx_cfg, mas->base, SE_SPI_TRANS_CFG);
313 geni_setup_m_cmd(mas->base, m_cmd, m_param);
314 geni_write_reg(mas->tx_wm, mas->base, SE_GENI_TX_WATERMARK_REG);
315 /* Ensure all writes are done before the WM interrupt */
316 mb();
317}
318
319static void handle_fifo_timeout(struct spi_geni_master *mas)
320{
321 unsigned long timeout;
322 u32 tx_trans_len = geni_read_reg(mas->base, SE_SPI_TX_TRANS_LEN);
323 u32 rx_trans_len = geni_read_reg(mas->base, SE_SPI_RX_TRANS_LEN);
324 u32 spi_tx_cfg = geni_read_reg(mas->base, SE_SPI_TRANS_CFG);
325 u32 m_cmd = geni_read_reg(mas->base, SE_GENI_M_CMD0);
326
327 /* Timed-out on a FIFO xfer, print relevant reg info. */
328 dev_err(mas->dev, "tx_rem_bytes %d rx_rem_bytes %d\n",
329 mas->tx_rem_bytes, mas->rx_rem_bytes);
330 dev_err(mas->dev, "tx_trans_len %d rx_trans_len %d\n", tx_trans_len,
331 rx_trans_len);
332 dev_err(mas->dev, "spi_tx_cfg 0x%x m_cmd 0x%x\n", spi_tx_cfg, m_cmd);
333 reinit_completion(&mas->xfer_done);
334 geni_cancel_m_cmd(mas->base);
335 /* Ensure cmd cancel is written */
336 mb();
337 timeout = wait_for_completion_timeout(&mas->xfer_done, HZ);
338 if (!timeout) {
339 reinit_completion(&mas->xfer_done);
340 geni_abort_m_cmd(mas->base);
341 /* Ensure cmd abort is written */
342 mb();
343 timeout = wait_for_completion_timeout(&mas->xfer_done,
344 HZ);
345 if (!timeout)
346 dev_err(mas->dev,
347 "Failed to cancel/abort m_cmd\n");
348 }
349}
350
351static int spi_geni_transfer_one(struct spi_master *spi,
352 struct spi_device *slv,
353 struct spi_transfer *xfer)
354{
355 int ret = 0;
356 struct spi_geni_master *mas = spi_master_get_devdata(spi);
357 unsigned long timeout;
358
359 if ((xfer->tx_buf == NULL) && (xfer->rx_buf == NULL)) {
360 dev_err(mas->dev, "Invalid xfer both tx rx are NULL\n");
361 return -EINVAL;
362 }
363
364 reinit_completion(&mas->xfer_done);
365 /* Speed and bits per word can be overridden per transfer */
366 if (xfer->speed_hz != mas->cur_speed_hz) {
367 ret = do_spi_clk_cfg(mas->cur_speed_hz, mas);
368 if (ret) {
369 dev_err(mas->dev, "%s:Err setting clks:%d\n",
370 __func__, ret);
371 goto geni_transfer_one_exit;
372 }
373 mas->cur_speed_hz = xfer->speed_hz;
374 }
375
376 setup_fifo_xfer(xfer, mas, slv->mode, spi);
377 timeout = wait_for_completion_timeout(&mas->xfer_done,
378 msecs_to_jiffies(SPI_XFER_TIMEOUT_MS));
379 if (!timeout) {
380 dev_err(mas->dev, "Xfer[len %d tx %p rx %p n %d] timed out.\n",
381 xfer->len, xfer->tx_buf,
382 xfer->rx_buf,
383 xfer->bits_per_word);
384 ret = -ETIMEDOUT;
385 handle_fifo_timeout(mas);
386 }
387geni_transfer_one_exit:
388 return ret;
389}
390
391static void geni_spi_handle_tx(struct spi_geni_master *mas)
392{
393 int i = 0;
394 int tx_fifo_width = (mas->tx_fifo_width >> 3);
395 int max_bytes = (mas->tx_fifo_depth - mas->tx_wm) * tx_fifo_width;
396 const u8 *tx_buf = mas->cur_xfer->tx_buf;
397
398 tx_buf += (mas->cur_xfer->len - mas->tx_rem_bytes);
399 max_bytes = min_t(int, mas->tx_rem_bytes, max_bytes);
400 while (i < max_bytes) {
401 int j;
402 u32 fifo_word = 0;
403 u8 *fifo_byte;
404 int bytes_to_write = min_t(int, (max_bytes - i), tx_fifo_width);
405
406 fifo_byte = (u8 *)&fifo_word;
407 for (j = 0; j < bytes_to_write; j++)
408 fifo_byte[j] = tx_buf[i++];
409 geni_write_reg(fifo_word, mas->base, SE_GENI_TX_FIFOn);
410 /* Ensure FIFO writes are written in order */
411 mb();
412 }
413 mas->tx_rem_bytes -= max_bytes;
414 if (!mas->tx_rem_bytes) {
415 geni_write_reg(0, mas->base, SE_GENI_TX_WATERMARK_REG);
416 /* Barrier here before return to prevent further ISRs */
417 mb();
418 }
419}
420
421static void geni_spi_handle_rx(struct spi_geni_master *mas)
422{
423 int i = 0;
424 int fifo_width = (mas->tx_fifo_width >> 3);
425 u32 rx_fifo_status = geni_read_reg(mas->base, SE_GENI_RX_FIFO_STATUS);
426 int rx_bytes = 0;
427 int rx_wc = 0;
428 u8 *rx_buf = mas->cur_xfer->rx_buf;
429
430 rx_wc = (rx_fifo_status & RX_FIFO_WC_MSK);
431 if (rx_fifo_status & RX_LAST) {
432 int rx_last_byte_valid =
433 (rx_fifo_status & RX_LAST_BYTE_VALID_MSK)
434 >> RX_LAST_BYTE_VALID_SHFT;
435 if (rx_last_byte_valid && (rx_last_byte_valid < 4)) {
436 rx_wc -= 1;
437 rx_bytes += rx_last_byte_valid;
438 }
439 }
440 rx_bytes += rx_wc * fifo_width;
441 rx_bytes = min_t(int, mas->rx_rem_bytes, rx_bytes);
442 rx_buf += (mas->cur_xfer->len - mas->rx_rem_bytes);
443 while (i < rx_bytes) {
444 u32 fifo_word = 0;
445 u8 *fifo_byte;
446 int read_bytes = min_t(int, (rx_bytes - i), fifo_width);
447 int j;
448
449 fifo_word = geni_read_reg(mas->base, SE_GENI_RX_FIFOn);
450 fifo_byte = (u8 *)&fifo_word;
451 for (j = 0; j < read_bytes; j++)
452 rx_buf[i++] = fifo_byte[j];
453 }
454 mas->rx_rem_bytes -= rx_bytes;
455}
456
457static irqreturn_t geni_spi_irq(int irq, void *dev)
458{
459 struct spi_geni_master *mas = dev;
460 u32 m_irq = geni_read_reg(mas->base, SE_GENI_M_IRQ_STATUS);
461
462 if ((m_irq & M_RX_FIFO_WATERMARK_EN) || (m_irq & M_RX_FIFO_LAST_EN))
463 geni_spi_handle_rx(mas);
464
465 if ((m_irq & M_TX_FIFO_WATERMARK_EN))
466 geni_spi_handle_tx(mas);
467
468 if ((m_irq & M_CMD_DONE_EN) || (m_irq & M_CMD_CANCEL_EN) ||
469 (m_irq & M_CMD_ABORT_EN)) {
470 complete(&mas->xfer_done);
471 }
472 geni_write_reg(m_irq, mas->base, SE_GENI_M_IRQ_CLEAR);
473 return IRQ_HANDLED;
474}
475
476static int spi_geni_probe(struct platform_device *pdev)
477{
478 int ret;
479 struct spi_master *spi;
480 struct spi_geni_master *geni_mas;
481 struct se_geni_rsc *rsc;
482 struct resource *res;
Karthikeyan Ramasubramanian0d578b72017-04-26 10:44:02 -0600483 struct platform_device *wrapper_pdev;
484 struct device_node *wrapper_ph_node;
Girish Mahadevan2ef85af2017-02-14 14:42:22 -0700485
486 spi = spi_alloc_master(&pdev->dev, sizeof(struct spi_geni_master));
487 if (!spi) {
488 ret = -ENOMEM;
489 dev_err(&pdev->dev, "Failed to alloc spi struct\n");
490 goto spi_geni_probe_err;
491 }
492
493 platform_set_drvdata(pdev, spi);
494 geni_mas = spi_master_get_devdata(spi);
495 rsc = &geni_mas->spi_rsc;
496 geni_mas->dev = &pdev->dev;
497 spi->dev.of_node = pdev->dev.of_node;
Karthikeyan Ramasubramanian0d578b72017-04-26 10:44:02 -0600498 wrapper_ph_node = of_parse_phandle(pdev->dev.of_node,
499 "qcom,wrapper-core", 0);
500 if (IS_ERR_OR_NULL(wrapper_ph_node)) {
501 ret = PTR_ERR(wrapper_ph_node);
502 dev_err(&pdev->dev, "No wrapper core defined\n");
503 goto spi_geni_probe_err;
504 }
505 wrapper_pdev = of_find_device_by_node(wrapper_ph_node);
506 of_node_put(wrapper_ph_node);
507 if (IS_ERR_OR_NULL(wrapper_pdev)) {
508 ret = PTR_ERR(wrapper_pdev);
509 dev_err(&pdev->dev, "Cannot retrieve wrapper device\n");
510 goto spi_geni_probe_err;
511 }
512 geni_mas->wrapper_dev = &wrapper_pdev->dev;
513 geni_mas->spi_rsc.wrapper_dev = &wrapper_pdev->dev;
514 ret = geni_se_resources_init(rsc, SPI_CORE2X_VOTE,
515 (DEFAULT_SE_CLK * DEFAULT_BUS_WIDTH));
516 if (ret) {
517 dev_err(&pdev->dev, "Error geni_se_resources_init\n");
518 goto spi_geni_probe_err;
519 }
520
Girish Mahadevan2ef85af2017-02-14 14:42:22 -0700521 rsc->geni_pinctrl = devm_pinctrl_get(&pdev->dev);
522 if (IS_ERR_OR_NULL(rsc->geni_pinctrl)) {
523 dev_err(&pdev->dev, "No pinctrl config specified!\n");
524 ret = PTR_ERR(rsc->geni_pinctrl);
525 goto spi_geni_probe_err;
526 }
527
528 rsc->geni_gpio_active = pinctrl_lookup_state(rsc->geni_pinctrl,
529 PINCTRL_DEFAULT);
530 if (IS_ERR_OR_NULL(rsc->geni_gpio_active)) {
531 dev_err(&pdev->dev, "No default config specified!\n");
532 ret = PTR_ERR(rsc->geni_gpio_active);
533 goto spi_geni_probe_err;
534 }
535
536 rsc->geni_gpio_sleep = pinctrl_lookup_state(rsc->geni_pinctrl,
537 PINCTRL_SLEEP);
538 if (IS_ERR_OR_NULL(rsc->geni_gpio_sleep)) {
539 dev_err(&pdev->dev, "No sleep config specified!\n");
540 ret = PTR_ERR(rsc->geni_gpio_sleep);
541 goto spi_geni_probe_err;
542 }
543
544 rsc->se_clk = devm_clk_get(&pdev->dev, "se-clk");
545 if (IS_ERR(rsc->se_clk)) {
546 ret = PTR_ERR(rsc->se_clk);
547 dev_err(&pdev->dev, "Err getting SE Core clk %d\n", ret);
548 goto spi_geni_probe_err;
549 }
550
551 rsc->m_ahb_clk = devm_clk_get(&pdev->dev, "m-ahb");
552 if (IS_ERR(rsc->m_ahb_clk)) {
553 ret = PTR_ERR(rsc->m_ahb_clk);
554 dev_err(&pdev->dev, "Err getting M AHB clk %d\n", ret);
555 goto spi_geni_probe_err;
556 }
557
558 rsc->s_ahb_clk = devm_clk_get(&pdev->dev, "s-ahb");
559 if (IS_ERR(rsc->s_ahb_clk)) {
560 ret = PTR_ERR(rsc->s_ahb_clk);
561 dev_err(&pdev->dev, "Err getting S AHB clk %d\n", ret);
562 goto spi_geni_probe_err;
563 }
564
565 if (of_property_read_u32(pdev->dev.of_node, "spi-max-frequency",
566 &spi->max_speed_hz)) {
567 dev_err(&pdev->dev, "Max frequency not specified.\n");
568 ret = -ENXIO;
569 goto spi_geni_probe_err;
570 }
571
572 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "se_phys");
573 if (!res) {
574 ret = -ENXIO;
575 dev_err(&pdev->dev, "Err getting IO region\n");
576 goto spi_geni_probe_err;
577 }
578
579 geni_mas->phys_addr = res->start;
580 geni_mas->size = resource_size(res);
581 geni_mas->base = devm_ioremap(&pdev->dev, res->start,
582 resource_size(res));
583 if (!geni_mas->base) {
584 ret = -ENOMEM;
585 dev_err(&pdev->dev, "Err IO mapping iomem\n");
586 goto spi_geni_probe_err;
587 }
588
589 geni_mas->irq = platform_get_irq(pdev, 0);
590 if (geni_mas->irq < 0) {
591 dev_err(&pdev->dev, "Err getting IRQ\n");
592 ret = geni_mas->irq;
593 goto spi_geni_probe_unmap;
594 }
595 ret = devm_request_irq(&pdev->dev, geni_mas->irq, geni_spi_irq,
596 IRQF_TRIGGER_HIGH, "spi_geni", geni_mas);
597 if (ret) {
598 dev_err(&pdev->dev, "Request_irq failed:%d: err:%d\n",
599 geni_mas->irq, ret);
600 goto spi_geni_probe_unmap;
601 }
602
603 spi->mode_bits = (SPI_CPOL | SPI_CPHA | SPI_LOOP | SPI_CS_HIGH);
604 spi->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
605 spi->num_chipselect = SPI_NUM_CHIPSELECT;
606 spi->prepare_transfer_hardware = spi_geni_prepare_transfer_hardware;
607 spi->prepare_message = spi_geni_prepare_message;
608 spi->unprepare_message = spi_geni_unprepare_message;
609 spi->transfer_one = spi_geni_transfer_one;
610 spi->unprepare_transfer_hardware
611 = spi_geni_unprepare_transfer_hardware;
612 spi->auto_runtime_pm = false;
613
614 init_completion(&geni_mas->xfer_done);
615 pm_runtime_enable(&pdev->dev);
616 ret = spi_register_master(spi);
617 if (ret) {
618 dev_err(&pdev->dev, "Failed to register SPI master\n");
619 goto spi_geni_probe_unmap;
620 }
621 return ret;
622spi_geni_probe_unmap:
623 devm_iounmap(&pdev->dev, geni_mas->base);
624spi_geni_probe_err:
625 spi_master_put(spi);
626 return ret;
627}
628
629static int spi_geni_remove(struct platform_device *pdev)
630{
631 struct spi_master *master = platform_get_drvdata(pdev);
632 struct spi_geni_master *geni_mas = spi_master_get_devdata(master);
633
634 spi_unregister_master(master);
635 se_geni_resources_off(&geni_mas->spi_rsc);
636 pm_runtime_put_noidle(&pdev->dev);
637 pm_runtime_disable(&pdev->dev);
638 return 0;
639}
640
641#ifdef CONFIG_PM
642static int spi_geni_runtime_suspend(struct device *dev)
643{
644 int ret = 0;
645 struct spi_master *spi = get_spi_master(dev);
646 struct spi_geni_master *geni_mas = spi_master_get_devdata(spi);
647
648 ret = se_geni_resources_off(&geni_mas->spi_rsc);
649 return ret;
650}
651
652static int spi_geni_runtime_resume(struct device *dev)
653{
654 int ret = 0;
655 struct spi_master *spi = get_spi_master(dev);
656 struct spi_geni_master *geni_mas = spi_master_get_devdata(spi);
657
658 ret = se_geni_resources_on(&geni_mas->spi_rsc);
659 return ret;
660}
661
662static int spi_geni_resume(struct device *dev)
663{
664 return 0;
665}
666
667static int spi_geni_suspend(struct device *dev)
668{
669 if (!pm_runtime_status_suspended(dev))
670 return -EBUSY;
671 return 0;
672}
673#else
674static int spi_geni_runtime_suspend(struct device *dev)
675{
676 return 0;
677}
678
679static int spi_geni_runtime_resume(struct device *dev)
680{
681 return 0;
682}
683
684static int spi_geni_resume(struct device *dev)
685{
686 return 0;
687}
688
689static int spi_geni_suspend(struct device *dev)
690{
691 return 0;
692}
693#endif
694
695static const struct dev_pm_ops spi_geni_pm_ops = {
696 SET_RUNTIME_PM_OPS(spi_geni_runtime_suspend,
697 spi_geni_runtime_resume, NULL)
698 SET_SYSTEM_SLEEP_PM_OPS(spi_geni_suspend, spi_geni_resume)
699};
700
701static const struct of_device_id spi_geni_dt_match[] = {
702 { .compatible = "qcom,spi-geni" },
703 {}
704};
705
706static struct platform_driver spi_geni_driver = {
707 .probe = spi_geni_probe,
708 .remove = spi_geni_remove,
709 .driver = {
710 .name = "spi_geni",
711 .pm = &spi_geni_pm_ops,
712 .of_match_table = spi_geni_dt_match,
713 },
714};
715module_platform_driver(spi_geni_driver);
716
717MODULE_LICENSE("GPL v2");
718MODULE_ALIAS("platform:spi_geni");