blob: 96dc4734e4affcc6c7f763a9853342678df8a7c6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PCI Express PCI Hot Plug Driver
3 *
4 * Copyright (C) 1995,2001 Compaq Computer Corporation
5 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
6 * Copyright (C) 2001 IBM Corp.
7 * Copyright (C) 2003-2004 Intel Corporation
8 *
9 * All rights reserved.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
19 * NON INFRINGEMENT. See the GNU General Public License for more
20 * details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
Kristen Accardi8cf4c192005-08-16 15:16:10 -070026 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 *
28 */
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/types.h>
Tim Schmielaude259682006-01-08 01:02:05 -080033#include <linux/signal.h>
34#include <linux/jiffies.h>
35#include <linux/timer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/pci.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080037#include <linux/interrupt.h>
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -080038#include <linux/time.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include "../pci.h"
42#include "pciehp.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080044static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
45{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090046 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090047 return pci_read_config_word(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080048}
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080050static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
51{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090052 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090053 return pci_read_config_dword(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080054}
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080056static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
57{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090058 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090059 return pci_write_config_word(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080060}
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080062static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
63{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090064 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090065 return pci_write_config_dword(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080066}
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Linus Torvalds1da177e2005-04-16 15:20:36 -070068/* Power Control Command */
69#define POWER_ON 0
Kenji Kaneshige322162a2008-12-19 15:19:02 +090070#define POWER_OFF PCI_EXP_SLTCTL_PCC
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080072static irqreturn_t pcie_isr(int irq, void *dev_id);
73static void start_int_poll_timer(struct controller *ctrl, int sec);
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75/* This is the interrupt polling timeout function. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080076static void int_poll_timeout(unsigned long data)
Linus Torvalds1da177e2005-04-16 15:20:36 -070077{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080078 struct controller *ctrl = (struct controller *)data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 /* Poll for interrupt events. regs == NULL => polling */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080081 pcie_isr(0, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080083 init_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 if (!pciehp_poll_time)
Kenji Kaneshige40730d12007-08-09 16:09:38 -070085 pciehp_poll_time = 2; /* default polling interval is 2 sec */
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080087 start_int_poll_timer(ctrl, pciehp_poll_time);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088}
89
90/* This function starts the interrupt polling timer. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080091static void start_int_poll_timer(struct controller *ctrl, int sec)
Linus Torvalds1da177e2005-04-16 15:20:36 -070092{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080093 /* Clamp to sane value */
94 if ((sec <= 0) || (sec > 60))
95 sec = 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080097 ctrl->poll_timer.function = &int_poll_timeout;
98 ctrl->poll_timer.data = (unsigned long)ctrl;
99 ctrl->poll_timer.expires = jiffies + sec * HZ;
100 add_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101}
102
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700103static inline int pciehp_request_irq(struct controller *ctrl)
104{
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900105 int retval, irq = ctrl->pcie->irq;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700106
107 /* Install interrupt polling timer. Start with 10 sec delay */
108 if (pciehp_poll_mode) {
109 init_timer(&ctrl->poll_timer);
110 start_int_poll_timer(ctrl, 10);
111 return 0;
112 }
113
114 /* Installs the interrupt handler */
115 retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
116 if (retval)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900117 ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
118 irq);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700119 return retval;
120}
121
122static inline void pciehp_free_irq(struct controller *ctrl)
123{
124 if (pciehp_poll_mode)
125 del_timer_sync(&ctrl->poll_timer);
126 else
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900127 free_irq(ctrl->pcie->irq, ctrl);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700128}
129
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900130static int pcie_poll_cmd(struct controller *ctrl)
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900131{
132 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900133 int err, timeout = 1000;
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900134
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900135 err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
136 if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
137 pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
138 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900139 }
Adrian Bunka5827f42008-08-28 01:05:26 +0300140 while (timeout > 0) {
Kenji Kaneshige66618ba2008-06-20 12:05:12 +0900141 msleep(10);
142 timeout -= 10;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900143 err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
144 if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
145 pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
146 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900147 }
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900148 }
149 return 0; /* timeout */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900150}
151
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900152static void pcie_wait_cmd(struct controller *ctrl, int poll)
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800153{
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800154 unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
155 unsigned long timeout = msecs_to_jiffies(msecs);
156 int rc;
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800157
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900158 if (poll)
159 rc = pcie_poll_cmd(ctrl);
160 else
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900161 rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800162 if (!rc)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900163 ctrl_dbg(ctrl, "Command not completed in 1000 msec\n");
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800164}
165
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700166/**
167 * pcie_write_cmd - Issue controller command
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700168 * @ctrl: controller to which the command is issued
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700169 * @cmd: command value written to slot control register
170 * @mask: bitmask of slot control register to be modified
171 */
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700172static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 int retval = 0;
175 u16 slot_status;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700176 u16 slot_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800178 mutex_lock(&ctrl->ctrl_lock);
179
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900180 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900182 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
183 __func__);
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800184 goto out;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800185 }
186
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900187 if (slot_status & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige58086392008-05-27 19:04:30 +0900188 if (!ctrl->no_cmd_complete) {
189 /*
190 * After 1 sec and CMD_COMPLETED still not set, just
191 * proceed forward to issue the next command according
192 * to spec. Just print out the error message.
193 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900194 ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900195 } else if (!NO_CMD_CMPL(ctrl)) {
196 /*
197 * This controller semms to notify of command completed
198 * event even though it supports none of power
199 * controller, attention led, power led and EMI.
200 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900201 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to "
202 "wait for command completed event.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900203 ctrl->no_cmd_complete = 0;
204 } else {
Taku Izumi18b341b2008-10-23 11:47:32 +0900205 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe "
206 "the controller is broken.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900207 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 }
209
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900210 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900212 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700213 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700216 slot_ctrl &= ~mask;
Kenji Kaneshigeb7aa1f12008-04-25 14:39:14 -0700217 slot_ctrl |= (cmd & mask);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700218 ctrl->cmd_busy = 1;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700219 smp_mb();
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900220 retval = pciehp_writew(ctrl, PCI_EXP_SLTCTL, slot_ctrl);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700221 if (retval)
Taku Izumi18b341b2008-10-23 11:47:32 +0900222 ctrl_err(ctrl, "Cannot write to SLOTCTRL register\n");
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700223
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800224 /*
225 * Wait for command completion.
226 */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900227 if (!retval && !ctrl->no_cmd_complete) {
228 int poll = 0;
229 /*
230 * if hotplug interrupt is not enabled or command
231 * completed interrupt is not enabled, we need to poll
232 * command completed event.
233 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900234 if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) ||
235 !(slot_ctrl & PCI_EXP_SLTCTL_CCIE))
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900236 poll = 1;
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900237 pcie_wait_cmd(ctrl, poll);
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900238 }
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800239 out:
240 mutex_unlock(&ctrl->ctrl_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 return retval;
242}
243
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900244static inline int check_link_active(struct controller *ctrl)
245{
246 u16 link_status;
247
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900248 if (pciehp_readw(ctrl, PCI_EXP_LNKSTA, &link_status))
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900249 return 0;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900250 return !!(link_status & PCI_EXP_LNKSTA_DLLLA);
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900251}
252
253static void pcie_wait_link_active(struct controller *ctrl)
254{
255 int timeout = 1000;
256
257 if (check_link_active(ctrl))
258 return;
259 while (timeout > 0) {
260 msleep(10);
261 timeout -= 10;
262 if (check_link_active(ctrl))
263 return;
264 }
265 ctrl_dbg(ctrl, "Data Link Layer Link Active not set in 1000 msec\n");
266}
267
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900268int pciehp_check_link_status(struct controller *ctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 u16 lnk_status;
271 int retval = 0;
272
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900273 /*
274 * Data Link Layer Link Active Reporting must be capable for
275 * hot-plug capable downstream port. But old controller might
276 * not implement it. In this case, we wait for 1000 ms.
277 */
Kenji Kaneshige0cab0842011-07-11 10:15:45 +0900278 if (ctrl->link_active_reporting)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900279 pcie_wait_link_active(ctrl);
Kenji Kaneshige0cab0842011-07-11 10:15:45 +0900280 else
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900281 msleep(1000);
282
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900283 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900285 ctrl_err(ctrl, "Cannot read LNKSTATUS register\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 return retval;
287 }
288
Taku Izumi7f2feec2008-09-05 12:11:26 +0900289 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900290 if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
291 !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900292 ctrl_err(ctrl, "Link Training Error occurs \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 retval = -1;
294 return retval;
295 }
296
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 return retval;
298}
299
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900300int pciehp_get_attention_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800302 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 u16 slot_ctrl;
304 u8 atten_led_state;
305 int retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900307 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900309 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 return retval;
311 }
312
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900313 ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__,
314 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900316 atten_led_state = (slot_ctrl & PCI_EXP_SLTCTL_AIC) >> 6;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
318 switch (atten_led_state) {
319 case 0:
320 *status = 0xFF; /* Reserved */
321 break;
322 case 1:
323 *status = 1; /* On */
324 break;
325 case 2:
326 *status = 2; /* Blink */
327 break;
328 case 3:
329 *status = 0; /* Off */
330 break;
331 default:
332 *status = 0xFF;
333 break;
334 }
335
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 return 0;
337}
338
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900339int pciehp_get_power_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800341 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 u16 slot_ctrl;
343 u8 pwr_state;
344 int retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900346 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900348 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 return retval;
350 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900351 ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__,
352 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900354 pwr_state = (slot_ctrl & PCI_EXP_SLTCTL_PCC) >> 10;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
356 switch (pwr_state) {
357 case 0:
358 *status = 1;
359 break;
360 case 1:
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700361 *status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 break;
363 default:
364 *status = 0xFF;
365 break;
366 }
367
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 return retval;
369}
370
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900371int pciehp_get_latch_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800373 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900375 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900377 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900379 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
380 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 return retval;
382 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900383 *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 return 0;
385}
386
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900387int pciehp_get_adapter_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800389 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900391 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900393 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900395 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
396 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 return retval;
398 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900399 *status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 return 0;
401}
402
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900403int pciehp_query_power_fault(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800405 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900407 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900409 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900411 ctrl_err(ctrl, "Cannot check for power fault\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 return retval;
413 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900414 return !!(slot_status & PCI_EXP_SLTSTA_PFD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415}
416
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900417int pciehp_set_attention_status(struct slot *slot, u8 value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800419 struct controller *ctrl = slot->ctrl;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700420 u16 slot_cmd;
421 u16 cmd_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900423 cmd_mask = PCI_EXP_SLTCTL_AIC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 switch (value) {
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900425 case 0 : /* turn off */
426 slot_cmd = 0x00C0;
427 break;
428 case 1: /* turn on */
429 slot_cmd = 0x0040;
430 break;
431 case 2: /* turn blink */
432 slot_cmd = 0x0080;
433 break;
434 default:
435 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900437 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
438 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900439 return pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440}
441
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900442void pciehp_green_led_on(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800444 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700446 u16 cmd_mask;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700447
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700448 slot_cmd = 0x0100;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900449 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700450 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900451 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
452 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453}
454
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900455void pciehp_green_led_off(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800457 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700459 u16 cmd_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700461 slot_cmd = 0x0300;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900462 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700463 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900464 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
465 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466}
467
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900468void pciehp_green_led_blink(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800470 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700472 u16 cmd_mask;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700473
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700474 slot_cmd = 0x0200;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900475 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700476 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900477 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
478 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479}
480
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900481int pciehp_power_on_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800483 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700485 u16 cmd_mask;
486 u16 slot_status;
Matthew Wilcox3749c512009-12-13 08:11:32 -0500487 u16 lnk_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 int retval = 0;
489
Rajesh Shah5a49f202005-11-23 15:44:54 -0800490 /* Clear sticky power-fault bit from previous power failures */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900491 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900493 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
494 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800495 return retval;
496 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900497 slot_status &= PCI_EXP_SLTSTA_PFD;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800498 if (slot_status) {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900499 retval = pciehp_writew(ctrl, PCI_EXP_SLTSTA, slot_status);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800500 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900501 ctrl_err(ctrl,
502 "%s: Cannot write to SLOTSTATUS register\n",
503 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800504 return retval;
505 }
506 }
Kenji Kaneshige5651c482009-11-13 15:14:10 +0900507 ctrl->power_fault_detected = 0;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800508
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700509 slot_cmd = POWER_ON;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900510 cmd_mask = PCI_EXP_SLTCTL_PCC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700511 retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900513 ctrl_err(ctrl, "Write %x command failed!\n", slot_cmd);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900514 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900516 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
517 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518
Matthew Wilcox3749c512009-12-13 08:11:32 -0500519 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
520 if (retval) {
521 ctrl_err(ctrl, "%s: Cannot read LNKSTA register\n",
522 __func__);
523 return retval;
524 }
525 pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status);
526
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 return retval;
528}
529
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900530int pciehp_power_off_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800532 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700534 u16 cmd_mask;
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900535 int retval;
Kenji Kaneshigef1050a32007-12-20 19:45:09 +0900536
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700537 slot_cmd = POWER_OFF;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900538 cmd_mask = PCI_EXP_SLTCTL_PCC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700539 retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900541 ctrl_err(ctrl, "Write command failed!\n");
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900542 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900544 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
545 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900546 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547}
548
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800549static irqreturn_t pcie_isr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800551 struct controller *ctrl = (struct controller *)dev_id;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900552 struct slot *slot = ctrl->slot;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700553 u16 detected, intr_loc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700555 /*
556 * In order to guarantee that all interrupt events are
557 * serviced, we need to re-inspect Slot Status register after
558 * clearing what is presumed to be the last pending interrupt.
559 */
560 intr_loc = 0;
561 do {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900562 if (pciehp_readw(ctrl, PCI_EXP_SLTSTA, &detected)) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900563 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS\n",
564 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 return IRQ_NONE;
566 }
567
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900568 detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
569 PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
570 PCI_EXP_SLTSTA_CC);
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900571 detected &= ~intr_loc;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700572 intr_loc |= detected;
573 if (!intr_loc)
574 return IRQ_NONE;
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900575 if (detected && pciehp_writew(ctrl, PCI_EXP_SLTSTA, intr_loc)) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900576 ctrl_err(ctrl, "%s: Cannot write to SLOTSTATUS\n",
577 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800578 return IRQ_NONE;
579 }
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700580 } while (detected);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581
Taku Izumi7f2feec2008-09-05 12:11:26 +0900582 ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc);
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700583
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700584 /* Check Command Complete Interrupt Pending */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900585 if (intr_loc & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800586 ctrl->cmd_busy = 0;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700587 smp_mb();
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900588 wake_up(&ctrl->queue);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 }
590
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900591 if (!(intr_loc & ~PCI_EXP_SLTSTA_CC))
Kenji Kaneshigedbd79ae2008-05-27 19:03:16 +0900592 return IRQ_HANDLED;
593
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700594 /* Check MRL Sensor Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900595 if (intr_loc & PCI_EXP_SLTSTA_MRLSC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900596 pciehp_handle_switch_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800597
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700598 /* Check Attention Button Pressed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900599 if (intr_loc & PCI_EXP_SLTSTA_ABP)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900600 pciehp_handle_attention_button(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800601
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700602 /* Check Presence Detect Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900603 if (intr_loc & PCI_EXP_SLTSTA_PDC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900604 pciehp_handle_presence_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800605
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700606 /* Check Power Fault Detected */
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900607 if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
608 ctrl->power_fault_detected = 1;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900609 pciehp_handle_power_fault(slot);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900610 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 return IRQ_HANDLED;
612}
613
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900614int pciehp_get_max_lnk_width(struct slot *slot,
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700615 enum pcie_link_width *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800617 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 enum pcie_link_width lnk_wdth;
619 u32 lnk_cap;
620 int retval = 0;
621
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900622 retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900624 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 return retval;
626 }
627
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900628 switch ((lnk_cap & PCI_EXP_LNKSTA_NLW) >> 4){
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 case 0:
630 lnk_wdth = PCIE_LNK_WIDTH_RESRV;
631 break;
632 case 1:
633 lnk_wdth = PCIE_LNK_X1;
634 break;
635 case 2:
636 lnk_wdth = PCIE_LNK_X2;
637 break;
638 case 4:
639 lnk_wdth = PCIE_LNK_X4;
640 break;
641 case 8:
642 lnk_wdth = PCIE_LNK_X8;
643 break;
644 case 12:
645 lnk_wdth = PCIE_LNK_X12;
646 break;
647 case 16:
648 lnk_wdth = PCIE_LNK_X16;
649 break;
650 case 32:
651 lnk_wdth = PCIE_LNK_X32;
652 break;
653 default:
654 lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
655 break;
656 }
657
658 *value = lnk_wdth;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900659 ctrl_dbg(ctrl, "Max link width = %d\n", lnk_wdth);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700660
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 return retval;
662}
663
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900664int pciehp_get_cur_lnk_width(struct slot *slot,
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700665 enum pcie_link_width *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800667 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
669 int retval = 0;
670 u16 lnk_status;
671
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900672 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900674 ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
675 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 return retval;
677 }
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700678
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900679 switch ((lnk_status & PCI_EXP_LNKSTA_NLW) >> 4){
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 case 0:
681 lnk_wdth = PCIE_LNK_WIDTH_RESRV;
682 break;
683 case 1:
684 lnk_wdth = PCIE_LNK_X1;
685 break;
686 case 2:
687 lnk_wdth = PCIE_LNK_X2;
688 break;
689 case 4:
690 lnk_wdth = PCIE_LNK_X4;
691 break;
692 case 8:
693 lnk_wdth = PCIE_LNK_X8;
694 break;
695 case 12:
696 lnk_wdth = PCIE_LNK_X12;
697 break;
698 case 16:
699 lnk_wdth = PCIE_LNK_X16;
700 break;
701 case 32:
702 lnk_wdth = PCIE_LNK_X32;
703 break;
704 default:
705 lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
706 break;
707 }
708
709 *value = lnk_wdth;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900710 ctrl_dbg(ctrl, "Current link width = %d\n", lnk_wdth);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700711
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 return retval;
713}
714
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900715int pcie_enable_notification(struct controller *ctrl)
Mark Lordecdde932007-11-21 15:07:55 -0800716{
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700717 u16 cmd, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718
Kenji Kaneshige5651c482009-11-13 15:14:10 +0900719 /*
720 * TBD: Power fault detected software notification support.
721 *
722 * Power fault detected software notification is not enabled
723 * now, because it caused power fault detected interrupt storm
724 * on some machines. On those machines, power fault detected
725 * bit in the slot status register was set again immediately
726 * when it is cleared in the interrupt service routine, and
727 * next power fault detected interrupt was notified again.
728 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900729 cmd = PCI_EXP_SLTCTL_PDCE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700730 if (ATTN_BUTTN(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900731 cmd |= PCI_EXP_SLTCTL_ABPE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700732 if (MRL_SENS(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900733 cmd |= PCI_EXP_SLTCTL_MRLSCE;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700734 if (!pciehp_poll_mode)
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900735 cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700736
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900737 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
738 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
739 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700740
741 if (pcie_write_cmd(ctrl, cmd, mask)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900742 ctrl_err(ctrl, "Cannot enable software notification\n");
Kenji Kaneshige125c39f2008-05-28 14:57:30 +0900743 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746}
Mark Lord08e7a7d2007-11-28 15:11:46 -0800747
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900748static void pcie_disable_notification(struct controller *ctrl)
749{
750 u16 mask;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900751 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
752 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
Kenji Kaneshigef22daf12009-10-05 17:40:02 +0900753 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
754 PCI_EXP_SLTCTL_DLLSCE);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900755 if (pcie_write_cmd(ctrl, 0, mask))
Taku Izumi18b341b2008-10-23 11:47:32 +0900756 ctrl_warn(ctrl, "Cannot disable software notification\n");
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900757}
758
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800759int pcie_init_notification(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900760{
761 if (pciehp_request_irq(ctrl))
762 return -1;
763 if (pcie_enable_notification(ctrl)) {
764 pciehp_free_irq(ctrl);
765 return -1;
766 }
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800767 ctrl->notification_enabled = 1;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900768 return 0;
769}
770
771static void pcie_shutdown_notification(struct controller *ctrl)
772{
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800773 if (ctrl->notification_enabled) {
774 pcie_disable_notification(ctrl);
775 pciehp_free_irq(ctrl);
776 ctrl->notification_enabled = 0;
777 }
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900778}
779
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900780static int pcie_init_slot(struct controller *ctrl)
781{
782 struct slot *slot;
783
784 slot = kzalloc(sizeof(*slot), GFP_KERNEL);
785 if (!slot)
786 return -ENOMEM;
787
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900788 slot->ctrl = ctrl;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900789 mutex_init(&slot->lock);
790 INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900791 ctrl->slot = slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900792 return 0;
793}
794
795static void pcie_cleanup_slot(struct controller *ctrl)
796{
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900797 struct slot *slot = ctrl->slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900798 cancel_delayed_work(&slot->work);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900799 flush_workqueue(pciehp_wq);
Tejun Heoa827ea32010-10-18 08:31:02 +0200800 flush_workqueue(pciehp_ordered_wq);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900801 kfree(slot);
802}
803
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700804static inline void dbg_ctrl(struct controller *ctrl)
805{
806 int i;
807 u16 reg16;
Kenji Kaneshige385e2492009-09-15 17:30:14 +0900808 struct pci_dev *pdev = ctrl->pcie->port;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700809
810 if (!pciehp_debug)
811 return;
812
Taku Izumi7f2feec2008-09-05 12:11:26 +0900813 ctrl_info(ctrl, "Hotplug Controller:\n");
814 ctrl_info(ctrl, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
815 pci_name(pdev), pdev->irq);
816 ctrl_info(ctrl, " Vendor ID : 0x%04x\n", pdev->vendor);
817 ctrl_info(ctrl, " Device ID : 0x%04x\n", pdev->device);
818 ctrl_info(ctrl, " Subsystem ID : 0x%04x\n",
819 pdev->subsystem_device);
820 ctrl_info(ctrl, " Subsystem Vendor ID : 0x%04x\n",
821 pdev->subsystem_vendor);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900822 ctrl_info(ctrl, " PCIe Cap offset : 0x%02x\n",
823 pci_pcie_cap(pdev));
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700824 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
825 if (!pci_resource_len(pdev, i))
826 continue;
Bjorn Helgaase1944c62010-03-16 15:53:08 -0600827 ctrl_info(ctrl, " PCI resource [%d] : %pR\n",
828 i, &pdev->resource[i]);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700829 }
Taku Izumi7f2feec2008-09-05 12:11:26 +0900830 ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
Kenji Kaneshiged54798f2009-09-15 17:28:53 +0900831 ctrl_info(ctrl, " Physical Slot Number : %d\n", PSN(ctrl));
Taku Izumi7f2feec2008-09-05 12:11:26 +0900832 ctrl_info(ctrl, " Attention Button : %3s\n",
833 ATTN_BUTTN(ctrl) ? "yes" : "no");
834 ctrl_info(ctrl, " Power Controller : %3s\n",
835 POWER_CTRL(ctrl) ? "yes" : "no");
836 ctrl_info(ctrl, " MRL Sensor : %3s\n",
837 MRL_SENS(ctrl) ? "yes" : "no");
838 ctrl_info(ctrl, " Attention Indicator : %3s\n",
839 ATTN_LED(ctrl) ? "yes" : "no");
840 ctrl_info(ctrl, " Power Indicator : %3s\n",
841 PWR_LED(ctrl) ? "yes" : "no");
842 ctrl_info(ctrl, " Hot-Plug Surprise : %3s\n",
843 HP_SUPR_RM(ctrl) ? "yes" : "no");
844 ctrl_info(ctrl, " EMI Present : %3s\n",
845 EMI(ctrl) ? "yes" : "no");
846 ctrl_info(ctrl, " Command Completed : %3s\n",
847 NO_CMD_CMPL(ctrl) ? "no" : "yes");
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900848 pciehp_readw(ctrl, PCI_EXP_SLTSTA, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900849 ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900850 pciehp_readw(ctrl, PCI_EXP_SLTCTL, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900851 ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700852}
853
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900854struct controller *pcie_init(struct pcie_device *dev)
Mark Lord08e7a7d2007-11-28 15:11:46 -0800855{
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900856 struct controller *ctrl;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900857 u32 slot_cap, link_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700858 struct pci_dev *pdev = dev->port;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800859
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900860 ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
861 if (!ctrl) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900862 dev_err(&dev->device, "%s: Out of memory\n", __func__);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900863 goto abort;
864 }
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900865 ctrl->pcie = dev;
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900866 if (!pci_pcie_cap(pdev)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900867 ctrl_err(ctrl, "Cannot find PCI Express capability\n");
Kenji Kaneshigeb84346e2008-10-22 14:30:15 +0900868 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800869 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900870 if (pciehp_readl(ctrl, PCI_EXP_SLTCAP, &slot_cap)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900871 ctrl_err(ctrl, "Cannot read SLOTCAP register\n");
Kenji Kaneshigeb84346e2008-10-22 14:30:15 +0900872 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800873 }
Mark Lord08e7a7d2007-11-28 15:11:46 -0800874
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700875 ctrl->slot_cap = slot_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700876 mutex_init(&ctrl->ctrl_lock);
877 init_waitqueue_head(&ctrl->queue);
878 dbg_ctrl(ctrl);
Kenji Kaneshige58086392008-05-27 19:04:30 +0900879 /*
880 * Controller doesn't notify of command completion if the "No
881 * Command Completed Support" bit is set in Slot Capability
882 * register or the controller supports none of power
883 * controller, attention led, power led and EMI.
884 */
885 if (NO_CMD_CMPL(ctrl) ||
886 !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
887 ctrl->no_cmd_complete = 1;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800888
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900889 /* Check if Data Link Layer Link Active Reporting is implemented */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900890 if (pciehp_readl(ctrl, PCI_EXP_LNKCAP, &link_cap)) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900891 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
892 goto abort_ctrl;
893 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900894 if (link_cap & PCI_EXP_LNKCAP_DLLLARC) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900895 ctrl_dbg(ctrl, "Link Active Reporting supported\n");
896 ctrl->link_active_reporting = 1;
897 }
898
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900899 /* Clear all remaining event bits in Slot Status register */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900900 if (pciehp_writew(ctrl, PCI_EXP_SLTSTA, 0x1f))
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900901 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800902
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900903 /* Disable sotfware notification */
904 pcie_disable_notification(ctrl);
Mark Lordecdde932007-11-21 15:07:55 -0800905
Taku Izumi7f2feec2008-09-05 12:11:26 +0900906 ctrl_info(ctrl, "HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
907 pdev->vendor, pdev->device, pdev->subsystem_vendor,
908 pdev->subsystem_device);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700909
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900910 if (pcie_init_slot(ctrl))
911 goto abort_ctrl;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700912
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900913 return ctrl;
914
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900915abort_ctrl:
916 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800917abort:
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900918 return NULL;
919}
920
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900921void pciehp_release_ctrl(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900922{
923 pcie_shutdown_notification(ctrl);
924 pcie_cleanup_slot(ctrl);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900925 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800926}