blob: 9a5b2c572ebfb6b55fbe5f36add07ec3d4ed3903 [file] [log] [blame]
Bryan Wu1394f032007-05-06 14:50:22 -07001/*
Robin Getz96f10502009-09-24 14:11:24 +00002 * Blackfin low-level cache routines
Bryan Wu1394f032007-05-06 14:50:22 -07003 *
Robin Getz96f10502009-09-24 14:11:24 +00004 * Copyright 2004-2009 Analog Devices Inc.
Bryan Wu1394f032007-05-06 14:50:22 -07005 *
Robin Getz96f10502009-09-24 14:11:24 +00006 * Licensed under the GPL-2 or later.
Bryan Wu1394f032007-05-06 14:50:22 -07007 */
8
9#ifndef _BLACKFIN_CACHEFLUSH_H
10#define _BLACKFIN_CACHEFLUSH_H
11
Mike Frysinger5d891372009-04-10 20:52:08 +000012#include <asm/blackfin.h> /* for SSYNC() */
Mike Frysingerbbc51e92009-10-09 07:34:00 +000013#include <asm/sections.h> /* for _ramend */
Graf Yang71a66282010-03-12 04:24:21 +000014#ifdef CONFIG_SMP
15#include <asm/smp.h>
16#endif
Mike Frysinger5d891372009-04-10 20:52:08 +000017
Mike Frysinger8fb4f8f2008-10-16 23:39:12 +080018extern void blackfin_icache_flush_range(unsigned long start_address, unsigned long end_address);
19extern void blackfin_dcache_flush_range(unsigned long start_address, unsigned long end_address);
20extern void blackfin_dcache_invalidate_range(unsigned long start_address, unsigned long end_address);
21extern void blackfin_dflush_page(void *page);
Graf Yang6b3087c2009-01-07 23:14:39 +080022extern void blackfin_invalidate_entire_dcache(void);
Sonic Zhang47e9ded2009-06-10 08:57:08 +000023extern void blackfin_invalidate_entire_icache(void);
Bryan Wu1394f032007-05-06 14:50:22 -070024
25#define flush_dcache_mmap_lock(mapping) do { } while (0)
26#define flush_dcache_mmap_unlock(mapping) do { } while (0)
27#define flush_cache_mm(mm) do { } while (0)
28#define flush_cache_range(vma, start, end) do { } while (0)
29#define flush_cache_page(vma, vmaddr) do { } while (0)
30#define flush_cache_vmap(start, end) do { } while (0)
31#define flush_cache_vunmap(start, end) do { } while (0)
32
Graf Yang6b3087c2009-01-07 23:14:39 +080033#ifdef CONFIG_SMP
34#define flush_icache_range_others(start, end) \
35 smp_icache_flush_range_others((start), (end))
36#else
37#define flush_icache_range_others(start, end) do { } while (0)
38#endif
39
Bryan Wu1394f032007-05-06 14:50:22 -070040static inline void flush_icache_range(unsigned start, unsigned end)
41{
Sonic Zhangbc6b92f2009-06-30 09:48:03 +000042#if defined(CONFIG_BFIN_EXTMEM_WRITEBACK)
43 if (end <= physical_mem_end)
44 blackfin_dcache_flush_range(start, end);
45#endif
46#if defined(CONFIG_BFIN_L2_WRITEBACK)
47 if (start >= L2_START && end <= L2_START + L2_LENGTH)
48 blackfin_dcache_flush_range(start, end);
Mike Frysinger5d891372009-04-10 20:52:08 +000049#endif
Bryan Wu1394f032007-05-06 14:50:22 -070050
Mike Frysinger5d891372009-04-10 20:52:08 +000051 /* Make sure all write buffers in the data side of the core
52 * are flushed before trying to invalidate the icache. This
53 * needs to be after the data flush and before the icache
54 * flush so that the SSYNC does the right thing in preventing
55 * the instruction prefetcher from hitting things in cached
56 * memory at the wrong time -- it runs much further ahead than
57 * the pipeline.
58 */
59 SSYNC();
Sonic Zhangbc6b92f2009-06-30 09:48:03 +000060#if defined(CONFIG_BFIN_EXTMEM_ICACHEABLE)
61 if (end <= physical_mem_end) {
62 blackfin_icache_flush_range(start, end);
63 flush_icache_range_others(start, end);
64 }
65#endif
66#if defined(CONFIG_BFIN_L2_ICACHEABLE)
67 if (start >= L2_START && end <= L2_START + L2_LENGTH) {
68 blackfin_icache_flush_range(start, end);
69 flush_icache_range_others(start, end);
70 }
Bryan Wu1394f032007-05-06 14:50:22 -070071#endif
72}
73
Graf Yang6b3087c2009-01-07 23:14:39 +080074#define copy_to_user_page(vma, page, vaddr, dst, src, len) \
75do { memcpy(dst, src, len); \
76 flush_icache_range((unsigned) (dst), (unsigned) (dst) + (len)); \
Bryan Wu1394f032007-05-06 14:50:22 -070077} while (0)
Graf Yang6b3087c2009-01-07 23:14:39 +080078
Bryan Wu1394f032007-05-06 14:50:22 -070079#define copy_from_user_page(vma, page, vaddr, dst, src, len) memcpy(dst, src, len)
80
Robin Getz3bebca22007-10-10 23:55:26 +080081#if defined(CONFIG_BFIN_DCACHE)
Bryan Wu1394f032007-05-06 14:50:22 -070082# define invalidate_dcache_range(start,end) blackfin_dcache_invalidate_range((start), (end))
83#else
84# define invalidate_dcache_range(start,end) do { } while (0)
85#endif
Jie Zhang41ba6532009-06-16 09:48:33 +000086#if defined(CONFIG_BFIN_EXTMEM_WRITEBACK) || defined(CONFIG_BFIN_L2_WRITEBACK)
Bryan Wu1394f032007-05-06 14:50:22 -070087# define flush_dcache_range(start,end) blackfin_dcache_flush_range((start), (end))
Ilya Loginov2d4dc892009-11-26 09:16:19 +010088#define ARCH_IMPLEMENTS_FLUSH_DCACHE_PAGE 1
Jie Zhang41ba6532009-06-16 09:48:33 +000089# define flush_dcache_page(page) blackfin_dflush_page(page_address(page))
Bryan Wu1394f032007-05-06 14:50:22 -070090#else
91# define flush_dcache_range(start,end) do { } while (0)
Ilya Loginov2d4dc892009-11-26 09:16:19 +010092#define ARCH_IMPLEMENTS_FLUSH_DCACHE_PAGE 0
Graf Yang6b3087c2009-01-07 23:14:39 +080093# define flush_dcache_page(page) do { } while (0)
Bryan Wu1394f032007-05-06 14:50:22 -070094#endif
95
Mike Frysinger04be80e2008-10-16 23:33:53 +080096extern unsigned long reserved_mem_dcache_on;
97extern unsigned long reserved_mem_icache_on;
98
Jie Zhang67834fa2009-06-10 06:26:26 +000099static inline int bfin_addr_dcacheable(unsigned long addr)
Mike Frysinger04be80e2008-10-16 23:33:53 +0800100{
Jie Zhang41ba6532009-06-16 09:48:33 +0000101#ifdef CONFIG_BFIN_EXTMEM_DCACHEABLE
Mike Frysinger04be80e2008-10-16 23:33:53 +0800102 if (addr < (_ramend - DMA_UNCACHED_REGION))
103 return 1;
104#endif
105
106 if (reserved_mem_dcache_on &&
107 addr >= _ramend && addr < physical_mem_end)
108 return 1;
109
Jie Zhang41ba6532009-06-16 09:48:33 +0000110#ifdef CONFIG_BFIN_L2_DCACHEABLE
Mike Frysingerf339f462009-05-19 12:58:13 +0000111 if (addr >= L2_START && addr < L2_START + L2_LENGTH)
112 return 1;
113#endif
114
Mike Frysinger04be80e2008-10-16 23:33:53 +0800115 return 0;
116}
117
Robin Getz3bebca22007-10-10 23:55:26 +0800118#endif /* _BLACKFIN_ICACHEFLUSH_H */