blob: fb95c853bb1e542eb72093b2fd0549579662be24 [file] [log] [blame]
Mike Frysinger16daaf52009-01-07 23:14:38 +08001/*
2 * Blackfin On-Chip SPI Driver
3 *
4 * Copyright 2004-2008 Analog Devices Inc.
5 *
Mike Frysinger16daaf52009-01-07 23:14:38 +08006 * Licensed under the GPL-2 or later.
7 */
Bryan Wu1394f032007-05-06 14:50:22 -07008
9#ifndef _SPI_CHANNEL_H_
10#define _SPI_CHANNEL_H_
11
Michael Hennerich7513e002009-04-06 19:00:32 -070012#define MIN_SPI_BAUD_VAL 2
13
Bryan Wu1394f032007-05-06 14:50:22 -070014#define BIT_CTL_ENABLE 0x4000
15#define BIT_CTL_OPENDRAIN 0x2000
16#define BIT_CTL_MASTER 0x1000
Mike Frysinger0d2c6de2009-10-15 04:13:29 +000017#define BIT_CTL_CPOL 0x0800
18#define BIT_CTL_CPHA 0x0400
19#define BIT_CTL_LSBF 0x0200
Bryan Wu1394f032007-05-06 14:50:22 -070020#define BIT_CTL_WORDSIZE 0x0100
Mike Frysinger0d2c6de2009-10-15 04:13:29 +000021#define BIT_CTL_EMISO 0x0020
22#define BIT_CTL_PSSE 0x0010
23#define BIT_CTL_GM 0x0008
24#define BIT_CTL_SZ 0x0004
Bryan Wu1394f032007-05-06 14:50:22 -070025#define BIT_CTL_RXMOD 0x0000
26#define BIT_CTL_TXMOD 0x0001
27#define BIT_CTL_TIMOD_DMA_TX 0x0003
28#define BIT_CTL_TIMOD_DMA_RX 0x0002
29#define BIT_CTL_SENDOPT 0x0004
30#define BIT_CTL_TIMOD 0x0003
31
32#define BIT_STAT_SPIF 0x0001
33#define BIT_STAT_MODF 0x0002
34#define BIT_STAT_TXE 0x0004
35#define BIT_STAT_TXS 0x0008
36#define BIT_STAT_RBSY 0x0010
37#define BIT_STAT_RXS 0x0020
38#define BIT_STAT_TXCOL 0x0040
39#define BIT_STAT_CLR 0xFFFF
40
41#define BIT_STU_SENDOVER 0x0001
42#define BIT_STU_RECVFULL 0x0020
43
Mike Frysingerb9ac41e2010-10-22 05:11:08 +000044/*
45 * All Blackfin system MMRs are padded to 32bits even if the register
46 * itself is only 16bits. So use a helper macro to streamline this.
47 */
48#define __BFP(m) u16 m; u16 __pad_##m
49
50/*
51 * bfin spi registers layout
52 */
53struct bfin_spi_regs {
54 __BFP(ctl);
55 __BFP(flg);
56 __BFP(stat);
57 __BFP(tdbr);
58 __BFP(rdbr);
59 __BFP(baud);
60 __BFP(shadow);
61};
62
Mike Frysingerff7cbc42010-10-24 18:13:31 +000063#undef __BFP
64
Barry Songd3cc71f2009-11-17 09:45:59 +000065#define MAX_CTRL_CS 8 /* cs in spi controller */
66
Bryan Wu1394f032007-05-06 14:50:22 -070067/* device.platform_data for SSP controller devices */
68struct bfin5xx_spi_master {
69 u16 num_chipselect;
70 u8 enable_dma;
Cliff Cai1eb19e32009-03-28 23:31:43 +080071 u16 pin_req[7];
Bryan Wu1394f032007-05-06 14:50:22 -070072};
73
74/* spi_board_info.controller_data for SPI slave devices,
75 * copied to spi_device.platform_data ... mostly for dma tuning
76 */
77struct bfin5xx_spi_chip {
78 u16 ctl_reg;
79 u8 enable_dma;
Bryan Wu62310e52007-12-04 23:45:20 -080080 u16 cs_chg_udelay; /* Some devices require 16-bit delays */
Wolfgang Muees93b61bd2009-04-06 19:00:53 -070081 /* Value to send if no TX value is supplied, usually 0x0 or 0xFFFF */
82 u16 idle_tx_val;
Yi Lie68d1eb2009-06-03 09:46:22 +000083 u8 pio_interrupt; /* Enable spi data irq */
Bryan Wu1394f032007-05-06 14:50:22 -070084};
85
86#endif /* _SPI_CHANNEL_H_ */