Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 1 | /* |
| 2 | * ACPI support for Intel Lynxpoint LPSS. |
| 3 | * |
Rafael J. Wysocki | 3df2da9 | 2015-02-03 14:29:43 +0100 | [diff] [blame] | 4 | * Copyright (C) 2013, Intel Corporation |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 5 | * Authors: Mika Westerberg <mika.westerberg@linux.intel.com> |
| 6 | * Rafael J. Wysocki <rafael.j.wysocki@intel.com> |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | */ |
| 12 | |
| 13 | #include <linux/acpi.h> |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 14 | #include <linux/clkdev.h> |
| 15 | #include <linux/clk-provider.h> |
| 16 | #include <linux/err.h> |
| 17 | #include <linux/io.h> |
Andy Shevchenko | eebb3e8 | 2015-12-12 02:45:06 +0100 | [diff] [blame] | 18 | #include <linux/mutex.h> |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 19 | #include <linux/platform_device.h> |
| 20 | #include <linux/platform_data/clk-lpss.h> |
Tomeu Vizoso | 989561d | 2016-01-07 16:46:13 +0100 | [diff] [blame] | 21 | #include <linux/pm_domain.h> |
Rafael J. Wysocki | 2e0f882 | 2013-03-06 23:46:28 +0100 | [diff] [blame] | 22 | #include <linux/pm_runtime.h> |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 23 | #include <linux/delay.h> |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 24 | |
| 25 | #include "internal.h" |
| 26 | |
| 27 | ACPI_MODULE_NAME("acpi_lpss"); |
| 28 | |
Rafael J. Wysocki | d6ddaaa | 2014-05-30 14:34:05 +0200 | [diff] [blame] | 29 | #ifdef CONFIG_X86_INTEL_LPSS |
| 30 | |
Andy Shevchenko | eebb3e8 | 2015-12-12 02:45:06 +0100 | [diff] [blame] | 31 | #include <asm/cpu_device_id.h> |
| 32 | #include <asm/iosf_mbi.h> |
| 33 | #include <asm/pmc_atom.h> |
| 34 | |
Rafael J. Wysocki | d6ddaaa | 2014-05-30 14:34:05 +0200 | [diff] [blame] | 35 | #define LPSS_ADDR(desc) ((unsigned long)&desc) |
| 36 | |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 37 | #define LPSS_CLK_SIZE 0x04 |
Rafael J. Wysocki | 2e0f882 | 2013-03-06 23:46:28 +0100 | [diff] [blame] | 38 | #define LPSS_LTR_SIZE 0x18 |
| 39 | |
| 40 | /* Offsets relative to LPSS_PRIVATE_OFFSET */ |
Heikki Krogerus | ed3a872 | 2014-05-19 14:42:07 +0300 | [diff] [blame] | 41 | #define LPSS_CLK_DIVIDER_DEF_MASK (BIT(1) | BIT(16)) |
Mika Westerberg | 765bdd4 | 2014-06-17 14:33:39 +0300 | [diff] [blame] | 42 | #define LPSS_RESETS 0x04 |
| 43 | #define LPSS_RESETS_RESET_FUNC BIT(0) |
| 44 | #define LPSS_RESETS_RESET_APB BIT(1) |
Rafael J. Wysocki | 2e0f882 | 2013-03-06 23:46:28 +0100 | [diff] [blame] | 45 | #define LPSS_GENERAL 0x08 |
| 46 | #define LPSS_GENERAL_LTR_MODE_SW BIT(2) |
Heikki Krogerus | 088f1fd | 2013-10-09 09:49:20 +0300 | [diff] [blame] | 47 | #define LPSS_GENERAL_UART_RTS_OVRD BIT(3) |
Rafael J. Wysocki | 2e0f882 | 2013-03-06 23:46:28 +0100 | [diff] [blame] | 48 | #define LPSS_SW_LTR 0x10 |
| 49 | #define LPSS_AUTO_LTR 0x14 |
Rafael J. Wysocki | 1a8f835 | 2014-02-11 00:35:53 +0100 | [diff] [blame] | 50 | #define LPSS_LTR_SNOOP_REQ BIT(15) |
| 51 | #define LPSS_LTR_SNOOP_MASK 0x0000FFFF |
| 52 | #define LPSS_LTR_SNOOP_LAT_1US 0x800 |
| 53 | #define LPSS_LTR_SNOOP_LAT_32US 0xC00 |
| 54 | #define LPSS_LTR_SNOOP_LAT_SHIFT 5 |
| 55 | #define LPSS_LTR_SNOOP_LAT_CUTOFF 3000 |
| 56 | #define LPSS_LTR_MAX_VAL 0x3FF |
Heikki Krogerus | 06d8641 | 2013-06-17 13:25:46 +0300 | [diff] [blame] | 57 | #define LPSS_TX_INT 0x20 |
| 58 | #define LPSS_TX_INT_MASK BIT(1) |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 59 | |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 60 | #define LPSS_PRV_REG_COUNT 9 |
| 61 | |
Heikki Krogerus | ff8c1af | 2014-09-02 10:55:07 +0300 | [diff] [blame] | 62 | /* LPSS Flags */ |
| 63 | #define LPSS_CLK BIT(0) |
| 64 | #define LPSS_CLK_GATE BIT(1) |
| 65 | #define LPSS_CLK_DIVIDER BIT(2) |
| 66 | #define LPSS_LTR BIT(3) |
| 67 | #define LPSS_SAVE_CTX BIT(4) |
Srinidhi Kasagar | b00855a | 2015-08-27 21:30:55 +0530 | [diff] [blame] | 68 | #define LPSS_NO_D3_DELAY BIT(5) |
Mika Westerberg | f627217 | 2013-05-13 12:42:44 +0000 | [diff] [blame] | 69 | |
Heikki Krogerus | 06d8641 | 2013-06-17 13:25:46 +0300 | [diff] [blame] | 70 | struct lpss_private_data; |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 71 | |
| 72 | struct lpss_device_desc { |
Heikki Krogerus | ff8c1af | 2014-09-02 10:55:07 +0300 | [diff] [blame] | 73 | unsigned int flags; |
Heikki Krogerus | fcf0789 | 2015-03-06 15:48:38 +0200 | [diff] [blame] | 74 | const char *clk_con_id; |
Rafael J. Wysocki | 2e0f882 | 2013-03-06 23:46:28 +0100 | [diff] [blame] | 75 | unsigned int prv_offset; |
Mika Westerberg | 958c4eb | 2013-06-18 16:51:35 +0300 | [diff] [blame] | 76 | size_t prv_size_override; |
Heikki Krogerus | 06d8641 | 2013-06-17 13:25:46 +0300 | [diff] [blame] | 77 | void (*setup)(struct lpss_private_data *pdata); |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 78 | }; |
| 79 | |
Andy Shevchenko | eebb3e8 | 2015-12-12 02:45:06 +0100 | [diff] [blame] | 80 | static const struct lpss_device_desc lpss_dma_desc = { |
Rafael J. Wysocki | 3df2da9 | 2015-02-03 14:29:43 +0100 | [diff] [blame] | 81 | .flags = LPSS_CLK, |
Rafael J. Wysocki | b59cc20 | 2013-05-08 11:55:49 +0300 | [diff] [blame] | 82 | }; |
| 83 | |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 84 | struct lpss_private_data { |
| 85 | void __iomem *mmio_base; |
| 86 | resource_size_t mmio_size; |
Heikki Krogerus | 03f09f7 | 2014-09-02 10:55:09 +0300 | [diff] [blame] | 87 | unsigned int fixed_clk_rate; |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 88 | struct clk *clk; |
| 89 | const struct lpss_device_desc *dev_desc; |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 90 | u32 prv_reg_ctx[LPSS_PRV_REG_COUNT]; |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 91 | }; |
| 92 | |
Andy Shevchenko | eebb3e8 | 2015-12-12 02:45:06 +0100 | [diff] [blame] | 93 | /* LPSS run time quirks */ |
| 94 | static unsigned int lpss_quirks; |
| 95 | |
| 96 | /* |
| 97 | * LPSS_QUIRK_ALWAYS_POWER_ON: override power state for LPSS DMA device. |
| 98 | * |
Andy Shevchenko | fa9e93b | 2015-12-21 22:31:09 +0200 | [diff] [blame] | 99 | * The LPSS DMA controller has neither _PS0 nor _PS3 method. Moreover |
Andy Shevchenko | eebb3e8 | 2015-12-12 02:45:06 +0100 | [diff] [blame] | 100 | * it can be powered off automatically whenever the last LPSS device goes down. |
| 101 | * In case of no power any access to the DMA controller will hang the system. |
| 102 | * The behaviour is reproduced on some HP laptops based on Intel BayTrail as |
| 103 | * well as on ASuS T100TA transformer. |
| 104 | * |
| 105 | * This quirk overrides power state of entire LPSS island to keep DMA powered |
| 106 | * on whenever we have at least one other device in use. |
| 107 | */ |
| 108 | #define LPSS_QUIRK_ALWAYS_POWER_ON BIT(0) |
| 109 | |
Heikki Krogerus | 1f47a77 | 2014-09-11 15:19:33 +0300 | [diff] [blame] | 110 | /* UART Component Parameter Register */ |
| 111 | #define LPSS_UART_CPR 0xF4 |
| 112 | #define LPSS_UART_CPR_AFCE BIT(4) |
| 113 | |
Heikki Krogerus | 06d8641 | 2013-06-17 13:25:46 +0300 | [diff] [blame] | 114 | static void lpss_uart_setup(struct lpss_private_data *pdata) |
| 115 | { |
Heikki Krogerus | 088f1fd | 2013-10-09 09:49:20 +0300 | [diff] [blame] | 116 | unsigned int offset; |
Heikki Krogerus | 1f47a77 | 2014-09-11 15:19:33 +0300 | [diff] [blame] | 117 | u32 val; |
Heikki Krogerus | 06d8641 | 2013-06-17 13:25:46 +0300 | [diff] [blame] | 118 | |
Heikki Krogerus | 088f1fd | 2013-10-09 09:49:20 +0300 | [diff] [blame] | 119 | offset = pdata->dev_desc->prv_offset + LPSS_TX_INT; |
Heikki Krogerus | 1f47a77 | 2014-09-11 15:19:33 +0300 | [diff] [blame] | 120 | val = readl(pdata->mmio_base + offset); |
| 121 | writel(val | LPSS_TX_INT_MASK, pdata->mmio_base + offset); |
Heikki Krogerus | 088f1fd | 2013-10-09 09:49:20 +0300 | [diff] [blame] | 122 | |
Heikki Krogerus | 1f47a77 | 2014-09-11 15:19:33 +0300 | [diff] [blame] | 123 | val = readl(pdata->mmio_base + LPSS_UART_CPR); |
| 124 | if (!(val & LPSS_UART_CPR_AFCE)) { |
| 125 | offset = pdata->dev_desc->prv_offset + LPSS_GENERAL; |
| 126 | val = readl(pdata->mmio_base + offset); |
| 127 | val |= LPSS_GENERAL_UART_RTS_OVRD; |
| 128 | writel(val, pdata->mmio_base + offset); |
| 129 | } |
Heikki Krogerus | 06d8641 | 2013-06-17 13:25:46 +0300 | [diff] [blame] | 130 | } |
| 131 | |
Mika Westerberg | 3095794 | 2015-02-18 13:50:17 +0200 | [diff] [blame] | 132 | static void lpss_deassert_reset(struct lpss_private_data *pdata) |
Mika Westerberg | 765bdd4 | 2014-06-17 14:33:39 +0300 | [diff] [blame] | 133 | { |
| 134 | unsigned int offset; |
| 135 | u32 val; |
| 136 | |
| 137 | offset = pdata->dev_desc->prv_offset + LPSS_RESETS; |
| 138 | val = readl(pdata->mmio_base + offset); |
| 139 | val |= LPSS_RESETS_RESET_APB | LPSS_RESETS_RESET_FUNC; |
| 140 | writel(val, pdata->mmio_base + offset); |
Mika Westerberg | 3095794 | 2015-02-18 13:50:17 +0200 | [diff] [blame] | 141 | } |
| 142 | |
| 143 | #define LPSS_I2C_ENABLE 0x6c |
| 144 | |
| 145 | static void byt_i2c_setup(struct lpss_private_data *pdata) |
| 146 | { |
| 147 | lpss_deassert_reset(pdata); |
Heikki Krogerus | 03f09f7 | 2014-09-02 10:55:09 +0300 | [diff] [blame] | 148 | |
| 149 | if (readl(pdata->mmio_base + pdata->dev_desc->prv_offset)) |
| 150 | pdata->fixed_clk_rate = 133000000; |
Mika Westerberg | 3293c7b | 2015-02-18 13:50:16 +0200 | [diff] [blame] | 151 | |
| 152 | writel(0, pdata->mmio_base + LPSS_I2C_ENABLE); |
Mika Westerberg | 765bdd4 | 2014-06-17 14:33:39 +0300 | [diff] [blame] | 153 | } |
| 154 | |
Mathias Krause | b2687cd | 2015-06-13 14:26:50 +0200 | [diff] [blame] | 155 | static const struct lpss_device_desc lpt_dev_desc = { |
Heikki Krogerus | ff8c1af | 2014-09-02 10:55:07 +0300 | [diff] [blame] | 156 | .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR, |
Rafael J. Wysocki | 2e0f882 | 2013-03-06 23:46:28 +0100 | [diff] [blame] | 157 | .prv_offset = 0x800, |
Heikki Krogerus | ed3a872 | 2014-05-19 14:42:07 +0300 | [diff] [blame] | 158 | }; |
| 159 | |
Mathias Krause | b2687cd | 2015-06-13 14:26:50 +0200 | [diff] [blame] | 160 | static const struct lpss_device_desc lpt_i2c_dev_desc = { |
Heikki Krogerus | ff8c1af | 2014-09-02 10:55:07 +0300 | [diff] [blame] | 161 | .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_LTR, |
Heikki Krogerus | ed3a872 | 2014-05-19 14:42:07 +0300 | [diff] [blame] | 162 | .prv_offset = 0x800, |
Rafael J. Wysocki | 2e0f882 | 2013-03-06 23:46:28 +0100 | [diff] [blame] | 163 | }; |
| 164 | |
Mathias Krause | b2687cd | 2015-06-13 14:26:50 +0200 | [diff] [blame] | 165 | static const struct lpss_device_desc lpt_uart_dev_desc = { |
Heikki Krogerus | ff8c1af | 2014-09-02 10:55:07 +0300 | [diff] [blame] | 166 | .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR, |
Heikki Krogerus | fcf0789 | 2015-03-06 15:48:38 +0200 | [diff] [blame] | 167 | .clk_con_id = "baudclk", |
Heikki Krogerus | 06d8641 | 2013-06-17 13:25:46 +0300 | [diff] [blame] | 168 | .prv_offset = 0x800, |
Heikki Krogerus | 06d8641 | 2013-06-17 13:25:46 +0300 | [diff] [blame] | 169 | .setup = lpss_uart_setup, |
Rafael J. Wysocki | 2e0f882 | 2013-03-06 23:46:28 +0100 | [diff] [blame] | 170 | }; |
| 171 | |
Mathias Krause | b2687cd | 2015-06-13 14:26:50 +0200 | [diff] [blame] | 172 | static const struct lpss_device_desc lpt_sdio_dev_desc = { |
Heikki Krogerus | ff8c1af | 2014-09-02 10:55:07 +0300 | [diff] [blame] | 173 | .flags = LPSS_LTR, |
Rafael J. Wysocki | 2e0f882 | 2013-03-06 23:46:28 +0100 | [diff] [blame] | 174 | .prv_offset = 0x1000, |
Mika Westerberg | 958c4eb | 2013-06-18 16:51:35 +0300 | [diff] [blame] | 175 | .prv_size_override = 0x1018, |
Chew, Chiau Ee | e1c7481 | 2014-02-19 02:24:29 +0800 | [diff] [blame] | 176 | }; |
| 177 | |
Mathias Krause | b2687cd | 2015-06-13 14:26:50 +0200 | [diff] [blame] | 178 | static const struct lpss_device_desc byt_pwm_dev_desc = { |
Heikki Krogerus | 3f56bf3 | 2014-09-02 10:55:10 +0300 | [diff] [blame] | 179 | .flags = LPSS_SAVE_CTX, |
Chew, Chiau Ee | e1c7481 | 2014-02-19 02:24:29 +0800 | [diff] [blame] | 180 | }; |
| 181 | |
Srinidhi Kasagar | b00855a | 2015-08-27 21:30:55 +0530 | [diff] [blame] | 182 | static const struct lpss_device_desc bsw_pwm_dev_desc = { |
| 183 | .flags = LPSS_SAVE_CTX | LPSS_NO_D3_DELAY, |
| 184 | }; |
| 185 | |
Mathias Krause | b2687cd | 2015-06-13 14:26:50 +0200 | [diff] [blame] | 186 | static const struct lpss_device_desc byt_uart_dev_desc = { |
Rafael J. Wysocki | 3df2da9 | 2015-02-03 14:29:43 +0100 | [diff] [blame] | 187 | .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX, |
Heikki Krogerus | fcf0789 | 2015-03-06 15:48:38 +0200 | [diff] [blame] | 188 | .clk_con_id = "baudclk", |
Mika Westerberg | f627217 | 2013-05-13 12:42:44 +0000 | [diff] [blame] | 189 | .prv_offset = 0x800, |
Heikki Krogerus | 06d8641 | 2013-06-17 13:25:46 +0300 | [diff] [blame] | 190 | .setup = lpss_uart_setup, |
Mika Westerberg | f627217 | 2013-05-13 12:42:44 +0000 | [diff] [blame] | 191 | }; |
| 192 | |
Srinidhi Kasagar | b00855a | 2015-08-27 21:30:55 +0530 | [diff] [blame] | 193 | static const struct lpss_device_desc bsw_uart_dev_desc = { |
| 194 | .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX |
| 195 | | LPSS_NO_D3_DELAY, |
| 196 | .clk_con_id = "baudclk", |
| 197 | .prv_offset = 0x800, |
| 198 | .setup = lpss_uart_setup, |
| 199 | }; |
| 200 | |
Mathias Krause | b2687cd | 2015-06-13 14:26:50 +0200 | [diff] [blame] | 201 | static const struct lpss_device_desc byt_spi_dev_desc = { |
Rafael J. Wysocki | 3df2da9 | 2015-02-03 14:29:43 +0100 | [diff] [blame] | 202 | .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX, |
Mika Westerberg | f627217 | 2013-05-13 12:42:44 +0000 | [diff] [blame] | 203 | .prv_offset = 0x400, |
Mika Westerberg | f627217 | 2013-05-13 12:42:44 +0000 | [diff] [blame] | 204 | }; |
| 205 | |
Mathias Krause | b2687cd | 2015-06-13 14:26:50 +0200 | [diff] [blame] | 206 | static const struct lpss_device_desc byt_sdio_dev_desc = { |
Rafael J. Wysocki | 3df2da9 | 2015-02-03 14:29:43 +0100 | [diff] [blame] | 207 | .flags = LPSS_CLK, |
Mika Westerberg | f627217 | 2013-05-13 12:42:44 +0000 | [diff] [blame] | 208 | }; |
| 209 | |
Mathias Krause | b2687cd | 2015-06-13 14:26:50 +0200 | [diff] [blame] | 210 | static const struct lpss_device_desc byt_i2c_dev_desc = { |
Rafael J. Wysocki | 3df2da9 | 2015-02-03 14:29:43 +0100 | [diff] [blame] | 211 | .flags = LPSS_CLK | LPSS_SAVE_CTX, |
Mika Westerberg | f627217 | 2013-05-13 12:42:44 +0000 | [diff] [blame] | 212 | .prv_offset = 0x800, |
Heikki Krogerus | 03f09f7 | 2014-09-02 10:55:09 +0300 | [diff] [blame] | 213 | .setup = byt_i2c_setup, |
Alan Cox | 1bfbd8e | 2014-08-19 15:55:22 +0300 | [diff] [blame] | 214 | }; |
| 215 | |
Srinidhi Kasagar | b00855a | 2015-08-27 21:30:55 +0530 | [diff] [blame] | 216 | static const struct lpss_device_desc bsw_i2c_dev_desc = { |
| 217 | .flags = LPSS_CLK | LPSS_SAVE_CTX | LPSS_NO_D3_DELAY, |
| 218 | .prv_offset = 0x800, |
| 219 | .setup = byt_i2c_setup, |
| 220 | }; |
| 221 | |
Andy Shevchenko | eebb3e8 | 2015-12-12 02:45:06 +0100 | [diff] [blame] | 222 | static const struct lpss_device_desc bsw_spi_dev_desc = { |
Srinidhi Kasagar | b00855a | 2015-08-27 21:30:55 +0530 | [diff] [blame] | 223 | .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX |
| 224 | | LPSS_NO_D3_DELAY, |
Mika Westerberg | 3095794 | 2015-02-18 13:50:17 +0200 | [diff] [blame] | 225 | .prv_offset = 0x400, |
| 226 | .setup = lpss_deassert_reset, |
| 227 | }; |
| 228 | |
Andy Shevchenko | eebb3e8 | 2015-12-12 02:45:06 +0100 | [diff] [blame] | 229 | #define ICPU(model) { X86_VENDOR_INTEL, 6, model, X86_FEATURE_ANY, } |
| 230 | |
| 231 | static const struct x86_cpu_id lpss_cpu_ids[] = { |
| 232 | ICPU(0x37), /* Valleyview, Bay Trail */ |
| 233 | ICPU(0x4c), /* Braswell, Cherry Trail */ |
| 234 | {} |
| 235 | }; |
| 236 | |
Rafael J. Wysocki | d6ddaaa | 2014-05-30 14:34:05 +0200 | [diff] [blame] | 237 | #else |
| 238 | |
| 239 | #define LPSS_ADDR(desc) (0UL) |
| 240 | |
| 241 | #endif /* CONFIG_X86_INTEL_LPSS */ |
| 242 | |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 243 | static const struct acpi_device_id acpi_lpss_device_ids[] = { |
Rafael J. Wysocki | b59cc20 | 2013-05-08 11:55:49 +0300 | [diff] [blame] | 244 | /* Generic LPSS devices */ |
Rafael J. Wysocki | d6ddaaa | 2014-05-30 14:34:05 +0200 | [diff] [blame] | 245 | { "INTL9C60", LPSS_ADDR(lpss_dma_desc) }, |
Rafael J. Wysocki | b59cc20 | 2013-05-08 11:55:49 +0300 | [diff] [blame] | 246 | |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 247 | /* Lynxpoint LPSS devices */ |
Rafael J. Wysocki | d6ddaaa | 2014-05-30 14:34:05 +0200 | [diff] [blame] | 248 | { "INT33C0", LPSS_ADDR(lpt_dev_desc) }, |
| 249 | { "INT33C1", LPSS_ADDR(lpt_dev_desc) }, |
| 250 | { "INT33C2", LPSS_ADDR(lpt_i2c_dev_desc) }, |
| 251 | { "INT33C3", LPSS_ADDR(lpt_i2c_dev_desc) }, |
| 252 | { "INT33C4", LPSS_ADDR(lpt_uart_dev_desc) }, |
| 253 | { "INT33C5", LPSS_ADDR(lpt_uart_dev_desc) }, |
| 254 | { "INT33C6", LPSS_ADDR(lpt_sdio_dev_desc) }, |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 255 | { "INT33C7", }, |
| 256 | |
Mika Westerberg | f627217 | 2013-05-13 12:42:44 +0000 | [diff] [blame] | 257 | /* BayTrail LPSS devices */ |
Rafael J. Wysocki | d6ddaaa | 2014-05-30 14:34:05 +0200 | [diff] [blame] | 258 | { "80860F09", LPSS_ADDR(byt_pwm_dev_desc) }, |
| 259 | { "80860F0A", LPSS_ADDR(byt_uart_dev_desc) }, |
| 260 | { "80860F0E", LPSS_ADDR(byt_spi_dev_desc) }, |
| 261 | { "80860F14", LPSS_ADDR(byt_sdio_dev_desc) }, |
| 262 | { "80860F41", LPSS_ADDR(byt_i2c_dev_desc) }, |
Mika Westerberg | f627217 | 2013-05-13 12:42:44 +0000 | [diff] [blame] | 263 | { "INT33B2", }, |
Jin Yao | 20482d3 | 2014-05-15 18:28:46 +0300 | [diff] [blame] | 264 | { "INT33FC", }, |
Mika Westerberg | f627217 | 2013-05-13 12:42:44 +0000 | [diff] [blame] | 265 | |
Alan Cox | 1bfbd8e | 2014-08-19 15:55:22 +0300 | [diff] [blame] | 266 | /* Braswell LPSS devices */ |
Srinidhi Kasagar | b00855a | 2015-08-27 21:30:55 +0530 | [diff] [blame] | 267 | { "80862288", LPSS_ADDR(bsw_pwm_dev_desc) }, |
| 268 | { "8086228A", LPSS_ADDR(bsw_uart_dev_desc) }, |
Mika Westerberg | 3095794 | 2015-02-18 13:50:17 +0200 | [diff] [blame] | 269 | { "8086228E", LPSS_ADDR(bsw_spi_dev_desc) }, |
Srinidhi Kasagar | b00855a | 2015-08-27 21:30:55 +0530 | [diff] [blame] | 270 | { "808622C1", LPSS_ADDR(bsw_i2c_dev_desc) }, |
Alan Cox | 1bfbd8e | 2014-08-19 15:55:22 +0300 | [diff] [blame] | 271 | |
Srinidhi Kasagar | b00855a | 2015-08-27 21:30:55 +0530 | [diff] [blame] | 272 | /* Broadwell LPSS devices */ |
Rafael J. Wysocki | d6ddaaa | 2014-05-30 14:34:05 +0200 | [diff] [blame] | 273 | { "INT3430", LPSS_ADDR(lpt_dev_desc) }, |
| 274 | { "INT3431", LPSS_ADDR(lpt_dev_desc) }, |
| 275 | { "INT3432", LPSS_ADDR(lpt_i2c_dev_desc) }, |
| 276 | { "INT3433", LPSS_ADDR(lpt_i2c_dev_desc) }, |
| 277 | { "INT3434", LPSS_ADDR(lpt_uart_dev_desc) }, |
| 278 | { "INT3435", LPSS_ADDR(lpt_uart_dev_desc) }, |
| 279 | { "INT3436", LPSS_ADDR(lpt_sdio_dev_desc) }, |
Mika Westerberg | a4d9753 | 2013-11-12 11:48:19 +0200 | [diff] [blame] | 280 | { "INT3437", }, |
| 281 | |
Heikki Krogerus | ff8c1af | 2014-09-02 10:55:07 +0300 | [diff] [blame] | 282 | /* Wildcat Point LPSS devices */ |
| 283 | { "INT3438", LPSS_ADDR(lpt_dev_desc) }, |
Jie Yang | 43218a1 | 2014-08-01 09:06:35 +0800 | [diff] [blame] | 284 | |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 285 | { } |
| 286 | }; |
| 287 | |
Rafael J. Wysocki | d6ddaaa | 2014-05-30 14:34:05 +0200 | [diff] [blame] | 288 | #ifdef CONFIG_X86_INTEL_LPSS |
| 289 | |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 290 | static int is_memory(struct acpi_resource *res, void *not_used) |
| 291 | { |
| 292 | struct resource r; |
| 293 | return !acpi_dev_resource_memory(res, &r); |
| 294 | } |
| 295 | |
| 296 | /* LPSS main clock device. */ |
| 297 | static struct platform_device *lpss_clk_dev; |
| 298 | |
| 299 | static inline void lpt_register_clock_device(void) |
| 300 | { |
| 301 | lpss_clk_dev = platform_device_register_simple("clk-lpt", -1, NULL, 0); |
| 302 | } |
| 303 | |
| 304 | static int register_device_clock(struct acpi_device *adev, |
| 305 | struct lpss_private_data *pdata) |
| 306 | { |
| 307 | const struct lpss_device_desc *dev_desc = pdata->dev_desc; |
Heikki Krogerus | ed3a872 | 2014-05-19 14:42:07 +0300 | [diff] [blame] | 308 | const char *devname = dev_name(&adev->dev); |
Mika Westerberg | f627217 | 2013-05-13 12:42:44 +0000 | [diff] [blame] | 309 | struct clk *clk = ERR_PTR(-ENODEV); |
Rafael J. Wysocki | b59cc20 | 2013-05-08 11:55:49 +0300 | [diff] [blame] | 310 | struct lpss_clk_data *clk_data; |
Heikki Krogerus | ed3a872 | 2014-05-19 14:42:07 +0300 | [diff] [blame] | 311 | const char *parent, *clk_name; |
| 312 | void __iomem *prv_base; |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 313 | |
| 314 | if (!lpss_clk_dev) |
| 315 | lpt_register_clock_device(); |
| 316 | |
Rafael J. Wysocki | b59cc20 | 2013-05-08 11:55:49 +0300 | [diff] [blame] | 317 | clk_data = platform_get_drvdata(lpss_clk_dev); |
| 318 | if (!clk_data) |
| 319 | return -ENODEV; |
Heikki Krogerus | b0d00f8 | 2014-09-02 10:55:08 +0300 | [diff] [blame] | 320 | clk = clk_data->clk; |
Rafael J. Wysocki | b59cc20 | 2013-05-08 11:55:49 +0300 | [diff] [blame] | 321 | |
| 322 | if (!pdata->mmio_base |
Rafael J. Wysocki | 2e0f882 | 2013-03-06 23:46:28 +0100 | [diff] [blame] | 323 | || pdata->mmio_size < dev_desc->prv_offset + LPSS_CLK_SIZE) |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 324 | return -ENODATA; |
| 325 | |
Mika Westerberg | f627217 | 2013-05-13 12:42:44 +0000 | [diff] [blame] | 326 | parent = clk_data->name; |
Heikki Krogerus | ed3a872 | 2014-05-19 14:42:07 +0300 | [diff] [blame] | 327 | prv_base = pdata->mmio_base + dev_desc->prv_offset; |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 328 | |
Heikki Krogerus | 03f09f7 | 2014-09-02 10:55:09 +0300 | [diff] [blame] | 329 | if (pdata->fixed_clk_rate) { |
| 330 | clk = clk_register_fixed_rate(NULL, devname, parent, 0, |
| 331 | pdata->fixed_clk_rate); |
| 332 | goto out; |
Mika Westerberg | f627217 | 2013-05-13 12:42:44 +0000 | [diff] [blame] | 333 | } |
| 334 | |
Heikki Krogerus | ff8c1af | 2014-09-02 10:55:07 +0300 | [diff] [blame] | 335 | if (dev_desc->flags & LPSS_CLK_GATE) { |
Heikki Krogerus | ed3a872 | 2014-05-19 14:42:07 +0300 | [diff] [blame] | 336 | clk = clk_register_gate(NULL, devname, parent, 0, |
| 337 | prv_base, 0, 0, NULL); |
| 338 | parent = devname; |
| 339 | } |
| 340 | |
Heikki Krogerus | ff8c1af | 2014-09-02 10:55:07 +0300 | [diff] [blame] | 341 | if (dev_desc->flags & LPSS_CLK_DIVIDER) { |
Heikki Krogerus | ed3a872 | 2014-05-19 14:42:07 +0300 | [diff] [blame] | 342 | /* Prevent division by zero */ |
| 343 | if (!readl(prv_base)) |
| 344 | writel(LPSS_CLK_DIVIDER_DEF_MASK, prv_base); |
| 345 | |
| 346 | clk_name = kasprintf(GFP_KERNEL, "%s-div", devname); |
| 347 | if (!clk_name) |
| 348 | return -ENOMEM; |
| 349 | clk = clk_register_fractional_divider(NULL, clk_name, parent, |
| 350 | 0, prv_base, |
| 351 | 1, 15, 16, 15, 0, NULL); |
| 352 | parent = clk_name; |
| 353 | |
| 354 | clk_name = kasprintf(GFP_KERNEL, "%s-update", devname); |
| 355 | if (!clk_name) { |
| 356 | kfree(parent); |
| 357 | return -ENOMEM; |
| 358 | } |
| 359 | clk = clk_register_gate(NULL, clk_name, parent, |
| 360 | CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, |
| 361 | prv_base, 31, 0, NULL); |
| 362 | kfree(parent); |
| 363 | kfree(clk_name); |
Mika Westerberg | f627217 | 2013-05-13 12:42:44 +0000 | [diff] [blame] | 364 | } |
Heikki Krogerus | 03f09f7 | 2014-09-02 10:55:09 +0300 | [diff] [blame] | 365 | out: |
Mika Westerberg | f627217 | 2013-05-13 12:42:44 +0000 | [diff] [blame] | 366 | if (IS_ERR(clk)) |
| 367 | return PTR_ERR(clk); |
| 368 | |
Heikki Krogerus | ed3a872 | 2014-05-19 14:42:07 +0300 | [diff] [blame] | 369 | pdata->clk = clk; |
Heikki Krogerus | fcf0789 | 2015-03-06 15:48:38 +0200 | [diff] [blame] | 370 | clk_register_clkdev(clk, dev_desc->clk_con_id, devname); |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 371 | return 0; |
| 372 | } |
| 373 | |
| 374 | static int acpi_lpss_create_device(struct acpi_device *adev, |
| 375 | const struct acpi_device_id *id) |
| 376 | { |
Mathias Krause | b2687cd | 2015-06-13 14:26:50 +0200 | [diff] [blame] | 377 | const struct lpss_device_desc *dev_desc; |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 378 | struct lpss_private_data *pdata; |
Jiang Liu | 90e9782 | 2015-02-05 13:44:43 +0800 | [diff] [blame] | 379 | struct resource_entry *rentry; |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 380 | struct list_head resource_list; |
Rafael J. Wysocki | 8ce62f8 | 2014-05-25 14:38:52 +0200 | [diff] [blame] | 381 | struct platform_device *pdev; |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 382 | int ret; |
| 383 | |
Mathias Krause | b2687cd | 2015-06-13 14:26:50 +0200 | [diff] [blame] | 384 | dev_desc = (const struct lpss_device_desc *)id->driver_data; |
Rafael J. Wysocki | 8ce62f8 | 2014-05-25 14:38:52 +0200 | [diff] [blame] | 385 | if (!dev_desc) { |
| 386 | pdev = acpi_create_platform_device(adev); |
| 387 | return IS_ERR_OR_NULL(pdev) ? PTR_ERR(pdev) : 1; |
| 388 | } |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 389 | pdata = kzalloc(sizeof(*pdata), GFP_KERNEL); |
| 390 | if (!pdata) |
| 391 | return -ENOMEM; |
| 392 | |
| 393 | INIT_LIST_HEAD(&resource_list); |
| 394 | ret = acpi_dev_get_resources(adev, &resource_list, is_memory, NULL); |
| 395 | if (ret < 0) |
| 396 | goto err_out; |
| 397 | |
| 398 | list_for_each_entry(rentry, &resource_list, node) |
Jiang Liu | 90e9782 | 2015-02-05 13:44:43 +0800 | [diff] [blame] | 399 | if (resource_type(rentry->res) == IORESOURCE_MEM) { |
Mika Westerberg | 958c4eb | 2013-06-18 16:51:35 +0300 | [diff] [blame] | 400 | if (dev_desc->prv_size_override) |
| 401 | pdata->mmio_size = dev_desc->prv_size_override; |
| 402 | else |
Jiang Liu | 90e9782 | 2015-02-05 13:44:43 +0800 | [diff] [blame] | 403 | pdata->mmio_size = resource_size(rentry->res); |
| 404 | pdata->mmio_base = ioremap(rentry->res->start, |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 405 | pdata->mmio_size); |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 406 | break; |
| 407 | } |
| 408 | |
| 409 | acpi_dev_free_resource_list(&resource_list); |
| 410 | |
Rafael J. Wysocki | d3e13ff | 2015-07-07 00:31:47 +0200 | [diff] [blame] | 411 | if (!pdata->mmio_base) { |
| 412 | ret = -ENOMEM; |
| 413 | goto err_out; |
| 414 | } |
| 415 | |
Mika Westerberg | af65cfe | 2013-09-02 13:30:25 +0300 | [diff] [blame] | 416 | pdata->dev_desc = dev_desc; |
| 417 | |
Heikki Krogerus | 03f09f7 | 2014-09-02 10:55:09 +0300 | [diff] [blame] | 418 | if (dev_desc->setup) |
| 419 | dev_desc->setup(pdata); |
| 420 | |
Heikki Krogerus | ff8c1af | 2014-09-02 10:55:07 +0300 | [diff] [blame] | 421 | if (dev_desc->flags & LPSS_CLK) { |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 422 | ret = register_device_clock(adev, pdata); |
| 423 | if (ret) { |
Rafael J. Wysocki | b9e95fc | 2013-06-19 00:45:34 +0200 | [diff] [blame] | 424 | /* Skip the device, but continue the namespace scan. */ |
| 425 | ret = 0; |
| 426 | goto err_out; |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 427 | } |
| 428 | } |
| 429 | |
Rafael J. Wysocki | b9e95fc | 2013-06-19 00:45:34 +0200 | [diff] [blame] | 430 | /* |
| 431 | * This works around a known issue in ACPI tables where LPSS devices |
| 432 | * have _PS0 and _PS3 without _PSC (and no power resources), so |
| 433 | * acpi_bus_init_power() will assume that the BIOS has put them into D0. |
| 434 | */ |
| 435 | ret = acpi_device_fix_up_power(adev); |
| 436 | if (ret) { |
| 437 | /* Skip the device, but continue the namespace scan. */ |
| 438 | ret = 0; |
| 439 | goto err_out; |
| 440 | } |
| 441 | |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 442 | adev->driver_data = pdata; |
Rafael J. Wysocki | 8ce62f8 | 2014-05-25 14:38:52 +0200 | [diff] [blame] | 443 | pdev = acpi_create_platform_device(adev); |
| 444 | if (!IS_ERR_OR_NULL(pdev)) { |
Rafael J. Wysocki | 8ce62f8 | 2014-05-25 14:38:52 +0200 | [diff] [blame] | 445 | return 1; |
| 446 | } |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 447 | |
Rafael J. Wysocki | 8ce62f8 | 2014-05-25 14:38:52 +0200 | [diff] [blame] | 448 | ret = PTR_ERR(pdev); |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 449 | adev->driver_data = NULL; |
| 450 | |
| 451 | err_out: |
| 452 | kfree(pdata); |
| 453 | return ret; |
| 454 | } |
| 455 | |
Rafael J. Wysocki | 1a8f835 | 2014-02-11 00:35:53 +0100 | [diff] [blame] | 456 | static u32 __lpss_reg_read(struct lpss_private_data *pdata, unsigned int reg) |
| 457 | { |
| 458 | return readl(pdata->mmio_base + pdata->dev_desc->prv_offset + reg); |
| 459 | } |
| 460 | |
| 461 | static void __lpss_reg_write(u32 val, struct lpss_private_data *pdata, |
| 462 | unsigned int reg) |
| 463 | { |
| 464 | writel(val, pdata->mmio_base + pdata->dev_desc->prv_offset + reg); |
| 465 | } |
| 466 | |
Rafael J. Wysocki | 2e0f882 | 2013-03-06 23:46:28 +0100 | [diff] [blame] | 467 | static int lpss_reg_read(struct device *dev, unsigned int reg, u32 *val) |
| 468 | { |
| 469 | struct acpi_device *adev; |
| 470 | struct lpss_private_data *pdata; |
| 471 | unsigned long flags; |
| 472 | int ret; |
| 473 | |
| 474 | ret = acpi_bus_get_device(ACPI_HANDLE(dev), &adev); |
| 475 | if (WARN_ON(ret)) |
| 476 | return ret; |
| 477 | |
| 478 | spin_lock_irqsave(&dev->power.lock, flags); |
| 479 | if (pm_runtime_suspended(dev)) { |
| 480 | ret = -EAGAIN; |
| 481 | goto out; |
| 482 | } |
| 483 | pdata = acpi_driver_data(adev); |
| 484 | if (WARN_ON(!pdata || !pdata->mmio_base)) { |
| 485 | ret = -ENODEV; |
| 486 | goto out; |
| 487 | } |
Rafael J. Wysocki | 1a8f835 | 2014-02-11 00:35:53 +0100 | [diff] [blame] | 488 | *val = __lpss_reg_read(pdata, reg); |
Rafael J. Wysocki | 2e0f882 | 2013-03-06 23:46:28 +0100 | [diff] [blame] | 489 | |
| 490 | out: |
| 491 | spin_unlock_irqrestore(&dev->power.lock, flags); |
| 492 | return ret; |
| 493 | } |
| 494 | |
| 495 | static ssize_t lpss_ltr_show(struct device *dev, struct device_attribute *attr, |
| 496 | char *buf) |
| 497 | { |
| 498 | u32 ltr_value = 0; |
| 499 | unsigned int reg; |
| 500 | int ret; |
| 501 | |
| 502 | reg = strcmp(attr->attr.name, "auto_ltr") ? LPSS_SW_LTR : LPSS_AUTO_LTR; |
| 503 | ret = lpss_reg_read(dev, reg, <r_value); |
| 504 | if (ret) |
| 505 | return ret; |
| 506 | |
| 507 | return snprintf(buf, PAGE_SIZE, "%08x\n", ltr_value); |
| 508 | } |
| 509 | |
| 510 | static ssize_t lpss_ltr_mode_show(struct device *dev, |
| 511 | struct device_attribute *attr, char *buf) |
| 512 | { |
| 513 | u32 ltr_mode = 0; |
| 514 | char *outstr; |
| 515 | int ret; |
| 516 | |
| 517 | ret = lpss_reg_read(dev, LPSS_GENERAL, <r_mode); |
| 518 | if (ret) |
| 519 | return ret; |
| 520 | |
| 521 | outstr = (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) ? "sw" : "auto"; |
| 522 | return sprintf(buf, "%s\n", outstr); |
| 523 | } |
| 524 | |
| 525 | static DEVICE_ATTR(auto_ltr, S_IRUSR, lpss_ltr_show, NULL); |
| 526 | static DEVICE_ATTR(sw_ltr, S_IRUSR, lpss_ltr_show, NULL); |
| 527 | static DEVICE_ATTR(ltr_mode, S_IRUSR, lpss_ltr_mode_show, NULL); |
| 528 | |
| 529 | static struct attribute *lpss_attrs[] = { |
| 530 | &dev_attr_auto_ltr.attr, |
| 531 | &dev_attr_sw_ltr.attr, |
| 532 | &dev_attr_ltr_mode.attr, |
| 533 | NULL, |
| 534 | }; |
| 535 | |
| 536 | static struct attribute_group lpss_attr_group = { |
| 537 | .attrs = lpss_attrs, |
| 538 | .name = "lpss_ltr", |
| 539 | }; |
| 540 | |
Rafael J. Wysocki | 1a8f835 | 2014-02-11 00:35:53 +0100 | [diff] [blame] | 541 | static void acpi_lpss_set_ltr(struct device *dev, s32 val) |
| 542 | { |
| 543 | struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev)); |
| 544 | u32 ltr_mode, ltr_val; |
| 545 | |
| 546 | ltr_mode = __lpss_reg_read(pdata, LPSS_GENERAL); |
| 547 | if (val < 0) { |
| 548 | if (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) { |
| 549 | ltr_mode &= ~LPSS_GENERAL_LTR_MODE_SW; |
| 550 | __lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL); |
| 551 | } |
| 552 | return; |
| 553 | } |
| 554 | ltr_val = __lpss_reg_read(pdata, LPSS_SW_LTR) & ~LPSS_LTR_SNOOP_MASK; |
| 555 | if (val >= LPSS_LTR_SNOOP_LAT_CUTOFF) { |
| 556 | ltr_val |= LPSS_LTR_SNOOP_LAT_32US; |
| 557 | val = LPSS_LTR_MAX_VAL; |
| 558 | } else if (val > LPSS_LTR_MAX_VAL) { |
| 559 | ltr_val |= LPSS_LTR_SNOOP_LAT_32US | LPSS_LTR_SNOOP_REQ; |
| 560 | val >>= LPSS_LTR_SNOOP_LAT_SHIFT; |
| 561 | } else { |
| 562 | ltr_val |= LPSS_LTR_SNOOP_LAT_1US | LPSS_LTR_SNOOP_REQ; |
| 563 | } |
| 564 | ltr_val |= val; |
| 565 | __lpss_reg_write(ltr_val, pdata, LPSS_SW_LTR); |
| 566 | if (!(ltr_mode & LPSS_GENERAL_LTR_MODE_SW)) { |
| 567 | ltr_mode |= LPSS_GENERAL_LTR_MODE_SW; |
| 568 | __lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL); |
| 569 | } |
| 570 | } |
| 571 | |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 572 | #ifdef CONFIG_PM |
| 573 | /** |
| 574 | * acpi_lpss_save_ctx() - Save the private registers of LPSS device |
| 575 | * @dev: LPSS device |
Andy Shevchenko | cb39dcd | 2014-11-05 18:34:45 +0200 | [diff] [blame] | 576 | * @pdata: pointer to the private data of the LPSS device |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 577 | * |
| 578 | * Most LPSS devices have private registers which may loose their context when |
| 579 | * the device is powered down. acpi_lpss_save_ctx() saves those registers into |
| 580 | * prv_reg_ctx array. |
| 581 | */ |
Andy Shevchenko | cb39dcd | 2014-11-05 18:34:45 +0200 | [diff] [blame] | 582 | static void acpi_lpss_save_ctx(struct device *dev, |
| 583 | struct lpss_private_data *pdata) |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 584 | { |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 585 | unsigned int i; |
| 586 | |
| 587 | for (i = 0; i < LPSS_PRV_REG_COUNT; i++) { |
| 588 | unsigned long offset = i * sizeof(u32); |
| 589 | |
| 590 | pdata->prv_reg_ctx[i] = __lpss_reg_read(pdata, offset); |
| 591 | dev_dbg(dev, "saving 0x%08x from LPSS reg at offset 0x%02lx\n", |
| 592 | pdata->prv_reg_ctx[i], offset); |
| 593 | } |
| 594 | } |
| 595 | |
| 596 | /** |
| 597 | * acpi_lpss_restore_ctx() - Restore the private registers of LPSS device |
| 598 | * @dev: LPSS device |
Andy Shevchenko | cb39dcd | 2014-11-05 18:34:45 +0200 | [diff] [blame] | 599 | * @pdata: pointer to the private data of the LPSS device |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 600 | * |
| 601 | * Restores the registers that were previously stored with acpi_lpss_save_ctx(). |
| 602 | */ |
Andy Shevchenko | cb39dcd | 2014-11-05 18:34:45 +0200 | [diff] [blame] | 603 | static void acpi_lpss_restore_ctx(struct device *dev, |
| 604 | struct lpss_private_data *pdata) |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 605 | { |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 606 | unsigned int i; |
| 607 | |
Andy Shevchenko | 02b9854 | 2015-12-04 23:49:21 +0200 | [diff] [blame] | 608 | for (i = 0; i < LPSS_PRV_REG_COUNT; i++) { |
| 609 | unsigned long offset = i * sizeof(u32); |
| 610 | |
| 611 | __lpss_reg_write(pdata->prv_reg_ctx[i], pdata, offset); |
| 612 | dev_dbg(dev, "restoring 0x%08x to LPSS reg at offset 0x%02lx\n", |
| 613 | pdata->prv_reg_ctx[i], offset); |
| 614 | } |
| 615 | } |
| 616 | |
| 617 | static void acpi_lpss_d3_to_d0_delay(struct lpss_private_data *pdata) |
| 618 | { |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 619 | /* |
| 620 | * The following delay is needed or the subsequent write operations may |
| 621 | * fail. The LPSS devices are actually PCI devices and the PCI spec |
| 622 | * expects 10ms delay before the device can be accessed after D3 to D0 |
Srinidhi Kasagar | b00855a | 2015-08-27 21:30:55 +0530 | [diff] [blame] | 623 | * transition. However some platforms like BSW does not need this delay. |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 624 | */ |
Srinidhi Kasagar | b00855a | 2015-08-27 21:30:55 +0530 | [diff] [blame] | 625 | unsigned int delay = 10; /* default 10ms delay */ |
| 626 | |
| 627 | if (pdata->dev_desc->flags & LPSS_NO_D3_DELAY) |
| 628 | delay = 0; |
| 629 | |
| 630 | msleep(delay); |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 631 | } |
| 632 | |
Andy Shevchenko | c3a49cf | 2015-12-04 23:49:20 +0200 | [diff] [blame] | 633 | static int acpi_lpss_activate(struct device *dev) |
| 634 | { |
| 635 | struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev)); |
| 636 | int ret; |
| 637 | |
| 638 | ret = acpi_dev_runtime_resume(dev); |
| 639 | if (ret) |
| 640 | return ret; |
| 641 | |
| 642 | acpi_lpss_d3_to_d0_delay(pdata); |
| 643 | |
| 644 | /* |
| 645 | * This is called only on ->probe() stage where a device is either in |
| 646 | * known state defined by BIOS or most likely powered off. Due to this |
| 647 | * we have to deassert reset line to be sure that ->probe() will |
| 648 | * recognize the device. |
| 649 | */ |
| 650 | if (pdata->dev_desc->flags & LPSS_SAVE_CTX) |
| 651 | lpss_deassert_reset(pdata); |
| 652 | |
| 653 | return 0; |
| 654 | } |
| 655 | |
| 656 | static void acpi_lpss_dismiss(struct device *dev) |
| 657 | { |
| 658 | acpi_dev_runtime_suspend(dev); |
| 659 | } |
| 660 | |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 661 | #ifdef CONFIG_PM_SLEEP |
| 662 | static int acpi_lpss_suspend_late(struct device *dev) |
| 663 | { |
Andy Shevchenko | cb39dcd | 2014-11-05 18:34:45 +0200 | [diff] [blame] | 664 | struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev)); |
| 665 | int ret; |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 666 | |
Andy Shevchenko | cb39dcd | 2014-11-05 18:34:45 +0200 | [diff] [blame] | 667 | ret = pm_generic_suspend_late(dev); |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 668 | if (ret) |
| 669 | return ret; |
| 670 | |
Andy Shevchenko | cb39dcd | 2014-11-05 18:34:45 +0200 | [diff] [blame] | 671 | if (pdata->dev_desc->flags & LPSS_SAVE_CTX) |
| 672 | acpi_lpss_save_ctx(dev, pdata); |
| 673 | |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 674 | return acpi_dev_suspend_late(dev); |
| 675 | } |
| 676 | |
Fu Zhonghui | f4168b6 | 2014-09-09 16:30:06 +0200 | [diff] [blame] | 677 | static int acpi_lpss_resume_early(struct device *dev) |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 678 | { |
Andy Shevchenko | cb39dcd | 2014-11-05 18:34:45 +0200 | [diff] [blame] | 679 | struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev)); |
| 680 | int ret; |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 681 | |
Andy Shevchenko | cb39dcd | 2014-11-05 18:34:45 +0200 | [diff] [blame] | 682 | ret = acpi_dev_resume_early(dev); |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 683 | if (ret) |
| 684 | return ret; |
| 685 | |
Andy Shevchenko | 02b9854 | 2015-12-04 23:49:21 +0200 | [diff] [blame] | 686 | acpi_lpss_d3_to_d0_delay(pdata); |
| 687 | |
Andy Shevchenko | cb39dcd | 2014-11-05 18:34:45 +0200 | [diff] [blame] | 688 | if (pdata->dev_desc->flags & LPSS_SAVE_CTX) |
| 689 | acpi_lpss_restore_ctx(dev, pdata); |
| 690 | |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 691 | return pm_generic_resume_early(dev); |
| 692 | } |
| 693 | #endif /* CONFIG_PM_SLEEP */ |
| 694 | |
Andy Shevchenko | eebb3e8 | 2015-12-12 02:45:06 +0100 | [diff] [blame] | 695 | /* IOSF SB for LPSS island */ |
| 696 | #define LPSS_IOSF_UNIT_LPIOEP 0xA0 |
| 697 | #define LPSS_IOSF_UNIT_LPIO1 0xAB |
| 698 | #define LPSS_IOSF_UNIT_LPIO2 0xAC |
| 699 | |
| 700 | #define LPSS_IOSF_PMCSR 0x84 |
| 701 | #define LPSS_PMCSR_D0 0 |
| 702 | #define LPSS_PMCSR_D3hot 3 |
| 703 | #define LPSS_PMCSR_Dx_MASK GENMASK(1, 0) |
| 704 | |
| 705 | #define LPSS_IOSF_GPIODEF0 0x154 |
| 706 | #define LPSS_GPIODEF0_DMA1_D3 BIT(2) |
| 707 | #define LPSS_GPIODEF0_DMA2_D3 BIT(3) |
| 708 | #define LPSS_GPIODEF0_DMA_D3_MASK GENMASK(3, 2) |
| 709 | |
| 710 | static DEFINE_MUTEX(lpss_iosf_mutex); |
| 711 | |
| 712 | static void lpss_iosf_enter_d3_state(void) |
| 713 | { |
| 714 | u32 value1 = 0; |
| 715 | u32 mask1 = LPSS_GPIODEF0_DMA_D3_MASK; |
| 716 | u32 value2 = LPSS_PMCSR_D3hot; |
| 717 | u32 mask2 = LPSS_PMCSR_Dx_MASK; |
| 718 | /* |
| 719 | * PMC provides an information about actual status of the LPSS devices. |
| 720 | * Here we read the values related to LPSS power island, i.e. LPSS |
| 721 | * devices, excluding both LPSS DMA controllers, along with SCC domain. |
| 722 | */ |
| 723 | u32 func_dis, d3_sts_0, pmc_status, pmc_mask = 0xfe000ffe; |
| 724 | int ret; |
| 725 | |
| 726 | ret = pmc_atom_read(PMC_FUNC_DIS, &func_dis); |
| 727 | if (ret) |
| 728 | return; |
| 729 | |
| 730 | mutex_lock(&lpss_iosf_mutex); |
| 731 | |
| 732 | ret = pmc_atom_read(PMC_D3_STS_0, &d3_sts_0); |
| 733 | if (ret) |
| 734 | goto exit; |
| 735 | |
| 736 | /* |
| 737 | * Get the status of entire LPSS power island per device basis. |
| 738 | * Shutdown both LPSS DMA controllers if and only if all other devices |
| 739 | * are already in D3hot. |
| 740 | */ |
| 741 | pmc_status = (~(d3_sts_0 | func_dis)) & pmc_mask; |
| 742 | if (pmc_status) |
| 743 | goto exit; |
| 744 | |
| 745 | iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO1, MBI_CFG_WRITE, |
| 746 | LPSS_IOSF_PMCSR, value2, mask2); |
| 747 | |
| 748 | iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO2, MBI_CFG_WRITE, |
| 749 | LPSS_IOSF_PMCSR, value2, mask2); |
| 750 | |
| 751 | iosf_mbi_modify(LPSS_IOSF_UNIT_LPIOEP, MBI_CR_WRITE, |
| 752 | LPSS_IOSF_GPIODEF0, value1, mask1); |
| 753 | exit: |
| 754 | mutex_unlock(&lpss_iosf_mutex); |
| 755 | } |
| 756 | |
| 757 | static void lpss_iosf_exit_d3_state(void) |
| 758 | { |
| 759 | u32 value1 = LPSS_GPIODEF0_DMA1_D3 | LPSS_GPIODEF0_DMA2_D3; |
| 760 | u32 mask1 = LPSS_GPIODEF0_DMA_D3_MASK; |
| 761 | u32 value2 = LPSS_PMCSR_D0; |
| 762 | u32 mask2 = LPSS_PMCSR_Dx_MASK; |
| 763 | |
| 764 | mutex_lock(&lpss_iosf_mutex); |
| 765 | |
| 766 | iosf_mbi_modify(LPSS_IOSF_UNIT_LPIOEP, MBI_CR_WRITE, |
| 767 | LPSS_IOSF_GPIODEF0, value1, mask1); |
| 768 | |
| 769 | iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO2, MBI_CFG_WRITE, |
| 770 | LPSS_IOSF_PMCSR, value2, mask2); |
| 771 | |
| 772 | iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO1, MBI_CFG_WRITE, |
| 773 | LPSS_IOSF_PMCSR, value2, mask2); |
| 774 | |
| 775 | mutex_unlock(&lpss_iosf_mutex); |
| 776 | } |
| 777 | |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 778 | static int acpi_lpss_runtime_suspend(struct device *dev) |
| 779 | { |
Andy Shevchenko | cb39dcd | 2014-11-05 18:34:45 +0200 | [diff] [blame] | 780 | struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev)); |
| 781 | int ret; |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 782 | |
Andy Shevchenko | cb39dcd | 2014-11-05 18:34:45 +0200 | [diff] [blame] | 783 | ret = pm_generic_runtime_suspend(dev); |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 784 | if (ret) |
| 785 | return ret; |
| 786 | |
Andy Shevchenko | cb39dcd | 2014-11-05 18:34:45 +0200 | [diff] [blame] | 787 | if (pdata->dev_desc->flags & LPSS_SAVE_CTX) |
| 788 | acpi_lpss_save_ctx(dev, pdata); |
| 789 | |
Andy Shevchenko | eebb3e8 | 2015-12-12 02:45:06 +0100 | [diff] [blame] | 790 | ret = acpi_dev_runtime_suspend(dev); |
| 791 | |
| 792 | /* |
| 793 | * This call must be last in the sequence, otherwise PMC will return |
| 794 | * wrong status for devices being about to be powered off. See |
| 795 | * lpss_iosf_enter_d3_state() for further information. |
| 796 | */ |
| 797 | if (lpss_quirks & LPSS_QUIRK_ALWAYS_POWER_ON && iosf_mbi_available()) |
| 798 | lpss_iosf_enter_d3_state(); |
| 799 | |
| 800 | return ret; |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 801 | } |
| 802 | |
| 803 | static int acpi_lpss_runtime_resume(struct device *dev) |
| 804 | { |
Andy Shevchenko | cb39dcd | 2014-11-05 18:34:45 +0200 | [diff] [blame] | 805 | struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev)); |
| 806 | int ret; |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 807 | |
Andy Shevchenko | eebb3e8 | 2015-12-12 02:45:06 +0100 | [diff] [blame] | 808 | /* |
| 809 | * This call is kept first to be in symmetry with |
| 810 | * acpi_lpss_runtime_suspend() one. |
| 811 | */ |
| 812 | if (lpss_quirks & LPSS_QUIRK_ALWAYS_POWER_ON && iosf_mbi_available()) |
| 813 | lpss_iosf_exit_d3_state(); |
| 814 | |
Andy Shevchenko | cb39dcd | 2014-11-05 18:34:45 +0200 | [diff] [blame] | 815 | ret = acpi_dev_runtime_resume(dev); |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 816 | if (ret) |
| 817 | return ret; |
| 818 | |
Andy Shevchenko | 02b9854 | 2015-12-04 23:49:21 +0200 | [diff] [blame] | 819 | acpi_lpss_d3_to_d0_delay(pdata); |
| 820 | |
Andy Shevchenko | cb39dcd | 2014-11-05 18:34:45 +0200 | [diff] [blame] | 821 | if (pdata->dev_desc->flags & LPSS_SAVE_CTX) |
| 822 | acpi_lpss_restore_ctx(dev, pdata); |
| 823 | |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 824 | return pm_generic_runtime_resume(dev); |
| 825 | } |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 826 | #endif /* CONFIG_PM */ |
| 827 | |
| 828 | static struct dev_pm_domain acpi_lpss_pm_domain = { |
Andy Shevchenko | c3a49cf | 2015-12-04 23:49:20 +0200 | [diff] [blame] | 829 | #ifdef CONFIG_PM |
| 830 | .activate = acpi_lpss_activate, |
| 831 | .dismiss = acpi_lpss_dismiss, |
| 832 | #endif |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 833 | .ops = { |
Rafael J. Wysocki | 5de21bb9 | 2014-11-27 22:38:23 +0100 | [diff] [blame] | 834 | #ifdef CONFIG_PM |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 835 | #ifdef CONFIG_PM_SLEEP |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 836 | .prepare = acpi_subsys_prepare, |
Rafael J. Wysocki | 58a1fbb | 2015-10-07 00:50:24 +0200 | [diff] [blame] | 837 | .complete = pm_complete_with_resume_check, |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 838 | .suspend = acpi_subsys_suspend, |
Fu Zhonghui | f4168b6 | 2014-09-09 16:30:06 +0200 | [diff] [blame] | 839 | .suspend_late = acpi_lpss_suspend_late, |
| 840 | .resume_early = acpi_lpss_resume_early, |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 841 | .freeze = acpi_subsys_freeze, |
| 842 | .poweroff = acpi_subsys_suspend, |
Fu Zhonghui | f4168b6 | 2014-09-09 16:30:06 +0200 | [diff] [blame] | 843 | .poweroff_late = acpi_lpss_suspend_late, |
| 844 | .restore_early = acpi_lpss_resume_early, |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 845 | #endif |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 846 | .runtime_suspend = acpi_lpss_runtime_suspend, |
| 847 | .runtime_resume = acpi_lpss_runtime_resume, |
| 848 | #endif |
| 849 | }, |
| 850 | }; |
| 851 | |
Rafael J. Wysocki | 2e0f882 | 2013-03-06 23:46:28 +0100 | [diff] [blame] | 852 | static int acpi_lpss_platform_notify(struct notifier_block *nb, |
| 853 | unsigned long action, void *data) |
| 854 | { |
| 855 | struct platform_device *pdev = to_platform_device(data); |
| 856 | struct lpss_private_data *pdata; |
| 857 | struct acpi_device *adev; |
| 858 | const struct acpi_device_id *id; |
Rafael J. Wysocki | 2e0f882 | 2013-03-06 23:46:28 +0100 | [diff] [blame] | 859 | |
| 860 | id = acpi_match_device(acpi_lpss_device_ids, &pdev->dev); |
| 861 | if (!id || !id->driver_data) |
| 862 | return 0; |
| 863 | |
| 864 | if (acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev)) |
| 865 | return 0; |
| 866 | |
| 867 | pdata = acpi_driver_data(adev); |
Andy Shevchenko | cb39dcd | 2014-11-05 18:34:45 +0200 | [diff] [blame] | 868 | if (!pdata) |
Rafael J. Wysocki | 2e0f882 | 2013-03-06 23:46:28 +0100 | [diff] [blame] | 869 | return 0; |
| 870 | |
Andy Shevchenko | cb39dcd | 2014-11-05 18:34:45 +0200 | [diff] [blame] | 871 | if (pdata->mmio_base && |
| 872 | pdata->mmio_size < pdata->dev_desc->prv_offset + LPSS_LTR_SIZE) { |
Rafael J. Wysocki | 2e0f882 | 2013-03-06 23:46:28 +0100 | [diff] [blame] | 873 | dev_err(&pdev->dev, "MMIO size insufficient to access LTR\n"); |
| 874 | return 0; |
| 875 | } |
| 876 | |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 877 | switch (action) { |
Andy Shevchenko | de16d55 | 2015-12-04 23:49:19 +0200 | [diff] [blame] | 878 | case BUS_NOTIFY_BIND_DRIVER: |
Tomeu Vizoso | 989561d | 2016-01-07 16:46:13 +0100 | [diff] [blame] | 879 | dev_pm_domain_set(&pdev->dev, &acpi_lpss_pm_domain); |
Andy Shevchenko | b5f88dd | 2015-12-04 23:49:18 +0200 | [diff] [blame] | 880 | break; |
Andy Shevchenko | de16d55 | 2015-12-04 23:49:19 +0200 | [diff] [blame] | 881 | case BUS_NOTIFY_DRIVER_NOT_BOUND: |
Andy Shevchenko | b5f88dd | 2015-12-04 23:49:18 +0200 | [diff] [blame] | 882 | case BUS_NOTIFY_UNBOUND_DRIVER: |
Andy Shevchenko | 5be6ada | 2016-02-01 16:17:38 +0200 | [diff] [blame] | 883 | dev_pm_domain_set(&pdev->dev, NULL); |
Andy Shevchenko | b5f88dd | 2015-12-04 23:49:18 +0200 | [diff] [blame] | 884 | break; |
| 885 | case BUS_NOTIFY_ADD_DEVICE: |
Tomeu Vizoso | 989561d | 2016-01-07 16:46:13 +0100 | [diff] [blame] | 886 | dev_pm_domain_set(&pdev->dev, &acpi_lpss_pm_domain); |
Heikki Krogerus | ff8c1af | 2014-09-02 10:55:07 +0300 | [diff] [blame] | 887 | if (pdata->dev_desc->flags & LPSS_LTR) |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 888 | return sysfs_create_group(&pdev->dev.kobj, |
| 889 | &lpss_attr_group); |
Andy Shevchenko | 01ac170 | 2014-11-05 18:34:46 +0200 | [diff] [blame] | 890 | break; |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 891 | case BUS_NOTIFY_DEL_DEVICE: |
Heikki Krogerus | ff8c1af | 2014-09-02 10:55:07 +0300 | [diff] [blame] | 892 | if (pdata->dev_desc->flags & LPSS_LTR) |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 893 | sysfs_remove_group(&pdev->dev.kobj, &lpss_attr_group); |
Tomeu Vizoso | 989561d | 2016-01-07 16:46:13 +0100 | [diff] [blame] | 894 | dev_pm_domain_set(&pdev->dev, NULL); |
Andy Shevchenko | 01ac170 | 2014-11-05 18:34:46 +0200 | [diff] [blame] | 895 | break; |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 896 | default: |
| 897 | break; |
| 898 | } |
Rafael J. Wysocki | 2e0f882 | 2013-03-06 23:46:28 +0100 | [diff] [blame] | 899 | |
Heikki Krogerus | c78b083 | 2014-05-23 16:15:09 +0300 | [diff] [blame] | 900 | return 0; |
Rafael J. Wysocki | 2e0f882 | 2013-03-06 23:46:28 +0100 | [diff] [blame] | 901 | } |
| 902 | |
| 903 | static struct notifier_block acpi_lpss_nb = { |
| 904 | .notifier_call = acpi_lpss_platform_notify, |
| 905 | }; |
| 906 | |
Rafael J. Wysocki | 1a8f835 | 2014-02-11 00:35:53 +0100 | [diff] [blame] | 907 | static void acpi_lpss_bind(struct device *dev) |
| 908 | { |
| 909 | struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev)); |
| 910 | |
Heikki Krogerus | ff8c1af | 2014-09-02 10:55:07 +0300 | [diff] [blame] | 911 | if (!pdata || !pdata->mmio_base || !(pdata->dev_desc->flags & LPSS_LTR)) |
Rafael J. Wysocki | 1a8f835 | 2014-02-11 00:35:53 +0100 | [diff] [blame] | 912 | return; |
| 913 | |
| 914 | if (pdata->mmio_size >= pdata->dev_desc->prv_offset + LPSS_LTR_SIZE) |
| 915 | dev->power.set_latency_tolerance = acpi_lpss_set_ltr; |
| 916 | else |
| 917 | dev_err(dev, "MMIO size insufficient to access LTR\n"); |
| 918 | } |
| 919 | |
| 920 | static void acpi_lpss_unbind(struct device *dev) |
| 921 | { |
| 922 | dev->power.set_latency_tolerance = NULL; |
| 923 | } |
| 924 | |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 925 | static struct acpi_scan_handler lpss_handler = { |
| 926 | .ids = acpi_lpss_device_ids, |
| 927 | .attach = acpi_lpss_create_device, |
Rafael J. Wysocki | 1a8f835 | 2014-02-11 00:35:53 +0100 | [diff] [blame] | 928 | .bind = acpi_lpss_bind, |
| 929 | .unbind = acpi_lpss_unbind, |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 930 | }; |
| 931 | |
| 932 | void __init acpi_lpss_init(void) |
| 933 | { |
Andy Shevchenko | eebb3e8 | 2015-12-12 02:45:06 +0100 | [diff] [blame] | 934 | const struct x86_cpu_id *id; |
| 935 | int ret; |
| 936 | |
| 937 | ret = lpt_clk_init(); |
| 938 | if (ret) |
| 939 | return; |
| 940 | |
| 941 | id = x86_match_cpu(lpss_cpu_ids); |
| 942 | if (id) |
| 943 | lpss_quirks |= LPSS_QUIRK_ALWAYS_POWER_ON; |
| 944 | |
| 945 | bus_register_notifier(&platform_bus_type, &acpi_lpss_nb); |
| 946 | acpi_scan_add_handler(&lpss_handler); |
Rafael J. Wysocki | f58b082 | 2013-03-06 23:46:20 +0100 | [diff] [blame] | 947 | } |
Rafael J. Wysocki | d6ddaaa | 2014-05-30 14:34:05 +0200 | [diff] [blame] | 948 | |
| 949 | #else |
| 950 | |
| 951 | static struct acpi_scan_handler lpss_handler = { |
| 952 | .ids = acpi_lpss_device_ids, |
| 953 | }; |
| 954 | |
| 955 | void __init acpi_lpss_init(void) |
| 956 | { |
| 957 | acpi_scan_add_handler(&lpss_handler); |
| 958 | } |
| 959 | |
| 960 | #endif /* CONFIG_X86_INTEL_LPSS */ |