blob: 8a775f631c551b47015900d2650329797558156f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-pxa/pxa25x.c
3 *
4 * Author: Nicolas Pitre
5 * Created: Jun 15, 2001
6 * Copyright: MontaVista Software Inc.
7 *
8 * Code specific to PXA21x/25x/26x variants.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * Since this file should be linked before any other machine specific file,
15 * the __initcall() here will be executed first. This serves as default
16 * initialization stuff for PXA machines which can be overridden later if
17 * need be.
18 */
Russell King2f8163b2011-07-26 10:53:52 +010019#include <linux/gpio.h>
Haojian Zhuang157d2642011-10-17 20:37:52 +080020#include <linux/gpio-pxa.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/module.h>
22#include <linux/kernel.h>
23#include <linux/init.h>
Russell King34f32312007-05-15 10:39:49 +010024#include <linux/platform_device.h>
Rafael J. Wysocki95d9ffb2007-10-18 03:04:39 -070025#include <linux/suspend.h>
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +020026#include <linux/syscore_ops.h>
Lennert Buytenheka3f4c922010-11-29 11:18:26 +010027#include <linux/irq.h>
Linus Walleijf55be1b2011-09-28 09:11:30 +010028#include <linux/gpio.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Marek Vasut851982c2010-10-11 02:20:19 +020030#include <asm/mach/map.h>
Russell King2c74a0c2011-06-22 17:41:48 +010031#include <asm/suspend.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010032#include <mach/hardware.h>
33#include <mach/irqs.h>
Eric Miao51c62982009-01-02 23:17:22 +080034#include <mach/pxa25x.h>
Russell Kingafd2fc02008-08-07 11:05:25 +010035#include <mach/reset.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010036#include <mach/pm.h>
37#include <mach/dma.h>
Marek Vasutad68bb92010-11-03 16:29:35 +010038#include <mach/smemc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40#include "generic.h"
Russell King46c41e62007-05-15 15:39:36 +010041#include "devices.h"
Russell Kinga6dba202007-08-20 10:18:02 +010042#include "clock.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
44/*
45 * Various clock factors driven by the CCCR register.
46 */
47
48/* Crystal Frequency to Memory Frequency Multiplier (L) */
49static unsigned char L_clk_mult[32] = { 0, 27, 32, 36, 40, 45, 0, };
50
51/* Memory Frequency to Run Mode Frequency Multiplier (M) */
52static unsigned char M_clk_mult[4] = { 0, 1, 2, 4 };
53
54/* Run Mode Frequency to Turbo Mode Frequency Multiplier (N) */
55/* Note: we store the value N * 2 here. */
56static unsigned char N2_clk_mult[8] = { 0, 0, 2, 3, 4, 0, 6, 0 };
57
58/* Crystal clock */
59#define BASE_CLK 3686400
60
61/*
62 * Get the clock frequency as reflected by CCCR and the turbo flag.
63 * We assume these values have been applied via a fcs.
64 * If info is not 0 we also display the current settings.
65 */
Russell King15a40332007-08-20 10:07:44 +010066unsigned int pxa25x_get_clk_frequency_khz(int info)
Linus Torvalds1da177e2005-04-16 15:20:36 -070067{
68 unsigned long cccr, turbo;
69 unsigned int l, L, m, M, n2, N;
70
71 cccr = CCCR;
72 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (turbo) );
73
74 l = L_clk_mult[(cccr >> 0) & 0x1f];
75 m = M_clk_mult[(cccr >> 5) & 0x03];
76 n2 = N2_clk_mult[(cccr >> 7) & 0x07];
77
78 L = l * BASE_CLK;
79 M = m * L;
80 N = n2 * M / 2;
81
82 if(info)
83 {
84 L += 5000;
85 printk( KERN_INFO "Memory clock: %d.%02dMHz (*%d)\n",
86 L / 1000000, (L % 1000000) / 10000, l );
87 M += 5000;
88 printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
89 M / 1000000, (M % 1000000) / 10000, m );
90 N += 5000;
91 printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
92 N / 1000000, (N % 1000000) / 10000, n2 / 2, (n2 % 2) * 5,
93 (turbo & 1) ? "" : "in" );
94 }
95
96 return (turbo & 1) ? (N/1000) : (M/1000);
97}
98
Eric Miao2a125dd2010-11-22 22:48:49 +080099static unsigned long clk_pxa25x_mem_getrate(struct clk *clk)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100{
Eric Miao2a125dd2010-11-22 22:48:49 +0800101 return L_clk_mult[(CCCR >> 0) & 0x1f] * BASE_CLK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102}
103
Eric Miao2a125dd2010-11-22 22:48:49 +0800104static const struct clkops clk_pxa25x_mem_ops = {
105 .enable = clk_dummy_enable,
106 .disable = clk_dummy_disable,
107 .getrate = clk_pxa25x_mem_getrate,
108};
Russell Kinga6dba202007-08-20 10:18:02 +0100109
110static const struct clkops clk_pxa25x_lcd_ops = {
Eric Miao40298132010-11-22 10:49:55 +0800111 .enable = clk_pxa2xx_cken_enable,
112 .disable = clk_pxa2xx_cken_disable,
Eric Miao2a125dd2010-11-22 22:48:49 +0800113 .getrate = clk_pxa25x_mem_getrate,
Russell Kinga6dba202007-08-20 10:18:02 +0100114};
115
Ian Moltoned847782008-07-08 10:32:08 +0100116static unsigned long gpio12_config_32k[] = {
117 GPIO12_32KHz,
118};
119
120static unsigned long gpio12_config_gpio[] = {
121 GPIO12_GPIO,
122};
123
124static void clk_gpio12_enable(struct clk *clk)
125{
126 pxa2xx_mfp_config(gpio12_config_32k, 1);
127}
128
129static void clk_gpio12_disable(struct clk *clk)
130{
131 pxa2xx_mfp_config(gpio12_config_gpio, 1);
132}
133
134static const struct clkops clk_pxa25x_gpio12_ops = {
135 .enable = clk_gpio12_enable,
136 .disable = clk_gpio12_disable,
137};
138
Ian Molton13f75582008-07-08 10:32:50 +0100139static unsigned long gpio11_config_3m6[] = {
140 GPIO11_3_6MHz,
141};
142
143static unsigned long gpio11_config_gpio[] = {
144 GPIO11_GPIO,
145};
146
147static void clk_gpio11_enable(struct clk *clk)
148{
149 pxa2xx_mfp_config(gpio11_config_3m6, 1);
150}
151
152static void clk_gpio11_disable(struct clk *clk)
153{
154 pxa2xx_mfp_config(gpio11_config_gpio, 1);
155}
156
157static const struct clkops clk_pxa25x_gpio11_ops = {
158 .enable = clk_gpio11_enable,
159 .disable = clk_gpio11_disable,
160};
161
Russell Kinga6dba202007-08-20 10:18:02 +0100162/*
163 * 3.6864MHz -> OST, GPIO, SSP, PWM, PLLs (95.842MHz, 147.456MHz)
164 * 95.842MHz -> MMC 19.169MHz, I2C 31.949MHz, FICP 47.923MHz, USB 47.923MHz
165 * 147.456MHz -> UART 14.7456MHz, AC97 12.288MHz, I2S 5.672MHz (allegedly)
166 */
Dmitry Baryshkove01dbdb2008-01-27 23:11:48 +0100167
Russell Kingbdb08cb2008-06-30 19:47:59 +0100168/*
Ian Moltonc1ed4062008-07-26 00:52:36 +0100169 * PXA 2xx clock declarations.
Russell Kingbdb08cb2008-06-30 19:47:59 +0100170 */
Eric Miao40298132010-11-22 10:49:55 +0800171static DEFINE_PXA2_CKEN(pxa25x_hwuart, HWUART, 14745600, 1);
172static DEFINE_PXA2_CKEN(pxa25x_ffuart, FFUART, 14745600, 1);
173static DEFINE_PXA2_CKEN(pxa25x_btuart, BTUART, 14745600, 1);
174static DEFINE_PXA2_CKEN(pxa25x_stuart, STUART, 14745600, 1);
175static DEFINE_PXA2_CKEN(pxa25x_usb, USB, 47923000, 5);
176static DEFINE_PXA2_CKEN(pxa25x_mmc, MMC, 19169000, 0);
177static DEFINE_PXA2_CKEN(pxa25x_i2c, I2C, 31949000, 0);
178static DEFINE_PXA2_CKEN(pxa25x_ssp, SSP, 3686400, 0);
179static DEFINE_PXA2_CKEN(pxa25x_nssp, NSSP, 3686400, 0);
180static DEFINE_PXA2_CKEN(pxa25x_assp, ASSP, 3686400, 0);
181static DEFINE_PXA2_CKEN(pxa25x_pwm0, PWM0, 3686400, 0);
182static DEFINE_PXA2_CKEN(pxa25x_pwm1, PWM1, 3686400, 0);
183static DEFINE_PXA2_CKEN(pxa25x_ac97, AC97, 24576000, 0);
184static DEFINE_PXA2_CKEN(pxa25x_i2s, I2S, 14745600, 0);
185static DEFINE_PXA2_CKEN(pxa25x_ficp, FICP, 47923000, 0);
186
Russell King8c3abc72008-11-08 20:25:21 +0000187static DEFINE_CK(pxa25x_lcd, LCD, &clk_pxa25x_lcd_ops);
Russell King8c3abc72008-11-08 20:25:21 +0000188static DEFINE_CLK(pxa25x_gpio11, &clk_pxa25x_gpio11_ops, 3686400, 0);
189static DEFINE_CLK(pxa25x_gpio12, &clk_pxa25x_gpio12_ops, 32768, 0);
Eric Miao2a125dd2010-11-22 22:48:49 +0800190static DEFINE_CLK(pxa25x_mem, &clk_pxa25x_mem_ops, 0, 0);
eric miaod8e0db12007-12-10 17:54:36 +0800191
Russell King8c3abc72008-11-08 20:25:21 +0000192static struct clk_lookup pxa25x_clkregs[] = {
193 INIT_CLKREG(&clk_pxa25x_lcd, "pxa2xx-fb", NULL),
194 INIT_CLKREG(&clk_pxa25x_ffuart, "pxa2xx-uart.0", NULL),
195 INIT_CLKREG(&clk_pxa25x_btuart, "pxa2xx-uart.1", NULL),
196 INIT_CLKREG(&clk_pxa25x_stuart, "pxa2xx-uart.2", NULL),
197 INIT_CLKREG(&clk_pxa25x_usb, "pxa25x-udc", NULL),
198 INIT_CLKREG(&clk_pxa25x_mmc, "pxa2xx-mci.0", NULL),
199 INIT_CLKREG(&clk_pxa25x_i2c, "pxa2xx-i2c.0", NULL),
200 INIT_CLKREG(&clk_pxa25x_ssp, "pxa25x-ssp.0", NULL),
201 INIT_CLKREG(&clk_pxa25x_nssp, "pxa25x-nssp.1", NULL),
202 INIT_CLKREG(&clk_pxa25x_assp, "pxa25x-nssp.2", NULL),
203 INIT_CLKREG(&clk_pxa25x_pwm0, "pxa25x-pwm.0", NULL),
204 INIT_CLKREG(&clk_pxa25x_pwm1, "pxa25x-pwm.1", NULL),
205 INIT_CLKREG(&clk_pxa25x_i2s, "pxa2xx-i2s", NULL),
206 INIT_CLKREG(&clk_pxa25x_stuart, "pxa2xx-ir", "UARTCLK"),
207 INIT_CLKREG(&clk_pxa25x_ficp, "pxa2xx-ir", "FICPCLK"),
208 INIT_CLKREG(&clk_pxa25x_ac97, NULL, "AC97CLK"),
209 INIT_CLKREG(&clk_pxa25x_gpio11, NULL, "GPIO11_CLK"),
210 INIT_CLKREG(&clk_pxa25x_gpio12, NULL, "GPIO12_CLK"),
Eric Miao2a125dd2010-11-22 22:48:49 +0800211 INIT_CLKREG(&clk_pxa25x_mem, "pxa2xx-pcmcia", NULL),
Haojian Zhuang43de6a72012-02-28 10:57:48 +0800212 INIT_CLKREG(&clk_dummy, "pxa-gpio", NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100213};
214
Eric Miao40298132010-11-22 10:49:55 +0800215static struct clk_lookup pxa25x_hwuart_clkreg =
216 INIT_CLKREG(&clk_pxa25x_hwuart, "pxa2xx-uart.3", NULL);
217
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100218#ifdef CONFIG_PM
Todd Poynor87754202005-06-03 20:52:27 +0100219
Eric Miao711be5c2007-07-18 11:38:45 +0100220#define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
221#define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
222
Eric Miao711be5c2007-07-18 11:38:45 +0100223/*
224 * List of global PXA peripheral registers to preserve.
225 * More ones like CP and general purpose register values are preserved
226 * with the stack pointer in sleep.S.
227 */
Eric Miao5a3d9652008-09-03 18:06:34 +0800228enum {
Eric Miao711be5c2007-07-18 11:38:45 +0100229 SLEEP_SAVE_PSTR,
Robert Jarzmik649de512008-05-02 21:17:06 +0100230 SLEEP_SAVE_COUNT
Eric Miao711be5c2007-07-18 11:38:45 +0100231};
232
233
234static void pxa25x_cpu_pm_save(unsigned long *sleep_save)
235{
Eric Miao711be5c2007-07-18 11:38:45 +0100236 SAVE(PSTR);
237}
238
239static void pxa25x_cpu_pm_restore(unsigned long *sleep_save)
240{
Eric Miao711be5c2007-07-18 11:38:45 +0100241 RESTORE(PSTR);
242}
243
244static void pxa25x_cpu_pm_enter(suspend_state_t state)
Todd Poynor87754202005-06-03 20:52:27 +0100245{
Russell Kingdc38e2a2008-05-08 16:50:39 +0100246 /* Clear reset status */
247 RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
248
Todd Poynor87754202005-06-03 20:52:27 +0100249 switch (state) {
250 case PM_SUSPEND_MEM:
Russell King2c74a0c2011-06-22 17:41:48 +0100251 cpu_suspend(PWRMODE_SLEEP, pxa25x_finish_suspend);
Todd Poynor87754202005-06-03 20:52:27 +0100252 break;
253 }
254}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100255
Russell King41049802008-08-27 12:55:04 +0100256static int pxa25x_cpu_pm_prepare(void)
257{
258 /* set resume return address */
Russell King4f5ad992011-02-06 17:41:26 +0000259 PSPR = virt_to_phys(cpu_resume);
Russell King41049802008-08-27 12:55:04 +0100260 return 0;
261}
262
263static void pxa25x_cpu_pm_finish(void)
264{
265 /* ensure not to come back here if it wasn't intended */
266 PSPR = 0;
267}
268
Eric Miao711be5c2007-07-18 11:38:45 +0100269static struct pxa_cpu_pm_fns pxa25x_cpu_pm_fns = {
Robert Jarzmik649de512008-05-02 21:17:06 +0100270 .save_count = SLEEP_SAVE_COUNT,
Rafael J. Wysocki26398a72007-10-18 03:04:40 -0700271 .valid = suspend_valid_only_mem,
Eric Miao711be5c2007-07-18 11:38:45 +0100272 .save = pxa25x_cpu_pm_save,
273 .restore = pxa25x_cpu_pm_restore,
274 .enter = pxa25x_cpu_pm_enter,
Russell King41049802008-08-27 12:55:04 +0100275 .prepare = pxa25x_cpu_pm_prepare,
276 .finish = pxa25x_cpu_pm_finish,
Russell Kinge176bb02007-05-15 11:16:10 +0100277};
Eric Miao711be5c2007-07-18 11:38:45 +0100278
279static void __init pxa25x_init_pm(void)
280{
281 pxa_cpu_pm_fns = &pxa25x_cpu_pm_fns;
282}
eric miaof79299c2008-01-02 08:24:49 +0800283#else
284static inline void pxa25x_init_pm(void) {}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100285#endif
Russell Kinge176bb02007-05-15 11:16:10 +0100286
eric miaoc95530c2007-08-29 10:22:17 +0100287/* PXA25x: supports wakeup from GPIO0..GPIO15 and RTC alarm
288 */
289
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100290static int pxa25x_set_wake(struct irq_data *d, unsigned int on)
eric miaoc95530c2007-08-29 10:22:17 +0100291{
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800292 int gpio = pxa_irq_to_gpio(d->irq);
eric miaoc0a596d2008-03-11 09:46:28 +0800293 uint32_t mask = 0;
eric miaoc95530c2007-08-29 10:22:17 +0100294
eric miaoc0a596d2008-03-11 09:46:28 +0800295 if (gpio >= 0 && gpio < 85)
296 return gpio_set_wake(gpio, on);
eric miaoc95530c2007-08-29 10:22:17 +0100297
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100298 if (d->irq == IRQ_RTCAlrm) {
eric miaoc95530c2007-08-29 10:22:17 +0100299 mask = PWER_RTC;
300 goto set_pwer;
301 }
302
303 return -EINVAL;
304
305set_pwer:
306 if (on)
307 PWER |= mask;
308 else
309 PWER &=~mask;
310
311 return 0;
312}
313
Eric Miaocd491042007-06-22 04:14:09 +0100314void __init pxa25x_init_irq(void)
315{
eric miaob9e25ac2008-03-04 14:19:58 +0800316 pxa_init_irq(32, pxa25x_set_wake);
Eric Miaocd491042007-06-22 04:14:09 +0100317}
318
Eric Miao067455a2008-11-26 18:12:04 +0800319#ifdef CONFIG_CPU_PXA26x
320void __init pxa26x_init_irq(void)
321{
322 pxa_init_irq(32, pxa25x_set_wake);
Eric Miao067455a2008-11-26 18:12:04 +0800323}
324#endif
325
Marek Vasut851982c2010-10-11 02:20:19 +0200326static struct map_desc pxa25x_io_desc[] __initdata = {
327 { /* Mem Ctl */
Arnd Bergmann97b09da2011-10-01 22:03:45 +0200328 .virtual = (unsigned long)SMEMC_VIRT,
Marek Vasutad68bb92010-11-03 16:29:35 +0100329 .pfn = __phys_to_pfn(PXA2XX_SMEMC_BASE),
Marek Vasut851982c2010-10-11 02:20:19 +0200330 .length = 0x00200000,
331 .type = MT_DEVICE
332 },
333};
334
335void __init pxa25x_map_io(void)
336{
337 pxa_map_io();
338 iotable_init(ARRAY_AND_SIZE(pxa25x_io_desc));
339 pxa25x_get_clk_frequency_khz(1);
340}
341
Russell King34f32312007-05-15 10:39:49 +0100342static struct platform_device *pxa25x_devices[] __initdata = {
Philipp Zabel7a857622008-06-22 23:36:39 +0100343 &pxa25x_device_udc,
Eric Miao09a53582010-06-14 00:43:00 +0800344 &pxa_device_pmu,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100345 &pxa_device_i2s,
Robert Jarzmik72493142008-11-13 23:50:56 +0100346 &sa1100_device_rtc,
eric miaod8e0db12007-12-10 17:54:36 +0800347 &pxa25x_device_ssp,
348 &pxa25x_device_nssp,
349 &pxa25x_device_assp,
eric miao75540c12008-04-13 21:44:04 +0100350 &pxa25x_device_pwm0,
351 &pxa25x_device_pwm1,
Dmitry Eremin-Solenikovea73e752011-02-23 02:29:09 +0300352 &pxa_device_asoc_platform,
Russell King34f32312007-05-15 10:39:49 +0100353};
354
Russell Kinge176bb02007-05-15 11:16:10 +0100355static int __init pxa25x_init(void)
356{
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200357 int ret = 0;
Eric Miaof53f0662007-06-22 05:40:17 +0100358
Eric Miao0ffcbfd2008-09-11 10:27:30 +0800359 if (cpu_is_pxa25x()) {
Eric Miao04fef222008-07-29 14:26:00 +0800360
361 reset_status = RCSR;
362
Russell King0a0300d2010-01-12 12:28:00 +0000363 clkdev_add_table(pxa25x_clkregs, ARRAY_SIZE(pxa25x_clkregs));
Russell Kinga6dba202007-08-20 10:18:02 +0100364
Eric Miaofef1f992009-01-02 16:26:33 +0800365 if ((ret = pxa_init_dma(IRQ_DMA, 16)))
Eric Miaof53f0662007-06-22 05:40:17 +0100366 return ret;
eric miaof79299c2008-01-02 08:24:49 +0800367
Eric Miao711be5c2007-07-18 11:38:45 +0100368 pxa25x_init_pm();
eric miaof79299c2008-01-02 08:24:49 +0800369
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200370 register_syscore_ops(&pxa_irq_syscore_ops);
371 register_syscore_ops(&pxa2xx_mfp_syscore_ops);
372 register_syscore_ops(&pxa_gpio_syscore_ops);
373 register_syscore_ops(&pxa2xx_clock_syscore_ops);
eric miaoc01655042008-01-28 23:00:02 +0000374
Russell King34f32312007-05-15 10:39:49 +0100375 ret = platform_add_devices(pxa25x_devices,
376 ARRAY_SIZE(pxa25x_devices));
eric miaoc01655042008-01-28 23:00:02 +0000377 if (ret)
378 return ret;
Russell Kinge176bb02007-05-15 11:16:10 +0100379 }
eric miaoc01655042008-01-28 23:00:02 +0000380
Eric Miao2b127972008-09-11 10:25:59 +0800381 /* Only add HWUART for PXA255/26x; PXA210/250 do not have it. */
Russell Kingcc155c62009-11-09 13:34:08 +0800382 if (cpu_is_pxa255())
Russell King0a0300d2010-01-12 12:28:00 +0000383 clkdev_add(&pxa25x_hwuart_clkreg);
Russell King34f32312007-05-15 10:39:49 +0100384
385 return ret;
Russell Kinge176bb02007-05-15 11:16:10 +0100386}
387
Russell King1c104e02008-04-19 10:59:24 +0100388postcore_initcall(pxa25x_init);