blob: d335af1d4d858da39b2825fd9144c01e76f877e5 [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002 * Support functions for OMAP GPIO
3 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01004 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02005 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01006 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2009 Texas Instruments
8 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010015#include <linux/init.h>
16#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010017#include <linux/interrupt.h>
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +020018#include <linux/syscore_ops.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010019#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000020#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Benoit Cousson96751fc2012-02-01 16:01:39 +010022#include <linux/device.h>
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080023#include <linux/pm_runtime.h>
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +053024#include <linux/pm.h>
Benoit Cousson384ebe12011-08-16 11:53:02 +020025#include <linux/of.h>
26#include <linux/of_device.h>
27#include <linux/irqdomain.h>
Tony Lindgren4b254082012-08-30 15:37:24 -070028#include <linux/gpio.h>
29#include <linux/platform_data/gpio-omap.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010030
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010031#include <asm/mach/irq.h>
32
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +053033#define OFF_MODE 1
34
Charulatha V03e128c2011-05-05 19:58:01 +053035static LIST_HEAD(omap_gpio_list);
36
Charulatha V6d62e212011-04-18 15:06:51 +000037struct gpio_regs {
38 u32 irqenable1;
39 u32 irqenable2;
40 u32 wake_en;
41 u32 ctrl;
42 u32 oe;
43 u32 leveldetect0;
44 u32 leveldetect1;
45 u32 risingdetect;
46 u32 fallingdetect;
47 u32 dataout;
Nishanth Menonae547352011-09-09 19:08:58 +053048 u32 debounce;
49 u32 debounce_en;
Charulatha V6d62e212011-04-18 15:06:51 +000050};
51
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010052struct gpio_bank {
Charulatha V03e128c2011-05-05 19:58:01 +053053 struct list_head node;
Tony Lindgren92105bb2005-09-07 17:20:26 +010054 void __iomem *base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010055 u16 irq;
Benoit Cousson384ebe12011-08-16 11:53:02 +020056 int irq_base;
57 struct irq_domain *domain;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080058 u32 non_wakeup_gpios;
59 u32 enabled_non_wakeup_gpios;
Charulatha V6d62e212011-04-18 15:06:51 +000060 struct gpio_regs context;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080061 u32 saved_datain;
Kevin Hilmanb144ff62008-01-16 21:56:15 -080062 u32 level_mask;
Cory Maccarrone4318f362010-01-08 10:29:04 -080063 u32 toggle_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010064 spinlock_t lock;
David Brownell52e31342008-03-03 12:43:23 -080065 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -080066 struct clk *dbck;
Charulatha V058af1e2009-11-22 10:11:25 -080067 u32 mod_usage;
Kevin Hilman8865b9b2009-01-27 11:15:34 -080068 u32 dbck_enable_mask;
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +053069 bool dbck_enabled;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080070 struct device *dev;
Charulatha Vd0d665a2011-08-31 00:02:21 +053071 bool is_mpuio;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080072 bool dbck_flag;
Charulatha V0cde8d02011-05-05 20:15:16 +053073 bool loses_context;
Tony Lindgren5de62b82010-12-07 16:26:58 -080074 int stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -070075 u32 width;
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053076 int context_loss_count;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +053077 int power_mode;
78 bool workaround_enabled;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070079
80 void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053081 int (*get_context_loss_count)(struct device *dev);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070082
83 struct omap_gpio_reg_offs *regs;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010084};
85
Kevin Hilman129fd222011-04-22 07:59:07 -070086#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
87#define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
Charulatha Vc8eef652011-05-02 15:21:42 +053088#define GPIO_MOD_CTRL_BIT BIT(0)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010089
Benoit Cousson25db7112012-02-23 21:50:10 +010090static int irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq)
91{
92 return gpio_irq - bank->irq_base + bank->chip.base;
93}
94
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010095static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
96{
Tony Lindgren92105bb2005-09-07 17:20:26 +010097 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010098 u32 l;
99
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700100 reg += bank->regs->direction;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100101 l = __raw_readl(reg);
102 if (is_input)
103 l |= 1 << gpio;
104 else
105 l &= ~(1 << gpio);
106 __raw_writel(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530107 bank->context.oe = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100108}
109
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700110
111/* set data out value using dedicate set/clear register */
112static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100113{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100114 void __iomem *reg = bank->base;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700115 u32 l = GPIO_BIT(bank, gpio);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100116
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530117 if (enable) {
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700118 reg += bank->regs->set_dataout;
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530119 bank->context.dataout |= l;
120 } else {
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700121 reg += bank->regs->clr_dataout;
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530122 bank->context.dataout &= ~l;
123 }
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700124
125 __raw_writel(l, reg);
126}
127
128/* set data out value using mask register */
129static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
130{
131 void __iomem *reg = bank->base + bank->regs->dataout;
132 u32 gpio_bit = GPIO_BIT(bank, gpio);
133 u32 l;
134
135 l = __raw_readl(reg);
136 if (enable)
137 l |= gpio_bit;
138 else
139 l &= ~gpio_bit;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100140 __raw_writel(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530141 bank->context.dataout = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100142}
143
Tarun Kanti DebBarma7fcca712012-02-27 11:46:09 +0530144static int _get_gpio_datain(struct gpio_bank *bank, int offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100145{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700146 void __iomem *reg = bank->base + bank->regs->datain;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100147
Tarun Kanti DebBarma7fcca712012-02-27 11:46:09 +0530148 return (__raw_readl(reg) & (1 << offset)) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100149}
150
Tarun Kanti DebBarma7fcca712012-02-27 11:46:09 +0530151static int _get_gpio_dataout(struct gpio_bank *bank, int offset)
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300152{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700153 void __iomem *reg = bank->base + bank->regs->dataout;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300154
Tarun Kanti DebBarma7fcca712012-02-27 11:46:09 +0530155 return (__raw_readl(reg) & (1 << offset)) != 0;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300156}
157
Kevin Hilmanece95282011-07-12 08:18:15 -0700158static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
159{
160 int l = __raw_readl(base + reg);
161
Benoit Cousson862ff642012-02-01 15:58:56 +0100162 if (set)
Kevin Hilmanece95282011-07-12 08:18:15 -0700163 l |= mask;
164 else
165 l &= ~mask;
166
167 __raw_writel(l, base + reg);
168}
Tony Lindgren92105bb2005-09-07 17:20:26 +0100169
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530170static inline void _gpio_dbck_enable(struct gpio_bank *bank)
171{
172 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
173 clk_enable(bank->dbck);
174 bank->dbck_enabled = true;
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300175
176 __raw_writel(bank->dbck_enable_mask,
177 bank->base + bank->regs->debounce_en);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530178 }
179}
180
181static inline void _gpio_dbck_disable(struct gpio_bank *bank)
182{
183 if (bank->dbck_enable_mask && bank->dbck_enabled) {
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300184 /*
185 * Disable debounce before cutting it's clock. If debounce is
186 * enabled but the clock is not, GPIO module seems to be unable
187 * to detect events and generate interrupts at least on OMAP3.
188 */
189 __raw_writel(0, bank->base + bank->regs->debounce_en);
190
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530191 clk_disable(bank->dbck);
192 bank->dbck_enabled = false;
193 }
194}
195
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700196/**
197 * _set_gpio_debounce - low level gpio debounce time
198 * @bank: the gpio bank we're acting upon
199 * @gpio: the gpio number on this @gpio
200 * @debounce: debounce time to use
201 *
202 * OMAP's debounce time is in 31us steps so we need
203 * to convert and round up to the closest unit.
204 */
205static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
206 unsigned debounce)
207{
Kevin Hilman9942da02011-04-22 12:02:05 -0700208 void __iomem *reg;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700209 u32 val;
210 u32 l;
211
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800212 if (!bank->dbck_flag)
213 return;
214
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700215 if (debounce < 32)
216 debounce = 0x01;
217 else if (debounce > 7936)
218 debounce = 0xff;
219 else
220 debounce = (debounce / 0x1f) - 1;
221
Kevin Hilman129fd222011-04-22 07:59:07 -0700222 l = GPIO_BIT(bank, gpio);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700223
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530224 clk_enable(bank->dbck);
Kevin Hilman9942da02011-04-22 12:02:05 -0700225 reg = bank->base + bank->regs->debounce;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700226 __raw_writel(debounce, reg);
227
Kevin Hilman9942da02011-04-22 12:02:05 -0700228 reg = bank->base + bank->regs->debounce_en;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700229 val = __raw_readl(reg);
230
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530231 if (debounce)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700232 val |= l;
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530233 else
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700234 val &= ~l;
Kevin Hilmanf7ec0b02010-06-09 13:53:07 +0300235 bank->dbck_enable_mask = val;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700236
237 __raw_writel(val, reg);
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530238 clk_disable(bank->dbck);
239 /*
240 * Enable debounce clock per module.
241 * This call is mandatory because in omap_gpio_request() when
242 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
243 * runtime callbck fails to turn on dbck because dbck_enable_mask
244 * used within _gpio_dbck_enable() is still not initialized at
245 * that point. Therefore we have to enable dbck here.
246 */
247 _gpio_dbck_enable(bank);
Nishanth Menonae547352011-09-09 19:08:58 +0530248 if (bank->dbck_enable_mask) {
249 bank->context.debounce = debounce;
250 bank->context.debounce_en = val;
251 }
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700252}
253
Jon Hunterc9c55d92012-10-26 14:26:04 -0500254/**
255 * _clear_gpio_debounce - clear debounce settings for a gpio
256 * @bank: the gpio bank we're acting upon
257 * @gpio: the gpio number on this @gpio
258 *
259 * If a gpio is using debounce, then clear the debounce enable bit and if
260 * this is the only gpio in this bank using debounce, then clear the debounce
261 * time too. The debounce clock will also be disabled when calling this function
262 * if this is the only gpio in the bank using debounce.
263 */
264static void _clear_gpio_debounce(struct gpio_bank *bank, unsigned gpio)
265{
266 u32 gpio_bit = GPIO_BIT(bank, gpio);
267
268 if (!bank->dbck_flag)
269 return;
270
271 if (!(bank->dbck_enable_mask & gpio_bit))
272 return;
273
274 bank->dbck_enable_mask &= ~gpio_bit;
275 bank->context.debounce_en &= ~gpio_bit;
276 __raw_writel(bank->context.debounce_en,
277 bank->base + bank->regs->debounce_en);
278
279 if (!bank->dbck_enable_mask) {
280 bank->context.debounce = 0;
281 __raw_writel(bank->context.debounce, bank->base +
282 bank->regs->debounce);
283 clk_disable(bank->dbck);
284 bank->dbck_enabled = false;
285 }
286}
287
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530288static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
Tarun Kanti DebBarma00ece7e2011-11-25 15:41:06 +0530289 unsigned trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100290{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800291 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100292 u32 gpio_bit = 1 << gpio;
293
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530294 _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
295 trigger & IRQ_TYPE_LEVEL_LOW);
296 _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
297 trigger & IRQ_TYPE_LEVEL_HIGH);
298 _gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
299 trigger & IRQ_TYPE_EDGE_RISING);
300 _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
301 trigger & IRQ_TYPE_EDGE_FALLING);
302
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530303 bank->context.leveldetect0 =
304 __raw_readl(bank->base + bank->regs->leveldetect0);
305 bank->context.leveldetect1 =
306 __raw_readl(bank->base + bank->regs->leveldetect1);
307 bank->context.risingdetect =
308 __raw_readl(bank->base + bank->regs->risingdetect);
309 bank->context.fallingdetect =
310 __raw_readl(bank->base + bank->regs->fallingdetect);
311
312 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530313 _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530314 bank->context.wake_en =
315 __raw_readl(bank->base + bank->regs->wkup_en);
316 }
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530317
Ambresh K55b220c2011-06-15 13:40:45 -0700318 /* This part needs to be executed always for OMAP{34xx, 44xx} */
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530319 if (!bank->regs->irqctrl) {
320 /* On omap24xx proceed only when valid GPIO bit is set */
321 if (bank->non_wakeup_gpios) {
322 if (!(bank->non_wakeup_gpios & gpio_bit))
323 goto exit;
324 }
325
Chunqiu Wang699117a62009-06-24 17:13:39 +0000326 /*
327 * Log the edge gpio and manually trigger the IRQ
328 * after resume if the input level changes
329 * to avoid irq lost during PER RET/OFF mode
330 * Applies for omap2 non-wakeup gpio and all omap3 gpios
331 */
332 if (trigger & IRQ_TYPE_EDGE_BOTH)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800333 bank->enabled_non_wakeup_gpios |= gpio_bit;
334 else
335 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
336 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700337
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530338exit:
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530339 bank->level_mask =
340 __raw_readl(bank->base + bank->regs->leveldetect0) |
341 __raw_readl(bank->base + bank->regs->leveldetect1);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100342}
343
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800344#ifdef CONFIG_ARCH_OMAP1
Cory Maccarrone4318f362010-01-08 10:29:04 -0800345/*
346 * This only applies to chips that can't do both rising and falling edge
347 * detection at once. For all other chips, this function is a noop.
348 */
349static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
350{
351 void __iomem *reg = bank->base;
352 u32 l = 0;
353
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530354 if (!bank->regs->irqctrl)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800355 return;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530356
357 reg += bank->regs->irqctrl;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800358
359 l = __raw_readl(reg);
360 if ((l >> gpio) & 1)
361 l &= ~(1 << gpio);
362 else
363 l |= 1 << gpio;
364
365 __raw_writel(l, reg);
366}
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530367#else
368static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800369#endif
Cory Maccarrone4318f362010-01-08 10:29:04 -0800370
Tarun Kanti DebBarma00ece7e2011-11-25 15:41:06 +0530371static int _set_gpio_triggering(struct gpio_bank *bank, int gpio,
372 unsigned trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100373{
374 void __iomem *reg = bank->base;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530375 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100376 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100377
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530378 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
379 set_gpio_trigger(bank, gpio, trigger);
380 } else if (bank->regs->irqctrl) {
381 reg += bank->regs->irqctrl;
382
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100383 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000384 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800385 bank->toggle_mask |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100386 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100387 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100388 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100389 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100390 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530391 return -EINVAL;
392
393 __raw_writel(l, reg);
394 } else if (bank->regs->edgectrl1) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100395 if (gpio & 0x08)
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530396 reg += bank->regs->edgectrl2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100397 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530398 reg += bank->regs->edgectrl1;
399
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100400 gpio &= 0x07;
401 l = __raw_readl(reg);
402 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100403 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100404 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100405 if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100406 l |= 1 << (gpio << 1);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530407
408 /* Enable wake-up during idle for dynamic tick */
409 _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530410 bank->context.wake_en =
411 __raw_readl(bank->base + bank->regs->wkup_en);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530412 __raw_writel(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100413 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100414 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100415}
416
Lennert Buytenheke9191022010-11-29 11:17:17 +0100417static int gpio_irq_type(struct irq_data *d, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100418{
Benoit Cousson25db7112012-02-23 21:50:10 +0100419 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Tony Lindgren4b254082012-08-30 15:37:24 -0700420 unsigned gpio = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100421 int retval;
David Brownella6472532008-03-03 04:33:30 -0800422 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100423
Tony Lindgren4b254082012-08-30 15:37:24 -0700424#ifdef CONFIG_ARCH_OMAP1
425 if (d->irq > IH_MPUIO_BASE)
Lennert Buytenheke9191022010-11-29 11:17:17 +0100426 gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
Tony Lindgren4b254082012-08-30 15:37:24 -0700427#endif
428
429 if (!gpio)
Benoit Cousson25db7112012-02-23 21:50:10 +0100430 gpio = irq_to_gpio(bank, d->irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100431
David Brownelle5c56ed2006-12-06 17:13:59 -0800432 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100433 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800434
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530435 if (!bank->regs->leveldetect0 &&
436 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100437 return -EINVAL;
438
David Brownella6472532008-03-03 04:33:30 -0800439 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman129fd222011-04-22 07:59:07 -0700440 retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
David Brownella6472532008-03-03 04:33:30 -0800441 spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800442
443 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100444 __irq_set_handler_locked(d->irq, handle_level_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800445 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100446 __irq_set_handler_locked(d->irq, handle_edge_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800447
Tony Lindgren92105bb2005-09-07 17:20:26 +0100448 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100449}
450
451static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
452{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100453 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100454
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700455 reg += bank->regs->irqstatus;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100456 __raw_writel(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300457
458 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700459 if (bank->regs->irqstatus2) {
460 reg = bank->base + bank->regs->irqstatus2;
Roger Quadrosbedfd152009-04-23 11:10:50 -0700461 __raw_writel(gpio_mask, reg);
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700462 }
Roger Quadrosbedfd152009-04-23 11:10:50 -0700463
464 /* Flush posted write for the irq status to avoid spurious interrupts */
465 __raw_readl(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100466}
467
468static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
469{
Kevin Hilman129fd222011-04-22 07:59:07 -0700470 _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100471}
472
Imre Deakea6dedd2006-06-26 16:16:00 -0700473static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
474{
475 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700476 u32 l;
Kevin Hilmanc390aad02011-04-21 09:33:36 -0700477 u32 mask = (1 << bank->width) - 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700478
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700479 reg += bank->regs->irqenable;
Imre Deak99c47702006-06-26 16:16:07 -0700480 l = __raw_readl(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700481 if (bank->regs->irqenable_inv)
Imre Deak99c47702006-06-26 16:16:07 -0700482 l = ~l;
483 l &= mask;
484 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -0700485}
486
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700487static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100488{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100489 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100490 u32 l;
491
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700492 if (bank->regs->set_irqenable) {
493 reg += bank->regs->set_irqenable;
494 l = gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530495 bank->context.irqenable1 |= gpio_mask;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700496 } else {
497 reg += bank->regs->irqenable;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100498 l = __raw_readl(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700499 if (bank->regs->irqenable_inv)
500 l &= ~gpio_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100501 else
502 l |= gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530503 bank->context.irqenable1 = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100504 }
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700505
506 __raw_writel(l, reg);
507}
508
509static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
510{
511 void __iomem *reg = bank->base;
512 u32 l;
513
514 if (bank->regs->clr_irqenable) {
515 reg += bank->regs->clr_irqenable;
516 l = gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530517 bank->context.irqenable1 &= ~gpio_mask;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700518 } else {
519 reg += bank->regs->irqenable;
520 l = __raw_readl(reg);
521 if (bank->regs->irqenable_inv)
522 l |= gpio_mask;
523 else
524 l &= ~gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530525 bank->context.irqenable1 = l;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700526 }
527
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100528 __raw_writel(l, reg);
529}
530
531static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
532{
Tarun Kanti DebBarma8276536c2011-11-25 15:27:37 +0530533 if (enable)
534 _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
535 else
536 _disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100537}
538
Tony Lindgren92105bb2005-09-07 17:20:26 +0100539/*
540 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
541 * 1510 does not seem to have a wake-up register. If JTAG is connected
542 * to the target, system will wake up always on GPIO events. While
543 * system is running all registered GPIO interrupts need to have wake-up
544 * enabled. When system is suspended, only selected GPIO interrupts need
545 * to have wake-up enabled.
546 */
547static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
548{
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700549 u32 gpio_bit = GPIO_BIT(bank, gpio);
550 unsigned long flags;
David Brownella6472532008-03-03 04:33:30 -0800551
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700552 if (bank->non_wakeup_gpios & gpio_bit) {
Benoit Cousson862ff642012-02-01 15:58:56 +0100553 dev_err(bank->dev,
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700554 "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100555 return -EINVAL;
556 }
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700557
558 spin_lock_irqsave(&bank->lock, flags);
559 if (enable)
Tarun Kanti DebBarma0aa27272012-04-27 19:43:33 +0530560 bank->context.wake_en |= gpio_bit;
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700561 else
Tarun Kanti DebBarma0aa27272012-04-27 19:43:33 +0530562 bank->context.wake_en &= ~gpio_bit;
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700563
Tarun Kanti DebBarma0aa27272012-04-27 19:43:33 +0530564 __raw_writel(bank->context.wake_en, bank->base + bank->regs->wkup_en);
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700565 spin_unlock_irqrestore(&bank->lock, flags);
566
567 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100568}
569
Tony Lindgren4196dd62006-09-25 12:41:38 +0300570static void _reset_gpio(struct gpio_bank *bank, int gpio)
571{
Kevin Hilman129fd222011-04-22 07:59:07 -0700572 _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300573 _set_gpio_irqenable(bank, gpio, 0);
574 _clear_gpio_irqstatus(bank, gpio);
Kevin Hilman129fd222011-04-22 07:59:07 -0700575 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
Jon Hunterc9c55d92012-10-26 14:26:04 -0500576 _clear_gpio_debounce(bank, gpio);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300577}
578
Tony Lindgren92105bb2005-09-07 17:20:26 +0100579/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
Lennert Buytenheke9191022010-11-29 11:17:17 +0100580static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100581{
Benoit Cousson25db7112012-02-23 21:50:10 +0100582 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
583 unsigned int gpio = irq_to_gpio(bank, d->irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100584
Benoit Cousson25db7112012-02-23 21:50:10 +0100585 return _set_gpio_wakeup(bank, gpio, enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100586}
587
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800588static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100589{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800590 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -0800591 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100592
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530593 /*
594 * If this is the first gpio_request for the bank,
595 * enable the bank module.
596 */
597 if (!bank->mod_usage)
598 pm_runtime_get_sync(bank->dev);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100599
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530600 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300601 /* Set trigger to none. You need to enable the desired trigger with
602 * request_irq() or set_irq_type().
603 */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800604 _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100605
Charulatha Vfad96ea2011-05-25 11:23:50 +0530606 if (bank->regs->pinctrl) {
607 void __iomem *reg = bank->base + bank->regs->pinctrl;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100608
Tony Lindgren92105bb2005-09-07 17:20:26 +0100609 /* Claim the pin for MPU */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800610 __raw_writel(__raw_readl(reg) | (1 << offset), reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100611 }
Charulatha Vfad96ea2011-05-25 11:23:50 +0530612
Charulatha Vc8eef652011-05-02 15:21:42 +0530613 if (bank->regs->ctrl && !bank->mod_usage) {
614 void __iomem *reg = bank->base + bank->regs->ctrl;
615 u32 ctrl;
Charulatha V9f096862010-05-14 12:05:27 -0700616
Charulatha Vc8eef652011-05-02 15:21:42 +0530617 ctrl = __raw_readl(reg);
618 /* Module is enabled, clocks are not gated */
619 ctrl &= ~GPIO_MOD_CTRL_BIT;
620 __raw_writel(ctrl, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530621 bank->context.ctrl = ctrl;
Charulatha V058af1e2009-11-22 10:11:25 -0800622 }
Charulatha Vc8eef652011-05-02 15:21:42 +0530623
624 bank->mod_usage |= 1 << offset;
625
David Brownella6472532008-03-03 04:33:30 -0800626 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100627
628 return 0;
629}
630
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800631static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100632{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800633 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +0530634 void __iomem *base = bank->base;
David Brownella6472532008-03-03 04:33:30 -0800635 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100636
David Brownella6472532008-03-03 04:33:30 -0800637 spin_lock_irqsave(&bank->lock, flags);
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +0530638
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530639 if (bank->regs->wkup_en) {
Tony Lindgren92105bb2005-09-07 17:20:26 +0100640 /* Disable wake-up during idle for dynamic tick */
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +0530641 _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530642 bank->context.wake_en =
643 __raw_readl(bank->base + bank->regs->wkup_en);
644 }
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +0530645
Charulatha Vc8eef652011-05-02 15:21:42 +0530646 bank->mod_usage &= ~(1 << offset);
Charulatha V9f096862010-05-14 12:05:27 -0700647
Charulatha Vc8eef652011-05-02 15:21:42 +0530648 if (bank->regs->ctrl && !bank->mod_usage) {
649 void __iomem *reg = bank->base + bank->regs->ctrl;
650 u32 ctrl;
651
652 ctrl = __raw_readl(reg);
653 /* Module is disabled, clocks are gated */
654 ctrl |= GPIO_MOD_CTRL_BIT;
655 __raw_writel(ctrl, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530656 bank->context.ctrl = ctrl;
Charulatha V058af1e2009-11-22 10:11:25 -0800657 }
Charulatha Vc8eef652011-05-02 15:21:42 +0530658
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800659 _reset_gpio(bank, bank->chip.base + offset);
David Brownella6472532008-03-03 04:33:30 -0800660 spin_unlock_irqrestore(&bank->lock, flags);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530661
662 /*
663 * If this is the last gpio to be freed in the bank,
664 * disable the bank module.
665 */
666 if (!bank->mod_usage)
667 pm_runtime_put(bank->dev);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100668}
669
670/*
671 * We need to unmask the GPIO bank interrupt as soon as possible to
672 * avoid missing GPIO interrupts for other lines in the bank.
673 * Then we need to mask-read-clear-unmask the triggered GPIO lines
674 * in the bank to avoid missing nested interrupts for a GPIO line.
675 * If we wait to unmask individual GPIO lines in the bank after the
676 * line's interrupt handler has been run, we may miss some nested
677 * interrupts.
678 */
Russell King10dd5ce2006-11-23 11:41:32 +0000679static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100680{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100681 void __iomem *isr_reg = NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100682 u32 isr;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800683 unsigned int gpio_irq, gpio_index;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100684 struct gpio_bank *bank;
Imre Deakea6dedd2006-06-26 16:16:00 -0700685 int unmasked = 0;
Will Deaconee144182011-02-21 13:46:08 +0000686 struct irq_chip *chip = irq_desc_get_chip(desc);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100687
Will Deaconee144182011-02-21 13:46:08 +0000688 chained_irq_enter(chip, desc);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100689
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100690 bank = irq_get_handler_data(irq);
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700691 isr_reg = bank->base + bank->regs->irqstatus;
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530692 pm_runtime_get_sync(bank->dev);
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800693
694 if (WARN_ON(!isr_reg))
695 goto exit;
696
Tony Lindgren92105bb2005-09-07 17:20:26 +0100697 while(1) {
Tony Lindgren6e60e792006-04-02 17:46:23 +0100698 u32 isr_saved, level_mask = 0;
Imre Deakea6dedd2006-06-26 16:16:00 -0700699 u32 enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100700
Imre Deakea6dedd2006-06-26 16:16:00 -0700701 enabled = _get_gpio_irqbank_mask(bank);
702 isr_saved = isr = __raw_readl(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100703
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530704 if (bank->level_mask)
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800705 level_mask = bank->level_mask & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100706
707 /* clear edge sensitive interrupts before handler(s) are
708 called so that we don't miss any interrupt occurred while
709 executing them */
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700710 _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100711 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700712 _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100713
714 /* if there is only edge sensitive GPIO pin interrupts
715 configured, we could unmask GPIO bank interrupt immediately */
Imre Deakea6dedd2006-06-26 16:16:00 -0700716 if (!level_mask && !unmasked) {
717 unmasked = 1;
Will Deaconee144182011-02-21 13:46:08 +0000718 chained_irq_exit(chip, desc);
Imre Deakea6dedd2006-06-26 16:16:00 -0700719 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100720
Tony Lindgren92105bb2005-09-07 17:20:26 +0100721 if (!isr)
722 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100723
Benoit Cousson384ebe12011-08-16 11:53:02 +0200724 gpio_irq = bank->irq_base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100725 for (; isr != 0; isr >>= 1, gpio_irq++) {
Benoit Cousson25db7112012-02-23 21:50:10 +0100726 int gpio = irq_to_gpio(bank, gpio_irq);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800727
Tony Lindgren92105bb2005-09-07 17:20:26 +0100728 if (!(isr & 1))
729 continue;
Thomas Gleixner29454dd2006-07-03 02:22:22 +0200730
Benoit Cousson25db7112012-02-23 21:50:10 +0100731 gpio_index = GPIO_INDEX(bank, gpio);
732
Cory Maccarrone4318f362010-01-08 10:29:04 -0800733 /*
734 * Some chips can't respond to both rising and falling
735 * at the same time. If this irq was requested with
736 * both flags, we need to flip the ICR data for the IRQ
737 * to respond to the IRQ for the opposite direction.
738 * This will be indicated in the bank toggle_mask.
739 */
740 if (bank->toggle_mask & (1 << gpio_index))
741 _toggle_gpio_edge_triggering(bank, gpio_index);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800742
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +0100743 generic_handle_irq(gpio_irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100744 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000745 }
Imre Deakea6dedd2006-06-26 16:16:00 -0700746 /* if bank has any level sensitive GPIO pin interrupt
747 configured, we must unmask the bank interrupt only after
748 handler(s) are executed in order to avoid spurious bank
749 interrupt */
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800750exit:
Imre Deakea6dedd2006-06-26 16:16:00 -0700751 if (!unmasked)
Will Deaconee144182011-02-21 13:46:08 +0000752 chained_irq_exit(chip, desc);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530753 pm_runtime_put(bank->dev);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100754}
755
Lennert Buytenheke9191022010-11-29 11:17:17 +0100756static void gpio_irq_shutdown(struct irq_data *d)
Tony Lindgren4196dd62006-09-25 12:41:38 +0300757{
Lennert Buytenheke9191022010-11-29 11:17:17 +0100758 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Benoit Cousson25db7112012-02-23 21:50:10 +0100759 unsigned int gpio = irq_to_gpio(bank, d->irq);
Colin Cross85ec7b92011-06-06 13:38:18 -0700760 unsigned long flags;
Tony Lindgren4196dd62006-09-25 12:41:38 +0300761
Colin Cross85ec7b92011-06-06 13:38:18 -0700762 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300763 _reset_gpio(bank, gpio);
Colin Cross85ec7b92011-06-06 13:38:18 -0700764 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300765}
766
Lennert Buytenheke9191022010-11-29 11:17:17 +0100767static void gpio_ack_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100768{
Lennert Buytenheke9191022010-11-29 11:17:17 +0100769 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Benoit Cousson25db7112012-02-23 21:50:10 +0100770 unsigned int gpio = irq_to_gpio(bank, d->irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100771
772 _clear_gpio_irqstatus(bank, gpio);
773}
774
Lennert Buytenheke9191022010-11-29 11:17:17 +0100775static void gpio_mask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100776{
Lennert Buytenheke9191022010-11-29 11:17:17 +0100777 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Benoit Cousson25db7112012-02-23 21:50:10 +0100778 unsigned int gpio = irq_to_gpio(bank, d->irq);
Colin Cross85ec7b92011-06-06 13:38:18 -0700779 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100780
Colin Cross85ec7b92011-06-06 13:38:18 -0700781 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100782 _set_gpio_irqenable(bank, gpio, 0);
Kevin Hilman129fd222011-04-22 07:59:07 -0700783 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
Colin Cross85ec7b92011-06-06 13:38:18 -0700784 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100785}
786
Lennert Buytenheke9191022010-11-29 11:17:17 +0100787static void gpio_unmask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100788{
Lennert Buytenheke9191022010-11-29 11:17:17 +0100789 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Benoit Cousson25db7112012-02-23 21:50:10 +0100790 unsigned int gpio = irq_to_gpio(bank, d->irq);
Kevin Hilman129fd222011-04-22 07:59:07 -0700791 unsigned int irq_mask = GPIO_BIT(bank, gpio);
Thomas Gleixner8c04a172011-03-24 12:40:15 +0100792 u32 trigger = irqd_get_trigger_type(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700793 unsigned long flags;
Kevin Hilman55b60192009-06-04 15:57:10 -0700794
Colin Cross85ec7b92011-06-06 13:38:18 -0700795 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman55b60192009-06-04 15:57:10 -0700796 if (trigger)
Kevin Hilman129fd222011-04-22 07:59:07 -0700797 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800798
799 /* For level-triggered GPIOs, the clearing must be done after
800 * the HW source is cleared, thus after the handler has run */
801 if (bank->level_mask & irq_mask) {
802 _set_gpio_irqenable(bank, gpio, 0);
803 _clear_gpio_irqstatus(bank, gpio);
804 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100805
Kevin Hilman4de8c752008-01-16 21:56:14 -0800806 _set_gpio_irqenable(bank, gpio, 1);
Colin Cross85ec7b92011-06-06 13:38:18 -0700807 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100808}
809
David Brownelle5c56ed2006-12-06 17:13:59 -0800810static struct irq_chip gpio_irq_chip = {
811 .name = "GPIO",
Lennert Buytenheke9191022010-11-29 11:17:17 +0100812 .irq_shutdown = gpio_irq_shutdown,
813 .irq_ack = gpio_ack_irq,
814 .irq_mask = gpio_mask_irq,
815 .irq_unmask = gpio_unmask_irq,
816 .irq_set_type = gpio_irq_type,
817 .irq_set_wake = gpio_wake_enable,
David Brownelle5c56ed2006-12-06 17:13:59 -0800818};
819
820/*---------------------------------------------------------------------*/
821
Magnus Damm79ee0312009-07-08 13:22:04 +0200822static int omap_mpuio_suspend_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800823{
Magnus Damm79ee0312009-07-08 13:22:04 +0200824 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -0800825 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800826 void __iomem *mask_reg = bank->base +
827 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800828 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800829
David Brownella6472532008-03-03 04:33:30 -0800830 spin_lock_irqsave(&bank->lock, flags);
Tarun Kanti DebBarma0aa27272012-04-27 19:43:33 +0530831 __raw_writel(0xffff & ~bank->context.wake_en, mask_reg);
David Brownella6472532008-03-03 04:33:30 -0800832 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800833
834 return 0;
835}
836
Magnus Damm79ee0312009-07-08 13:22:04 +0200837static int omap_mpuio_resume_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800838{
Magnus Damm79ee0312009-07-08 13:22:04 +0200839 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -0800840 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800841 void __iomem *mask_reg = bank->base +
842 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800843 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800844
David Brownella6472532008-03-03 04:33:30 -0800845 spin_lock_irqsave(&bank->lock, flags);
Tarun Kanti DebBarma499fa282012-04-27 19:43:34 +0530846 __raw_writel(bank->context.wake_en, mask_reg);
David Brownella6472532008-03-03 04:33:30 -0800847 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800848
849 return 0;
850}
851
Alexey Dobriyan47145212009-12-14 18:00:08 -0800852static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
Magnus Damm79ee0312009-07-08 13:22:04 +0200853 .suspend_noirq = omap_mpuio_suspend_noirq,
854 .resume_noirq = omap_mpuio_resume_noirq,
855};
856
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +0200857/* use platform_driver for this. */
David Brownell11a78b72006-12-06 17:14:11 -0800858static struct platform_driver omap_mpuio_driver = {
David Brownell11a78b72006-12-06 17:14:11 -0800859 .driver = {
860 .name = "mpuio",
Magnus Damm79ee0312009-07-08 13:22:04 +0200861 .pm = &omap_mpuio_dev_pm_ops,
David Brownell11a78b72006-12-06 17:14:11 -0800862 },
863};
864
865static struct platform_device omap_mpuio_device = {
866 .name = "mpuio",
867 .id = -1,
868 .dev = {
869 .driver = &omap_mpuio_driver.driver,
870 }
871 /* could list the /proc/iomem resources */
872};
873
Charulatha V03e128c2011-05-05 19:58:01 +0530874static inline void mpuio_init(struct gpio_bank *bank)
David Brownell11a78b72006-12-06 17:14:11 -0800875{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800876 platform_set_drvdata(&omap_mpuio_device, bank);
David Brownellfcf126d2007-04-02 12:46:47 -0700877
David Brownell11a78b72006-12-06 17:14:11 -0800878 if (platform_driver_register(&omap_mpuio_driver) == 0)
879 (void) platform_device_register(&omap_mpuio_device);
880}
881
David Brownelle5c56ed2006-12-06 17:13:59 -0800882/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100883
David Brownell52e31342008-03-03 12:43:23 -0800884static int gpio_input(struct gpio_chip *chip, unsigned offset)
885{
886 struct gpio_bank *bank;
887 unsigned long flags;
888
889 bank = container_of(chip, struct gpio_bank, chip);
890 spin_lock_irqsave(&bank->lock, flags);
891 _set_gpio_direction(bank, offset, 1);
892 spin_unlock_irqrestore(&bank->lock, flags);
893 return 0;
894}
895
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300896static int gpio_is_input(struct gpio_bank *bank, int mask)
897{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700898 void __iomem *reg = bank->base + bank->regs->direction;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300899
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300900 return __raw_readl(reg) & mask;
901}
902
David Brownell52e31342008-03-03 12:43:23 -0800903static int gpio_get(struct gpio_chip *chip, unsigned offset)
904{
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300905 struct gpio_bank *bank;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300906 u32 mask;
907
Charulatha Va8be8da2011-04-22 16:38:16 +0530908 bank = container_of(chip, struct gpio_bank, chip);
Tarun Kanti DebBarma7fcca712012-02-27 11:46:09 +0530909 mask = (1 << offset);
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300910
911 if (gpio_is_input(bank, mask))
Tarun Kanti DebBarma7fcca712012-02-27 11:46:09 +0530912 return _get_gpio_datain(bank, offset);
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300913 else
Tarun Kanti DebBarma7fcca712012-02-27 11:46:09 +0530914 return _get_gpio_dataout(bank, offset);
David Brownell52e31342008-03-03 12:43:23 -0800915}
916
917static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
918{
919 struct gpio_bank *bank;
920 unsigned long flags;
921
922 bank = container_of(chip, struct gpio_bank, chip);
923 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700924 bank->set_dataout(bank, offset, value);
David Brownell52e31342008-03-03 12:43:23 -0800925 _set_gpio_direction(bank, offset, 0);
926 spin_unlock_irqrestore(&bank->lock, flags);
927 return 0;
928}
929
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700930static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
931 unsigned debounce)
932{
933 struct gpio_bank *bank;
934 unsigned long flags;
935
936 bank = container_of(chip, struct gpio_bank, chip);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800937
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700938 spin_lock_irqsave(&bank->lock, flags);
939 _set_gpio_debounce(bank, offset, debounce);
940 spin_unlock_irqrestore(&bank->lock, flags);
941
942 return 0;
943}
944
David Brownell52e31342008-03-03 12:43:23 -0800945static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
946{
947 struct gpio_bank *bank;
948 unsigned long flags;
949
950 bank = container_of(chip, struct gpio_bank, chip);
951 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700952 bank->set_dataout(bank, offset, value);
David Brownell52e31342008-03-03 12:43:23 -0800953 spin_unlock_irqrestore(&bank->lock, flags);
954}
955
David Brownella007b702008-12-10 17:35:25 -0800956static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
957{
958 struct gpio_bank *bank;
959
960 bank = container_of(chip, struct gpio_bank, chip);
Benoit Cousson384ebe12011-08-16 11:53:02 +0200961 return bank->irq_base + offset;
David Brownella007b702008-12-10 17:35:25 -0800962}
963
David Brownell52e31342008-03-03 12:43:23 -0800964/*---------------------------------------------------------------------*/
965
Tony Lindgren9a748052010-12-07 16:26:56 -0800966static void __init omap_gpio_show_rev(struct gpio_bank *bank)
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700967{
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700968 static bool called;
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700969 u32 rev;
970
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700971 if (called || bank->regs->revision == USHRT_MAX)
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700972 return;
973
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700974 rev = __raw_readw(bank->base + bank->regs->revision);
975 pr_info("OMAP GPIO hardware version %d.%d\n",
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700976 (rev >> 4) & 0x0f, rev & 0x0f);
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700977
978 called = true;
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700979}
980
David Brownell8ba55c52008-02-26 11:10:50 -0800981/* This lock class tells lockdep that GPIO irqs are in a different
982 * category than their parents, so it won't report false recursion.
983 */
984static struct lock_class_key gpio_lock_class;
985
Charulatha V03e128c2011-05-05 19:58:01 +0530986static void omap_gpio_mod_init(struct gpio_bank *bank)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800987{
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530988 void __iomem *base = bank->base;
989 u32 l = 0xffffffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800990
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530991 if (bank->width == 16)
992 l = 0xffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800993
Charulatha Vd0d665a2011-08-31 00:02:21 +0530994 if (bank->is_mpuio) {
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530995 __raw_writel(l, bank->base + bank->regs->irqenable);
996 return;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800997 }
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530998
999 _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
Tarun Kanti DebBarma6edd94d2012-04-30 12:50:12 +05301000 _gpio_rmw(base, bank->regs->irqstatus, l, !bank->regs->irqenable_inv);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301001 if (bank->regs->debounce_en)
Tarun Kanti DebBarma6edd94d2012-04-30 12:50:12 +05301002 __raw_writel(0, base + bank->regs->debounce_en);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301003
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301004 /* Save OE default value (0xffffffff) in the context */
1005 bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301006 /* Initialize interface clk ungated, module enabled */
1007 if (bank->regs->ctrl)
Tarun Kanti DebBarma6edd94d2012-04-30 12:50:12 +05301008 __raw_writel(0, base + bank->regs->ctrl);
Tarun Kanti DebBarma34672012012-07-11 14:43:14 +05301009
1010 bank->dbck = clk_get(bank->dev, "dbclk");
1011 if (IS_ERR(bank->dbck))
1012 dev_err(bank->dev, "Could not get gpio dbck\n");
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001013}
1014
Tony Lindgren8805f412012-03-05 15:32:38 -08001015static __devinit void
Kevin Hilmanf8b46b52011-04-21 13:23:34 -07001016omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
1017 unsigned int num)
1018{
1019 struct irq_chip_generic *gc;
1020 struct irq_chip_type *ct;
1021
1022 gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
1023 handle_simple_irq);
Todd Poynor83233742011-07-18 07:43:14 -07001024 if (!gc) {
1025 dev_err(bank->dev, "Memory alloc failed for gc\n");
1026 return;
1027 }
1028
Kevin Hilmanf8b46b52011-04-21 13:23:34 -07001029 ct = gc->chip_types;
1030
1031 /* NOTE: No ack required, reading IRQ status clears it. */
1032 ct->chip.irq_mask = irq_gc_mask_set_bit;
1033 ct->chip.irq_unmask = irq_gc_mask_clr_bit;
1034 ct->chip.irq_set_type = gpio_irq_type;
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +05301035
1036 if (bank->regs->wkup_en)
Kevin Hilmanf8b46b52011-04-21 13:23:34 -07001037 ct->chip.irq_set_wake = gpio_wake_enable,
1038
1039 ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
1040 irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
1041 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
1042}
1043
Russell Kingd52b31d2011-05-27 13:56:12 -07001044static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001045{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001046 int j;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001047 static int gpio;
1048
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001049 /*
1050 * REVISIT eventually switch from OMAP-specific gpio structs
1051 * over to the generic ones
1052 */
1053 bank->chip.request = omap_gpio_request;
1054 bank->chip.free = omap_gpio_free;
1055 bank->chip.direction_input = gpio_input;
1056 bank->chip.get = gpio_get;
1057 bank->chip.direction_output = gpio_output;
1058 bank->chip.set_debounce = gpio_debounce;
1059 bank->chip.set = gpio_set;
1060 bank->chip.to_irq = gpio_2irq;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301061 if (bank->is_mpuio) {
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001062 bank->chip.label = "mpuio";
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +05301063 if (bank->regs->wkup_en)
1064 bank->chip.dev = &omap_mpuio_device.dev;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001065 bank->chip.base = OMAP_MPUIO(0);
1066 } else {
1067 bank->chip.label = "gpio";
1068 bank->chip.base = gpio;
Kevin Hilmand5f46242011-04-21 09:23:00 -07001069 gpio += bank->width;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001070 }
Kevin Hilmand5f46242011-04-21 09:23:00 -07001071 bank->chip.ngpio = bank->width;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001072
1073 gpiochip_add(&bank->chip);
1074
Benoit Cousson384ebe12011-08-16 11:53:02 +02001075 for (j = bank->irq_base; j < bank->irq_base + bank->width; j++) {
Thomas Gleixner1475b852011-03-22 17:11:09 +01001076 irq_set_lockdep_class(j, &gpio_lock_class);
Thomas Gleixner6845664a2011-03-24 13:25:22 +01001077 irq_set_chip_data(j, bank);
Charulatha Vd0d665a2011-08-31 00:02:21 +05301078 if (bank->is_mpuio) {
Kevin Hilmanf8b46b52011-04-21 13:23:34 -07001079 omap_mpuio_alloc_gc(bank, j, bank->width);
1080 } else {
Thomas Gleixner6845664a2011-03-24 13:25:22 +01001081 irq_set_chip(j, &gpio_irq_chip);
Kevin Hilmanf8b46b52011-04-21 13:23:34 -07001082 irq_set_handler(j, handle_simple_irq);
1083 set_irq_flags(j, IRQF_VALID);
1084 }
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001085 }
Thomas Gleixner6845664a2011-03-24 13:25:22 +01001086 irq_set_chained_handler(bank->irq, gpio_irq_handler);
1087 irq_set_handler_data(bank->irq, bank);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001088}
1089
Benoit Cousson384ebe12011-08-16 11:53:02 +02001090static const struct of_device_id omap_gpio_match[];
1091
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001092static int __devinit omap_gpio_probe(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001093{
Benoit Cousson862ff642012-02-01 15:58:56 +01001094 struct device *dev = &pdev->dev;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001095 struct device_node *node = dev->of_node;
1096 const struct of_device_id *match;
Uwe Kleine-Königf6817a22012-05-21 21:57:39 +02001097 const struct omap_gpio_platform_data *pdata;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001098 struct resource *res;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001099 struct gpio_bank *bank;
Charulatha V03e128c2011-05-05 19:58:01 +05301100 int ret = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001101
Benoit Cousson384ebe12011-08-16 11:53:02 +02001102 match = of_match_device(of_match_ptr(omap_gpio_match), dev);
1103
1104 pdata = match ? match->data : dev->platform_data;
1105 if (!pdata)
Benoit Cousson96751fc2012-02-01 16:01:39 +01001106 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001107
Benoit Cousson96751fc2012-02-01 16:01:39 +01001108 bank = devm_kzalloc(&pdev->dev, sizeof(struct gpio_bank), GFP_KERNEL);
Charulatha V03e128c2011-05-05 19:58:01 +05301109 if (!bank) {
Benoit Cousson862ff642012-02-01 15:58:56 +01001110 dev_err(dev, "Memory alloc failed\n");
Benoit Cousson96751fc2012-02-01 16:01:39 +01001111 return -ENOMEM;
Charulatha V03e128c2011-05-05 19:58:01 +05301112 }
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001113
1114 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1115 if (unlikely(!res)) {
Benoit Cousson862ff642012-02-01 15:58:56 +01001116 dev_err(dev, "Invalid IRQ resource\n");
Benoit Cousson96751fc2012-02-01 16:01:39 +01001117 return -ENODEV;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001118 }
1119
1120 bank->irq = res->start;
Benoit Cousson862ff642012-02-01 15:58:56 +01001121 bank->dev = dev;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001122 bank->dbck_flag = pdata->dbck_flag;
Tony Lindgren5de62b82010-12-07 16:26:58 -08001123 bank->stride = pdata->bank_stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -07001124 bank->width = pdata->bank_width;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301125 bank->is_mpuio = pdata->is_mpuio;
Charulatha V803a2432011-05-05 17:04:12 +05301126 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
Charulatha V0cde8d02011-05-05 20:15:16 +05301127 bank->loses_context = pdata->loses_context;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001128 bank->regs = pdata->regs;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001129#ifdef CONFIG_OF_GPIO
1130 bank->chip.of_node = of_node_get(node);
1131#endif
1132
1133 bank->irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
1134 if (bank->irq_base < 0) {
1135 dev_err(dev, "Couldn't allocate IRQ numbers\n");
1136 return -ENODEV;
1137 }
1138
1139 bank->domain = irq_domain_add_legacy(node, bank->width, bank->irq_base,
1140 0, &irq_domain_simple_ops, NULL);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001141
1142 if (bank->regs->set_dataout && bank->regs->clr_dataout)
1143 bank->set_dataout = _set_gpio_dataout_reg;
1144 else
1145 bank->set_dataout = _set_gpio_dataout_mask;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001146
1147 spin_lock_init(&bank->lock);
1148
1149 /* Static mapping, never released */
1150 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1151 if (unlikely(!res)) {
Benoit Cousson862ff642012-02-01 15:58:56 +01001152 dev_err(dev, "Invalid mem resource\n");
Benoit Cousson96751fc2012-02-01 16:01:39 +01001153 return -ENODEV;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001154 }
1155
Benoit Cousson96751fc2012-02-01 16:01:39 +01001156 if (!devm_request_mem_region(dev, res->start, resource_size(res),
1157 pdev->name)) {
1158 dev_err(dev, "Region already claimed\n");
1159 return -EBUSY;
1160 }
1161
1162 bank->base = devm_ioremap(dev, res->start, resource_size(res));
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001163 if (!bank->base) {
Benoit Cousson862ff642012-02-01 15:58:56 +01001164 dev_err(dev, "Could not ioremap\n");
Benoit Cousson96751fc2012-02-01 16:01:39 +01001165 return -ENOMEM;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001166 }
1167
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301168 platform_set_drvdata(pdev, bank);
1169
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001170 pm_runtime_enable(bank->dev);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301171 pm_runtime_irq_safe(bank->dev);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001172 pm_runtime_get_sync(bank->dev);
1173
Charulatha Vd0d665a2011-08-31 00:02:21 +05301174 if (bank->is_mpuio)
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301175 mpuio_init(bank);
1176
Charulatha V03e128c2011-05-05 19:58:01 +05301177 omap_gpio_mod_init(bank);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001178 omap_gpio_chip_init(bank);
Tony Lindgren9a748052010-12-07 16:26:56 -08001179 omap_gpio_show_rev(bank);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001180
Jon Hunter7b86cef2012-07-03 11:05:50 -05001181 if (bank->loses_context)
1182 bank->get_context_loss_count = pdata->get_context_loss_count;
1183
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301184 pm_runtime_put(bank->dev);
1185
Charulatha V03e128c2011-05-05 19:58:01 +05301186 list_add_tail(&bank->node, &omap_gpio_list);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001187
Charulatha V03e128c2011-05-05 19:58:01 +05301188 return ret;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001189}
1190
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301191#ifdef CONFIG_ARCH_OMAP2PLUS
1192
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301193#if defined(CONFIG_PM_RUNTIME)
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301194static void omap_gpio_restore_context(struct gpio_bank *bank);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001195
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301196static int omap_gpio_runtime_suspend(struct device *dev)
1197{
1198 struct platform_device *pdev = to_platform_device(dev);
1199 struct gpio_bank *bank = platform_get_drvdata(pdev);
1200 u32 l1 = 0, l2 = 0;
1201 unsigned long flags;
Kevin Hilman68942ed2012-03-05 15:10:04 -08001202 u32 wake_low, wake_hi;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301203
1204 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman68942ed2012-03-05 15:10:04 -08001205
1206 /*
1207 * Only edges can generate a wakeup event to the PRCM.
1208 *
1209 * Therefore, ensure any wake-up capable GPIOs have
1210 * edge-detection enabled before going idle to ensure a wakeup
1211 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
1212 * NDA TRM 25.5.3.1)
1213 *
1214 * The normal values will be restored upon ->runtime_resume()
1215 * by writing back the values saved in bank->context.
1216 */
1217 wake_low = bank->context.leveldetect0 & bank->context.wake_en;
1218 if (wake_low)
1219 __raw_writel(wake_low | bank->context.fallingdetect,
1220 bank->base + bank->regs->fallingdetect);
1221 wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
1222 if (wake_hi)
1223 __raw_writel(wake_hi | bank->context.risingdetect,
1224 bank->base + bank->regs->risingdetect);
1225
Kevin Hilmanb3c64bc2012-05-17 16:42:16 -07001226 if (!bank->enabled_non_wakeup_gpios)
1227 goto update_gpio_context_count;
1228
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301229 if (bank->power_mode != OFF_MODE) {
1230 bank->power_mode = 0;
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +05301231 goto update_gpio_context_count;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301232 }
1233 /*
1234 * If going to OFF, remove triggering for all
1235 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1236 * generated. See OMAP2420 Errata item 1.101.
1237 */
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301238 bank->saved_datain = __raw_readl(bank->base +
1239 bank->regs->datain);
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301240 l1 = bank->context.fallingdetect;
1241 l2 = bank->context.risingdetect;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301242
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301243 l1 &= ~bank->enabled_non_wakeup_gpios;
1244 l2 &= ~bank->enabled_non_wakeup_gpios;
1245
1246 __raw_writel(l1, bank->base + bank->regs->fallingdetect);
1247 __raw_writel(l2, bank->base + bank->regs->risingdetect);
1248
1249 bank->workaround_enabled = true;
1250
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +05301251update_gpio_context_count:
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301252 if (bank->get_context_loss_count)
1253 bank->context_loss_count =
1254 bank->get_context_loss_count(bank->dev);
1255
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +05301256 _gpio_dbck_disable(bank);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301257 spin_unlock_irqrestore(&bank->lock, flags);
1258
1259 return 0;
1260}
1261
1262static int omap_gpio_runtime_resume(struct device *dev)
1263{
1264 struct platform_device *pdev = to_platform_device(dev);
1265 struct gpio_bank *bank = platform_get_drvdata(pdev);
1266 int context_lost_cnt_after;
1267 u32 l = 0, gen, gen0, gen1;
1268 unsigned long flags;
1269
1270 spin_lock_irqsave(&bank->lock, flags);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +05301271 _gpio_dbck_enable(bank);
Kevin Hilman68942ed2012-03-05 15:10:04 -08001272
1273 /*
1274 * In ->runtime_suspend(), level-triggered, wakeup-enabled
1275 * GPIOs were set to edge trigger also in order to be able to
1276 * generate a PRCM wakeup. Here we restore the
1277 * pre-runtime_suspend() values for edge triggering.
1278 */
1279 __raw_writel(bank->context.fallingdetect,
1280 bank->base + bank->regs->fallingdetect);
1281 __raw_writel(bank->context.risingdetect,
1282 bank->base + bank->regs->risingdetect);
1283
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301284 if (bank->get_context_loss_count) {
1285 context_lost_cnt_after =
1286 bank->get_context_loss_count(bank->dev);
Kevin Hilman22770de2012-05-17 14:52:56 -07001287 if (context_lost_cnt_after != bank->context_loss_count) {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301288 omap_gpio_restore_context(bank);
1289 } else {
1290 spin_unlock_irqrestore(&bank->lock, flags);
1291 return 0;
1292 }
1293 }
1294
Tarun Kanti DebBarma1b1287032012-04-27 19:43:38 +05301295 if (!bank->workaround_enabled) {
1296 spin_unlock_irqrestore(&bank->lock, flags);
1297 return 0;
1298 }
1299
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301300 __raw_writel(bank->context.fallingdetect,
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301301 bank->base + bank->regs->fallingdetect);
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301302 __raw_writel(bank->context.risingdetect,
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301303 bank->base + bank->regs->risingdetect);
1304 l = __raw_readl(bank->base + bank->regs->datain);
1305
1306 /*
1307 * Check if any of the non-wakeup interrupt GPIOs have changed
1308 * state. If so, generate an IRQ by software. This is
1309 * horribly racy, but it's the best we can do to work around
1310 * this silicon bug.
1311 */
1312 l ^= bank->saved_datain;
1313 l &= bank->enabled_non_wakeup_gpios;
1314
1315 /*
1316 * No need to generate IRQs for the rising edge for gpio IRQs
1317 * configured with falling edge only; and vice versa.
1318 */
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301319 gen0 = l & bank->context.fallingdetect;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301320 gen0 &= bank->saved_datain;
1321
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301322 gen1 = l & bank->context.risingdetect;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301323 gen1 &= ~(bank->saved_datain);
1324
1325 /* FIXME: Consider GPIO IRQs with level detections properly! */
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301326 gen = l & (~(bank->context.fallingdetect) &
1327 ~(bank->context.risingdetect));
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301328 /* Consider all GPIO IRQs needed to be updated */
1329 gen |= gen0 | gen1;
1330
1331 if (gen) {
1332 u32 old0, old1;
1333
1334 old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
1335 old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
1336
Tarun Kanti DebBarma4e962e82012-04-27 19:43:37 +05301337 if (!bank->regs->irqstatus_raw0) {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301338 __raw_writel(old0 | gen, bank->base +
1339 bank->regs->leveldetect0);
1340 __raw_writel(old1 | gen, bank->base +
1341 bank->regs->leveldetect1);
1342 }
1343
Tarun Kanti DebBarma4e962e82012-04-27 19:43:37 +05301344 if (bank->regs->irqstatus_raw0) {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301345 __raw_writel(old0 | l, bank->base +
1346 bank->regs->leveldetect0);
1347 __raw_writel(old1 | l, bank->base +
1348 bank->regs->leveldetect1);
1349 }
1350 __raw_writel(old0, bank->base + bank->regs->leveldetect0);
1351 __raw_writel(old1, bank->base + bank->regs->leveldetect1);
1352 }
1353
1354 bank->workaround_enabled = false;
1355 spin_unlock_irqrestore(&bank->lock, flags);
1356
1357 return 0;
1358}
1359#endif /* CONFIG_PM_RUNTIME */
1360
1361void omap2_gpio_prepare_for_idle(int pwr_mode)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001362{
Charulatha V03e128c2011-05-05 19:58:01 +05301363 struct gpio_bank *bank;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001364
Charulatha V03e128c2011-05-05 19:58:01 +05301365 list_for_each_entry(bank, &omap_gpio_list, node) {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301366 if (!bank->mod_usage || !bank->loses_context)
Charulatha V03e128c2011-05-05 19:58:01 +05301367 continue;
1368
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301369 bank->power_mode = pwr_mode;
1370
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301371 pm_runtime_put_sync_suspend(bank->dev);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001372 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001373}
1374
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001375void omap2_gpio_resume_after_idle(void)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001376{
Charulatha V03e128c2011-05-05 19:58:01 +05301377 struct gpio_bank *bank;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001378
Charulatha V03e128c2011-05-05 19:58:01 +05301379 list_for_each_entry(bank, &omap_gpio_list, node) {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301380 if (!bank->mod_usage || !bank->loses_context)
Charulatha V03e128c2011-05-05 19:58:01 +05301381 continue;
1382
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301383 pm_runtime_get_sync(bank->dev);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001384 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001385}
1386
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301387#if defined(CONFIG_PM_RUNTIME)
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301388static void omap_gpio_restore_context(struct gpio_bank *bank)
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301389{
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301390 __raw_writel(bank->context.wake_en,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301391 bank->base + bank->regs->wkup_en);
1392 __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301393 __raw_writel(bank->context.leveldetect0,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301394 bank->base + bank->regs->leveldetect0);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301395 __raw_writel(bank->context.leveldetect1,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301396 bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301397 __raw_writel(bank->context.risingdetect,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301398 bank->base + bank->regs->risingdetect);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301399 __raw_writel(bank->context.fallingdetect,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301400 bank->base + bank->regs->fallingdetect);
Nishanth Menonf86bcc32011-09-09 19:14:08 +05301401 if (bank->regs->set_dataout && bank->regs->clr_dataout)
1402 __raw_writel(bank->context.dataout,
1403 bank->base + bank->regs->set_dataout);
1404 else
1405 __raw_writel(bank->context.dataout,
1406 bank->base + bank->regs->dataout);
Nishanth Menon6d13eaa2011-08-29 18:54:50 +05301407 __raw_writel(bank->context.oe, bank->base + bank->regs->direction);
1408
Nishanth Menonae547352011-09-09 19:08:58 +05301409 if (bank->dbck_enable_mask) {
1410 __raw_writel(bank->context.debounce, bank->base +
1411 bank->regs->debounce);
1412 __raw_writel(bank->context.debounce_en,
1413 bank->base + bank->regs->debounce_en);
1414 }
Nishanth Menonba805be2011-08-29 18:41:08 +05301415
1416 __raw_writel(bank->context.irqenable1,
1417 bank->base + bank->regs->irqenable);
1418 __raw_writel(bank->context.irqenable2,
1419 bank->base + bank->regs->irqenable2);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301420}
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301421#endif /* CONFIG_PM_RUNTIME */
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301422#else
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301423#define omap_gpio_runtime_suspend NULL
1424#define omap_gpio_runtime_resume NULL
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301425#endif
1426
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301427static const struct dev_pm_ops gpio_pm_ops = {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301428 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1429 NULL)
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301430};
1431
Benoit Cousson384ebe12011-08-16 11:53:02 +02001432#if defined(CONFIG_OF)
1433static struct omap_gpio_reg_offs omap2_gpio_regs = {
1434 .revision = OMAP24XX_GPIO_REVISION,
1435 .direction = OMAP24XX_GPIO_OE,
1436 .datain = OMAP24XX_GPIO_DATAIN,
1437 .dataout = OMAP24XX_GPIO_DATAOUT,
1438 .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
1439 .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
1440 .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
1441 .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
1442 .irqenable = OMAP24XX_GPIO_IRQENABLE1,
1443 .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
1444 .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
1445 .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
1446 .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
1447 .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
1448 .ctrl = OMAP24XX_GPIO_CTRL,
1449 .wkup_en = OMAP24XX_GPIO_WAKE_EN,
1450 .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
1451 .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
1452 .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
1453 .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
1454};
1455
1456static struct omap_gpio_reg_offs omap4_gpio_regs = {
1457 .revision = OMAP4_GPIO_REVISION,
1458 .direction = OMAP4_GPIO_OE,
1459 .datain = OMAP4_GPIO_DATAIN,
1460 .dataout = OMAP4_GPIO_DATAOUT,
1461 .set_dataout = OMAP4_GPIO_SETDATAOUT,
1462 .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
1463 .irqstatus = OMAP4_GPIO_IRQSTATUS0,
1464 .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
1465 .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1466 .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
1467 .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1468 .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
1469 .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
1470 .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
1471 .ctrl = OMAP4_GPIO_CTRL,
1472 .wkup_en = OMAP4_GPIO_IRQWAKEN0,
1473 .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
1474 .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
1475 .risingdetect = OMAP4_GPIO_RISINGDETECT,
1476 .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
1477};
1478
Uwe Kleine-Königc06e6762012-07-06 22:20:15 +02001479const static struct omap_gpio_platform_data omap2_pdata = {
Benoit Cousson384ebe12011-08-16 11:53:02 +02001480 .regs = &omap2_gpio_regs,
1481 .bank_width = 32,
1482 .dbck_flag = false,
1483};
1484
Uwe Kleine-Königc06e6762012-07-06 22:20:15 +02001485const static struct omap_gpio_platform_data omap3_pdata = {
Benoit Cousson384ebe12011-08-16 11:53:02 +02001486 .regs = &omap2_gpio_regs,
1487 .bank_width = 32,
1488 .dbck_flag = true,
1489};
1490
Uwe Kleine-Königc06e6762012-07-06 22:20:15 +02001491const static struct omap_gpio_platform_data omap4_pdata = {
Benoit Cousson384ebe12011-08-16 11:53:02 +02001492 .regs = &omap4_gpio_regs,
1493 .bank_width = 32,
1494 .dbck_flag = true,
1495};
1496
1497static const struct of_device_id omap_gpio_match[] = {
1498 {
1499 .compatible = "ti,omap4-gpio",
1500 .data = &omap4_pdata,
1501 },
1502 {
1503 .compatible = "ti,omap3-gpio",
1504 .data = &omap3_pdata,
1505 },
1506 {
1507 .compatible = "ti,omap2-gpio",
1508 .data = &omap2_pdata,
1509 },
1510 { },
1511};
1512MODULE_DEVICE_TABLE(of, omap_gpio_match);
1513#endif
1514
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001515static struct platform_driver omap_gpio_driver = {
1516 .probe = omap_gpio_probe,
1517 .driver = {
1518 .name = "omap_gpio",
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301519 .pm = &gpio_pm_ops,
Benoit Cousson384ebe12011-08-16 11:53:02 +02001520 .of_match_table = of_match_ptr(omap_gpio_match),
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001521 },
1522};
1523
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001524/*
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001525 * gpio driver register needs to be done before
1526 * machine_init functions access gpio APIs.
1527 * Hence omap_gpio_drv_reg() is a postcore_initcall.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001528 */
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001529static int __init omap_gpio_drv_reg(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001530{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001531 return platform_driver_register(&omap_gpio_driver);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001532}
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001533postcore_initcall(omap_gpio_drv_reg);