blob: d3826a66834d370e070ed5ee72b6064b589c82a6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Sergei Shtylyov866664d2008-01-25 22:17:05 +01002 * linux/drivers/ide/pci/hpt366.c Version 1.30 Dec 12, 2007
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
5 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
6 * Portions Copyright (C) 2003 Red Hat Inc
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02007 * Portions Copyright (C) 2007 Bartlomiej Zolnierkiewicz
Sergei Shtylyov38b66f82007-04-20 22:16:58 +02008 * Portions Copyright (C) 2005-2007 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
10 * Thanks to HighPoint Technologies for their assistance, and hardware.
11 * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his
12 * donation of an ABit BP6 mainboard, processor, and memory acellerated
13 * development and support.
14 *
Alan Coxb39b01f2005-06-27 15:24:27 -070015 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -080016 * HighPoint has its own drivers (open source except for the RAID part)
17 * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/.
18 * This may be useful to anyone wanting to work on this driver, however do not
19 * trust them too much since the code tends to become less and less meaningful
20 * as the time passes... :-/
Alan Coxb39b01f2005-06-27 15:24:27 -070021 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 * Note that final HPT370 support was done by force extraction of GPL.
23 *
24 * - add function for getting/setting power status of drive
25 * - the HPT370's state machine can get confused. reset it before each dma
26 * xfer to prevent that from happening.
27 * - reset state engine whenever we get an error.
28 * - check for busmaster state at end of dma.
29 * - use new highpoint timings.
30 * - detect bus speed using highpoint register.
31 * - use pll if we don't have a clock table. added a 66MHz table that's
32 * just 2x the 33MHz table.
33 * - removed turnaround. NOTE: we never want to switch between pll and
34 * pci clocks as the chip can glitch in those cases. the highpoint
35 * approved workaround slows everything down too much to be useful. in
36 * addition, we would have to serialize access to each chip.
37 * Adrian Sun <a.sun@sun.com>
38 *
39 * add drive timings for 66MHz PCI bus,
40 * fix ATA Cable signal detection, fix incorrect /proc info
41 * add /proc display for per-drive PIO/DMA/UDMA mode and
42 * per-channel ATA-33/66 Cable detect.
43 * Duncan Laurie <void@sun.com>
44 *
45 * fixup /proc output for multiple controllers
46 * Tim Hockin <thockin@sun.com>
47 *
48 * On hpt366:
49 * Reset the hpt366 on error, reset on dma
50 * Fix disabling Fast Interrupt hpt366.
51 * Mike Waychison <crlf@sun.com>
52 *
53 * Added support for 372N clocking and clock switching. The 372N needs
54 * different clocks on read/write. This requires overloading rw_disk and
55 * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for
56 * keeping me sane.
57 * Alan Cox <alan@redhat.com>
58 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -080059 * - fix the clock turnaround code: it was writing to the wrong ports when
60 * called for the secondary channel, caching the current clock mode per-
61 * channel caused the cached register value to get out of sync with the
62 * actual one, the channels weren't serialized, the turnaround shouldn't
63 * be done on 66 MHz PCI bus
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010064 * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used
65 * does not allow for this speed anyway
66 * - avoid touching disabled channels (e.g. HPT371/N are single channel chips,
67 * their primary channel is kind of virtual, it isn't tied to any pins)
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -080068 * - fix/remove bad/unused timing tables and use one set of tables for the whole
69 * HPT37x chip family; save space by introducing the separate transfer mode
70 * table in which the mode lookup is done
Sergei Shtylyov26c068d2006-12-13 00:35:52 -080071 * - use f_CNT value saved by the HighPoint BIOS as reading it directly gives
Sergei Shtylyov72931362007-09-11 22:28:35 +020072 * the wrong PCI frequency since DPLL has already been calibrated by BIOS;
73 * read it only from the function 0 of HPT374 chips
Sergei Shtylyov33b18a62006-12-13 00:35:50 -080074 * - fix the hotswap code: it caused RESET- to glitch when tristating the bus,
75 * and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -080076 * - pass to init_chipset() handlers a copy of the IDE PCI device structure as
77 * they tamper with its fields
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010078 * - pass to the init_setup handlers a copy of the ide_pci_device_t structure
79 * since they may tamper with its fields
Sergei Shtylyov90778572007-02-07 18:17:51 +010080 * - prefix the driver startup messages with the real chip name
81 * - claim the extra 240 bytes of I/O space for all chips
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +020082 * - optimize the UltraDMA filtering and the drive list lookup code
Sergei Shtylyovb4586712007-02-07 18:17:54 +010083 * - use pci_get_slot() to get to the function 1 of HPT36x/374
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010084 * - cache offset of the channel's misc. control registers (MCRs) being used
85 * throughout the driver
86 * - only touch the relevant MCR when detecting the cable type on HPT374's
87 * function 1
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +010088 * - rename all the register related variables consistently
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010089 * - move all the interrupt twiddling code from the speedproc handlers into
90 * init_hwif_hpt366(), also grouping all the DMA related code together there
Sergei Shtylyov866664d2008-01-25 22:17:05 +010091 * - merge HPT36x/HPT37x speedproc handlers, fix PIO timing register mask and
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010092 * separate the UltraDMA and MWDMA masks there to avoid changing PIO timings
93 * when setting an UltraDMA mode
94 * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select
95 * the best possible one
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +010096 * - clean up DMA timeout handling for HPT370
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010097 * - switch to using the enumeration type to differ between the numerous chip
98 * variants, matching PCI device/revision ID with the chip type early, at the
99 * init_setup stage
100 * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies,
101 * stop duplicating it for each channel by storing the pointer in the pci_dev
102 * structure: first, at the init_setup stage, point it to a static "template"
103 * with only the chip type and its specific base DPLL frequency, the highest
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200104 * UltraDMA mode, and the chip settings table pointer filled, then, at the
105 * init_chipset stage, allocate per-chip instance and fill it with the rest
106 * of the necessary information
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100107 * - get rid of the constant thresholds in the HPT37x PCI clock detection code,
108 * switch to calculating PCI clock frequency based on the chip's base DPLL
109 * frequency
110 * - switch to using the DPLL clock and enable UltraATA/133 mode by default on
Sergei Shtylyov278978e2007-06-08 15:14:32 +0200111 * anything newer than HPT370/A (except HPT374 that is not capable of this
112 * mode according to the manual)
Sergei Shtylyov6273d262007-02-07 18:18:20 +0100113 * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(),
114 * also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100115 * unify HPT36x/37x timing setup code and the speedproc handlers by joining
116 * the register setting lists into the table indexed by the clock selected
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200117 * - set the correct hwif->ultra_mask for each individual chip
Sergei Shtylyovb4e44362007-10-11 23:53:58 +0200118 * - add Ultra and MW DMA mode filtering for the HPT37[24] based SATA cards
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100119 * Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 */
121
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122#include <linux/types.h>
123#include <linux/module.h>
124#include <linux/kernel.h>
125#include <linux/delay.h>
126#include <linux/timer.h>
127#include <linux/mm.h>
128#include <linux/ioport.h>
129#include <linux/blkdev.h>
130#include <linux/hdreg.h>
131
132#include <linux/interrupt.h>
133#include <linux/pci.h>
134#include <linux/init.h>
135#include <linux/ide.h>
136
137#include <asm/uaccess.h>
138#include <asm/io.h>
139#include <asm/irq.h>
140
141/* various tuning parameters */
142#define HPT_RESET_STATE_ENGINE
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800143#undef HPT_DELAY_INTERRUPT
144#define HPT_SERIALIZE_IO 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
146static const char *quirk_drives[] = {
147 "QUANTUM FIREBALLlct08 08",
148 "QUANTUM FIREBALLP KA6.4",
149 "QUANTUM FIREBALLP LM20.4",
150 "QUANTUM FIREBALLP LM20.5",
151 NULL
152};
153
154static const char *bad_ata100_5[] = {
155 "IBM-DTLA-307075",
156 "IBM-DTLA-307060",
157 "IBM-DTLA-307045",
158 "IBM-DTLA-307030",
159 "IBM-DTLA-307020",
160 "IBM-DTLA-307015",
161 "IBM-DTLA-305040",
162 "IBM-DTLA-305030",
163 "IBM-DTLA-305020",
164 "IC35L010AVER07-0",
165 "IC35L020AVER07-0",
166 "IC35L030AVER07-0",
167 "IC35L040AVER07-0",
168 "IC35L060AVER07-0",
169 "WDC AC310200R",
170 NULL
171};
172
173static const char *bad_ata66_4[] = {
174 "IBM-DTLA-307075",
175 "IBM-DTLA-307060",
176 "IBM-DTLA-307045",
177 "IBM-DTLA-307030",
178 "IBM-DTLA-307020",
179 "IBM-DTLA-307015",
180 "IBM-DTLA-305040",
181 "IBM-DTLA-305030",
182 "IBM-DTLA-305020",
183 "IC35L010AVER07-0",
184 "IC35L020AVER07-0",
185 "IC35L030AVER07-0",
186 "IC35L040AVER07-0",
187 "IC35L060AVER07-0",
188 "WDC AC310200R",
Sergei Shtylyov783353b2007-07-03 22:28:35 +0200189 "MAXTOR STM3320620A",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 NULL
191};
192
193static const char *bad_ata66_3[] = {
194 "WDC AC310200R",
195 NULL
196};
197
198static const char *bad_ata33[] = {
199 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
200 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
201 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
202 "Maxtor 90510D4",
203 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
204 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
205 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
206 NULL
207};
208
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800209static u8 xfer_speeds[] = {
210 XFER_UDMA_6,
211 XFER_UDMA_5,
212 XFER_UDMA_4,
213 XFER_UDMA_3,
214 XFER_UDMA_2,
215 XFER_UDMA_1,
216 XFER_UDMA_0,
217
218 XFER_MW_DMA_2,
219 XFER_MW_DMA_1,
220 XFER_MW_DMA_0,
221
222 XFER_PIO_4,
223 XFER_PIO_3,
224 XFER_PIO_2,
225 XFER_PIO_1,
226 XFER_PIO_0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227};
228
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800229/* Key for bus clock timings
230 * 36x 37x
231 * bits bits
232 * 0:3 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
233 * cycles = value + 1
234 * 4:7 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
235 * cycles = value + 1
236 * 8:11 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
237 * register access.
238 * 12:15 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
239 * register access.
240 * 16:18 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
241 * - 21 CLK frequency: 0=ATA clock, 1=dual ATA clock.
242 * 19:21 22:24 pre_high_time. Time to initialize the 1st cycle for PIO and
243 * MW DMA xfer.
244 * 22:24 25:27 cmd_pre_high_time. Time to initialize the 1st PIO cycle for
245 * task file register access.
246 * 28 28 UDMA enable.
247 * 29 29 DMA enable.
248 * 30 30 PIO MST enable. If set, the chip is in bus master mode during
249 * PIO xfer.
250 * 31 31 FIFO enable.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800253static u32 forty_base_hpt36x[] = {
254 /* XFER_UDMA_6 */ 0x900fd943,
255 /* XFER_UDMA_5 */ 0x900fd943,
256 /* XFER_UDMA_4 */ 0x900fd943,
257 /* XFER_UDMA_3 */ 0x900ad943,
258 /* XFER_UDMA_2 */ 0x900bd943,
259 /* XFER_UDMA_1 */ 0x9008d943,
260 /* XFER_UDMA_0 */ 0x9008d943,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800262 /* XFER_MW_DMA_2 */ 0xa008d943,
263 /* XFER_MW_DMA_1 */ 0xa010d955,
264 /* XFER_MW_DMA_0 */ 0xa010d9fc,
265
266 /* XFER_PIO_4 */ 0xc008d963,
267 /* XFER_PIO_3 */ 0xc010d974,
268 /* XFER_PIO_2 */ 0xc010d997,
269 /* XFER_PIO_1 */ 0xc010d9c7,
270 /* XFER_PIO_0 */ 0xc018d9d9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271};
272
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800273static u32 thirty_three_base_hpt36x[] = {
274 /* XFER_UDMA_6 */ 0x90c9a731,
275 /* XFER_UDMA_5 */ 0x90c9a731,
276 /* XFER_UDMA_4 */ 0x90c9a731,
277 /* XFER_UDMA_3 */ 0x90cfa731,
278 /* XFER_UDMA_2 */ 0x90caa731,
279 /* XFER_UDMA_1 */ 0x90cba731,
280 /* XFER_UDMA_0 */ 0x90c8a731,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800282 /* XFER_MW_DMA_2 */ 0xa0c8a731,
283 /* XFER_MW_DMA_1 */ 0xa0c8a732, /* 0xa0c8a733 */
284 /* XFER_MW_DMA_0 */ 0xa0c8a797,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800286 /* XFER_PIO_4 */ 0xc0c8a731,
287 /* XFER_PIO_3 */ 0xc0c8a742,
288 /* XFER_PIO_2 */ 0xc0d0a753,
289 /* XFER_PIO_1 */ 0xc0d0a7a3, /* 0xc0d0a793 */
290 /* XFER_PIO_0 */ 0xc0d0a7aa /* 0xc0d0a7a7 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291};
292
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800293static u32 twenty_five_base_hpt36x[] = {
294 /* XFER_UDMA_6 */ 0x90c98521,
295 /* XFER_UDMA_5 */ 0x90c98521,
296 /* XFER_UDMA_4 */ 0x90c98521,
297 /* XFER_UDMA_3 */ 0x90cf8521,
298 /* XFER_UDMA_2 */ 0x90cf8521,
299 /* XFER_UDMA_1 */ 0x90cb8521,
300 /* XFER_UDMA_0 */ 0x90cb8521,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800302 /* XFER_MW_DMA_2 */ 0xa0ca8521,
303 /* XFER_MW_DMA_1 */ 0xa0ca8532,
304 /* XFER_MW_DMA_0 */ 0xa0ca8575,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800306 /* XFER_PIO_4 */ 0xc0ca8521,
307 /* XFER_PIO_3 */ 0xc0ca8532,
308 /* XFER_PIO_2 */ 0xc0ca8542,
309 /* XFER_PIO_1 */ 0xc0d08572,
310 /* XFER_PIO_0 */ 0xc0d08585
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311};
312
Sergei Shtylyov809b53c2007-12-12 23:31:58 +0100313#if 0
314/* These are the timing tables from the HighPoint open source drivers... */
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800315static u32 thirty_three_base_hpt37x[] = {
316 /* XFER_UDMA_6 */ 0x12446231, /* 0x12646231 ?? */
317 /* XFER_UDMA_5 */ 0x12446231,
318 /* XFER_UDMA_4 */ 0x12446231,
319 /* XFER_UDMA_3 */ 0x126c6231,
320 /* XFER_UDMA_2 */ 0x12486231,
321 /* XFER_UDMA_1 */ 0x124c6233,
322 /* XFER_UDMA_0 */ 0x12506297,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800324 /* XFER_MW_DMA_2 */ 0x22406c31,
325 /* XFER_MW_DMA_1 */ 0x22406c33,
326 /* XFER_MW_DMA_0 */ 0x22406c97,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800328 /* XFER_PIO_4 */ 0x06414e31,
329 /* XFER_PIO_3 */ 0x06414e42,
330 /* XFER_PIO_2 */ 0x06414e53,
331 /* XFER_PIO_1 */ 0x06814e93,
332 /* XFER_PIO_0 */ 0x06814ea7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333};
334
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800335static u32 fifty_base_hpt37x[] = {
336 /* XFER_UDMA_6 */ 0x12848242,
337 /* XFER_UDMA_5 */ 0x12848242,
338 /* XFER_UDMA_4 */ 0x12ac8242,
339 /* XFER_UDMA_3 */ 0x128c8242,
340 /* XFER_UDMA_2 */ 0x120c8242,
341 /* XFER_UDMA_1 */ 0x12148254,
342 /* XFER_UDMA_0 */ 0x121882ea,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800344 /* XFER_MW_DMA_2 */ 0x22808242,
345 /* XFER_MW_DMA_1 */ 0x22808254,
346 /* XFER_MW_DMA_0 */ 0x228082ea,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800348 /* XFER_PIO_4 */ 0x0a81f442,
349 /* XFER_PIO_3 */ 0x0a81f443,
350 /* XFER_PIO_2 */ 0x0a81f454,
351 /* XFER_PIO_1 */ 0x0ac1f465,
352 /* XFER_PIO_0 */ 0x0ac1f48a
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353};
354
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800355static u32 sixty_six_base_hpt37x[] = {
356 /* XFER_UDMA_6 */ 0x1c869c62,
357 /* XFER_UDMA_5 */ 0x1cae9c62, /* 0x1c8a9c62 */
358 /* XFER_UDMA_4 */ 0x1c8a9c62,
359 /* XFER_UDMA_3 */ 0x1c8e9c62,
360 /* XFER_UDMA_2 */ 0x1c929c62,
361 /* XFER_UDMA_1 */ 0x1c9a9c62,
362 /* XFER_UDMA_0 */ 0x1c829c62,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800364 /* XFER_MW_DMA_2 */ 0x2c829c62,
365 /* XFER_MW_DMA_1 */ 0x2c829c66,
366 /* XFER_MW_DMA_0 */ 0x2c829d2e,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800368 /* XFER_PIO_4 */ 0x0c829c62,
369 /* XFER_PIO_3 */ 0x0c829c84,
370 /* XFER_PIO_2 */ 0x0c829ca6,
371 /* XFER_PIO_1 */ 0x0d029d26,
372 /* XFER_PIO_0 */ 0x0d029d5e
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373};
Sergei Shtylyov809b53c2007-12-12 23:31:58 +0100374#else
375/*
376 * The following are the new timing tables with PIO mode data/taskfile transfer
377 * overclocking fixed...
378 */
379
380/* This table is taken from the HPT370 data manual rev. 1.02 */
381static u32 thirty_three_base_hpt37x[] = {
382 /* XFER_UDMA_6 */ 0x16455031, /* 0x16655031 ?? */
383 /* XFER_UDMA_5 */ 0x16455031,
384 /* XFER_UDMA_4 */ 0x16455031,
385 /* XFER_UDMA_3 */ 0x166d5031,
386 /* XFER_UDMA_2 */ 0x16495031,
387 /* XFER_UDMA_1 */ 0x164d5033,
388 /* XFER_UDMA_0 */ 0x16515097,
389
390 /* XFER_MW_DMA_2 */ 0x26515031,
391 /* XFER_MW_DMA_1 */ 0x26515033,
392 /* XFER_MW_DMA_0 */ 0x26515097,
393
394 /* XFER_PIO_4 */ 0x06515021,
395 /* XFER_PIO_3 */ 0x06515022,
396 /* XFER_PIO_2 */ 0x06515033,
397 /* XFER_PIO_1 */ 0x06915065,
398 /* XFER_PIO_0 */ 0x06d1508a
399};
400
401static u32 fifty_base_hpt37x[] = {
402 /* XFER_UDMA_6 */ 0x1a861842,
403 /* XFER_UDMA_5 */ 0x1a861842,
404 /* XFER_UDMA_4 */ 0x1aae1842,
405 /* XFER_UDMA_3 */ 0x1a8e1842,
406 /* XFER_UDMA_2 */ 0x1a0e1842,
407 /* XFER_UDMA_1 */ 0x1a161854,
408 /* XFER_UDMA_0 */ 0x1a1a18ea,
409
410 /* XFER_MW_DMA_2 */ 0x2a821842,
411 /* XFER_MW_DMA_1 */ 0x2a821854,
412 /* XFER_MW_DMA_0 */ 0x2a8218ea,
413
414 /* XFER_PIO_4 */ 0x0a821842,
415 /* XFER_PIO_3 */ 0x0a821843,
416 /* XFER_PIO_2 */ 0x0a821855,
417 /* XFER_PIO_1 */ 0x0ac218a8,
418 /* XFER_PIO_0 */ 0x0b02190c
419};
420
421static u32 sixty_six_base_hpt37x[] = {
422 /* XFER_UDMA_6 */ 0x1c86fe62,
423 /* XFER_UDMA_5 */ 0x1caefe62, /* 0x1c8afe62 */
424 /* XFER_UDMA_4 */ 0x1c8afe62,
425 /* XFER_UDMA_3 */ 0x1c8efe62,
426 /* XFER_UDMA_2 */ 0x1c92fe62,
427 /* XFER_UDMA_1 */ 0x1c9afe62,
428 /* XFER_UDMA_0 */ 0x1c82fe62,
429
430 /* XFER_MW_DMA_2 */ 0x2c82fe62,
431 /* XFER_MW_DMA_1 */ 0x2c82fe66,
432 /* XFER_MW_DMA_0 */ 0x2c82ff2e,
433
434 /* XFER_PIO_4 */ 0x0c82fe62,
435 /* XFER_PIO_3 */ 0x0c82fe84,
436 /* XFER_PIO_2 */ 0x0c82fea6,
437 /* XFER_PIO_1 */ 0x0d02ff26,
438 /* XFER_PIO_0 */ 0x0d42ff7f
439};
440#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442#define HPT366_DEBUG_DRIVE_INFO 0
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100443#define HPT371_ALLOW_ATA133_6 1
444#define HPT302_ALLOW_ATA133_6 1
445#define HPT372_ALLOW_ATA133_6 1
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100446#define HPT370_ALLOW_ATA100_5 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447#define HPT366_ALLOW_ATA66_4 1
448#define HPT366_ALLOW_ATA66_3 1
449#define HPT366_MAX_DEVS 8
450
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100451/* Supported ATA clock frequencies */
452enum ata_clock {
453 ATA_CLOCK_25MHZ,
454 ATA_CLOCK_33MHZ,
455 ATA_CLOCK_40MHZ,
456 ATA_CLOCK_50MHZ,
457 ATA_CLOCK_66MHZ,
458 NUM_ATA_CLOCKS
Alan Coxb39b01f2005-06-27 15:24:27 -0700459};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100461struct hpt_timings {
462 u32 pio_mask;
463 u32 dma_mask;
464 u32 ultra_mask;
465 u32 *clock_table[NUM_ATA_CLOCKS];
466};
467
Alan Coxb39b01f2005-06-27 15:24:27 -0700468/*
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100469 * Hold all the HighPoint chip information in one place.
Alan Coxb39b01f2005-06-27 15:24:27 -0700470 */
471
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100472struct hpt_info {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200473 char *chip_name; /* Chip name */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100474 u8 chip_type; /* Chip type */
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200475 u8 udma_mask; /* Allowed UltraDMA modes mask. */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100476 u8 dpll_clk; /* DPLL clock in MHz */
477 u8 pci_clk; /* PCI clock in MHz */
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100478 struct hpt_timings *timings; /* Chipset timing data */
479 u8 clock; /* ATA clock selected */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100480};
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100481
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100482/* Supported HighPoint chips */
483enum {
484 HPT36x,
485 HPT370,
486 HPT370A,
487 HPT374,
488 HPT372,
489 HPT372A,
490 HPT302,
491 HPT371,
492 HPT372N,
493 HPT302N,
494 HPT371N
495};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100497static struct hpt_timings hpt36x_timings = {
498 .pio_mask = 0xc1f8ffff,
499 .dma_mask = 0x303800ff,
500 .ultra_mask = 0x30070000,
501 .clock_table = {
502 [ATA_CLOCK_25MHZ] = twenty_five_base_hpt36x,
503 [ATA_CLOCK_33MHZ] = thirty_three_base_hpt36x,
504 [ATA_CLOCK_40MHZ] = forty_base_hpt36x,
505 [ATA_CLOCK_50MHZ] = NULL,
506 [ATA_CLOCK_66MHZ] = NULL
507 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100508};
509
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100510static struct hpt_timings hpt37x_timings = {
511 .pio_mask = 0xcfc3ffff,
512 .dma_mask = 0x31c001ff,
513 .ultra_mask = 0x303c0000,
514 .clock_table = {
515 [ATA_CLOCK_25MHZ] = NULL,
516 [ATA_CLOCK_33MHZ] = thirty_three_base_hpt37x,
517 [ATA_CLOCK_40MHZ] = NULL,
518 [ATA_CLOCK_50MHZ] = fifty_base_hpt37x,
519 [ATA_CLOCK_66MHZ] = sixty_six_base_hpt37x
520 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100521};
522
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200523static const struct hpt_info hpt36x __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200524 .chip_name = "HPT36x",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100525 .chip_type = HPT36x,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200526 .udma_mask = HPT366_ALLOW_ATA66_3 ? (HPT366_ALLOW_ATA66_4 ? ATA_UDMA4 : ATA_UDMA3) : ATA_UDMA2,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100527 .dpll_clk = 0, /* no DPLL */
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100528 .timings = &hpt36x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100529};
530
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200531static const struct hpt_info hpt370 __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200532 .chip_name = "HPT370",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100533 .chip_type = HPT370,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200534 .udma_mask = HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100535 .dpll_clk = 48,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100536 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100537};
538
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200539static const struct hpt_info hpt370a __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200540 .chip_name = "HPT370A",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100541 .chip_type = HPT370A,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200542 .udma_mask = HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100543 .dpll_clk = 48,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100544 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100545};
546
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200547static const struct hpt_info hpt374 __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200548 .chip_name = "HPT374",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100549 .chip_type = HPT374,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200550 .udma_mask = ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100551 .dpll_clk = 48,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100552 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100553};
554
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200555static const struct hpt_info hpt372 __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200556 .chip_name = "HPT372",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100557 .chip_type = HPT372,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200558 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100559 .dpll_clk = 55,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100560 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100561};
562
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200563static const struct hpt_info hpt372a __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200564 .chip_name = "HPT372A",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100565 .chip_type = HPT372A,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200566 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100567 .dpll_clk = 66,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100568 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100569};
570
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200571static const struct hpt_info hpt302 __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200572 .chip_name = "HPT302",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100573 .chip_type = HPT302,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200574 .udma_mask = HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100575 .dpll_clk = 66,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100576 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100577};
578
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200579static const struct hpt_info hpt371 __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200580 .chip_name = "HPT371",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100581 .chip_type = HPT371,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200582 .udma_mask = HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100583 .dpll_clk = 66,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100584 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100585};
586
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200587static const struct hpt_info hpt372n __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200588 .chip_name = "HPT372N",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100589 .chip_type = HPT372N,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200590 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100591 .dpll_clk = 77,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100592 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100593};
594
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200595static const struct hpt_info hpt302n __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200596 .chip_name = "HPT302N",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100597 .chip_type = HPT302N,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200598 .udma_mask = HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100599 .dpll_clk = 77,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100600 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100601};
602
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200603static const struct hpt_info hpt371n __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200604 .chip_name = "HPT371N",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100605 .chip_type = HPT371N,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200606 .udma_mask = HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100607 .dpll_clk = 77,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100608 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100609};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100611static int check_in_drive_list(ide_drive_t *drive, const char **list)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612{
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100613 struct hd_driveid *id = drive->id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100615 while (*list)
616 if (!strcmp(*list++,id->model))
617 return 1;
618 return 0;
619}
Alan Coxb39b01f2005-06-27 15:24:27 -0700620
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621/*
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200622 * The Marvell bridge chips used on the HighPoint SATA cards do not seem
623 * to support the UltraDMA modes 1, 2, and 3 as well as any MWDMA modes...
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 */
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200625
626static u8 hpt3xx_udma_filter(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627{
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200628 ide_hwif_t *hwif = HWIF(drive);
629 struct hpt_info *info = pci_get_drvdata(hwif->pci_dev);
630 u8 mask = hwif->ultra_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200632 switch (info->chip_type) {
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200633 case HPT36x:
634 if (!HPT366_ALLOW_ATA66_4 ||
635 check_in_drive_list(drive, bad_ata66_4))
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200636 mask = ATA_UDMA3;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100637
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200638 if (!HPT366_ALLOW_ATA66_3 ||
639 check_in_drive_list(drive, bad_ata66_3))
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200640 mask = ATA_UDMA2;
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200641 break;
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200642 case HPT370:
643 if (!HPT370_ALLOW_ATA100_5 ||
644 check_in_drive_list(drive, bad_ata100_5))
645 mask = ATA_UDMA4;
646 break;
647 case HPT370A:
648 if (!HPT370_ALLOW_ATA100_5 ||
649 check_in_drive_list(drive, bad_ata100_5))
650 return ATA_UDMA4;
651 case HPT372 :
652 case HPT372A:
653 case HPT372N:
654 case HPT374 :
655 if (ide_dev_is_sata(drive->id))
656 mask &= ~0x0e;
657 /* Fall thru */
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200658 default:
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200659 return mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 }
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200661
662 return check_in_drive_list(drive, bad_ata33) ? 0x00 : mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663}
664
Sergei Shtylyovb4e44362007-10-11 23:53:58 +0200665static u8 hpt3xx_mdma_filter(ide_drive_t *drive)
666{
667 ide_hwif_t *hwif = HWIF(drive);
668 struct hpt_info *info = pci_get_drvdata(hwif->pci_dev);
669
670 switch (info->chip_type) {
671 case HPT372 :
672 case HPT372A:
673 case HPT372N:
674 case HPT374 :
675 if (ide_dev_is_sata(drive->id))
676 return 0x00;
677 /* Fall thru */
678 default:
679 return 0x07;
680 }
681}
682
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100683static u32 get_speed_setting(u8 speed, struct hpt_info *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684{
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800685 int i;
686
687 /*
688 * Lookup the transfer mode table to get the index into
689 * the timing table.
690 *
691 * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used.
692 */
693 for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++)
694 if (xfer_speeds[i] == speed)
695 break;
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100696
697 return info->timings->clock_table[info->clock][i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698}
699
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100700static void hpt3xx_set_mode(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701{
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100702 struct pci_dev *dev = HWIF(drive)->pci_dev;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100703 struct hpt_info *info = pci_get_drvdata(dev);
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100704 struct hpt_timings *t = info->timings;
705 u8 itr_addr = 0x40 + (drive->dn * 4);
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100706 u32 old_itr = 0;
Sergei Shtylyovceb1b2c2008-01-25 22:17:04 +0100707 u32 new_itr = get_speed_setting(speed, info);
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100708 u32 itr_mask = speed < XFER_MW_DMA_0 ? t->pio_mask :
709 (speed < XFER_UDMA_0 ? t->dma_mask :
710 t->ultra_mask);
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200711
Sergei Shtylyovceb1b2c2008-01-25 22:17:04 +0100712 pci_read_config_dword(dev, itr_addr, &old_itr);
713 new_itr = (old_itr & ~itr_mask) | (new_itr & itr_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 /*
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100715 * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well)
716 * to avoid problems handling I/O errors later
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100718 new_itr &= ~0xc0000000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100720 pci_write_config_dword(dev, itr_addr, new_itr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721}
722
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200723static void hpt3xx_set_pio_mode(ide_drive_t *drive, const u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724{
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100725 hpt3xx_set_mode(drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726}
727
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100728static int hpt3xx_quirkproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729{
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100730 struct hd_driveid *id = drive->id;
731 const char **list = quirk_drives;
732
733 while (*list)
734 if (strstr(id->model, *list++))
735 return 1;
736 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737}
738
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100739static void hpt3xx_intrproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 if (drive->quirk_list)
742 return;
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200743
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 /* drives in the quirk_list may not like intr setups/cleanups */
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200745 outb(drive->ctl | 2, IDE_CONTROL_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746}
747
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100748static void hpt3xx_maskproc(ide_drive_t *drive, int mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100750 ide_hwif_t *hwif = HWIF(drive);
751 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100752 struct hpt_info *info = pci_get_drvdata(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753
754 if (drive->quirk_list) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100755 if (info->chip_type >= HPT370) {
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100756 u8 scr1 = 0;
757
758 pci_read_config_byte(dev, 0x5a, &scr1);
759 if (((scr1 & 0x10) >> 4) != mask) {
760 if (mask)
761 scr1 |= 0x10;
762 else
763 scr1 &= ~0x10;
764 pci_write_config_byte(dev, 0x5a, scr1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 }
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100766 } else {
767 if (mask)
768 disable_irq(hwif->irq);
769 else
770 enable_irq (hwif->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 }
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100772 } else
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200773 outb(mask ? (drive->ctl | 2) : (drive->ctl & ~2),
774 IDE_CONTROL_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775}
776
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777/*
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100778 * This is specific to the HPT366 UDMA chipset
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 * by HighPoint|Triones Technologies, Inc.
780 */
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200781static void hpt366_dma_lost_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100783 struct pci_dev *dev = HWIF(drive)->pci_dev;
784 u8 mcr1 = 0, mcr3 = 0, scr1 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100786 pci_read_config_byte(dev, 0x50, &mcr1);
787 pci_read_config_byte(dev, 0x52, &mcr3);
788 pci_read_config_byte(dev, 0x5a, &scr1);
789 printk("%s: (%s) mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n",
790 drive->name, __FUNCTION__, mcr1, mcr3, scr1);
791 if (scr1 & 0x10)
792 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200793 ide_dma_lost_irq(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794}
795
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100796static void hpt370_clear_engine(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100798 ide_hwif_t *hwif = HWIF(drive);
799
800 pci_write_config_byte(hwif->pci_dev, hwif->select_data, 0x37);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 udelay(10);
802}
803
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100804static void hpt370_irq_timeout(ide_drive_t *drive)
805{
806 ide_hwif_t *hwif = HWIF(drive);
807 u16 bfifo = 0;
808 u8 dma_cmd;
809
810 pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
811 printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff);
812
813 /* get DMA command mode */
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200814 dma_cmd = inb(hwif->dma_command);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100815 /* stop DMA */
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200816 outb(dma_cmd & ~0x1, hwif->dma_command);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100817 hpt370_clear_engine(drive);
818}
819
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820static void hpt370_ide_dma_start(ide_drive_t *drive)
821{
822#ifdef HPT_RESET_STATE_ENGINE
823 hpt370_clear_engine(drive);
824#endif
825 ide_dma_start(drive);
826}
827
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100828static int hpt370_ide_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829{
830 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200831 u8 dma_stat = inb(hwif->dma_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832
833 if (dma_stat & 0x01) {
834 /* wait a little */
835 udelay(20);
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200836 dma_stat = inb(hwif->dma_status);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100837 if (dma_stat & 0x01)
838 hpt370_irq_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 return __ide_dma_end(drive);
841}
842
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200843static void hpt370_dma_timeout(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844{
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100845 hpt370_irq_timeout(drive);
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200846 ide_dma_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847}
848
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849/* returns 1 if DMA IRQ issued, 0 otherwise */
850static int hpt374_ide_dma_test_irq(ide_drive_t *drive)
851{
852 ide_hwif_t *hwif = HWIF(drive);
853 u16 bfifo = 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100854 u8 dma_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100856 pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 if (bfifo & 0x1FF) {
858// printk("%s: %d bytes in FIFO\n", drive->name, bfifo);
859 return 0;
860 }
861
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100862 dma_stat = inb(hwif->dma_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 /* return 1 if INTR asserted */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100864 if (dma_stat & 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 return 1;
866
867 if (!drive->waiting_for_dma)
868 printk(KERN_WARNING "%s: (%s) called while not waiting\n",
869 drive->name, __FUNCTION__);
870 return 0;
871}
872
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100873static int hpt374_ide_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 ide_hwif_t *hwif = HWIF(drive);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100876 struct pci_dev *dev = hwif->pci_dev;
877 u8 mcr = 0, mcr_addr = hwif->select_data;
878 u8 bwsr = 0, mask = hwif->channel ? 0x02 : 0x01;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100880 pci_read_config_byte(dev, 0x6a, &bwsr);
881 pci_read_config_byte(dev, mcr_addr, &mcr);
882 if (bwsr & mask)
883 pci_write_config_byte(dev, mcr_addr, mcr | 0x30);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 return __ide_dma_end(drive);
885}
886
887/**
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800888 * hpt3xxn_set_clock - perform clock switching dance
889 * @hwif: hwif to switch
890 * @mode: clocking mode (0x21 for write, 0x23 otherwise)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800892 * Switch the DPLL clock on the HPT3xxN devices. This is a right mess.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 */
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800894
895static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896{
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100897 unsigned long base = hwif->extra_base;
898 u8 scr2 = inb(base + 0x6b);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800899
900 if ((scr2 & 0x7f) == mode)
901 return;
902
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 /* Tristate the bus */
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100904 outb(0x80, base + 0x63);
905 outb(0x80, base + 0x67);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800906
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 /* Switch clock and reset channels */
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100908 outb(mode, base + 0x6b);
909 outb(0xc0, base + 0x69);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800910
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100911 /*
912 * Reset the state machines.
913 * NOTE: avoid accidentally enabling the disabled channels.
914 */
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100915 outb(inb(base + 0x60) | 0x32, base + 0x60);
916 outb(inb(base + 0x64) | 0x32, base + 0x64);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800917
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 /* Complete reset */
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100919 outb(0x00, base + 0x69);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800920
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 /* Reconnect channels to bus */
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100922 outb(0x00, base + 0x63);
923 outb(0x00, base + 0x67);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924}
925
926/**
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800927 * hpt3xxn_rw_disk - prepare for I/O
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 * @drive: drive for command
929 * @rq: block request structure
930 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800931 * This is called when a disk I/O is issued to HPT3xxN.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 * We need it because of the clock switching.
933 */
934
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800935static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100937 hpt3xxn_set_clock(HWIF(drive), rq_data_dir(rq) ? 0x23 : 0x21);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938}
939
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940/*
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800941 * Set/get power state for a drive.
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100942 * NOTE: affects both drives on each channel.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 *
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800944 * When we turn the power back on, we need to re-initialize things.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 */
946#define TRISTATE_BIT 0x8000
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800947
948static int hpt3xx_busproc(ide_drive_t *drive, int state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100950 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100952 u8 mcr_addr = hwif->select_data + 2;
953 u8 resetmask = hwif->channel ? 0x80 : 0x40;
954 u8 bsr2 = 0;
955 u16 mcr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956
957 hwif->bus_state = state;
958
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800959 /* Grab the status. */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100960 pci_read_config_word(dev, mcr_addr, &mcr);
961 pci_read_config_byte(dev, 0x59, &bsr2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800963 /*
964 * Set the state. We don't set it if we don't need to do so.
965 * Make sure that the drive knows that it has failed if it's off.
966 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 switch (state) {
968 case BUSSTATE_ON:
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100969 if (!(bsr2 & resetmask))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970 return 0;
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800971 hwif->drives[0].failures = hwif->drives[1].failures = 0;
972
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100973 pci_write_config_byte(dev, 0x59, bsr2 & ~resetmask);
974 pci_write_config_word(dev, mcr_addr, mcr & ~TRISTATE_BIT);
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800975 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 case BUSSTATE_OFF:
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100977 if ((bsr2 & resetmask) && !(mcr & TRISTATE_BIT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978 return 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100979 mcr &= ~TRISTATE_BIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 break;
981 case BUSSTATE_TRISTATE:
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100982 if ((bsr2 & resetmask) && (mcr & TRISTATE_BIT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983 return 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100984 mcr |= TRISTATE_BIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 break;
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800986 default:
987 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800990 hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
991 hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
992
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100993 pci_write_config_word(dev, mcr_addr, mcr);
994 pci_write_config_byte(dev, 0x59, bsr2 | resetmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 return 0;
996}
997
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100998/**
999 * hpt37x_calibrate_dpll - calibrate the DPLL
1000 * @dev: PCI device
1001 *
1002 * Perform a calibration cycle on the DPLL.
1003 * Returns 1 if this succeeds
1004 */
1005static int __devinit hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001007 u32 dpll = (f_high << 16) | f_low | 0x100;
1008 u8 scr2;
1009 int i;
Alan Coxb39b01f2005-06-27 15:24:27 -07001010
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001011 pci_write_config_dword(dev, 0x5c, dpll);
Alan Coxb39b01f2005-06-27 15:24:27 -07001012
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001013 /* Wait for oscillator ready */
1014 for(i = 0; i < 0x5000; ++i) {
1015 udelay(50);
1016 pci_read_config_byte(dev, 0x5b, &scr2);
1017 if (scr2 & 0x80)
Alan Coxb39b01f2005-06-27 15:24:27 -07001018 break;
1019 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001020 /* See if it stays ready (we'll just bail out if it's not yet) */
1021 for(i = 0; i < 0x1000; ++i) {
1022 pci_read_config_byte(dev, 0x5b, &scr2);
1023 /* DPLL destabilized? */
1024 if(!(scr2 & 0x80))
1025 return 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001026 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001027 /* Turn off tuning, we have the DPLL set */
1028 pci_read_config_dword (dev, 0x5c, &dpll);
1029 pci_write_config_dword(dev, 0x5c, (dpll & ~0x100));
1030 return 1;
Alan Coxb39b01f2005-06-27 15:24:27 -07001031}
1032
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033static unsigned int __devinit init_chipset_hpt366(struct pci_dev *dev, const char *name)
1034{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001035 struct hpt_info *info = kmalloc(sizeof(struct hpt_info), GFP_KERNEL);
1036 unsigned long io_base = pci_resource_start(dev, 4);
1037 u8 pci_clk, dpll_clk = 0; /* PCI and DPLL clock in MHz */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001038 u8 chip_type;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001039 enum ata_clock clock;
1040
1041 if (info == NULL) {
1042 printk(KERN_ERR "%s: out of memory!\n", name);
1043 return -ENOMEM;
1044 }
1045
1046 /*
1047 * Copy everything from a static "template" structure
1048 * to just allocated per-chip hpt_info structure.
1049 */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001050 memcpy(info, pci_get_drvdata(dev), sizeof(struct hpt_info));
1051 chip_type = info->chip_type;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001052
Alan Coxb39b01f2005-06-27 15:24:27 -07001053 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
1054 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
1055 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
1056 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001058 /*
1059 * First, try to estimate the PCI clock frequency...
1060 */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001061 if (chip_type >= HPT370) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001062 u8 scr1 = 0;
1063 u16 f_cnt = 0;
1064 u32 temp = 0;
Alan Coxb39b01f2005-06-27 15:24:27 -07001065
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001066 /* Interrupt force enable. */
1067 pci_read_config_byte(dev, 0x5a, &scr1);
1068 if (scr1 & 0x10)
1069 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001070
1071 /*
1072 * HighPoint does this for HPT372A.
1073 * NOTE: This register is only writeable via I/O space.
1074 */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001075 if (chip_type == HPT372A)
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001076 outb(0x0e, io_base + 0x9c);
1077
1078 /*
1079 * Default to PCI clock. Make sure MA15/16 are set to output
1080 * to prevent drives having problems with 40-pin cables.
1081 */
1082 pci_write_config_byte(dev, 0x5b, 0x23);
1083
1084 /*
1085 * We'll have to read f_CNT value in order to determine
1086 * the PCI clock frequency according to the following ratio:
1087 *
1088 * f_CNT = Fpci * 192 / Fdpll
1089 *
1090 * First try reading the register in which the HighPoint BIOS
1091 * saves f_CNT value before reprogramming the DPLL from its
1092 * default setting (which differs for the various chips).
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001093 *
Sergei Shtylyov72931362007-09-11 22:28:35 +02001094 * NOTE: This register is only accessible via I/O space;
1095 * HPT374 BIOS only saves it for the function 0, so we have to
1096 * always read it from there -- no need to check the result of
1097 * pci_get_slot() for the function 0 as the whole device has
1098 * been already "pinned" (via function 1) in init_setup_hpt374()
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001099 */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001100 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
1101 struct pci_dev *dev1 = pci_get_slot(dev->bus,
1102 dev->devfn - 1);
1103 unsigned long io_base = pci_resource_start(dev1, 4);
1104
1105 temp = inl(io_base + 0x90);
1106 pci_dev_put(dev1);
1107 } else
1108 temp = inl(io_base + 0x90);
1109
1110 /*
1111 * In case the signature check fails, we'll have to
1112 * resort to reading the f_CNT register itself in hopes
1113 * that nobody has touched the DPLL yet...
1114 */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001115 if ((temp & 0xFFFFF000) != 0xABCDE000) {
1116 int i;
1117
1118 printk(KERN_WARNING "%s: no clock data saved by BIOS\n",
1119 name);
1120
1121 /* Calculate the average value of f_CNT. */
1122 for (temp = i = 0; i < 128; i++) {
1123 pci_read_config_word(dev, 0x78, &f_cnt);
1124 temp += f_cnt & 0x1ff;
1125 mdelay(1);
1126 }
1127 f_cnt = temp / 128;
1128 } else
1129 f_cnt = temp & 0x1ff;
1130
1131 dpll_clk = info->dpll_clk;
1132 pci_clk = (f_cnt * dpll_clk) / 192;
1133
1134 /* Clamp PCI clock to bands. */
1135 if (pci_clk < 40)
1136 pci_clk = 33;
1137 else if(pci_clk < 45)
1138 pci_clk = 40;
1139 else if(pci_clk < 55)
1140 pci_clk = 50;
1141 else
1142 pci_clk = 66;
1143
1144 printk(KERN_INFO "%s: DPLL base: %d MHz, f_CNT: %d, "
1145 "assuming %d MHz PCI\n", name, dpll_clk, f_cnt, pci_clk);
1146 } else {
1147 u32 itr1 = 0;
1148
1149 pci_read_config_dword(dev, 0x40, &itr1);
1150
1151 /* Detect PCI clock by looking at cmd_high_time. */
1152 switch((itr1 >> 8) & 0x07) {
1153 case 0x09:
1154 pci_clk = 40;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001155 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001156 case 0x05:
1157 pci_clk = 25;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001158 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001159 case 0x07:
1160 default:
1161 pci_clk = 33;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001162 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001163 }
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001164 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001166 /* Let's assume we'll use PCI clock for the ATA clock... */
1167 switch (pci_clk) {
1168 case 25:
1169 clock = ATA_CLOCK_25MHZ;
1170 break;
1171 case 33:
1172 default:
1173 clock = ATA_CLOCK_33MHZ;
1174 break;
1175 case 40:
1176 clock = ATA_CLOCK_40MHZ;
1177 break;
1178 case 50:
1179 clock = ATA_CLOCK_50MHZ;
1180 break;
1181 case 66:
1182 clock = ATA_CLOCK_66MHZ;
1183 break;
1184 }
1185
1186 /*
1187 * Only try the DPLL if we don't have a table for the PCI clock that
1188 * we are running at for HPT370/A, always use it for anything newer...
1189 *
1190 * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI.
1191 * We also don't like using the DPLL because this causes glitches
1192 * on PRST-/SRST- when the state engine gets reset...
1193 */
Sergei Shtylyov866664d2008-01-25 22:17:05 +01001194 if (chip_type >= HPT374 || info->timings->clock_table[clock] == NULL) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001195 u16 f_low, delta = pci_clk < 50 ? 2 : 4;
1196 int adjust;
1197
1198 /*
1199 * Select 66 MHz DPLL clock only if UltraATA/133 mode is
1200 * supported/enabled, use 50 MHz DPLL clock otherwise...
1201 */
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001202 if (info->udma_mask == ATA_UDMA6) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001203 dpll_clk = 66;
1204 clock = ATA_CLOCK_66MHZ;
1205 } else if (dpll_clk) { /* HPT36x chips don't have DPLL */
1206 dpll_clk = 50;
1207 clock = ATA_CLOCK_50MHZ;
1208 }
1209
Sergei Shtylyov866664d2008-01-25 22:17:05 +01001210 if (info->timings->clock_table[clock] == NULL) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001211 printk(KERN_ERR "%s: unknown bus timing!\n", name);
1212 kfree(info);
1213 return -EIO;
1214 }
1215
1216 /* Select the DPLL clock. */
1217 pci_write_config_byte(dev, 0x5b, 0x21);
1218
1219 /*
1220 * Adjust the DPLL based upon PCI clock, enable it,
1221 * and wait for stabilization...
1222 */
1223 f_low = (pci_clk * 48) / dpll_clk;
1224
1225 for (adjust = 0; adjust < 8; adjust++) {
1226 if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta))
1227 break;
1228
1229 /*
1230 * See if it'll settle at a fractionally different clock
1231 */
1232 if (adjust & 1)
1233 f_low -= adjust >> 1;
1234 else
1235 f_low += adjust >> 1;
1236 }
1237 if (adjust == 8) {
1238 printk(KERN_ERR "%s: DPLL did not stabilize!\n", name);
1239 kfree(info);
1240 return -EIO;
1241 }
1242
1243 printk("%s: using %d MHz DPLL clock\n", name, dpll_clk);
1244 } else {
1245 /* Mark the fact that we're not using the DPLL. */
1246 dpll_clk = 0;
1247
1248 printk("%s: using %d MHz PCI clock\n", name, pci_clk);
1249 }
1250
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001251 /* Store the clock frequencies. */
1252 info->dpll_clk = dpll_clk;
1253 info->pci_clk = pci_clk;
Sergei Shtylyov866664d2008-01-25 22:17:05 +01001254 info->clock = clock;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001255
1256 /* Point to this chip's own instance of the hpt_info structure. */
1257 pci_set_drvdata(dev, info);
1258
Sergei Shtylyov72931362007-09-11 22:28:35 +02001259 if (chip_type >= HPT370) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001260 u8 mcr1, mcr4;
1261
1262 /*
1263 * Reset the state engines.
1264 * NOTE: Avoid accidentally enabling the disabled channels.
1265 */
1266 pci_read_config_byte (dev, 0x50, &mcr1);
1267 pci_read_config_byte (dev, 0x54, &mcr4);
1268 pci_write_config_byte(dev, 0x50, (mcr1 | 0x32));
1269 pci_write_config_byte(dev, 0x54, (mcr4 | 0x32));
1270 udelay(100);
1271 }
1272
1273 /*
1274 * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
1275 * the MISC. register to stretch the UltraDMA Tss timing.
1276 * NOTE: This register is only writeable via I/O space.
1277 */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001278 if (chip_type == HPT371N && clock == ATA_CLOCK_66MHZ)
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001279
1280 outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c);
1281
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282 return dev->irq;
1283}
1284
1285static void __devinit init_hwif_hpt366(ide_hwif_t *hwif)
1286{
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001287 struct pci_dev *dev = hwif->pci_dev;
1288 struct hpt_info *info = pci_get_drvdata(dev);
1289 int serialize = HPT_SERIALIZE_IO;
1290 u8 scr1 = 0, ata66 = hwif->channel ? 0x01 : 0x02;
1291 u8 chip_type = info->chip_type;
1292 u8 new_mcr, old_mcr = 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001293
1294 /* Cache the channel's MISC. control registers' offset */
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001295 hwif->select_data = hwif->channel ? 0x54 : 0x50;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001296
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +02001297 hwif->set_pio_mode = &hpt3xx_set_pio_mode;
Sergei Shtylyov866664d2008-01-25 22:17:05 +01001298 hwif->set_dma_mode = &hpt3xx_set_mode;
Sergei Shtylyova488f342008-01-25 22:17:05 +01001299
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001300 hwif->quirkproc = &hpt3xx_quirkproc;
1301 hwif->intrproc = &hpt3xx_intrproc;
1302 hwif->maskproc = &hpt3xx_maskproc;
1303 hwif->busproc = &hpt3xx_busproc;
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001304
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001305 hwif->udma_filter = &hpt3xx_udma_filter;
Sergei Shtylyovb4e44362007-10-11 23:53:58 +02001306 hwif->mdma_filter = &hpt3xx_mdma_filter;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001307
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001308 /*
1309 * HPT3xxN chips have some complications:
1310 *
1311 * - on 33 MHz PCI we must clock switch
1312 * - on 66 MHz PCI we must NOT use the PCI clock
1313 */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001314 if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) {
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001315 /*
1316 * Clock is shared between the channels,
1317 * so we'll have to serialize them... :-(
1318 */
1319 serialize = 1;
1320 hwif->rw_disk = &hpt3xxn_rw_disk;
1321 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001323 /* Serialize access to this device if needed */
1324 if (serialize && hwif->mate)
1325 hwif->serialized = hwif->mate->serialized = 1;
1326
1327 /*
1328 * Disable the "fast interrupt" prediction. Don't hold off
1329 * on interrupts. (== 0x01 despite what the docs say)
1330 */
1331 pci_read_config_byte(dev, hwif->select_data + 1, &old_mcr);
1332
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001333 if (info->chip_type >= HPT374)
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001334 new_mcr = old_mcr & ~0x07;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001335 else if (info->chip_type >= HPT370) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001336 new_mcr = old_mcr;
1337 new_mcr &= ~0x02;
1338
1339#ifdef HPT_DELAY_INTERRUPT
1340 new_mcr &= ~0x01;
1341#else
1342 new_mcr |= 0x01;
1343#endif
1344 } else /* HPT366 and HPT368 */
1345 new_mcr = old_mcr & ~0x80;
1346
1347 if (new_mcr != old_mcr)
1348 pci_write_config_byte(dev, hwif->select_data + 1, new_mcr);
1349
Bartlomiej Zolnierkiewicza29ec3b2007-10-16 22:29:52 +02001350 if (hwif->dma_base == 0)
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001351 return;
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001352
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353 /*
1354 * The HPT37x uses the CBLID pins as outputs for MA15/MA16
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001355 * address lines to access an external EEPROM. To read valid
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 * cable detect state the pins must be enabled as inputs.
1357 */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001358 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359 /*
1360 * HPT374 PCI function 1
1361 * - set bit 15 of reg 0x52 to enable TCBLID as input
1362 * - set bit 15 of reg 0x56 to enable FCBLID as input
1363 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001364 u8 mcr_addr = hwif->select_data + 2;
1365 u16 mcr;
1366
1367 pci_read_config_word (dev, mcr_addr, &mcr);
1368 pci_write_config_word(dev, mcr_addr, (mcr | 0x8000));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369 /* now read cable id register */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001370 pci_read_config_byte (dev, 0x5a, &scr1);
1371 pci_write_config_word(dev, mcr_addr, mcr);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001372 } else if (chip_type >= HPT370) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373 /*
1374 * HPT370/372 and 374 pcifn 0
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001375 * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001377 u8 scr2 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001379 pci_read_config_byte (dev, 0x5b, &scr2);
1380 pci_write_config_byte(dev, 0x5b, (scr2 & ~1));
1381 /* now read cable id register */
1382 pci_read_config_byte (dev, 0x5a, &scr1);
1383 pci_write_config_byte(dev, 0x5b, scr2);
1384 } else
1385 pci_read_config_byte (dev, 0x5a, &scr1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +02001387 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
1388 hwif->cbl = (scr1 & ata66) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001390 if (chip_type >= HPT374) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001391 hwif->ide_dma_test_irq = &hpt374_ide_dma_test_irq;
1392 hwif->ide_dma_end = &hpt374_ide_dma_end;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001393 } else if (chip_type >= HPT370) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001394 hwif->dma_start = &hpt370_ide_dma_start;
1395 hwif->ide_dma_end = &hpt370_ide_dma_end;
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +02001396 hwif->dma_timeout = &hpt370_dma_timeout;
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001397 } else
Sergei Shtylyov841d2a92007-07-09 23:17:54 +02001398 hwif->dma_lost_irq = &hpt366_dma_lost_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399}
1400
1401static void __devinit init_dma_hpt366(ide_hwif_t *hwif, unsigned long dmabase)
1402{
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001403 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001404 u8 masterdma = 0, slavedma = 0;
1405 u8 dma_new = 0, dma_old = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 unsigned long flags;
1407
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +02001408 dma_old = inb(dmabase + 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409
1410 local_irq_save(flags);
1411
1412 dma_new = dma_old;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001413 pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma);
1414 pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47, &slavedma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415
1416 if (masterdma & 0x30) dma_new |= 0x20;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001417 if ( slavedma & 0x30) dma_new |= 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418 if (dma_new != dma_old)
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +02001419 outb(dma_new, dmabase + 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420
1421 local_irq_restore(flags);
1422
1423 ide_setup_dma(hwif, dmabase, 8);
1424}
1425
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001426static void __devinit hpt374_init(struct pci_dev *dev, struct pci_dev *dev2)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427{
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001428 if (dev2->irq != dev->irq) {
1429 /* FIXME: we need a core pci_set_interrupt() */
1430 dev2->irq = dev->irq;
1431 printk(KERN_INFO "HPT374: PCI config space interrupt fixed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433}
1434
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001435static void __devinit hpt371_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436{
Auke Kok44c10132007-06-08 15:46:36 -07001437 u8 mcr1 = 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001438
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001439 /*
1440 * HPT371 chips physically have only one channel, the secondary one,
1441 * but the primary channel registers do exist! Go figure...
1442 * So, we manually disable the non-existing channel here
1443 * (if the BIOS hasn't done this already).
1444 */
1445 pci_read_config_byte(dev, 0x50, &mcr1);
1446 if (mcr1 & 0x04)
Sergei Shtylyov90778572007-02-07 18:17:51 +01001447 pci_write_config_byte(dev, 0x50, mcr1 & ~0x04);
Sergei Shtylyov90778572007-02-07 18:17:51 +01001448}
1449
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001450static int __devinit hpt36x_init(struct pci_dev *dev, struct pci_dev *dev2)
Sergei Shtylyov90778572007-02-07 18:17:51 +01001451{
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001452 u8 mcr1 = 0, pin1 = 0, pin2 = 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001453
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001454 /*
1455 * Now we'll have to force both channels enabled if
1456 * at least one of them has been enabled by BIOS...
1457 */
1458 pci_read_config_byte(dev, 0x50, &mcr1);
1459 if (mcr1 & 0x30)
1460 pci_write_config_byte(dev, 0x50, mcr1 | 0x30);
Sergei Shtylyov90778572007-02-07 18:17:51 +01001461
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001462 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin1);
1463 pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001464
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001465 if (pin1 != pin2 && dev->irq == dev2->irq) {
1466 printk(KERN_INFO "HPT36x: onboard version of chipset, "
1467 "pin1=%d pin2=%d\n", pin1, pin2);
1468 return 1;
1469 }
1470
1471 return 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001472}
1473
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +02001474static const struct ide_port_info hpt366_chipsets[] __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001475 { /* 0 */
1476 .name = "HPT36x",
1477 .init_chipset = init_chipset_hpt366,
1478 .init_hwif = init_hwif_hpt366,
1479 .init_dma = init_dma_hpt366,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001480 /*
1481 * HPT36x chips have one channel per function and have
1482 * both channel enable bits located differently and visible
1483 * to both functions -- really stupid design decision... :-(
1484 * Bit 4 is for the primary channel, bit 5 for the secondary.
1485 */
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001486 .enablebits = {{0x50,0x10,0x10}, {0x54,0x04,0x04}},
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001487 .extra = 240,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001488 .host_flags = IDE_HFLAG_SINGLE |
1489 IDE_HFLAG_NO_ATAPI_DMA |
1490 IDE_HFLAG_OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001491 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001492 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493 },{ /* 1 */
1494 .name = "HPT372A",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495 .init_chipset = init_chipset_hpt366,
1496 .init_hwif = init_hwif_hpt366,
1497 .init_dma = init_dma_hpt366,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001498 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001499 .extra = 240,
Bartlomiej Zolnierkiewicz7cab14a2007-10-19 00:30:06 +02001500 .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001501 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001502 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 },{ /* 2 */
1504 .name = "HPT302",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 .init_chipset = init_chipset_hpt366,
1506 .init_hwif = init_hwif_hpt366,
1507 .init_dma = init_dma_hpt366,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001508 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001509 .extra = 240,
Bartlomiej Zolnierkiewicz7cab14a2007-10-19 00:30:06 +02001510 .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001511 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001512 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513 },{ /* 3 */
1514 .name = "HPT371",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 .init_chipset = init_chipset_hpt366,
1516 .init_hwif = init_hwif_hpt366,
1517 .init_dma = init_dma_hpt366,
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001518 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001519 .extra = 240,
Bartlomiej Zolnierkiewicz7cab14a2007-10-19 00:30:06 +02001520 .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001521 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001522 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523 },{ /* 4 */
1524 .name = "HPT374",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 .init_chipset = init_chipset_hpt366,
1526 .init_hwif = init_hwif_hpt366,
1527 .init_dma = init_dma_hpt366,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001528 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001529 .udma_mask = ATA_UDMA5,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001530 .extra = 240,
Bartlomiej Zolnierkiewicz7cab14a2007-10-19 00:30:06 +02001531 .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001532 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001533 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534 },{ /* 5 */
1535 .name = "HPT372N",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 .init_chipset = init_chipset_hpt366,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537 .init_hwif = init_hwif_hpt366,
1538 .init_dma = init_dma_hpt366,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001539 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001540 .extra = 240,
Bartlomiej Zolnierkiewicz7cab14a2007-10-19 00:30:06 +02001541 .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001542 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001543 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544 }
1545};
1546
1547/**
1548 * hpt366_init_one - called when an HPT366 is found
1549 * @dev: the hpt366 device
1550 * @id: the matching pci id
1551 *
1552 * Called when the PCI registration layer (or the IDE initialization)
1553 * finds a device matching our IDE device tables.
1554 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id)
1556{
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +02001557 const struct hpt_info *info = NULL;
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001558 struct pci_dev *dev2 = NULL;
Bartlomiej Zolnierkiewicz039788e2007-10-20 00:32:34 +02001559 struct ide_port_info d;
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001560 u8 idx = id->driver_data;
1561 u8 rev = dev->revision;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001563 if ((idx == 0 || idx == 4) && (PCI_FUNC(dev->devfn) & 1))
1564 return -ENODEV;
1565
1566 switch (idx) {
1567 case 0:
1568 if (rev < 3)
1569 info = &hpt36x;
1570 else {
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +02001571 static const struct hpt_info *hpt37x_info[] =
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001572 { &hpt370, &hpt370a, &hpt372, &hpt372n };
1573
1574 info = hpt37x_info[min_t(u8, rev, 6) - 3];
1575 idx++;
1576 }
1577 break;
1578 case 1:
1579 info = (rev > 1) ? &hpt372n : &hpt372a;
1580 break;
1581 case 2:
1582 info = (rev > 1) ? &hpt302n : &hpt302;
1583 break;
1584 case 3:
1585 hpt371_init(dev);
1586 info = (rev > 1) ? &hpt371n : &hpt371;
1587 break;
1588 case 4:
1589 info = &hpt374;
1590 break;
1591 case 5:
1592 info = &hpt372n;
1593 break;
1594 }
1595
1596 d = hpt366_chipsets[idx];
1597
1598 d.name = info->chip_name;
1599 d.udma_mask = info->udma_mask;
1600
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +02001601 pci_set_drvdata(dev, (void *)info);
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001602
1603 if (info == &hpt36x || info == &hpt374)
1604 dev2 = pci_get_slot(dev->bus, dev->devfn + 1);
1605
1606 if (dev2) {
1607 int ret;
1608
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +02001609 pci_set_drvdata(dev2, (void *)info);
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001610
1611 if (info == &hpt374)
1612 hpt374_init(dev, dev2);
1613 else {
1614 if (hpt36x_init(dev, dev2))
1615 d.host_flags |= IDE_HFLAG_BOOTABLE;
1616 }
1617
1618 ret = ide_setup_pci_devices(dev, dev2, &d);
1619 if (ret < 0)
1620 pci_dev_put(dev2);
1621 return ret;
1622 }
1623
1624 return ide_setup_pci_device(dev, &d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625}
1626
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +02001627static const struct pci_device_id hpt366_pci_tbl[] = {
1628 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), 0 },
1629 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), 1 },
1630 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), 2 },
1631 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), 3 },
1632 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374), 4 },
1633 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), 5 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634 { 0, },
1635};
1636MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl);
1637
1638static struct pci_driver driver = {
1639 .name = "HPT366_IDE",
1640 .id_table = hpt366_pci_tbl,
1641 .probe = hpt366_init_one,
1642};
1643
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +01001644static int __init hpt366_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645{
1646 return ide_pci_register_driver(&driver);
1647}
1648
1649module_init(hpt366_ide_init);
1650
1651MODULE_AUTHOR("Andre Hedrick");
1652MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE");
1653MODULE_LICENSE("GPL");