blob: e9b07a97c3408d1da2ac7cca57e268ed4173f3a6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02002 * linux/drivers/ide/pci/hpt366.c Version 1.10 Jun 29, 2007
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
5 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
6 * Portions Copyright (C) 2003 Red Hat Inc
Sergei Shtylyov38b66f82007-04-20 22:16:58 +02007 * Portions Copyright (C) 2005-2007 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Thanks to HighPoint Technologies for their assistance, and hardware.
10 * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his
11 * donation of an ABit BP6 mainboard, processor, and memory acellerated
12 * development and support.
13 *
Alan Coxb39b01f2005-06-27 15:24:27 -070014 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -080015 * HighPoint has its own drivers (open source except for the RAID part)
16 * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/.
17 * This may be useful to anyone wanting to work on this driver, however do not
18 * trust them too much since the code tends to become less and less meaningful
19 * as the time passes... :-/
Alan Coxb39b01f2005-06-27 15:24:27 -070020 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 * Note that final HPT370 support was done by force extraction of GPL.
22 *
23 * - add function for getting/setting power status of drive
24 * - the HPT370's state machine can get confused. reset it before each dma
25 * xfer to prevent that from happening.
26 * - reset state engine whenever we get an error.
27 * - check for busmaster state at end of dma.
28 * - use new highpoint timings.
29 * - detect bus speed using highpoint register.
30 * - use pll if we don't have a clock table. added a 66MHz table that's
31 * just 2x the 33MHz table.
32 * - removed turnaround. NOTE: we never want to switch between pll and
33 * pci clocks as the chip can glitch in those cases. the highpoint
34 * approved workaround slows everything down too much to be useful. in
35 * addition, we would have to serialize access to each chip.
36 * Adrian Sun <a.sun@sun.com>
37 *
38 * add drive timings for 66MHz PCI bus,
39 * fix ATA Cable signal detection, fix incorrect /proc info
40 * add /proc display for per-drive PIO/DMA/UDMA mode and
41 * per-channel ATA-33/66 Cable detect.
42 * Duncan Laurie <void@sun.com>
43 *
44 * fixup /proc output for multiple controllers
45 * Tim Hockin <thockin@sun.com>
46 *
47 * On hpt366:
48 * Reset the hpt366 on error, reset on dma
49 * Fix disabling Fast Interrupt hpt366.
50 * Mike Waychison <crlf@sun.com>
51 *
52 * Added support for 372N clocking and clock switching. The 372N needs
53 * different clocks on read/write. This requires overloading rw_disk and
54 * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for
55 * keeping me sane.
56 * Alan Cox <alan@redhat.com>
57 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -080058 * - fix the clock turnaround code: it was writing to the wrong ports when
59 * called for the secondary channel, caching the current clock mode per-
60 * channel caused the cached register value to get out of sync with the
61 * actual one, the channels weren't serialized, the turnaround shouldn't
62 * be done on 66 MHz PCI bus
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010063 * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used
64 * does not allow for this speed anyway
65 * - avoid touching disabled channels (e.g. HPT371/N are single channel chips,
66 * their primary channel is kind of virtual, it isn't tied to any pins)
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -080067 * - fix/remove bad/unused timing tables and use one set of tables for the whole
68 * HPT37x chip family; save space by introducing the separate transfer mode
69 * table in which the mode lookup is done
Sergei Shtylyov26c068d2006-12-13 00:35:52 -080070 * - use f_CNT value saved by the HighPoint BIOS as reading it directly gives
71 * the wrong PCI frequency since DPLL has already been calibrated by BIOS
Sergei Shtylyov33b18a62006-12-13 00:35:50 -080072 * - fix the hotswap code: it caused RESET- to glitch when tristating the bus,
73 * and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -080074 * - pass to init_chipset() handlers a copy of the IDE PCI device structure as
75 * they tamper with its fields
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010076 * - pass to the init_setup handlers a copy of the ide_pci_device_t structure
77 * since they may tamper with its fields
Sergei Shtylyov90778572007-02-07 18:17:51 +010078 * - prefix the driver startup messages with the real chip name
79 * - claim the extra 240 bytes of I/O space for all chips
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +020080 * - optimize the UltraDMA filtering and the drive list lookup code
Sergei Shtylyovb4586712007-02-07 18:17:54 +010081 * - use pci_get_slot() to get to the function 1 of HPT36x/374
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010082 * - cache offset of the channel's misc. control registers (MCRs) being used
83 * throughout the driver
84 * - only touch the relevant MCR when detecting the cable type on HPT374's
85 * function 1
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +010086 * - rename all the register related variables consistently
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010087 * - move all the interrupt twiddling code from the speedproc handlers into
88 * init_hwif_hpt366(), also grouping all the DMA related code together there
89 * - merge two HPT37x speedproc handlers, fix the PIO timing register mask and
90 * separate the UltraDMA and MWDMA masks there to avoid changing PIO timings
91 * when setting an UltraDMA mode
92 * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select
93 * the best possible one
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +010094 * - clean up DMA timeout handling for HPT370
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010095 * - switch to using the enumeration type to differ between the numerous chip
96 * variants, matching PCI device/revision ID with the chip type early, at the
97 * init_setup stage
98 * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies,
99 * stop duplicating it for each channel by storing the pointer in the pci_dev
100 * structure: first, at the init_setup stage, point it to a static "template"
101 * with only the chip type and its specific base DPLL frequency, the highest
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200102 * UltraDMA mode, and the chip settings table pointer filled, then, at the
103 * init_chipset stage, allocate per-chip instance and fill it with the rest
104 * of the necessary information
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100105 * - get rid of the constant thresholds in the HPT37x PCI clock detection code,
106 * switch to calculating PCI clock frequency based on the chip's base DPLL
107 * frequency
108 * - switch to using the DPLL clock and enable UltraATA/133 mode by default on
Sergei Shtylyov278978e2007-06-08 15:14:32 +0200109 * anything newer than HPT370/A (except HPT374 that is not capable of this
110 * mode according to the manual)
Sergei Shtylyov6273d262007-02-07 18:18:20 +0100111 * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(),
112 * also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100113 * unify HPT36x/37x timing setup code and the speedproc handlers by joining
114 * the register setting lists into the table indexed by the clock selected
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200115 * - set the correct hwif->ultra_mask for each individual chip
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100116 * Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 */
118
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119#include <linux/types.h>
120#include <linux/module.h>
121#include <linux/kernel.h>
122#include <linux/delay.h>
123#include <linux/timer.h>
124#include <linux/mm.h>
125#include <linux/ioport.h>
126#include <linux/blkdev.h>
127#include <linux/hdreg.h>
128
129#include <linux/interrupt.h>
130#include <linux/pci.h>
131#include <linux/init.h>
132#include <linux/ide.h>
133
134#include <asm/uaccess.h>
135#include <asm/io.h>
136#include <asm/irq.h>
137
138/* various tuning parameters */
139#define HPT_RESET_STATE_ENGINE
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800140#undef HPT_DELAY_INTERRUPT
141#define HPT_SERIALIZE_IO 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142
143static const char *quirk_drives[] = {
144 "QUANTUM FIREBALLlct08 08",
145 "QUANTUM FIREBALLP KA6.4",
146 "QUANTUM FIREBALLP LM20.4",
147 "QUANTUM FIREBALLP LM20.5",
148 NULL
149};
150
151static const char *bad_ata100_5[] = {
152 "IBM-DTLA-307075",
153 "IBM-DTLA-307060",
154 "IBM-DTLA-307045",
155 "IBM-DTLA-307030",
156 "IBM-DTLA-307020",
157 "IBM-DTLA-307015",
158 "IBM-DTLA-305040",
159 "IBM-DTLA-305030",
160 "IBM-DTLA-305020",
161 "IC35L010AVER07-0",
162 "IC35L020AVER07-0",
163 "IC35L030AVER07-0",
164 "IC35L040AVER07-0",
165 "IC35L060AVER07-0",
166 "WDC AC310200R",
167 NULL
168};
169
170static const char *bad_ata66_4[] = {
171 "IBM-DTLA-307075",
172 "IBM-DTLA-307060",
173 "IBM-DTLA-307045",
174 "IBM-DTLA-307030",
175 "IBM-DTLA-307020",
176 "IBM-DTLA-307015",
177 "IBM-DTLA-305040",
178 "IBM-DTLA-305030",
179 "IBM-DTLA-305020",
180 "IC35L010AVER07-0",
181 "IC35L020AVER07-0",
182 "IC35L030AVER07-0",
183 "IC35L040AVER07-0",
184 "IC35L060AVER07-0",
185 "WDC AC310200R",
Sergei Shtylyov783353b2007-07-03 22:28:35 +0200186 "MAXTOR STM3320620A",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 NULL
188};
189
190static const char *bad_ata66_3[] = {
191 "WDC AC310200R",
192 NULL
193};
194
195static const char *bad_ata33[] = {
196 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
197 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
198 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
199 "Maxtor 90510D4",
200 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
201 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
202 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
203 NULL
204};
205
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800206static u8 xfer_speeds[] = {
207 XFER_UDMA_6,
208 XFER_UDMA_5,
209 XFER_UDMA_4,
210 XFER_UDMA_3,
211 XFER_UDMA_2,
212 XFER_UDMA_1,
213 XFER_UDMA_0,
214
215 XFER_MW_DMA_2,
216 XFER_MW_DMA_1,
217 XFER_MW_DMA_0,
218
219 XFER_PIO_4,
220 XFER_PIO_3,
221 XFER_PIO_2,
222 XFER_PIO_1,
223 XFER_PIO_0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224};
225
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800226/* Key for bus clock timings
227 * 36x 37x
228 * bits bits
229 * 0:3 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
230 * cycles = value + 1
231 * 4:7 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
232 * cycles = value + 1
233 * 8:11 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
234 * register access.
235 * 12:15 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
236 * register access.
237 * 16:18 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
238 * - 21 CLK frequency: 0=ATA clock, 1=dual ATA clock.
239 * 19:21 22:24 pre_high_time. Time to initialize the 1st cycle for PIO and
240 * MW DMA xfer.
241 * 22:24 25:27 cmd_pre_high_time. Time to initialize the 1st PIO cycle for
242 * task file register access.
243 * 28 28 UDMA enable.
244 * 29 29 DMA enable.
245 * 30 30 PIO MST enable. If set, the chip is in bus master mode during
246 * PIO xfer.
247 * 31 31 FIFO enable.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800250static u32 forty_base_hpt36x[] = {
251 /* XFER_UDMA_6 */ 0x900fd943,
252 /* XFER_UDMA_5 */ 0x900fd943,
253 /* XFER_UDMA_4 */ 0x900fd943,
254 /* XFER_UDMA_3 */ 0x900ad943,
255 /* XFER_UDMA_2 */ 0x900bd943,
256 /* XFER_UDMA_1 */ 0x9008d943,
257 /* XFER_UDMA_0 */ 0x9008d943,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800259 /* XFER_MW_DMA_2 */ 0xa008d943,
260 /* XFER_MW_DMA_1 */ 0xa010d955,
261 /* XFER_MW_DMA_0 */ 0xa010d9fc,
262
263 /* XFER_PIO_4 */ 0xc008d963,
264 /* XFER_PIO_3 */ 0xc010d974,
265 /* XFER_PIO_2 */ 0xc010d997,
266 /* XFER_PIO_1 */ 0xc010d9c7,
267 /* XFER_PIO_0 */ 0xc018d9d9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268};
269
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800270static u32 thirty_three_base_hpt36x[] = {
271 /* XFER_UDMA_6 */ 0x90c9a731,
272 /* XFER_UDMA_5 */ 0x90c9a731,
273 /* XFER_UDMA_4 */ 0x90c9a731,
274 /* XFER_UDMA_3 */ 0x90cfa731,
275 /* XFER_UDMA_2 */ 0x90caa731,
276 /* XFER_UDMA_1 */ 0x90cba731,
277 /* XFER_UDMA_0 */ 0x90c8a731,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800279 /* XFER_MW_DMA_2 */ 0xa0c8a731,
280 /* XFER_MW_DMA_1 */ 0xa0c8a732, /* 0xa0c8a733 */
281 /* XFER_MW_DMA_0 */ 0xa0c8a797,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800283 /* XFER_PIO_4 */ 0xc0c8a731,
284 /* XFER_PIO_3 */ 0xc0c8a742,
285 /* XFER_PIO_2 */ 0xc0d0a753,
286 /* XFER_PIO_1 */ 0xc0d0a7a3, /* 0xc0d0a793 */
287 /* XFER_PIO_0 */ 0xc0d0a7aa /* 0xc0d0a7a7 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288};
289
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800290static u32 twenty_five_base_hpt36x[] = {
291 /* XFER_UDMA_6 */ 0x90c98521,
292 /* XFER_UDMA_5 */ 0x90c98521,
293 /* XFER_UDMA_4 */ 0x90c98521,
294 /* XFER_UDMA_3 */ 0x90cf8521,
295 /* XFER_UDMA_2 */ 0x90cf8521,
296 /* XFER_UDMA_1 */ 0x90cb8521,
297 /* XFER_UDMA_0 */ 0x90cb8521,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800299 /* XFER_MW_DMA_2 */ 0xa0ca8521,
300 /* XFER_MW_DMA_1 */ 0xa0ca8532,
301 /* XFER_MW_DMA_0 */ 0xa0ca8575,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800303 /* XFER_PIO_4 */ 0xc0ca8521,
304 /* XFER_PIO_3 */ 0xc0ca8532,
305 /* XFER_PIO_2 */ 0xc0ca8542,
306 /* XFER_PIO_1 */ 0xc0d08572,
307 /* XFER_PIO_0 */ 0xc0d08585
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308};
309
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800310static u32 thirty_three_base_hpt37x[] = {
311 /* XFER_UDMA_6 */ 0x12446231, /* 0x12646231 ?? */
312 /* XFER_UDMA_5 */ 0x12446231,
313 /* XFER_UDMA_4 */ 0x12446231,
314 /* XFER_UDMA_3 */ 0x126c6231,
315 /* XFER_UDMA_2 */ 0x12486231,
316 /* XFER_UDMA_1 */ 0x124c6233,
317 /* XFER_UDMA_0 */ 0x12506297,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800319 /* XFER_MW_DMA_2 */ 0x22406c31,
320 /* XFER_MW_DMA_1 */ 0x22406c33,
321 /* XFER_MW_DMA_0 */ 0x22406c97,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800323 /* XFER_PIO_4 */ 0x06414e31,
324 /* XFER_PIO_3 */ 0x06414e42,
325 /* XFER_PIO_2 */ 0x06414e53,
326 /* XFER_PIO_1 */ 0x06814e93,
327 /* XFER_PIO_0 */ 0x06814ea7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328};
329
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800330static u32 fifty_base_hpt37x[] = {
331 /* XFER_UDMA_6 */ 0x12848242,
332 /* XFER_UDMA_5 */ 0x12848242,
333 /* XFER_UDMA_4 */ 0x12ac8242,
334 /* XFER_UDMA_3 */ 0x128c8242,
335 /* XFER_UDMA_2 */ 0x120c8242,
336 /* XFER_UDMA_1 */ 0x12148254,
337 /* XFER_UDMA_0 */ 0x121882ea,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800339 /* XFER_MW_DMA_2 */ 0x22808242,
340 /* XFER_MW_DMA_1 */ 0x22808254,
341 /* XFER_MW_DMA_0 */ 0x228082ea,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800343 /* XFER_PIO_4 */ 0x0a81f442,
344 /* XFER_PIO_3 */ 0x0a81f443,
345 /* XFER_PIO_2 */ 0x0a81f454,
346 /* XFER_PIO_1 */ 0x0ac1f465,
347 /* XFER_PIO_0 */ 0x0ac1f48a
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348};
349
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800350static u32 sixty_six_base_hpt37x[] = {
351 /* XFER_UDMA_6 */ 0x1c869c62,
352 /* XFER_UDMA_5 */ 0x1cae9c62, /* 0x1c8a9c62 */
353 /* XFER_UDMA_4 */ 0x1c8a9c62,
354 /* XFER_UDMA_3 */ 0x1c8e9c62,
355 /* XFER_UDMA_2 */ 0x1c929c62,
356 /* XFER_UDMA_1 */ 0x1c9a9c62,
357 /* XFER_UDMA_0 */ 0x1c829c62,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800359 /* XFER_MW_DMA_2 */ 0x2c829c62,
360 /* XFER_MW_DMA_1 */ 0x2c829c66,
361 /* XFER_MW_DMA_0 */ 0x2c829d2e,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800363 /* XFER_PIO_4 */ 0x0c829c62,
364 /* XFER_PIO_3 */ 0x0c829c84,
365 /* XFER_PIO_2 */ 0x0c829ca6,
366 /* XFER_PIO_1 */ 0x0d029d26,
367 /* XFER_PIO_0 */ 0x0d029d5e
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368};
369
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370#define HPT366_DEBUG_DRIVE_INFO 0
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100371#define HPT371_ALLOW_ATA133_6 1
372#define HPT302_ALLOW_ATA133_6 1
373#define HPT372_ALLOW_ATA133_6 1
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100374#define HPT370_ALLOW_ATA100_5 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375#define HPT366_ALLOW_ATA66_4 1
376#define HPT366_ALLOW_ATA66_3 1
377#define HPT366_MAX_DEVS 8
378
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100379/* Supported ATA clock frequencies */
380enum ata_clock {
381 ATA_CLOCK_25MHZ,
382 ATA_CLOCK_33MHZ,
383 ATA_CLOCK_40MHZ,
384 ATA_CLOCK_50MHZ,
385 ATA_CLOCK_66MHZ,
386 NUM_ATA_CLOCKS
Alan Coxb39b01f2005-06-27 15:24:27 -0700387};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388
Alan Coxb39b01f2005-06-27 15:24:27 -0700389/*
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100390 * Hold all the HighPoint chip information in one place.
Alan Coxb39b01f2005-06-27 15:24:27 -0700391 */
392
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100393struct hpt_info {
394 u8 chip_type; /* Chip type */
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200395 u8 max_ultra; /* Max. UltraDMA mode allowed */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100396 u8 dpll_clk; /* DPLL clock in MHz */
397 u8 pci_clk; /* PCI clock in MHz */
398 u32 **settings; /* Chipset settings table */
399};
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100400
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100401/* Supported HighPoint chips */
402enum {
403 HPT36x,
404 HPT370,
405 HPT370A,
406 HPT374,
407 HPT372,
408 HPT372A,
409 HPT302,
410 HPT371,
411 HPT372N,
412 HPT302N,
413 HPT371N
414};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100416static u32 *hpt36x_settings[NUM_ATA_CLOCKS] = {
417 twenty_five_base_hpt36x,
418 thirty_three_base_hpt36x,
419 forty_base_hpt36x,
420 NULL,
421 NULL
422};
423
424static u32 *hpt37x_settings[NUM_ATA_CLOCKS] = {
425 NULL,
426 thirty_three_base_hpt37x,
427 NULL,
428 fifty_base_hpt37x,
429 sixty_six_base_hpt37x
430};
431
432static struct hpt_info hpt36x __devinitdata = {
433 .chip_type = HPT36x,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200434 .max_ultra = HPT366_ALLOW_ATA66_3 ? (HPT366_ALLOW_ATA66_4 ? 4 : 3) : 2,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100435 .dpll_clk = 0, /* no DPLL */
436 .settings = hpt36x_settings
437};
438
439static struct hpt_info hpt370 __devinitdata = {
440 .chip_type = HPT370,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200441 .max_ultra = HPT370_ALLOW_ATA100_5 ? 5 : 4,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100442 .dpll_clk = 48,
443 .settings = hpt37x_settings
444};
445
446static struct hpt_info hpt370a __devinitdata = {
447 .chip_type = HPT370A,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200448 .max_ultra = HPT370_ALLOW_ATA100_5 ? 5 : 4,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100449 .dpll_clk = 48,
450 .settings = hpt37x_settings
451};
452
453static struct hpt_info hpt374 __devinitdata = {
454 .chip_type = HPT374,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200455 .max_ultra = 5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100456 .dpll_clk = 48,
457 .settings = hpt37x_settings
458};
459
460static struct hpt_info hpt372 __devinitdata = {
461 .chip_type = HPT372,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200462 .max_ultra = HPT372_ALLOW_ATA133_6 ? 6 : 5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100463 .dpll_clk = 55,
464 .settings = hpt37x_settings
465};
466
467static struct hpt_info hpt372a __devinitdata = {
468 .chip_type = HPT372A,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200469 .max_ultra = HPT372_ALLOW_ATA133_6 ? 6 : 5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100470 .dpll_clk = 66,
471 .settings = hpt37x_settings
472};
473
474static struct hpt_info hpt302 __devinitdata = {
475 .chip_type = HPT302,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200476 .max_ultra = HPT372_ALLOW_ATA133_6 ? 6 : 5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100477 .dpll_clk = 66,
478 .settings = hpt37x_settings
479};
480
481static struct hpt_info hpt371 __devinitdata = {
482 .chip_type = HPT371,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200483 .max_ultra = HPT371_ALLOW_ATA133_6 ? 6 : 5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100484 .dpll_clk = 66,
485 .settings = hpt37x_settings
486};
487
488static struct hpt_info hpt372n __devinitdata = {
489 .chip_type = HPT372N,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200490 .max_ultra = HPT372_ALLOW_ATA133_6 ? 6 : 5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100491 .dpll_clk = 77,
492 .settings = hpt37x_settings
493};
494
495static struct hpt_info hpt302n __devinitdata = {
496 .chip_type = HPT302N,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200497 .max_ultra = HPT302_ALLOW_ATA133_6 ? 6 : 5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100498 .dpll_clk = 77,
Sergei Shtylyov38b66f82007-04-20 22:16:58 +0200499 .settings = hpt37x_settings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100500};
501
502static struct hpt_info hpt371n __devinitdata = {
503 .chip_type = HPT371N,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200504 .max_ultra = HPT371_ALLOW_ATA133_6 ? 6 : 5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100505 .dpll_clk = 77,
506 .settings = hpt37x_settings
507};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100509static int check_in_drive_list(ide_drive_t *drive, const char **list)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510{
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100511 struct hd_driveid *id = drive->id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100513 while (*list)
514 if (!strcmp(*list++,id->model))
515 return 1;
516 return 0;
517}
Alan Coxb39b01f2005-06-27 15:24:27 -0700518
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519/*
520 * Note for the future; the SATA hpt37x we must set
521 * either PIO or UDMA modes 0,4,5
522 */
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200523
524static u8 hpt3xx_udma_filter(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100526 struct hpt_info *info = pci_get_drvdata(HWIF(drive)->pci_dev);
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200527 u8 mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200529 switch (info->chip_type) {
530 case HPT370A:
531 if (!HPT370_ALLOW_ATA100_5 ||
532 check_in_drive_list(drive, bad_ata100_5))
533 return 0x1f;
534 else
535 return 0x3f;
536 case HPT370:
537 if (!HPT370_ALLOW_ATA100_5 ||
538 check_in_drive_list(drive, bad_ata100_5))
539 mask = 0x1f;
540 else
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200541 mask = 0x3f;
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200542 break;
543 case HPT36x:
544 if (!HPT366_ALLOW_ATA66_4 ||
545 check_in_drive_list(drive, bad_ata66_4))
546 mask = 0x0f;
547 else
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200548 mask = 0x1f;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100549
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200550 if (!HPT366_ALLOW_ATA66_3 ||
551 check_in_drive_list(drive, bad_ata66_3))
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200552 mask = 0x07;
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200553 break;
554 default:
555 return 0x7f;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 }
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200557
558 return check_in_drive_list(drive, bad_ata33) ? 0x00 : mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559}
560
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100561static u32 get_speed_setting(u8 speed, struct hpt_info *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562{
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800563 int i;
564
565 /*
566 * Lookup the transfer mode table to get the index into
567 * the timing table.
568 *
569 * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used.
570 */
571 for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++)
572 if (xfer_speeds[i] == speed)
573 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100574 /*
575 * NOTE: info->settings only points to the pointer
576 * to the list of the actual register values
577 */
578 return (*info->settings)[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579}
580
581static int hpt36x_tune_chipset(ide_drive_t *drive, u8 xferspeed)
582{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100583 ide_hwif_t *hwif = HWIF(drive);
584 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100585 struct hpt_info *info = pci_get_drvdata(dev);
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200586 u8 speed = ide_rate_filter(drive, xferspeed);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100587 u8 itr_addr = drive->dn ? 0x44 : 0x40;
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100588 u32 old_itr = 0;
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200589 u32 itr_mask, new_itr;
590
591 /* TODO: move this to ide_rate_filter() [ check ->atapi_dma ] */
592 if (drive->media != ide_disk)
593 speed = min_t(u8, speed, XFER_PIO_4);
594
595 itr_mask = speed < XFER_MW_DMA_0 ? 0x30070000 :
596 (speed < XFER_UDMA_0 ? 0xc0070000 : 0xc03800ff);
597
598 new_itr = get_speed_setting(speed, info);
Alan Coxb39b01f2005-06-27 15:24:27 -0700599
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 /*
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100601 * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well)
602 * to avoid problems handling I/O errors later
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100604 pci_read_config_dword(dev, itr_addr, &old_itr);
605 new_itr = (new_itr & ~itr_mask) | (old_itr & itr_mask);
606 new_itr &= ~0xc0000000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100608 pci_write_config_dword(dev, itr_addr, new_itr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609
610 return ide_config_drive_speed(drive, speed);
611}
612
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100613static int hpt37x_tune_chipset(ide_drive_t *drive, u8 xferspeed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100615 ide_hwif_t *hwif = HWIF(drive);
616 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100617 struct hpt_info *info = pci_get_drvdata(dev);
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200618 u8 speed = ide_rate_filter(drive, xferspeed);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100619 u8 itr_addr = 0x40 + (drive->dn * 4);
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100620 u32 old_itr = 0;
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200621 u32 itr_mask, new_itr;
622
623 /* TODO: move this to ide_rate_filter() [ check ->atapi_dma ] */
624 if (drive->media != ide_disk)
625 speed = min_t(u8, speed, XFER_PIO_4);
626
627 itr_mask = speed < XFER_MW_DMA_0 ? 0x303c0000 :
628 (speed < XFER_UDMA_0 ? 0xc03c0000 : 0xc1c001ff);
629
630 new_itr = get_speed_setting(speed, info);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100632 pci_read_config_dword(dev, itr_addr, &old_itr);
633 new_itr = (new_itr & ~itr_mask) | (old_itr & itr_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634
Alan Coxb39b01f2005-06-27 15:24:27 -0700635 if (speed < XFER_MW_DMA_0)
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100636 new_itr &= ~0x80000000; /* Disable on-chip PIO FIFO/buffer */
637 pci_write_config_dword(dev, itr_addr, new_itr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638
639 return ide_config_drive_speed(drive, speed);
640}
641
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100642static int hpt3xx_tune_chipset(ide_drive_t *drive, u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100644 ide_hwif_t *hwif = HWIF(drive);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100645 struct hpt_info *info = pci_get_drvdata(hwif->pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100647 if (info->chip_type >= HPT370)
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100648 return hpt37x_tune_chipset(drive, speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 else /* hpt368: hpt_minimum_revision(dev, 2) */
650 return hpt36x_tune_chipset(drive, speed);
651}
652
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100653static void hpt3xx_tune_drive(ide_drive_t *drive, u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654{
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100655 pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
656 (void) hpt3xx_tune_chipset (drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657}
658
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100659static int hpt3xx_quirkproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660{
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100661 struct hd_driveid *id = drive->id;
662 const char **list = quirk_drives;
663
664 while (*list)
665 if (strstr(id->model, *list++))
666 return 1;
667 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668}
669
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100670static void hpt3xx_intrproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100672 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673
674 if (drive->quirk_list)
675 return;
676 /* drives in the quirk_list may not like intr setups/cleanups */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100677 hwif->OUTB(drive->ctl | 2, IDE_CONTROL_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678}
679
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100680static void hpt3xx_maskproc(ide_drive_t *drive, int mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100682 ide_hwif_t *hwif = HWIF(drive);
683 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100684 struct hpt_info *info = pci_get_drvdata(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685
686 if (drive->quirk_list) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100687 if (info->chip_type >= HPT370) {
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100688 u8 scr1 = 0;
689
690 pci_read_config_byte(dev, 0x5a, &scr1);
691 if (((scr1 & 0x10) >> 4) != mask) {
692 if (mask)
693 scr1 |= 0x10;
694 else
695 scr1 &= ~0x10;
696 pci_write_config_byte(dev, 0x5a, scr1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 }
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100698 } else {
699 if (mask)
700 disable_irq(hwif->irq);
701 else
702 enable_irq (hwif->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 }
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100704 } else
705 hwif->OUTB(mask ? (drive->ctl | 2) : (drive->ctl & ~2),
706 IDE_CONTROL_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707}
708
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100709static int hpt366_config_drive_xfer_rate(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 drive->init_speed = 0;
712
Bartlomiej Zolnierkiewicz29e744d2007-05-10 00:01:09 +0200713 if (ide_tune_dma(drive))
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100714 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100716 if (ide_use_fast_pio(drive))
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100717 hpt3xx_tune_drive(drive, 255);
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100718
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100719 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720}
721
722/*
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100723 * This is specific to the HPT366 UDMA chipset
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 * by HighPoint|Triones Technologies, Inc.
725 */
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200726static void hpt366_dma_lost_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100728 struct pci_dev *dev = HWIF(drive)->pci_dev;
729 u8 mcr1 = 0, mcr3 = 0, scr1 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100731 pci_read_config_byte(dev, 0x50, &mcr1);
732 pci_read_config_byte(dev, 0x52, &mcr3);
733 pci_read_config_byte(dev, 0x5a, &scr1);
734 printk("%s: (%s) mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n",
735 drive->name, __FUNCTION__, mcr1, mcr3, scr1);
736 if (scr1 & 0x10)
737 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200738 ide_dma_lost_irq(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739}
740
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100741static void hpt370_clear_engine(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100743 ide_hwif_t *hwif = HWIF(drive);
744
745 pci_write_config_byte(hwif->pci_dev, hwif->select_data, 0x37);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 udelay(10);
747}
748
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100749static void hpt370_irq_timeout(ide_drive_t *drive)
750{
751 ide_hwif_t *hwif = HWIF(drive);
752 u16 bfifo = 0;
753 u8 dma_cmd;
754
755 pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
756 printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff);
757
758 /* get DMA command mode */
759 dma_cmd = hwif->INB(hwif->dma_command);
760 /* stop DMA */
761 hwif->OUTB(dma_cmd & ~0x1, hwif->dma_command);
762 hpt370_clear_engine(drive);
763}
764
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765static void hpt370_ide_dma_start(ide_drive_t *drive)
766{
767#ifdef HPT_RESET_STATE_ENGINE
768 hpt370_clear_engine(drive);
769#endif
770 ide_dma_start(drive);
771}
772
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100773static int hpt370_ide_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774{
775 ide_hwif_t *hwif = HWIF(drive);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100776 u8 dma_stat = hwif->INB(hwif->dma_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777
778 if (dma_stat & 0x01) {
779 /* wait a little */
780 udelay(20);
781 dma_stat = hwif->INB(hwif->dma_status);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100782 if (dma_stat & 0x01)
783 hpt370_irq_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 return __ide_dma_end(drive);
786}
787
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200788static void hpt370_dma_timeout(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789{
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100790 hpt370_irq_timeout(drive);
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200791 ide_dma_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792}
793
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794/* returns 1 if DMA IRQ issued, 0 otherwise */
795static int hpt374_ide_dma_test_irq(ide_drive_t *drive)
796{
797 ide_hwif_t *hwif = HWIF(drive);
798 u16 bfifo = 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100799 u8 dma_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100801 pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 if (bfifo & 0x1FF) {
803// printk("%s: %d bytes in FIFO\n", drive->name, bfifo);
804 return 0;
805 }
806
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100807 dma_stat = inb(hwif->dma_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 /* return 1 if INTR asserted */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100809 if (dma_stat & 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 return 1;
811
812 if (!drive->waiting_for_dma)
813 printk(KERN_WARNING "%s: (%s) called while not waiting\n",
814 drive->name, __FUNCTION__);
815 return 0;
816}
817
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100818static int hpt374_ide_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 ide_hwif_t *hwif = HWIF(drive);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100821 struct pci_dev *dev = hwif->pci_dev;
822 u8 mcr = 0, mcr_addr = hwif->select_data;
823 u8 bwsr = 0, mask = hwif->channel ? 0x02 : 0x01;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100825 pci_read_config_byte(dev, 0x6a, &bwsr);
826 pci_read_config_byte(dev, mcr_addr, &mcr);
827 if (bwsr & mask)
828 pci_write_config_byte(dev, mcr_addr, mcr | 0x30);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 return __ide_dma_end(drive);
830}
831
832/**
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800833 * hpt3xxn_set_clock - perform clock switching dance
834 * @hwif: hwif to switch
835 * @mode: clocking mode (0x21 for write, 0x23 otherwise)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800837 * Switch the DPLL clock on the HPT3xxN devices. This is a right mess.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 */
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800839
840static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100842 u8 scr2 = hwif->INB(hwif->dma_master + 0x7b);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800843
844 if ((scr2 & 0x7f) == mode)
845 return;
846
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 /* Tristate the bus */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100848 hwif->OUTB(0x80, hwif->dma_master + 0x73);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800849 hwif->OUTB(0x80, hwif->dma_master + 0x77);
850
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 /* Switch clock and reset channels */
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800852 hwif->OUTB(mode, hwif->dma_master + 0x7b);
853 hwif->OUTB(0xc0, hwif->dma_master + 0x79);
854
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100855 /*
856 * Reset the state machines.
857 * NOTE: avoid accidentally enabling the disabled channels.
858 */
859 hwif->OUTB(hwif->INB(hwif->dma_master + 0x70) | 0x32,
860 hwif->dma_master + 0x70);
861 hwif->OUTB(hwif->INB(hwif->dma_master + 0x74) | 0x32,
862 hwif->dma_master + 0x74);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800863
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 /* Complete reset */
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800865 hwif->OUTB(0x00, hwif->dma_master + 0x79);
866
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 /* Reconnect channels to bus */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100868 hwif->OUTB(0x00, hwif->dma_master + 0x73);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800869 hwif->OUTB(0x00, hwif->dma_master + 0x77);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870}
871
872/**
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800873 * hpt3xxn_rw_disk - prepare for I/O
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 * @drive: drive for command
875 * @rq: block request structure
876 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800877 * This is called when a disk I/O is issued to HPT3xxN.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 * We need it because of the clock switching.
879 */
880
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800881static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100883 hpt3xxn_set_clock(HWIF(drive), rq_data_dir(rq) ? 0x23 : 0x21);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884}
885
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886/*
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800887 * Set/get power state for a drive.
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100888 * NOTE: affects both drives on each channel.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889 *
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800890 * When we turn the power back on, we need to re-initialize things.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 */
892#define TRISTATE_BIT 0x8000
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800893
894static int hpt3xx_busproc(ide_drive_t *drive, int state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100896 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100898 u8 mcr_addr = hwif->select_data + 2;
899 u8 resetmask = hwif->channel ? 0x80 : 0x40;
900 u8 bsr2 = 0;
901 u16 mcr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902
903 hwif->bus_state = state;
904
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800905 /* Grab the status. */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100906 pci_read_config_word(dev, mcr_addr, &mcr);
907 pci_read_config_byte(dev, 0x59, &bsr2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800909 /*
910 * Set the state. We don't set it if we don't need to do so.
911 * Make sure that the drive knows that it has failed if it's off.
912 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 switch (state) {
914 case BUSSTATE_ON:
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100915 if (!(bsr2 & resetmask))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 return 0;
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800917 hwif->drives[0].failures = hwif->drives[1].failures = 0;
918
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100919 pci_write_config_byte(dev, 0x59, bsr2 & ~resetmask);
920 pci_write_config_word(dev, mcr_addr, mcr & ~TRISTATE_BIT);
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800921 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 case BUSSTATE_OFF:
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100923 if ((bsr2 & resetmask) && !(mcr & TRISTATE_BIT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 return 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100925 mcr &= ~TRISTATE_BIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 break;
927 case BUSSTATE_TRISTATE:
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100928 if ((bsr2 & resetmask) && (mcr & TRISTATE_BIT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 return 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100930 mcr |= TRISTATE_BIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 break;
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800932 default:
933 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800936 hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
937 hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
938
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100939 pci_write_config_word(dev, mcr_addr, mcr);
940 pci_write_config_byte(dev, 0x59, bsr2 | resetmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941 return 0;
942}
943
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100944/**
945 * hpt37x_calibrate_dpll - calibrate the DPLL
946 * @dev: PCI device
947 *
948 * Perform a calibration cycle on the DPLL.
949 * Returns 1 if this succeeds
950 */
951static int __devinit hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100953 u32 dpll = (f_high << 16) | f_low | 0x100;
954 u8 scr2;
955 int i;
Alan Coxb39b01f2005-06-27 15:24:27 -0700956
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100957 pci_write_config_dword(dev, 0x5c, dpll);
Alan Coxb39b01f2005-06-27 15:24:27 -0700958
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100959 /* Wait for oscillator ready */
960 for(i = 0; i < 0x5000; ++i) {
961 udelay(50);
962 pci_read_config_byte(dev, 0x5b, &scr2);
963 if (scr2 & 0x80)
Alan Coxb39b01f2005-06-27 15:24:27 -0700964 break;
965 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100966 /* See if it stays ready (we'll just bail out if it's not yet) */
967 for(i = 0; i < 0x1000; ++i) {
968 pci_read_config_byte(dev, 0x5b, &scr2);
969 /* DPLL destabilized? */
970 if(!(scr2 & 0x80))
971 return 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +0100972 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100973 /* Turn off tuning, we have the DPLL set */
974 pci_read_config_dword (dev, 0x5c, &dpll);
975 pci_write_config_dword(dev, 0x5c, (dpll & ~0x100));
976 return 1;
Alan Coxb39b01f2005-06-27 15:24:27 -0700977}
978
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979static unsigned int __devinit init_chipset_hpt366(struct pci_dev *dev, const char *name)
980{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100981 struct hpt_info *info = kmalloc(sizeof(struct hpt_info), GFP_KERNEL);
982 unsigned long io_base = pci_resource_start(dev, 4);
983 u8 pci_clk, dpll_clk = 0; /* PCI and DPLL clock in MHz */
984 enum ata_clock clock;
985
986 if (info == NULL) {
987 printk(KERN_ERR "%s: out of memory!\n", name);
988 return -ENOMEM;
989 }
990
991 /*
992 * Copy everything from a static "template" structure
993 * to just allocated per-chip hpt_info structure.
994 */
995 *info = *(struct hpt_info *)pci_get_drvdata(dev);
996
Linus Torvalds9ec4ff42005-09-11 09:22:50 -0700997 /*
998 * FIXME: Not portable. Also, why do we enable the ROM in the first place?
999 * We don't seem to be using it.
1000 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 if (dev->resource[PCI_ROM_RESOURCE].start)
Linus Torvalds9ec4ff42005-09-11 09:22:50 -07001002 pci_write_config_dword(dev, PCI_ROM_ADDRESS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 dev->resource[PCI_ROM_RESOURCE].start | PCI_ROM_ADDRESS_ENABLE);
1004
Alan Coxb39b01f2005-06-27 15:24:27 -07001005 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
1006 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
1007 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
1008 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001010 /*
1011 * First, try to estimate the PCI clock frequency...
1012 */
1013 if (info->chip_type >= HPT370) {
1014 u8 scr1 = 0;
1015 u16 f_cnt = 0;
1016 u32 temp = 0;
Alan Coxb39b01f2005-06-27 15:24:27 -07001017
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001018 /* Interrupt force enable. */
1019 pci_read_config_byte(dev, 0x5a, &scr1);
1020 if (scr1 & 0x10)
1021 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001022
1023 /*
1024 * HighPoint does this for HPT372A.
1025 * NOTE: This register is only writeable via I/O space.
1026 */
1027 if (info->chip_type == HPT372A)
1028 outb(0x0e, io_base + 0x9c);
1029
1030 /*
1031 * Default to PCI clock. Make sure MA15/16 are set to output
1032 * to prevent drives having problems with 40-pin cables.
1033 */
1034 pci_write_config_byte(dev, 0x5b, 0x23);
1035
1036 /*
1037 * We'll have to read f_CNT value in order to determine
1038 * the PCI clock frequency according to the following ratio:
1039 *
1040 * f_CNT = Fpci * 192 / Fdpll
1041 *
1042 * First try reading the register in which the HighPoint BIOS
1043 * saves f_CNT value before reprogramming the DPLL from its
1044 * default setting (which differs for the various chips).
1045 * NOTE: This register is only accessible via I/O space.
1046 *
1047 * In case the signature check fails, we'll have to resort to
1048 * reading the f_CNT register itself in hopes that nobody has
1049 * touched the DPLL yet...
1050 */
1051 temp = inl(io_base + 0x90);
1052 if ((temp & 0xFFFFF000) != 0xABCDE000) {
1053 int i;
1054
1055 printk(KERN_WARNING "%s: no clock data saved by BIOS\n",
1056 name);
1057
1058 /* Calculate the average value of f_CNT. */
1059 for (temp = i = 0; i < 128; i++) {
1060 pci_read_config_word(dev, 0x78, &f_cnt);
1061 temp += f_cnt & 0x1ff;
1062 mdelay(1);
1063 }
1064 f_cnt = temp / 128;
1065 } else
1066 f_cnt = temp & 0x1ff;
1067
1068 dpll_clk = info->dpll_clk;
1069 pci_clk = (f_cnt * dpll_clk) / 192;
1070
1071 /* Clamp PCI clock to bands. */
1072 if (pci_clk < 40)
1073 pci_clk = 33;
1074 else if(pci_clk < 45)
1075 pci_clk = 40;
1076 else if(pci_clk < 55)
1077 pci_clk = 50;
1078 else
1079 pci_clk = 66;
1080
1081 printk(KERN_INFO "%s: DPLL base: %d MHz, f_CNT: %d, "
1082 "assuming %d MHz PCI\n", name, dpll_clk, f_cnt, pci_clk);
1083 } else {
1084 u32 itr1 = 0;
1085
1086 pci_read_config_dword(dev, 0x40, &itr1);
1087
1088 /* Detect PCI clock by looking at cmd_high_time. */
1089 switch((itr1 >> 8) & 0x07) {
1090 case 0x09:
1091 pci_clk = 40;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001092 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001093 case 0x05:
1094 pci_clk = 25;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001095 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001096 case 0x07:
1097 default:
1098 pci_clk = 33;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001099 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001100 }
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001101 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001103 /* Let's assume we'll use PCI clock for the ATA clock... */
1104 switch (pci_clk) {
1105 case 25:
1106 clock = ATA_CLOCK_25MHZ;
1107 break;
1108 case 33:
1109 default:
1110 clock = ATA_CLOCK_33MHZ;
1111 break;
1112 case 40:
1113 clock = ATA_CLOCK_40MHZ;
1114 break;
1115 case 50:
1116 clock = ATA_CLOCK_50MHZ;
1117 break;
1118 case 66:
1119 clock = ATA_CLOCK_66MHZ;
1120 break;
1121 }
1122
1123 /*
1124 * Only try the DPLL if we don't have a table for the PCI clock that
1125 * we are running at for HPT370/A, always use it for anything newer...
1126 *
1127 * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI.
1128 * We also don't like using the DPLL because this causes glitches
1129 * on PRST-/SRST- when the state engine gets reset...
1130 */
1131 if (info->chip_type >= HPT374 || info->settings[clock] == NULL) {
1132 u16 f_low, delta = pci_clk < 50 ? 2 : 4;
1133 int adjust;
1134
1135 /*
1136 * Select 66 MHz DPLL clock only if UltraATA/133 mode is
1137 * supported/enabled, use 50 MHz DPLL clock otherwise...
1138 */
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001139 if (info->max_ultra == 6) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001140 dpll_clk = 66;
1141 clock = ATA_CLOCK_66MHZ;
1142 } else if (dpll_clk) { /* HPT36x chips don't have DPLL */
1143 dpll_clk = 50;
1144 clock = ATA_CLOCK_50MHZ;
1145 }
1146
1147 if (info->settings[clock] == NULL) {
1148 printk(KERN_ERR "%s: unknown bus timing!\n", name);
1149 kfree(info);
1150 return -EIO;
1151 }
1152
1153 /* Select the DPLL clock. */
1154 pci_write_config_byte(dev, 0x5b, 0x21);
1155
1156 /*
1157 * Adjust the DPLL based upon PCI clock, enable it,
1158 * and wait for stabilization...
1159 */
1160 f_low = (pci_clk * 48) / dpll_clk;
1161
1162 for (adjust = 0; adjust < 8; adjust++) {
1163 if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta))
1164 break;
1165
1166 /*
1167 * See if it'll settle at a fractionally different clock
1168 */
1169 if (adjust & 1)
1170 f_low -= adjust >> 1;
1171 else
1172 f_low += adjust >> 1;
1173 }
1174 if (adjust == 8) {
1175 printk(KERN_ERR "%s: DPLL did not stabilize!\n", name);
1176 kfree(info);
1177 return -EIO;
1178 }
1179
1180 printk("%s: using %d MHz DPLL clock\n", name, dpll_clk);
1181 } else {
1182 /* Mark the fact that we're not using the DPLL. */
1183 dpll_clk = 0;
1184
1185 printk("%s: using %d MHz PCI clock\n", name, pci_clk);
1186 }
1187
1188 /*
1189 * Advance the table pointer to a slot which points to the list
1190 * of the register values settings matching the clock being used.
1191 */
1192 info->settings += clock;
1193
1194 /* Store the clock frequencies. */
1195 info->dpll_clk = dpll_clk;
1196 info->pci_clk = pci_clk;
1197
1198 /* Point to this chip's own instance of the hpt_info structure. */
1199 pci_set_drvdata(dev, info);
1200
1201 if (info->chip_type >= HPT370) {
1202 u8 mcr1, mcr4;
1203
1204 /*
1205 * Reset the state engines.
1206 * NOTE: Avoid accidentally enabling the disabled channels.
1207 */
1208 pci_read_config_byte (dev, 0x50, &mcr1);
1209 pci_read_config_byte (dev, 0x54, &mcr4);
1210 pci_write_config_byte(dev, 0x50, (mcr1 | 0x32));
1211 pci_write_config_byte(dev, 0x54, (mcr4 | 0x32));
1212 udelay(100);
1213 }
1214
1215 /*
1216 * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
1217 * the MISC. register to stretch the UltraDMA Tss timing.
1218 * NOTE: This register is only writeable via I/O space.
1219 */
1220 if (info->chip_type == HPT371N && clock == ATA_CLOCK_66MHZ)
1221
1222 outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c);
1223
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224 return dev->irq;
1225}
1226
1227static void __devinit init_hwif_hpt366(ide_hwif_t *hwif)
1228{
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001229 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001230 struct hpt_info *info = pci_get_drvdata(dev);
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001231 int serialize = HPT_SERIALIZE_IO;
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001232 u8 scr1 = 0, ata66 = hwif->channel ? 0x01 : 0x02;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001233 u8 chip_type = info->chip_type;
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001234 u8 new_mcr, old_mcr = 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001235
1236 /* Cache the channel's MISC. control registers' offset */
1237 hwif->select_data = hwif->channel ? 0x54 : 0x50;
1238
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239 hwif->tuneproc = &hpt3xx_tune_drive;
1240 hwif->speedproc = &hpt3xx_tune_chipset;
1241 hwif->quirkproc = &hpt3xx_quirkproc;
1242 hwif->intrproc = &hpt3xx_intrproc;
1243 hwif->maskproc = &hpt3xx_maskproc;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001244 hwif->busproc = &hpt3xx_busproc;
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001245
1246 if (chip_type <= HPT370A)
1247 hwif->udma_filter = &hpt3xx_udma_filter;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001248
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001249 /*
1250 * HPT3xxN chips have some complications:
1251 *
1252 * - on 33 MHz PCI we must clock switch
1253 * - on 66 MHz PCI we must NOT use the PCI clock
1254 */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001255 if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) {
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001256 /*
1257 * Clock is shared between the channels,
1258 * so we'll have to serialize them... :-(
1259 */
1260 serialize = 1;
1261 hwif->rw_disk = &hpt3xxn_rw_disk;
1262 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001264 /* Serialize access to this device if needed */
1265 if (serialize && hwif->mate)
1266 hwif->serialized = hwif->mate->serialized = 1;
1267
1268 /*
1269 * Disable the "fast interrupt" prediction. Don't hold off
1270 * on interrupts. (== 0x01 despite what the docs say)
1271 */
1272 pci_read_config_byte(dev, hwif->select_data + 1, &old_mcr);
1273
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001274 if (info->chip_type >= HPT374)
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001275 new_mcr = old_mcr & ~0x07;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001276 else if (info->chip_type >= HPT370) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001277 new_mcr = old_mcr;
1278 new_mcr &= ~0x02;
1279
1280#ifdef HPT_DELAY_INTERRUPT
1281 new_mcr &= ~0x01;
1282#else
1283 new_mcr |= 0x01;
1284#endif
1285 } else /* HPT366 and HPT368 */
1286 new_mcr = old_mcr & ~0x80;
1287
1288 if (new_mcr != old_mcr)
1289 pci_write_config_byte(dev, hwif->select_data + 1, new_mcr);
1290
1291 if (!hwif->dma_base) {
1292 hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
1293 return;
1294 }
1295
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001296 hwif->ultra_mask = hwif->cds->udma_mask;
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001297 hwif->mwdma_mask = 0x07;
1298
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 /*
1300 * The HPT37x uses the CBLID pins as outputs for MA15/MA16
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001301 * address lines to access an external EEPROM. To read valid
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 * cable detect state the pins must be enabled as inputs.
1303 */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001304 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 /*
1306 * HPT374 PCI function 1
1307 * - set bit 15 of reg 0x52 to enable TCBLID as input
1308 * - set bit 15 of reg 0x56 to enable FCBLID as input
1309 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001310 u8 mcr_addr = hwif->select_data + 2;
1311 u16 mcr;
1312
1313 pci_read_config_word (dev, mcr_addr, &mcr);
1314 pci_write_config_word(dev, mcr_addr, (mcr | 0x8000));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 /* now read cable id register */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001316 pci_read_config_byte (dev, 0x5a, &scr1);
1317 pci_write_config_word(dev, mcr_addr, mcr);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001318 } else if (chip_type >= HPT370) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 /*
1320 * HPT370/372 and 374 pcifn 0
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001321 * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001323 u8 scr2 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001325 pci_read_config_byte (dev, 0x5b, &scr2);
1326 pci_write_config_byte(dev, 0x5b, (scr2 & ~1));
1327 /* now read cable id register */
1328 pci_read_config_byte (dev, 0x5a, &scr1);
1329 pci_write_config_byte(dev, 0x5b, scr2);
1330 } else
1331 pci_read_config_byte (dev, 0x5a, &scr1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +02001333 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
1334 hwif->cbl = (scr1 & ata66) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001336 hwif->ide_dma_check = &hpt366_config_drive_xfer_rate;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001338 if (chip_type >= HPT374) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001339 hwif->ide_dma_test_irq = &hpt374_ide_dma_test_irq;
1340 hwif->ide_dma_end = &hpt374_ide_dma_end;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001341 } else if (chip_type >= HPT370) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001342 hwif->dma_start = &hpt370_ide_dma_start;
1343 hwif->ide_dma_end = &hpt370_ide_dma_end;
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +02001344 hwif->dma_timeout = &hpt370_dma_timeout;
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001345 } else
Sergei Shtylyov841d2a92007-07-09 23:17:54 +02001346 hwif->dma_lost_irq = &hpt366_dma_lost_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347
1348 if (!noautodma)
1349 hwif->autodma = 1;
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001350 hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351}
1352
1353static void __devinit init_dma_hpt366(ide_hwif_t *hwif, unsigned long dmabase)
1354{
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001355 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001356 u8 masterdma = 0, slavedma = 0;
1357 u8 dma_new = 0, dma_old = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358 unsigned long flags;
1359
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001360 dma_old = hwif->INB(dmabase + 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361
1362 local_irq_save(flags);
1363
1364 dma_new = dma_old;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001365 pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma);
1366 pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47, &slavedma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367
1368 if (masterdma & 0x30) dma_new |= 0x20;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001369 if ( slavedma & 0x30) dma_new |= 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 if (dma_new != dma_old)
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001371 hwif->OUTB(dma_new, dmabase + 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372
1373 local_irq_restore(flags);
1374
1375 ide_setup_dma(hwif, dmabase, 8);
1376}
1377
1378static int __devinit init_setup_hpt374(struct pci_dev *dev, ide_pci_device_t *d)
1379{
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001380 struct pci_dev *dev2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381
1382 if (PCI_FUNC(dev->devfn) & 1)
1383 return -ENODEV;
1384
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001385 pci_set_drvdata(dev, &hpt374);
1386
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001387 if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
1388 int ret;
1389
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001390 pci_set_drvdata(dev2, &hpt374);
1391
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001392 if (dev2->irq != dev->irq) {
1393 /* FIXME: we need a core pci_set_interrupt() */
1394 dev2->irq = dev->irq;
1395 printk(KERN_WARNING "%s: PCI config space interrupt "
1396 "fixed.\n", d->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397 }
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001398 ret = ide_setup_pci_devices(dev, dev2, d);
1399 if (ret < 0)
1400 pci_dev_put(dev2);
1401 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402 }
1403 return ide_setup_pci_device(dev, d);
1404}
1405
Sergei Shtylyov90778572007-02-07 18:17:51 +01001406static int __devinit init_setup_hpt372n(struct pci_dev *dev, ide_pci_device_t *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001408 pci_set_drvdata(dev, &hpt372n);
1409
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410 return ide_setup_pci_device(dev, d);
1411}
1412
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001413static int __devinit init_setup_hpt371(struct pci_dev *dev, ide_pci_device_t *d)
1414{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001415 struct hpt_info *info;
Auke Kok44c10132007-06-08 15:46:36 -07001416 u8 mcr1 = 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001417
Auke Kok44c10132007-06-08 15:46:36 -07001418 if (dev->revision > 1) {
Sergei Shtylyov90778572007-02-07 18:17:51 +01001419 d->name = "HPT371N";
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001420
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001421 info = &hpt371n;
1422 } else
1423 info = &hpt371;
1424
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001425 /*
1426 * HPT371 chips physically have only one channel, the secondary one,
1427 * but the primary channel registers do exist! Go figure...
1428 * So, we manually disable the non-existing channel here
1429 * (if the BIOS hasn't done this already).
1430 */
1431 pci_read_config_byte(dev, 0x50, &mcr1);
1432 if (mcr1 & 0x04)
Sergei Shtylyov90778572007-02-07 18:17:51 +01001433 pci_write_config_byte(dev, 0x50, mcr1 & ~0x04);
1434
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001435 pci_set_drvdata(dev, info);
1436
Sergei Shtylyov90778572007-02-07 18:17:51 +01001437 return ide_setup_pci_device(dev, d);
1438}
1439
1440static int __devinit init_setup_hpt372a(struct pci_dev *dev, ide_pci_device_t *d)
1441{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001442 struct hpt_info *info;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001443
Auke Kok44c10132007-06-08 15:46:36 -07001444 if (dev->revision > 1) {
Sergei Shtylyov90778572007-02-07 18:17:51 +01001445 d->name = "HPT372N";
1446
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001447 info = &hpt372n;
1448 } else
1449 info = &hpt372a;
1450 pci_set_drvdata(dev, info);
1451
Sergei Shtylyov90778572007-02-07 18:17:51 +01001452 return ide_setup_pci_device(dev, d);
1453}
1454
1455static int __devinit init_setup_hpt302(struct pci_dev *dev, ide_pci_device_t *d)
1456{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001457 struct hpt_info *info;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001458
Auke Kok44c10132007-06-08 15:46:36 -07001459 if (dev->revision > 1) {
Sergei Shtylyov90778572007-02-07 18:17:51 +01001460 d->name = "HPT302N";
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001461
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001462 info = &hpt302n;
1463 } else
1464 info = &hpt302;
1465 pci_set_drvdata(dev, info);
1466
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001467 return ide_setup_pci_device(dev, d);
1468}
1469
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470static int __devinit init_setup_hpt366(struct pci_dev *dev, ide_pci_device_t *d)
1471{
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001472 struct pci_dev *dev2;
Auke Kok44c10132007-06-08 15:46:36 -07001473 u8 rev = dev->revision;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001474 static char *chipset_names[] = { "HPT366", "HPT366", "HPT368",
1475 "HPT370", "HPT370A", "HPT372",
1476 "HPT372N" };
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001477 static struct hpt_info *info[] = { &hpt36x, &hpt36x, &hpt36x,
1478 &hpt370, &hpt370a, &hpt372,
1479 &hpt372n };
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480
1481 if (PCI_FUNC(dev->devfn) & 1)
1482 return -ENODEV;
1483
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001484 switch (rev) {
1485 case 0:
1486 case 1:
1487 case 2:
1488 /*
1489 * HPT36x chips have one channel per function and have
1490 * both channel enable bits located differently and visible
1491 * to both functions -- really stupid design decision... :-(
1492 * Bit 4 is for the primary channel, bit 5 for the secondary.
1493 */
1494 d->channels = 1;
1495 d->enablebits[0].mask = d->enablebits[0].val = 0x10;
1496
1497 d->udma_mask = HPT366_ALLOW_ATA66_3 ?
1498 (HPT366_ALLOW_ATA66_4 ? 0x1f : 0x0f) : 0x07;
1499 break;
1500 case 3:
1501 case 4:
1502 d->udma_mask = HPT370_ALLOW_ATA100_5 ? 0x3f : 0x1f;
1503 break;
1504 default:
Sergei Shtylyove139b0b2007-02-07 18:17:37 +01001505 rev = 6;
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001506 /* fall thru */
1507 case 5:
1508 case 6:
1509 d->udma_mask = HPT372_ALLOW_ATA133_6 ? 0x7f : 0x3f;
1510 break;
1511 }
1512
Sergei Shtylyov90778572007-02-07 18:17:51 +01001513 d->name = chipset_names[rev];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001515 pci_set_drvdata(dev, info[rev]);
1516
Sergei Shtylyov90778572007-02-07 18:17:51 +01001517 if (rev > 2)
1518 goto init_single;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001520 if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
Sergei Shtylyov96dcc082007-07-03 22:28:35 +02001521 u8 mcr1 = 0, pin1 = 0, pin2 = 0;
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001522 int ret;
1523
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001524 pci_set_drvdata(dev2, info[rev]);
1525
Sergei Shtylyov96dcc082007-07-03 22:28:35 +02001526 /*
1527 * Now we'll have to force both channels enabled if
1528 * at least one of them has been enabled by BIOS...
1529 */
1530 pci_read_config_byte(dev, 0x50, &mcr1);
1531 if (mcr1 & 0x30)
1532 pci_write_config_byte(dev, 0x50, mcr1 | 0x30);
1533
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001534 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin1);
1535 pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2);
1536 if (pin1 != pin2 && dev->irq == dev2->irq) {
1537 d->bootable = ON_BOARD;
1538 printk("%s: onboard version of chipset, pin1=%d pin2=%d\n",
1539 d->name, pin1, pin2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540 }
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001541 ret = ide_setup_pci_devices(dev, dev2, d);
1542 if (ret < 0)
1543 pci_dev_put(dev2);
1544 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545 }
1546init_single:
1547 return ide_setup_pci_device(dev, d);
1548}
1549
1550static ide_pci_device_t hpt366_chipsets[] __devinitdata = {
1551 { /* 0 */
1552 .name = "HPT366",
1553 .init_setup = init_setup_hpt366,
1554 .init_chipset = init_chipset_hpt366,
1555 .init_hwif = init_hwif_hpt366,
1556 .init_dma = init_dma_hpt366,
1557 .channels = 2,
1558 .autodma = AUTODMA,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001559 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 .bootable = OFF_BOARD,
1561 .extra = 240
1562 },{ /* 1 */
1563 .name = "HPT372A",
Sergei Shtylyov90778572007-02-07 18:17:51 +01001564 .init_setup = init_setup_hpt372a,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565 .init_chipset = init_chipset_hpt366,
1566 .init_hwif = init_hwif_hpt366,
1567 .init_dma = init_dma_hpt366,
1568 .channels = 2,
1569 .autodma = AUTODMA,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001570 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001571 .udma_mask = HPT372_ALLOW_ATA133_6 ? 0x7f : 0x3f,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572 .bootable = OFF_BOARD,
Sergei Shtylyov90778572007-02-07 18:17:51 +01001573 .extra = 240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574 },{ /* 2 */
1575 .name = "HPT302",
Sergei Shtylyov90778572007-02-07 18:17:51 +01001576 .init_setup = init_setup_hpt302,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577 .init_chipset = init_chipset_hpt366,
1578 .init_hwif = init_hwif_hpt366,
1579 .init_dma = init_dma_hpt366,
1580 .channels = 2,
1581 .autodma = AUTODMA,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001582 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001583 .udma_mask = HPT302_ALLOW_ATA133_6 ? 0x7f : 0x3f,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584 .bootable = OFF_BOARD,
Sergei Shtylyov90778572007-02-07 18:17:51 +01001585 .extra = 240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586 },{ /* 3 */
1587 .name = "HPT371",
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001588 .init_setup = init_setup_hpt371,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589 .init_chipset = init_chipset_hpt366,
1590 .init_hwif = init_hwif_hpt366,
1591 .init_dma = init_dma_hpt366,
1592 .channels = 2,
1593 .autodma = AUTODMA,
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001594 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001595 .udma_mask = HPT371_ALLOW_ATA133_6 ? 0x7f : 0x3f,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596 .bootable = OFF_BOARD,
Sergei Shtylyov90778572007-02-07 18:17:51 +01001597 .extra = 240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598 },{ /* 4 */
1599 .name = "HPT374",
1600 .init_setup = init_setup_hpt374,
1601 .init_chipset = init_chipset_hpt366,
1602 .init_hwif = init_hwif_hpt366,
1603 .init_dma = init_dma_hpt366,
1604 .channels = 2, /* 4 */
1605 .autodma = AUTODMA,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001606 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001607 .udma_mask = 0x3f,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608 .bootable = OFF_BOARD,
Sergei Shtylyov90778572007-02-07 18:17:51 +01001609 .extra = 240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610 },{ /* 5 */
1611 .name = "HPT372N",
Sergei Shtylyov90778572007-02-07 18:17:51 +01001612 .init_setup = init_setup_hpt372n,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 .init_chipset = init_chipset_hpt366,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614 .init_hwif = init_hwif_hpt366,
1615 .init_dma = init_dma_hpt366,
1616 .channels = 2, /* 4 */
1617 .autodma = AUTODMA,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001618 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001619 .udma_mask = HPT372_ALLOW_ATA133_6 ? 0x7f : 0x3f,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620 .bootable = OFF_BOARD,
Sergei Shtylyov90778572007-02-07 18:17:51 +01001621 .extra = 240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622 }
1623};
1624
1625/**
1626 * hpt366_init_one - called when an HPT366 is found
1627 * @dev: the hpt366 device
1628 * @id: the matching pci id
1629 *
1630 * Called when the PCI registration layer (or the IDE initialization)
1631 * finds a device matching our IDE device tables.
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -08001632 *
1633 * NOTE: since we'll have to modify some fields of the ide_pci_device_t
1634 * structure depending on the chip's revision, we'd better pass a local
1635 * copy down the call chain...
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id)
1638{
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -08001639 ide_pci_device_t d = hpt366_chipsets[id->driver_data];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -08001641 return d.init_setup(dev, &d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642}
1643
1644static struct pci_device_id hpt366_pci_tbl[] = {
1645 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT366, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1646 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT372, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
1647 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT302, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
1648 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
1649 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT374, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
1650 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT372N, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5},
1651 { 0, },
1652};
1653MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl);
1654
1655static struct pci_driver driver = {
1656 .name = "HPT366_IDE",
1657 .id_table = hpt366_pci_tbl,
1658 .probe = hpt366_init_one,
1659};
1660
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +01001661static int __init hpt366_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662{
1663 return ide_pci_register_driver(&driver);
1664}
1665
1666module_init(hpt366_ide_init);
1667
1668MODULE_AUTHOR("Andre Hedrick");
1669MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE");
1670MODULE_LICENSE("GPL");