blob: 844171115954701dd6055fd6d5be9906843486fb [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef _MXSER_H
2#define _MXSER_H
3
4/*
5 * Semi-public control interfaces
6 */
Jiri Slaby1c456072008-02-07 00:16:46 -08007
Linus Torvalds1da177e2005-04-16 15:20:36 -07008/*
9 * MOXA ioctls
10 */
11
12#define MOXA 0x400
13#define MOXA_GETDATACOUNT (MOXA + 23)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#define MOXA_DIAGNOSE (MOXA + 50)
15#define MOXA_CHKPORTENABLE (MOXA + 60)
16#define MOXA_HighSpeedOn (MOXA + 61)
17#define MOXA_GET_MAJOR (MOXA + 63)
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#define MOXA_GETMSTATUS (MOXA + 65)
19#define MOXA_SET_OP_MODE (MOXA + 66)
20#define MOXA_GET_OP_MODE (MOXA + 67)
21
22#define RS232_MODE 0
23#define RS485_2WIRE_MODE 1
24#define RS422_MODE 2
25#define RS485_4WIRE_MODE 3
26#define OP_MODE_MASK 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Jiri Slaby1c456072008-02-07 00:16:46 -080028#define MOXA_SDS_RSTICOUNTER (MOXA + 69)
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#define MOXA_ASPP_OQUEUE (MOXA + 70)
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#define MOXA_ASPP_MON (MOXA + 73)
31#define MOXA_ASPP_LSTATUS (MOXA + 74)
32#define MOXA_ASPP_MON_EXT (MOXA + 75)
33#define MOXA_SET_BAUD_METHOD (MOXA + 76)
34
Linus Torvalds1da177e2005-04-16 15:20:36 -070035/* --------------------------------------------------- */
36
37#define NPPI_NOTIFY_PARITY 0x01
38#define NPPI_NOTIFY_FRAMING 0x02
39#define NPPI_NOTIFY_HW_OVERRUN 0x04
40#define NPPI_NOTIFY_SW_OVERRUN 0x08
41#define NPPI_NOTIFY_BREAK 0x10
42
Jiri Slaby1c456072008-02-07 00:16:46 -080043#define NPPI_NOTIFY_CTSHOLD 0x01 /* Tx hold by CTS low */
44#define NPPI_NOTIFY_DSRHOLD 0x02 /* Tx hold by DSR low */
45#define NPPI_NOTIFY_XOFFHOLD 0x08 /* Tx hold by Xoff received */
46#define NPPI_NOTIFY_XOFFXENT 0x10 /* Xoff Sent */
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
Jiri Slaby1c456072008-02-07 00:16:46 -080048/* follow just for Moxa Must chip define. */
49/* */
50/* when LCR register (offset 0x03) write following value, */
51/* the Must chip will enter enchance mode. And write value */
52/* on EFR (offset 0x02) bit 6,7 to change bank. */
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#define MOXA_MUST_ENTER_ENCHANCE 0xBF
54
Jiri Slaby1c456072008-02-07 00:16:46 -080055/* when enhance mode enable, access on general bank register */
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define MOXA_MUST_GDL_REGISTER 0x07
57#define MOXA_MUST_GDL_MASK 0x7F
58#define MOXA_MUST_GDL_HAS_BAD_DATA 0x80
59
Jiri Slaby1c456072008-02-07 00:16:46 -080060#define MOXA_MUST_LSR_RERR 0x80 /* error in receive FIFO */
61/* enchance register bank select and enchance mode setting register */
62/* when LCR register equal to 0xBF */
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#define MOXA_MUST_EFR_REGISTER 0x02
Jiri Slaby1c456072008-02-07 00:16:46 -080064/* enchance mode enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -070065#define MOXA_MUST_EFR_EFRB_ENABLE 0x10
Jiri Slaby1c456072008-02-07 00:16:46 -080066/* enchance reister bank set 0, 1, 2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#define MOXA_MUST_EFR_BANK0 0x00
68#define MOXA_MUST_EFR_BANK1 0x40
69#define MOXA_MUST_EFR_BANK2 0x80
70#define MOXA_MUST_EFR_BANK3 0xC0
71#define MOXA_MUST_EFR_BANK_MASK 0xC0
72
Jiri Slaby1c456072008-02-07 00:16:46 -080073/* set XON1 value register, when LCR=0xBF and change to bank0 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#define MOXA_MUST_XON1_REGISTER 0x04
75
Jiri Slaby1c456072008-02-07 00:16:46 -080076/* set XON2 value register, when LCR=0xBF and change to bank0 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070077#define MOXA_MUST_XON2_REGISTER 0x05
78
Jiri Slaby1c456072008-02-07 00:16:46 -080079/* set XOFF1 value register, when LCR=0xBF and change to bank0 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070080#define MOXA_MUST_XOFF1_REGISTER 0x06
81
Jiri Slaby1c456072008-02-07 00:16:46 -080082/* set XOFF2 value register, when LCR=0xBF and change to bank0 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070083#define MOXA_MUST_XOFF2_REGISTER 0x07
84
85#define MOXA_MUST_RBRTL_REGISTER 0x04
86#define MOXA_MUST_RBRTH_REGISTER 0x05
87#define MOXA_MUST_RBRTI_REGISTER 0x06
88#define MOXA_MUST_THRTL_REGISTER 0x07
89#define MOXA_MUST_ENUM_REGISTER 0x04
90#define MOXA_MUST_HWID_REGISTER 0x05
91#define MOXA_MUST_ECR_REGISTER 0x06
92#define MOXA_MUST_CSR_REGISTER 0x07
93
Jiri Slaby1c456072008-02-07 00:16:46 -080094/* good data mode enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -070095#define MOXA_MUST_FCR_GDA_MODE_ENABLE 0x20
Jiri Slaby1c456072008-02-07 00:16:46 -080096/* only good data put into RxFIFO */
Linus Torvalds1da177e2005-04-16 15:20:36 -070097#define MOXA_MUST_FCR_GDA_ONLY_ENABLE 0x10
98
Jiri Slaby1c456072008-02-07 00:16:46 -080099/* enable CTS interrupt */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100#define MOXA_MUST_IER_ECTSI 0x80
Jiri Slaby1c456072008-02-07 00:16:46 -0800101/* enable RTS interrupt */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102#define MOXA_MUST_IER_ERTSI 0x40
Jiri Slaby1c456072008-02-07 00:16:46 -0800103/* enable Xon/Xoff interrupt */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104#define MOXA_MUST_IER_XINT 0x20
Jiri Slaby1c456072008-02-07 00:16:46 -0800105/* enable GDA interrupt */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106#define MOXA_MUST_IER_EGDAI 0x10
107
108#define MOXA_MUST_RECV_ISR (UART_IER_RDI | MOXA_MUST_IER_EGDAI)
109
Jiri Slaby1c456072008-02-07 00:16:46 -0800110/* GDA interrupt pending */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111#define MOXA_MUST_IIR_GDA 0x1C
112#define MOXA_MUST_IIR_RDA 0x04
113#define MOXA_MUST_IIR_RTO 0x0C
114#define MOXA_MUST_IIR_LSR 0x06
115
Jiri Slaby1c456072008-02-07 00:16:46 -0800116/* recieved Xon/Xoff or specical interrupt pending */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117#define MOXA_MUST_IIR_XSC 0x10
118
Jiri Slaby1c456072008-02-07 00:16:46 -0800119/* RTS/CTS change state interrupt pending */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120#define MOXA_MUST_IIR_RTSCTS 0x20
121#define MOXA_MUST_IIR_MASK 0x3E
122
123#define MOXA_MUST_MCR_XON_FLAG 0x40
124#define MOXA_MUST_MCR_XON_ANY 0x80
125#define MOXA_MUST_MCR_TX_XON 0x08
126
Jiri Slaby1c456072008-02-07 00:16:46 -0800127/* software flow control on chip mask value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128#define MOXA_MUST_EFR_SF_MASK 0x0F
Jiri Slaby1c456072008-02-07 00:16:46 -0800129/* send Xon1/Xoff1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130#define MOXA_MUST_EFR_SF_TX1 0x08
Jiri Slaby1c456072008-02-07 00:16:46 -0800131/* send Xon2/Xoff2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132#define MOXA_MUST_EFR_SF_TX2 0x04
Jiri Slaby1c456072008-02-07 00:16:46 -0800133/* send Xon1,Xon2/Xoff1,Xoff2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134#define MOXA_MUST_EFR_SF_TX12 0x0C
Jiri Slaby1c456072008-02-07 00:16:46 -0800135/* don't send Xon/Xoff */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136#define MOXA_MUST_EFR_SF_TX_NO 0x00
Jiri Slaby1c456072008-02-07 00:16:46 -0800137/* Tx software flow control mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138#define MOXA_MUST_EFR_SF_TX_MASK 0x0C
Jiri Slaby1c456072008-02-07 00:16:46 -0800139/* don't receive Xon/Xoff */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140#define MOXA_MUST_EFR_SF_RX_NO 0x00
Jiri Slaby1c456072008-02-07 00:16:46 -0800141/* receive Xon1/Xoff1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142#define MOXA_MUST_EFR_SF_RX1 0x02
Jiri Slaby1c456072008-02-07 00:16:46 -0800143/* receive Xon2/Xoff2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144#define MOXA_MUST_EFR_SF_RX2 0x01
Jiri Slaby1c456072008-02-07 00:16:46 -0800145/* receive Xon1,Xon2/Xoff1,Xoff2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146#define MOXA_MUST_EFR_SF_RX12 0x03
Jiri Slaby1c456072008-02-07 00:16:46 -0800147/* Rx software flow control mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148#define MOXA_MUST_EFR_SF_RX_MASK 0x03
149
Jiri Slaby1c456072008-02-07 00:16:46 -0800150#define ENABLE_MOXA_MUST_ENCHANCE_MODE(baseio) do { \
151 u8 __oldlcr, __efr; \
152 __oldlcr = inb((baseio)+UART_LCR); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153 outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
Jiri Slaby1c456072008-02-07 00:16:46 -0800154 __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
155 __efr |= MOXA_MUST_EFR_EFRB_ENABLE; \
156 outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
157 outb(__oldlcr, (baseio)+UART_LCR); \
158} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159
Jiri Slaby1c456072008-02-07 00:16:46 -0800160#define DISABLE_MOXA_MUST_ENCHANCE_MODE(baseio) do { \
161 u8 __oldlcr, __efr; \
162 __oldlcr = inb((baseio)+UART_LCR); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
Jiri Slaby1c456072008-02-07 00:16:46 -0800164 __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
165 __efr &= ~MOXA_MUST_EFR_EFRB_ENABLE; \
166 outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
167 outb(__oldlcr, (baseio)+UART_LCR); \
168} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
Jiri Slaby1c456072008-02-07 00:16:46 -0800170#define SET_MOXA_MUST_XON1_VALUE(baseio, Value) do { \
171 u8 __oldlcr, __efr; \
172 __oldlcr = inb((baseio)+UART_LCR); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
Jiri Slaby1c456072008-02-07 00:16:46 -0800174 __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
175 __efr &= ~MOXA_MUST_EFR_BANK_MASK; \
176 __efr |= MOXA_MUST_EFR_BANK0; \
177 outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 outb((u8)(Value), (baseio)+MOXA_MUST_XON1_REGISTER); \
Jiri Slaby1c456072008-02-07 00:16:46 -0800179 outb(__oldlcr, (baseio)+UART_LCR); \
180} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
Jiri Slaby1c456072008-02-07 00:16:46 -0800182#define SET_MOXA_MUST_XOFF1_VALUE(baseio, Value) do { \
183 u8 __oldlcr, __efr; \
184 __oldlcr = inb((baseio)+UART_LCR); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
Jiri Slaby1c456072008-02-07 00:16:46 -0800186 __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
187 __efr &= ~MOXA_MUST_EFR_BANK_MASK; \
188 __efr |= MOXA_MUST_EFR_BANK0; \
189 outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 outb((u8)(Value), (baseio)+MOXA_MUST_XOFF1_REGISTER); \
Jiri Slaby1c456072008-02-07 00:16:46 -0800191 outb(__oldlcr, (baseio)+UART_LCR); \
192} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
Jiri Slaby1c456072008-02-07 00:16:46 -0800194#define SET_MOXA_MUST_FIFO_VALUE(info) do { \
195 u8 __oldlcr, __efr; \
196 __oldlcr = inb((info)->ioaddr+UART_LCR); \
197 outb(MOXA_MUST_ENTER_ENCHANCE, (info)->ioaddr+UART_LCR);\
198 __efr = inb((info)->ioaddr+MOXA_MUST_EFR_REGISTER); \
199 __efr &= ~MOXA_MUST_EFR_BANK_MASK; \
200 __efr |= MOXA_MUST_EFR_BANK1; \
201 outb(__efr, (info)->ioaddr+MOXA_MUST_EFR_REGISTER); \
202 outb((u8)((info)->rx_high_water), (info)->ioaddr+ \
203 MOXA_MUST_RBRTH_REGISTER); \
204 outb((u8)((info)->rx_trigger), (info)->ioaddr+ \
205 MOXA_MUST_RBRTI_REGISTER); \
206 outb((u8)((info)->rx_low_water), (info)->ioaddr+ \
207 MOXA_MUST_RBRTL_REGISTER); \
208 outb(__oldlcr, (info)->ioaddr+UART_LCR); \
209} while (0)
210
211#define SET_MOXA_MUST_ENUM_VALUE(baseio, Value) do { \
212 u8 __oldlcr, __efr; \
213 __oldlcr = inb((baseio)+UART_LCR); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
Jiri Slaby1c456072008-02-07 00:16:46 -0800215 __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
216 __efr &= ~MOXA_MUST_EFR_BANK_MASK; \
217 __efr |= MOXA_MUST_EFR_BANK2; \
218 outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 outb((u8)(Value), (baseio)+MOXA_MUST_ENUM_REGISTER); \
Jiri Slaby1c456072008-02-07 00:16:46 -0800220 outb(__oldlcr, (baseio)+UART_LCR); \
221} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222
Jiri Slaby1c456072008-02-07 00:16:46 -0800223#define GET_MOXA_MUST_HARDWARE_ID(baseio, pId) do { \
224 u8 __oldlcr, __efr; \
225 __oldlcr = inb((baseio)+UART_LCR); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
Jiri Slaby1c456072008-02-07 00:16:46 -0800227 __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
228 __efr &= ~MOXA_MUST_EFR_BANK_MASK; \
229 __efr |= MOXA_MUST_EFR_BANK2; \
230 outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
231 *pId = inb((baseio)+MOXA_MUST_HWID_REGISTER); \
232 outb(__oldlcr, (baseio)+UART_LCR); \
233} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234
Jiri Slaby1c456072008-02-07 00:16:46 -0800235#define SET_MOXA_MUST_NO_SOFTWARE_FLOW_CONTROL(baseio) do { \
236 u8 __oldlcr, __efr; \
237 __oldlcr = inb((baseio)+UART_LCR); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
Jiri Slaby1c456072008-02-07 00:16:46 -0800239 __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
240 __efr &= ~MOXA_MUST_EFR_SF_MASK; \
241 outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
242 outb(__oldlcr, (baseio)+UART_LCR); \
243} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244
Jiri Slaby1c456072008-02-07 00:16:46 -0800245#define ENABLE_MOXA_MUST_TX_SOFTWARE_FLOW_CONTROL(baseio) do { \
246 u8 __oldlcr, __efr; \
247 __oldlcr = inb((baseio)+UART_LCR); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
Jiri Slaby1c456072008-02-07 00:16:46 -0800249 __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
250 __efr &= ~MOXA_MUST_EFR_SF_TX_MASK; \
251 __efr |= MOXA_MUST_EFR_SF_TX1; \
252 outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
253 outb(__oldlcr, (baseio)+UART_LCR); \
254} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255
Jiri Slaby1c456072008-02-07 00:16:46 -0800256#define DISABLE_MOXA_MUST_TX_SOFTWARE_FLOW_CONTROL(baseio) do { \
257 u8 __oldlcr, __efr; \
258 __oldlcr = inb((baseio)+UART_LCR); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
Jiri Slaby1c456072008-02-07 00:16:46 -0800260 __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
261 __efr &= ~MOXA_MUST_EFR_SF_TX_MASK; \
262 outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
263 outb(__oldlcr, (baseio)+UART_LCR); \
264} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
Jiri Slaby1c456072008-02-07 00:16:46 -0800266#define ENABLE_MOXA_MUST_RX_SOFTWARE_FLOW_CONTROL(baseio) do { \
267 u8 __oldlcr, __efr; \
268 __oldlcr = inb((baseio)+UART_LCR); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
Jiri Slaby1c456072008-02-07 00:16:46 -0800270 __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
271 __efr &= ~MOXA_MUST_EFR_SF_RX_MASK; \
272 __efr |= MOXA_MUST_EFR_SF_RX1; \
273 outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
274 outb(__oldlcr, (baseio)+UART_LCR); \
275} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276
Jiri Slaby1c456072008-02-07 00:16:46 -0800277#define DISABLE_MOXA_MUST_RX_SOFTWARE_FLOW_CONTROL(baseio) do { \
278 u8 __oldlcr, __efr; \
279 __oldlcr = inb((baseio)+UART_LCR); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
Jiri Slaby1c456072008-02-07 00:16:46 -0800281 __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
282 __efr &= ~MOXA_MUST_EFR_SF_RX_MASK; \
283 outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
284 outb(__oldlcr, (baseio)+UART_LCR); \
285} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287#endif