blob: 1763b9a7fd8eac52052edfb778623368476729c4 [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings906bb262009-11-29 15:16:19 +00004 * Copyright 2006-2009 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11#include <linux/bitops.h>
12#include <linux/delay.h>
13#include <linux/pci.h>
14#include <linux/module.h>
15#include <linux/seq_file.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010016#include <linux/i2c.h>
Ben Hutchingsf31a45d2008-12-12 21:43:33 -080017#include <linux/mii.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010019#include "net_driver.h"
20#include "bitfield.h"
21#include "efx.h"
22#include "mac.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010023#include "spi.h"
Ben Hutchings744093c2009-11-29 15:12:08 +000024#include "nic.h"
Ben Hutchings3e6c4532009-10-23 08:30:36 +000025#include "regs.h"
Ben Hutchings12d00ca2009-10-23 08:30:46 +000026#include "io.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010027#include "mdio_10g.h"
28#include "phy.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010029#include "workarounds.h"
30
Ben Hutchings89863522009-11-25 16:09:04 +000031/* Hardware control for SFC4000 (aka Falcon). */
Ben Hutchings8ceee662008-04-27 12:55:59 +010032
Ben Hutchings2f7f5732008-12-12 21:34:25 -080033static const unsigned int
34/* "Large" EEPROM device: Atmel AT25640 or similar
35 * 8 KB, 16-bit address, 32 B write block */
36large_eeprom_type = ((13 << SPI_DEV_TYPE_SIZE_LBN)
37 | (2 << SPI_DEV_TYPE_ADDR_LEN_LBN)
38 | (5 << SPI_DEV_TYPE_BLOCK_SIZE_LBN)),
39/* Default flash device: Atmel AT25F1024
40 * 128 KB, 24-bit address, 32 KB erase block, 256 B write block */
41default_flash_type = ((17 << SPI_DEV_TYPE_SIZE_LBN)
42 | (3 << SPI_DEV_TYPE_ADDR_LEN_LBN)
43 | (0x52 << SPI_DEV_TYPE_ERASE_CMD_LBN)
44 | (15 << SPI_DEV_TYPE_ERASE_SIZE_LBN)
45 | (8 << SPI_DEV_TYPE_BLOCK_SIZE_LBN));
46
Ben Hutchings8ceee662008-04-27 12:55:59 +010047/**************************************************************************
48 *
49 * I2C bus - this is a bit-bashing interface using GPIO pins
50 * Note that it uses the output enables to tristate the outputs
51 * SDA is the data pin and SCL is the clock
52 *
53 **************************************************************************
54 */
Ben Hutchings37b5a602008-05-30 22:27:04 +010055static void falcon_setsda(void *data, int state)
Ben Hutchings8ceee662008-04-27 12:55:59 +010056{
Ben Hutchings37b5a602008-05-30 22:27:04 +010057 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +010058 efx_oword_t reg;
59
Ben Hutchings12d00ca2009-10-23 08:30:46 +000060 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000061 EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO3_OEN, !state);
Ben Hutchings12d00ca2009-10-23 08:30:46 +000062 efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +010063}
64
Ben Hutchings37b5a602008-05-30 22:27:04 +010065static void falcon_setscl(void *data, int state)
Ben Hutchings8ceee662008-04-27 12:55:59 +010066{
Ben Hutchings37b5a602008-05-30 22:27:04 +010067 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +010068 efx_oword_t reg;
69
Ben Hutchings12d00ca2009-10-23 08:30:46 +000070 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000071 EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO0_OEN, !state);
Ben Hutchings12d00ca2009-10-23 08:30:46 +000072 efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings37b5a602008-05-30 22:27:04 +010073}
74
75static int falcon_getsda(void *data)
76{
77 struct efx_nic *efx = (struct efx_nic *)data;
78 efx_oword_t reg;
79
Ben Hutchings12d00ca2009-10-23 08:30:46 +000080 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000081 return EFX_OWORD_FIELD(reg, FRF_AB_GPIO3_IN);
Ben Hutchings8ceee662008-04-27 12:55:59 +010082}
83
Ben Hutchings37b5a602008-05-30 22:27:04 +010084static int falcon_getscl(void *data)
Ben Hutchings8ceee662008-04-27 12:55:59 +010085{
Ben Hutchings37b5a602008-05-30 22:27:04 +010086 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +010087 efx_oword_t reg;
88
Ben Hutchings12d00ca2009-10-23 08:30:46 +000089 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000090 return EFX_OWORD_FIELD(reg, FRF_AB_GPIO0_IN);
Ben Hutchings8ceee662008-04-27 12:55:59 +010091}
92
Ben Hutchings37b5a602008-05-30 22:27:04 +010093static struct i2c_algo_bit_data falcon_i2c_bit_operations = {
94 .setsda = falcon_setsda,
95 .setscl = falcon_setscl,
Ben Hutchings8ceee662008-04-27 12:55:59 +010096 .getsda = falcon_getsda,
97 .getscl = falcon_getscl,
Ben Hutchings62c78322008-05-30 22:27:46 +010098 .udelay = 5,
Ben Hutchings9dadae62008-07-18 18:59:12 +010099 /* Wait up to 50 ms for slave to let us pull SCL high */
100 .timeout = DIV_ROUND_UP(HZ, 20),
Ben Hutchings8ceee662008-04-27 12:55:59 +0100101};
102
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000103static void falcon_push_irq_moderation(struct efx_channel *channel)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100104{
105 efx_dword_t timer_cmd;
106 struct efx_nic *efx = channel->efx;
107
108 /* Set timer register */
109 if (channel->irq_moderation) {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100110 EFX_POPULATE_DWORD_2(timer_cmd,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000111 FRF_AB_TC_TIMER_MODE,
112 FFE_BB_TIMER_MODE_INT_HLDOFF,
113 FRF_AB_TC_TIMER_VAL,
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000114 channel->irq_moderation - 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100115 } else {
116 EFX_POPULATE_DWORD_2(timer_cmd,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000117 FRF_AB_TC_TIMER_MODE,
118 FFE_BB_TIMER_MODE_DIS,
119 FRF_AB_TC_TIMER_VAL, 0);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100120 }
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000121 BUILD_BUG_ON(FR_AA_TIMER_COMMAND_KER != FR_BZ_TIMER_COMMAND_P0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000122 efx_writed_page_locked(efx, &timer_cmd, FR_BZ_TIMER_COMMAND_P0,
123 channel->channel);
Ben Hutchings127e6e12009-11-25 16:09:55 +0000124}
125
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000126static void falcon_deconfigure_mac_wrapper(struct efx_nic *efx);
127
Ben Hutchings127e6e12009-11-25 16:09:55 +0000128static void falcon_prepare_flush(struct efx_nic *efx)
129{
130 falcon_deconfigure_mac_wrapper(efx);
131
132 /* Wait for the tx and rx fifo's to get to the next packet boundary
133 * (~1ms without back-pressure), then to drain the remainder of the
134 * fifo's at data path speeds (negligible), with a healthy margin. */
135 msleep(10);
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100136}
137
Ben Hutchings8ceee662008-04-27 12:55:59 +0100138/* Acknowledge a legacy interrupt from Falcon
139 *
140 * This acknowledges a legacy (not MSI) interrupt via INT_ACK_KER_REG.
141 *
142 * Due to SFC bug 3706 (silicon revision <=A1) reads can be duplicated in the
143 * BIU. Interrupt acknowledge is read sensitive so must write instead
144 * (then read to ensure the BIU collector is flushed)
145 *
146 * NB most hardware supports MSI interrupts
147 */
Ben Hutchings152b6a62009-11-29 03:43:56 +0000148inline void falcon_irq_ack_a1(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100149{
150 efx_dword_t reg;
151
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000152 EFX_POPULATE_DWORD_1(reg, FRF_AA_INT_ACK_KER_FIELD, 0xb7eb7e);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000153 efx_writed(efx, &reg, FR_AA_INT_ACK_KER);
154 efx_readd(efx, &reg, FR_AA_WORK_AROUND_BROKEN_PCI_READS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100155}
156
Ben Hutchings8ceee662008-04-27 12:55:59 +0100157
Ben Hutchings152b6a62009-11-29 03:43:56 +0000158irqreturn_t falcon_legacy_interrupt_a1(int irq, void *dev_id)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100159{
Ben Hutchingsd3208b52008-05-16 21:20:00 +0100160 struct efx_nic *efx = dev_id;
161 efx_oword_t *int_ker = efx->irq_status.addr;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100162 int syserr;
163 int queues;
164
165 /* Check to see if this is our interrupt. If it isn't, we
166 * exit without having touched the hardware.
167 */
168 if (unlikely(EFX_OWORD_IS_ZERO(*int_ker))) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000169 netif_vdbg(efx, intr, efx->net_dev,
170 "IRQ %d on CPU %d not for me\n", irq,
171 raw_smp_processor_id());
Ben Hutchings8ceee662008-04-27 12:55:59 +0100172 return IRQ_NONE;
173 }
174 efx->last_irq_cpu = raw_smp_processor_id();
Ben Hutchings62776d02010-06-23 11:30:07 +0000175 netif_vdbg(efx, intr, efx->net_dev,
176 "IRQ %d on CPU %d status " EFX_OWORD_FMT "\n",
177 irq, raw_smp_processor_id(), EFX_OWORD_VAL(*int_ker));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100178
Ben Hutchings8ceee662008-04-27 12:55:59 +0100179 /* Determine interrupting queues, clear interrupt status
180 * register and acknowledge the device interrupt.
181 */
Ben Hutchings674979d2009-11-29 03:42:10 +0000182 BUILD_BUG_ON(FSF_AZ_NET_IVEC_INT_Q_WIDTH > EFX_MAX_CHANNELS);
183 queues = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_INT_Q);
Steve Hodgson63695452010-04-28 09:27:36 +0000184
185 /* Check to see if we have a serious error condition */
186 if (queues & (1U << efx->fatal_irq_level)) {
187 syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
188 if (unlikely(syserr))
189 return efx_nic_fatal_interrupt(efx);
190 }
191
Ben Hutchings8ceee662008-04-27 12:55:59 +0100192 EFX_ZERO_OWORD(*int_ker);
193 wmb(); /* Ensure the vector is cleared before interrupt ack */
194 falcon_irq_ack_a1(efx);
195
Ben Hutchings8313aca2010-09-10 06:41:57 +0000196 if (queues & 1)
197 efx_schedule_channel(efx_get_channel(efx, 0));
198 if (queues & 2)
199 efx_schedule_channel(efx_get_channel(efx, 1));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100200 return IRQ_HANDLED;
201}
Ben Hutchings8ceee662008-04-27 12:55:59 +0100202/**************************************************************************
203 *
204 * EEPROM/flash
205 *
206 **************************************************************************
207 */
208
Ben Hutchings23d30f02008-12-12 21:56:11 -0800209#define FALCON_SPI_MAX_LEN sizeof(efx_oword_t)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100210
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800211static int falcon_spi_poll(struct efx_nic *efx)
212{
213 efx_oword_t reg;
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000214 efx_reado(efx, &reg, FR_AB_EE_SPI_HCMD);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000215 return EFX_OWORD_FIELD(reg, FRF_AB_EE_SPI_HCMD_CMD_EN) ? -EBUSY : 0;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800216}
217
Ben Hutchings8ceee662008-04-27 12:55:59 +0100218/* Wait for SPI command completion */
219static int falcon_spi_wait(struct efx_nic *efx)
220{
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800221 /* Most commands will finish quickly, so we start polling at
222 * very short intervals. Sometimes the command may have to
223 * wait for VPD or expansion ROM access outside of our
224 * control, so we allow up to 100 ms. */
225 unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 10);
226 int i;
227
228 for (i = 0; i < 10; i++) {
229 if (!falcon_spi_poll(efx))
230 return 0;
231 udelay(10);
232 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100233
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100234 for (;;) {
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800235 if (!falcon_spi_poll(efx))
Ben Hutchings8ceee662008-04-27 12:55:59 +0100236 return 0;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100237 if (time_after_eq(jiffies, timeout)) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000238 netif_err(efx, hw, efx->net_dev,
239 "timed out waiting for SPI\n");
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100240 return -ETIMEDOUT;
241 }
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800242 schedule_timeout_uninterruptible(1);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100243 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100244}
245
Ben Hutchings76884832009-11-29 15:10:44 +0000246int falcon_spi_cmd(struct efx_nic *efx, const struct efx_spi_device *spi,
Ben Hutchingsf4150722008-11-04 20:34:28 +0000247 unsigned int command, int address,
Ben Hutchings23d30f02008-12-12 21:56:11 -0800248 const void *in, void *out, size_t len)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100249{
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100250 bool addressed = (address >= 0);
251 bool reading = (out != NULL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100252 efx_oword_t reg;
253 int rc;
254
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100255 /* Input validation */
256 if (len > FALCON_SPI_MAX_LEN)
257 return -EINVAL;
Ben Hutchingsf4150722008-11-04 20:34:28 +0000258 BUG_ON(!mutex_is_locked(&efx->spi_lock));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100259
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800260 /* Check that previous command is not still running */
261 rc = falcon_spi_poll(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100262 if (rc)
263 return rc;
264
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100265 /* Program address register, if we have an address */
266 if (addressed) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000267 EFX_POPULATE_OWORD_1(reg, FRF_AB_EE_SPI_HADR_ADR, address);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000268 efx_writeo(efx, &reg, FR_AB_EE_SPI_HADR);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100269 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100270
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100271 /* Program data register, if we have data */
272 if (in != NULL) {
273 memcpy(&reg, in, len);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000274 efx_writeo(efx, &reg, FR_AB_EE_SPI_HDATA);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100275 }
276
277 /* Issue read/write command */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100278 EFX_POPULATE_OWORD_7(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000279 FRF_AB_EE_SPI_HCMD_CMD_EN, 1,
280 FRF_AB_EE_SPI_HCMD_SF_SEL, spi->device_id,
281 FRF_AB_EE_SPI_HCMD_DABCNT, len,
282 FRF_AB_EE_SPI_HCMD_READ, reading,
283 FRF_AB_EE_SPI_HCMD_DUBCNT, 0,
284 FRF_AB_EE_SPI_HCMD_ADBCNT,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100285 (addressed ? spi->addr_len : 0),
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000286 FRF_AB_EE_SPI_HCMD_ENC, command);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000287 efx_writeo(efx, &reg, FR_AB_EE_SPI_HCMD);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100288
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100289 /* Wait for read/write to complete */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100290 rc = falcon_spi_wait(efx);
291 if (rc)
292 return rc;
293
294 /* Read data */
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100295 if (out != NULL) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000296 efx_reado(efx, &reg, FR_AB_EE_SPI_HDATA);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100297 memcpy(out, &reg, len);
298 }
299
Ben Hutchings8ceee662008-04-27 12:55:59 +0100300 return 0;
301}
302
Ben Hutchings23d30f02008-12-12 21:56:11 -0800303static size_t
304falcon_spi_write_limit(const struct efx_spi_device *spi, size_t start)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100305{
306 return min(FALCON_SPI_MAX_LEN,
307 (spi->block_size - (start & (spi->block_size - 1))));
308}
309
310static inline u8
311efx_spi_munge_command(const struct efx_spi_device *spi,
312 const u8 command, const unsigned int address)
313{
314 return command | (((address >> 8) & spi->munge_address) << 3);
315}
316
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800317/* Wait up to 10 ms for buffered write completion */
Ben Hutchings76884832009-11-29 15:10:44 +0000318int
319falcon_spi_wait_write(struct efx_nic *efx, const struct efx_spi_device *spi)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100320{
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800321 unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 100);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100322 u8 status;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800323 int rc;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100324
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800325 for (;;) {
Ben Hutchings76884832009-11-29 15:10:44 +0000326 rc = falcon_spi_cmd(efx, spi, SPI_RDSR, -1, NULL,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100327 &status, sizeof(status));
328 if (rc)
329 return rc;
330 if (!(status & SPI_STATUS_NRDY))
331 return 0;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800332 if (time_after_eq(jiffies, timeout)) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000333 netif_err(efx, hw, efx->net_dev,
334 "SPI write timeout on device %d"
335 " last status=0x%02x\n",
336 spi->device_id, status);
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800337 return -ETIMEDOUT;
338 }
339 schedule_timeout_uninterruptible(1);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100340 }
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100341}
342
Ben Hutchings76884832009-11-29 15:10:44 +0000343int falcon_spi_read(struct efx_nic *efx, const struct efx_spi_device *spi,
344 loff_t start, size_t len, size_t *retlen, u8 *buffer)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100345{
Ben Hutchings23d30f02008-12-12 21:56:11 -0800346 size_t block_len, pos = 0;
347 unsigned int command;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100348 int rc = 0;
349
350 while (pos < len) {
Ben Hutchings23d30f02008-12-12 21:56:11 -0800351 block_len = min(len - pos, FALCON_SPI_MAX_LEN);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100352
353 command = efx_spi_munge_command(spi, SPI_READ, start + pos);
Ben Hutchings76884832009-11-29 15:10:44 +0000354 rc = falcon_spi_cmd(efx, spi, command, start + pos, NULL,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100355 buffer + pos, block_len);
356 if (rc)
357 break;
358 pos += block_len;
359
360 /* Avoid locking up the system */
361 cond_resched();
362 if (signal_pending(current)) {
363 rc = -EINTR;
364 break;
365 }
366 }
367
368 if (retlen)
369 *retlen = pos;
370 return rc;
371}
372
Ben Hutchings76884832009-11-29 15:10:44 +0000373int
374falcon_spi_write(struct efx_nic *efx, const struct efx_spi_device *spi,
375 loff_t start, size_t len, size_t *retlen, const u8 *buffer)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100376{
377 u8 verify_buffer[FALCON_SPI_MAX_LEN];
Ben Hutchings23d30f02008-12-12 21:56:11 -0800378 size_t block_len, pos = 0;
379 unsigned int command;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100380 int rc = 0;
381
382 while (pos < len) {
Ben Hutchings76884832009-11-29 15:10:44 +0000383 rc = falcon_spi_cmd(efx, spi, SPI_WREN, -1, NULL, NULL, 0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100384 if (rc)
385 break;
386
Ben Hutchings23d30f02008-12-12 21:56:11 -0800387 block_len = min(len - pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100388 falcon_spi_write_limit(spi, start + pos));
389 command = efx_spi_munge_command(spi, SPI_WRITE, start + pos);
Ben Hutchings76884832009-11-29 15:10:44 +0000390 rc = falcon_spi_cmd(efx, spi, command, start + pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100391 buffer + pos, NULL, block_len);
392 if (rc)
393 break;
394
Ben Hutchings76884832009-11-29 15:10:44 +0000395 rc = falcon_spi_wait_write(efx, spi);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100396 if (rc)
397 break;
398
399 command = efx_spi_munge_command(spi, SPI_READ, start + pos);
Ben Hutchings76884832009-11-29 15:10:44 +0000400 rc = falcon_spi_cmd(efx, spi, command, start + pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100401 NULL, verify_buffer, block_len);
402 if (memcmp(verify_buffer, buffer + pos, block_len)) {
403 rc = -EIO;
404 break;
405 }
406
407 pos += block_len;
408
409 /* Avoid locking up the system */
410 cond_resched();
411 if (signal_pending(current)) {
412 rc = -EINTR;
413 break;
414 }
415 }
416
417 if (retlen)
418 *retlen = pos;
419 return rc;
420}
421
Ben Hutchings8ceee662008-04-27 12:55:59 +0100422/**************************************************************************
423 *
424 * MAC wrapper
425 *
426 **************************************************************************
427 */
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800428
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000429static void falcon_push_multicast_hash(struct efx_nic *efx)
430{
431 union efx_multicast_hash *mc_hash = &efx->multicast_hash;
432
433 WARN_ON(!mutex_is_locked(&efx->mac_lock));
434
435 efx_writeo(efx, &mc_hash->oword[0], FR_AB_MAC_MC_HASH_REG0);
436 efx_writeo(efx, &mc_hash->oword[1], FR_AB_MAC_MC_HASH_REG1);
437}
438
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000439static void falcon_reset_macs(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100440{
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000441 struct falcon_nic_data *nic_data = efx->nic_data;
442 efx_oword_t reg, mac_ctrl;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100443 int count;
444
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000445 if (efx_nic_rev(efx) < EFX_REV_FALCON_B0) {
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800446 /* It's not safe to use GLB_CTL_REG to reset the
447 * macs, so instead use the internal MAC resets
448 */
Ben Hutchings8fbca792010-09-22 10:00:11 +0000449 EFX_POPULATE_OWORD_1(reg, FRF_AB_XM_CORE_RST, 1);
450 efx_writeo(efx, &reg, FR_AB_XM_GLB_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100451
Ben Hutchings8fbca792010-09-22 10:00:11 +0000452 for (count = 0; count < 10000; count++) {
453 efx_reado(efx, &reg, FR_AB_XM_GLB_CFG);
454 if (EFX_OWORD_FIELD(reg, FRF_AB_XM_CORE_RST) ==
455 0)
456 return;
457 udelay(10);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800458 }
Ben Hutchings8fbca792010-09-22 10:00:11 +0000459
460 netif_err(efx, hw, efx->net_dev,
461 "timed out waiting for XMAC core reset\n");
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800462 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100463
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000464 /* Mac stats will fail whist the TX fifo is draining */
465 WARN_ON(nic_data->stats_disable_count == 0);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100466
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000467 efx_reado(efx, &mac_ctrl, FR_AB_MAC_CTRL);
468 EFX_SET_OWORD_FIELD(mac_ctrl, FRF_BB_TXFIFO_DRAIN_EN, 1);
469 efx_writeo(efx, &mac_ctrl, FR_AB_MAC_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100470
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000471 efx_reado(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000472 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGTX, 1);
473 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGRX, 1);
474 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_EM, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000475 efx_writeo(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100476
477 count = 0;
478 while (1) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000479 efx_reado(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000480 if (!EFX_OWORD_FIELD(reg, FRF_AB_RST_XGTX) &&
481 !EFX_OWORD_FIELD(reg, FRF_AB_RST_XGRX) &&
482 !EFX_OWORD_FIELD(reg, FRF_AB_RST_EM)) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000483 netif_dbg(efx, hw, efx->net_dev,
484 "Completed MAC reset after %d loops\n",
485 count);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100486 break;
487 }
488 if (count > 20) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000489 netif_err(efx, hw, efx->net_dev, "MAC reset failed\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +0100490 break;
491 }
492 count++;
493 udelay(10);
494 }
495
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000496 /* Ensure the correct MAC is selected before statistics
497 * are re-enabled by the caller */
498 efx_writeo(efx, &mac_ctrl, FR_AB_MAC_CTRL);
Steve Hodgsonb7b40ee2010-04-28 09:28:10 +0000499
Steve Hodgsonb7b40ee2010-04-28 09:28:10 +0000500 falcon_setup_xaui(efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800501}
502
503void falcon_drain_tx_fifo(struct efx_nic *efx)
504{
505 efx_oword_t reg;
506
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000507 if ((efx_nic_rev(efx) < EFX_REV_FALCON_B0) ||
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800508 (efx->loopback_mode != LOOPBACK_NONE))
509 return;
510
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000511 efx_reado(efx, &reg, FR_AB_MAC_CTRL);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800512 /* There is no point in draining more than once */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000513 if (EFX_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN))
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800514 return;
515
516 falcon_reset_macs(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100517}
518
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000519static void falcon_deconfigure_mac_wrapper(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100520{
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800521 efx_oword_t reg;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100522
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000523 if (efx_nic_rev(efx) < EFX_REV_FALCON_B0)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100524 return;
525
526 /* Isolate the MAC -> RX */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000527 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000528 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000529 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100530
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000531 /* Isolate TX -> MAC */
532 falcon_drain_tx_fifo(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100533}
534
535void falcon_reconfigure_mac_wrapper(struct efx_nic *efx)
536{
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000537 struct efx_link_state *link_state = &efx->link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100538 efx_oword_t reg;
Steve Hodgsonfd371e32010-06-01 11:17:51 +0000539 int link_speed, isolate;
540
541 isolate = (efx->reset_pending != RESET_TYPE_NONE);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100542
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000543 switch (link_state->speed) {
Ben Hutchingsf31a45d2008-12-12 21:43:33 -0800544 case 10000: link_speed = 3; break;
545 case 1000: link_speed = 2; break;
546 case 100: link_speed = 1; break;
547 default: link_speed = 0; break;
548 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100549 /* MAC_LINK_STATUS controls MAC backpressure but doesn't work
550 * as advertised. Disable to ensure packets are not
551 * indefinitely held and TX queue can be flushed at any point
552 * while the link is down. */
553 EFX_POPULATE_OWORD_5(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000554 FRF_AB_MAC_XOFF_VAL, 0xffff /* max pause time */,
555 FRF_AB_MAC_BCAD_ACPT, 1,
556 FRF_AB_MAC_UC_PROM, efx->promiscuous,
557 FRF_AB_MAC_LINK_STATUS, 1, /* always set */
558 FRF_AB_MAC_SPEED, link_speed);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100559 /* On B0, MAC backpressure can be disabled and packets get
560 * discarded. */
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000561 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000562 EFX_SET_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN,
Steve Hodgsonfd371e32010-06-01 11:17:51 +0000563 !link_state->up || isolate);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100564 }
565
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000566 efx_writeo(efx, &reg, FR_AB_MAC_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100567
568 /* Restore the multicast hash registers. */
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000569 falcon_push_multicast_hash(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100570
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000571 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings4b0d29d2009-11-29 03:42:18 +0000572 /* Enable XOFF signal from RX FIFO (we enabled it during NIC
573 * initialisation but it may read back as 0) */
574 EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100575 /* Unisolate the MAC -> RX */
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000576 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
Steve Hodgsonfd371e32010-06-01 11:17:51 +0000577 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, !isolate);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000578 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100579}
580
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000581static void falcon_stats_request(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100582{
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000583 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100584 efx_oword_t reg;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100585
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000586 WARN_ON(nic_data->stats_pending);
587 WARN_ON(nic_data->stats_disable_count);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100588
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000589 if (nic_data->stats_dma_done == NULL)
590 return; /* no mac selected */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100591
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000592 *nic_data->stats_dma_done = FALCON_STATS_NOT_DONE;
593 nic_data->stats_pending = true;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100594 wmb(); /* ensure done flag is clear */
595
596 /* Initiate DMA transfer of stats */
597 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000598 FRF_AB_MAC_STAT_DMA_CMD, 1,
599 FRF_AB_MAC_STAT_DMA_ADR,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100600 efx->stats_buffer.dma_addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000601 efx_writeo(efx, &reg, FR_AB_MAC_STAT_DMA);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100602
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000603 mod_timer(&nic_data->stats_timer, round_jiffies_up(jiffies + HZ / 2));
604}
Ben Hutchings8ceee662008-04-27 12:55:59 +0100605
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000606static void falcon_stats_complete(struct efx_nic *efx)
607{
608 struct falcon_nic_data *nic_data = efx->nic_data;
609
610 if (!nic_data->stats_pending)
611 return;
612
613 nic_data->stats_pending = 0;
614 if (*nic_data->stats_dma_done == FALCON_STATS_DONE) {
615 rmb(); /* read the done flag before the stats */
616 efx->mac_op->update_stats(efx);
617 } else {
Ben Hutchings62776d02010-06-23 11:30:07 +0000618 netif_err(efx, hw, efx->net_dev,
619 "timed out waiting for statistics\n");
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000620 }
621}
622
623static void falcon_stats_timer_func(unsigned long context)
624{
625 struct efx_nic *efx = (struct efx_nic *)context;
626 struct falcon_nic_data *nic_data = efx->nic_data;
627
628 spin_lock(&efx->stats_lock);
629
630 falcon_stats_complete(efx);
631 if (nic_data->stats_disable_count == 0)
632 falcon_stats_request(efx);
633
634 spin_unlock(&efx->stats_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100635}
636
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000637static bool falcon_loopback_link_poll(struct efx_nic *efx)
638{
639 struct efx_link_state old_state = efx->link_state;
640
641 WARN_ON(!mutex_is_locked(&efx->mac_lock));
642 WARN_ON(!LOOPBACK_INTERNAL(efx));
643
644 efx->link_state.fd = true;
645 efx->link_state.fc = efx->wanted_fc;
646 efx->link_state.up = true;
Ben Hutchings8fbca792010-09-22 10:00:11 +0000647 efx->link_state.speed = 10000;
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000648
649 return !efx_link_state_equal(&efx->link_state, &old_state);
650}
651
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000652static int falcon_reconfigure_port(struct efx_nic *efx)
653{
654 int rc;
655
656 WARN_ON(efx_nic_rev(efx) > EFX_REV_FALCON_B0);
657
658 /* Poll the PHY link state *before* reconfiguring it. This means we
659 * will pick up the correct speed (in loopback) to select the correct
660 * MAC.
661 */
662 if (LOOPBACK_INTERNAL(efx))
663 falcon_loopback_link_poll(efx);
664 else
665 efx->phy_op->poll(efx);
666
667 falcon_stop_nic_stats(efx);
668 falcon_deconfigure_mac_wrapper(efx);
669
Ben Hutchings8fbca792010-09-22 10:00:11 +0000670 falcon_reset_macs(efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000671
672 efx->phy_op->reconfigure(efx);
673 rc = efx->mac_op->reconfigure(efx);
674 BUG_ON(rc);
675
676 falcon_start_nic_stats(efx);
677
678 /* Synchronise efx->link_state with the kernel */
679 efx_link_status_changed(efx);
680
681 return 0;
682}
683
Ben Hutchings8ceee662008-04-27 12:55:59 +0100684/**************************************************************************
685 *
686 * PHY access via GMII
687 *
688 **************************************************************************
689 */
690
Ben Hutchings8ceee662008-04-27 12:55:59 +0100691/* Wait for GMII access to complete */
692static int falcon_gmii_wait(struct efx_nic *efx)
693{
Ben Hutchings80cb9a02009-11-25 16:08:41 +0000694 efx_oword_t md_stat;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100695 int count;
696
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800697 /* wait upto 50ms - taken max from datasheet */
698 for (count = 0; count < 5000; count++) {
Ben Hutchings80cb9a02009-11-25 16:08:41 +0000699 efx_reado(efx, &md_stat, FR_AB_MD_STAT);
700 if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSY) == 0) {
701 if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_LNFL) != 0 ||
702 EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSERR) != 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000703 netif_err(efx, hw, efx->net_dev,
704 "error from GMII access "
705 EFX_OWORD_FMT"\n",
706 EFX_OWORD_VAL(md_stat));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100707 return -EIO;
708 }
709 return 0;
710 }
711 udelay(10);
712 }
Ben Hutchings62776d02010-06-23 11:30:07 +0000713 netif_err(efx, hw, efx->net_dev, "timed out waiting for GMII\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +0100714 return -ETIMEDOUT;
715}
716
Ben Hutchings68e7f452009-04-29 08:05:08 +0000717/* Write an MDIO register of a PHY connected to Falcon. */
718static int falcon_mdio_write(struct net_device *net_dev,
719 int prtad, int devad, u16 addr, u16 value)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100720{
Ben Hutchings767e4682008-09-01 12:43:14 +0100721 struct efx_nic *efx = netdev_priv(net_dev);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100722 efx_oword_t reg;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000723 int rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100724
Ben Hutchings62776d02010-06-23 11:30:07 +0000725 netif_vdbg(efx, hw, efx->net_dev,
726 "writing MDIO %d register %d.%d with 0x%04x\n",
Ben Hutchings68e7f452009-04-29 08:05:08 +0000727 prtad, devad, addr, value);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100728
Steve Hodgsonab867462009-11-28 05:34:44 +0000729 mutex_lock(&efx->mdio_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100730
Ben Hutchings68e7f452009-04-29 08:05:08 +0000731 /* Check MDIO not currently being accessed */
732 rc = falcon_gmii_wait(efx);
733 if (rc)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100734 goto out;
735
736 /* Write the address/ID register */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000737 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000738 efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100739
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000740 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
741 FRF_AB_MD_DEV_ADR, devad);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000742 efx_writeo(efx, &reg, FR_AB_MD_ID);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100743
744 /* Write data */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000745 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_TXD, value);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000746 efx_writeo(efx, &reg, FR_AB_MD_TXD);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100747
748 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000749 FRF_AB_MD_WRC, 1,
750 FRF_AB_MD_GC, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000751 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100752
753 /* Wait for data to be written */
Ben Hutchings68e7f452009-04-29 08:05:08 +0000754 rc = falcon_gmii_wait(efx);
755 if (rc) {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100756 /* Abort the write operation */
757 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000758 FRF_AB_MD_WRC, 0,
759 FRF_AB_MD_GC, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000760 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100761 udelay(10);
762 }
763
Steve Hodgsonab867462009-11-28 05:34:44 +0000764out:
765 mutex_unlock(&efx->mdio_lock);
Ben Hutchings68e7f452009-04-29 08:05:08 +0000766 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100767}
768
Ben Hutchings68e7f452009-04-29 08:05:08 +0000769/* Read an MDIO register of a PHY connected to Falcon. */
770static int falcon_mdio_read(struct net_device *net_dev,
771 int prtad, int devad, u16 addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100772{
Ben Hutchings767e4682008-09-01 12:43:14 +0100773 struct efx_nic *efx = netdev_priv(net_dev);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100774 efx_oword_t reg;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000775 int rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100776
Steve Hodgsonab867462009-11-28 05:34:44 +0000777 mutex_lock(&efx->mdio_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100778
Ben Hutchings68e7f452009-04-29 08:05:08 +0000779 /* Check MDIO not currently being accessed */
780 rc = falcon_gmii_wait(efx);
781 if (rc)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100782 goto out;
783
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000784 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000785 efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100786
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000787 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
788 FRF_AB_MD_DEV_ADR, devad);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000789 efx_writeo(efx, &reg, FR_AB_MD_ID);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100790
791 /* Request data to be read */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000792 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_RDC, 1, FRF_AB_MD_GC, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000793 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100794
795 /* Wait for data to become available */
Ben Hutchings68e7f452009-04-29 08:05:08 +0000796 rc = falcon_gmii_wait(efx);
797 if (rc == 0) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000798 efx_reado(efx, &reg, FR_AB_MD_RXD);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000799 rc = EFX_OWORD_FIELD(reg, FRF_AB_MD_RXD);
Ben Hutchings62776d02010-06-23 11:30:07 +0000800 netif_vdbg(efx, hw, efx->net_dev,
801 "read from MDIO %d register %d.%d, got %04x\n",
802 prtad, devad, addr, rc);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100803 } else {
804 /* Abort the read operation */
805 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000806 FRF_AB_MD_RIC, 0,
807 FRF_AB_MD_GC, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000808 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100809
Ben Hutchings62776d02010-06-23 11:30:07 +0000810 netif_dbg(efx, hw, efx->net_dev,
811 "read from MDIO %d register %d.%d, got error %d\n",
812 prtad, devad, addr, rc);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100813 }
814
Steve Hodgsonab867462009-11-28 05:34:44 +0000815out:
816 mutex_unlock(&efx->mdio_lock);
Ben Hutchings68e7f452009-04-29 08:05:08 +0000817 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100818}
819
Ben Hutchings8ceee662008-04-27 12:55:59 +0100820/* This call is responsible for hooking in the MAC and PHY operations */
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000821static int falcon_probe_port(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100822{
Ben Hutchings8fbca792010-09-22 10:00:11 +0000823 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100824 int rc;
825
Ben Hutchings96c457262009-10-23 08:32:42 +0000826 switch (efx->phy_type) {
827 case PHY_TYPE_SFX7101:
828 efx->phy_op = &falcon_sfx7101_phy_ops;
829 break;
Ben Hutchings96c457262009-10-23 08:32:42 +0000830 case PHY_TYPE_QT2022C2:
831 case PHY_TYPE_QT2025C:
Ben Hutchingsb37b62f2009-10-23 08:33:42 +0000832 efx->phy_op = &falcon_qt202x_phy_ops;
Ben Hutchings96c457262009-10-23 08:32:42 +0000833 break;
Ben Hutchings7e51b432010-09-22 10:00:47 +0000834 case PHY_TYPE_TXC43128:
835 efx->phy_op = &falcon_txc_phy_ops;
836 break;
Ben Hutchings96c457262009-10-23 08:32:42 +0000837 default:
Ben Hutchings62776d02010-06-23 11:30:07 +0000838 netif_err(efx, probe, efx->net_dev, "Unknown PHY type %d\n",
839 efx->phy_type);
Ben Hutchings96c457262009-10-23 08:32:42 +0000840 return -ENODEV;
841 }
842
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000843 /* Fill out MDIO structure and loopback modes */
Ben Hutchings68e7f452009-04-29 08:05:08 +0000844 efx->mdio.mdio_read = falcon_mdio_read;
845 efx->mdio.mdio_write = falcon_mdio_write;
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000846 rc = efx->phy_op->probe(efx);
847 if (rc != 0)
848 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100849
Steve Hodgsonb895d732009-11-28 05:35:00 +0000850 /* Initial assumption */
851 efx->link_state.speed = 10000;
852 efx->link_state.fd = true;
853
Ben Hutchings8ceee662008-04-27 12:55:59 +0100854 /* Hardware flow ctrl. FalconA RX FIFO too small for pause generation */
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000855 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800856 efx->wanted_fc = EFX_FC_RX | EFX_FC_TX;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100857 else
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800858 efx->wanted_fc = EFX_FC_RX;
Steve Hodgson7a6b8f62010-02-03 09:30:38 +0000859 if (efx->mdio.mmds & MDIO_DEVS_AN)
860 efx->wanted_fc |= EFX_FC_AUTO;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100861
862 /* Allocate buffer for stats */
Ben Hutchings152b6a62009-11-29 03:43:56 +0000863 rc = efx_nic_alloc_buffer(efx, &efx->stats_buffer,
864 FALCON_MAC_STATS_SIZE);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100865 if (rc)
866 return rc;
Ben Hutchings62776d02010-06-23 11:30:07 +0000867 netif_dbg(efx, probe, efx->net_dev,
868 "stats buffer at %llx (virt %p phys %llx)\n",
869 (u64)efx->stats_buffer.dma_addr,
870 efx->stats_buffer.addr,
871 (u64)virt_to_phys(efx->stats_buffer.addr));
Ben Hutchings8fbca792010-09-22 10:00:11 +0000872 nic_data->stats_dma_done = efx->stats_buffer.addr + XgDmaDone_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100873
874 return 0;
875}
876
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000877static void falcon_remove_port(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100878{
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000879 efx->phy_op->remove(efx);
Ben Hutchings152b6a62009-11-29 03:43:56 +0000880 efx_nic_free_buffer(efx, &efx->stats_buffer);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100881}
882
883/**************************************************************************
884 *
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100885 * Falcon test code
886 *
887 **************************************************************************/
888
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000889static int
890falcon_read_nvram(struct efx_nic *efx, struct falcon_nvconfig *nvconfig_out)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100891{
892 struct falcon_nvconfig *nvconfig;
893 struct efx_spi_device *spi;
894 void *region;
895 int rc, magic_num, struct_ver;
896 __le16 *word, *limit;
897 u32 csum;
898
Ben Hutchings2f7f5732008-12-12 21:34:25 -0800899 spi = efx->spi_flash ? efx->spi_flash : efx->spi_eeprom;
900 if (!spi)
901 return -EINVAL;
902
Ben Hutchings0a95f562008-11-04 20:33:11 +0000903 region = kmalloc(FALCON_NVCONFIG_END, GFP_KERNEL);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100904 if (!region)
905 return -ENOMEM;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000906 nvconfig = region + FALCON_NVCONFIG_OFFSET;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100907
Ben Hutchingsf4150722008-11-04 20:34:28 +0000908 mutex_lock(&efx->spi_lock);
Ben Hutchings76884832009-11-29 15:10:44 +0000909 rc = falcon_spi_read(efx, spi, 0, FALCON_NVCONFIG_END, NULL, region);
Ben Hutchingsf4150722008-11-04 20:34:28 +0000910 mutex_unlock(&efx->spi_lock);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100911 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000912 netif_err(efx, hw, efx->net_dev, "Failed to read %s\n",
913 efx->spi_flash ? "flash" : "EEPROM");
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100914 rc = -EIO;
915 goto out;
916 }
917
918 magic_num = le16_to_cpu(nvconfig->board_magic_num);
919 struct_ver = le16_to_cpu(nvconfig->board_struct_ver);
920
921 rc = -EINVAL;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000922 if (magic_num != FALCON_NVCONFIG_BOARD_MAGIC_NUM) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000923 netif_err(efx, hw, efx->net_dev,
924 "NVRAM bad magic 0x%x\n", magic_num);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100925 goto out;
926 }
927 if (struct_ver < 2) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000928 netif_err(efx, hw, efx->net_dev,
929 "NVRAM has ancient version 0x%x\n", struct_ver);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100930 goto out;
931 } else if (struct_ver < 4) {
932 word = &nvconfig->board_magic_num;
933 limit = (__le16 *) (nvconfig + 1);
934 } else {
935 word = region;
Ben Hutchings0a95f562008-11-04 20:33:11 +0000936 limit = region + FALCON_NVCONFIG_END;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100937 }
938 for (csum = 0; word < limit; ++word)
939 csum += le16_to_cpu(*word);
940
941 if (~csum & 0xffff) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000942 netif_err(efx, hw, efx->net_dev,
943 "NVRAM has incorrect checksum\n");
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100944 goto out;
945 }
946
947 rc = 0;
948 if (nvconfig_out)
949 memcpy(nvconfig_out, nvconfig, sizeof(*nvconfig));
950
951 out:
952 kfree(region);
953 return rc;
954}
955
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000956static int falcon_test_nvram(struct efx_nic *efx)
957{
958 return falcon_read_nvram(efx, NULL);
959}
960
Ben Hutchings152b6a62009-11-29 03:43:56 +0000961static const struct efx_nic_register_test falcon_b0_register_tests[] = {
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000962 { FR_AZ_ADR_REGION,
Steve Hodgson4cddca52010-02-03 09:31:40 +0000963 EFX_OWORD32(0x0003FFFF, 0x0003FFFF, 0x0003FFFF, 0x0003FFFF) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000964 { FR_AZ_RX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100965 EFX_OWORD32(0xFFFFFFFE, 0x00017FFF, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000966 { FR_AZ_TX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100967 EFX_OWORD32(0x7FFF0037, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000968 { FR_AZ_TX_RESERVED,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100969 EFX_OWORD32(0xFFFEFE80, 0x1FFFFFFF, 0x020000FE, 0x007FFFFF) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000970 { FR_AB_MAC_CTRL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100971 EFX_OWORD32(0xFFFF0000, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000972 { FR_AZ_SRM_TX_DC_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100973 EFX_OWORD32(0x001FFFFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000974 { FR_AZ_RX_DC_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100975 EFX_OWORD32(0x0000000F, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000976 { FR_AZ_RX_DC_PF_WM,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100977 EFX_OWORD32(0x000003FF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000978 { FR_BZ_DP_CTRL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100979 EFX_OWORD32(0x00000FFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000980 { FR_AB_GM_CFG2,
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800981 EFX_OWORD32(0x00007337, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000982 { FR_AB_GMF_CFG0,
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800983 EFX_OWORD32(0x00001F1F, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000984 { FR_AB_XM_GLB_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100985 EFX_OWORD32(0x00000C68, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000986 { FR_AB_XM_TX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100987 EFX_OWORD32(0x00080164, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000988 { FR_AB_XM_RX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100989 EFX_OWORD32(0x07100A0C, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000990 { FR_AB_XM_RX_PARAM,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100991 EFX_OWORD32(0x00001FF8, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000992 { FR_AB_XM_FC,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100993 EFX_OWORD32(0xFFFF0001, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000994 { FR_AB_XM_ADR_LO,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100995 EFX_OWORD32(0xFFFFFFFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000996 { FR_AB_XX_SD_CTL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100997 EFX_OWORD32(0x0003FF0F, 0x00000000, 0x00000000, 0x00000000) },
998};
999
Ben Hutchings152b6a62009-11-29 03:43:56 +00001000static int falcon_b0_test_registers(struct efx_nic *efx)
1001{
1002 return efx_nic_test_registers(efx, falcon_b0_register_tests,
1003 ARRAY_SIZE(falcon_b0_register_tests));
1004}
1005
Ben Hutchings8ceee662008-04-27 12:55:59 +01001006/**************************************************************************
1007 *
1008 * Device reset
1009 *
1010 **************************************************************************
1011 */
1012
1013/* Resets NIC to known state. This routine must be called in process
1014 * context and is allowed to sleep. */
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001015static int falcon_reset_hw(struct efx_nic *efx, enum reset_type method)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001016{
1017 struct falcon_nic_data *nic_data = efx->nic_data;
1018 efx_oword_t glb_ctl_reg_ker;
1019 int rc;
1020
Ben Hutchings62776d02010-06-23 11:30:07 +00001021 netif_dbg(efx, hw, efx->net_dev, "performing %s hardware reset\n",
1022 RESET_TYPE(method));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001023
1024 /* Initiate device reset */
1025 if (method == RESET_TYPE_WORLD) {
1026 rc = pci_save_state(efx->pci_dev);
1027 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001028 netif_err(efx, drv, efx->net_dev,
1029 "failed to backup PCI state of primary "
1030 "function prior to hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001031 goto fail1;
1032 }
Ben Hutchings152b6a62009-11-29 03:43:56 +00001033 if (efx_nic_is_dual_func(efx)) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001034 rc = pci_save_state(nic_data->pci_dev2);
1035 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001036 netif_err(efx, drv, efx->net_dev,
1037 "failed to backup PCI state of "
1038 "secondary function prior to "
1039 "hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001040 goto fail2;
1041 }
1042 }
1043
1044 EFX_POPULATE_OWORD_2(glb_ctl_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001045 FRF_AB_EXT_PHY_RST_DUR,
1046 FFE_AB_EXT_PHY_RST_DUR_10240US,
1047 FRF_AB_SWRST, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001048 } else {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001049 EFX_POPULATE_OWORD_7(glb_ctl_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001050 /* exclude PHY from "invisible" reset */
1051 FRF_AB_EXT_PHY_RST_CTL,
1052 method == RESET_TYPE_INVISIBLE,
1053 /* exclude EEPROM/flash and PCIe */
1054 FRF_AB_PCIE_CORE_RST_CTL, 1,
1055 FRF_AB_PCIE_NSTKY_RST_CTL, 1,
1056 FRF_AB_PCIE_SD_RST_CTL, 1,
1057 FRF_AB_EE_RST_CTL, 1,
1058 FRF_AB_EXT_PHY_RST_DUR,
1059 FFE_AB_EXT_PHY_RST_DUR_10240US,
1060 FRF_AB_SWRST, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001061 }
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001062 efx_writeo(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001063
Ben Hutchings62776d02010-06-23 11:30:07 +00001064 netif_dbg(efx, hw, efx->net_dev, "waiting for hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001065 schedule_timeout_uninterruptible(HZ / 20);
1066
1067 /* Restore PCI configuration if needed */
1068 if (method == RESET_TYPE_WORLD) {
Jon Mason1d3c16a2010-11-30 17:43:26 -06001069 if (efx_nic_is_dual_func(efx))
1070 pci_restore_state(nic_data->pci_dev2);
1071 pci_restore_state(efx->pci_dev);
Ben Hutchings62776d02010-06-23 11:30:07 +00001072 netif_dbg(efx, drv, efx->net_dev,
1073 "successfully restored PCI config\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001074 }
1075
1076 /* Assert that reset complete */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001077 efx_reado(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001078 if (EFX_OWORD_FIELD(glb_ctl_reg_ker, FRF_AB_SWRST) != 0) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001079 rc = -ETIMEDOUT;
Ben Hutchings62776d02010-06-23 11:30:07 +00001080 netif_err(efx, hw, efx->net_dev,
1081 "timed out waiting for hardware reset\n");
Jon Mason1d3c16a2010-11-30 17:43:26 -06001082 goto fail3;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001083 }
Ben Hutchings62776d02010-06-23 11:30:07 +00001084 netif_dbg(efx, hw, efx->net_dev, "hardware reset complete\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001085
1086 return 0;
1087
1088 /* pci_save_state() and pci_restore_state() MUST be called in pairs */
1089fail2:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001090 pci_restore_state(efx->pci_dev);
1091fail1:
Jon Mason1d3c16a2010-11-30 17:43:26 -06001092fail3:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001093 return rc;
1094}
1095
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001096static void falcon_monitor(struct efx_nic *efx)
Ben Hutchingsfe758202009-11-25 16:11:45 +00001097{
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001098 bool link_changed;
Ben Hutchingsfe758202009-11-25 16:11:45 +00001099 int rc;
1100
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001101 BUG_ON(!mutex_is_locked(&efx->mac_lock));
1102
Ben Hutchingsfe758202009-11-25 16:11:45 +00001103 rc = falcon_board(efx)->type->monitor(efx);
1104 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001105 netif_err(efx, hw, efx->net_dev,
1106 "Board sensor %s; shutting down PHY\n",
1107 (rc == -ERANGE) ? "reported fault" : "failed");
Ben Hutchingsfe758202009-11-25 16:11:45 +00001108 efx->phy_mode |= PHY_MODE_LOW_POWER;
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001109 rc = __efx_reconfigure_port(efx);
1110 WARN_ON(rc);
Ben Hutchingsfe758202009-11-25 16:11:45 +00001111 }
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001112
1113 if (LOOPBACK_INTERNAL(efx))
1114 link_changed = falcon_loopback_link_poll(efx);
1115 else
1116 link_changed = efx->phy_op->poll(efx);
1117
1118 if (link_changed) {
1119 falcon_stop_nic_stats(efx);
1120 falcon_deconfigure_mac_wrapper(efx);
1121
Ben Hutchings8fbca792010-09-22 10:00:11 +00001122 falcon_reset_macs(efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001123 rc = efx->mac_op->reconfigure(efx);
1124 BUG_ON(rc);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001125
1126 falcon_start_nic_stats(efx);
1127
1128 efx_link_status_changed(efx);
1129 }
1130
Ben Hutchings8fbca792010-09-22 10:00:11 +00001131 falcon_poll_xmac(efx);
Ben Hutchingsfe758202009-11-25 16:11:45 +00001132}
1133
Ben Hutchings8ceee662008-04-27 12:55:59 +01001134/* Zeroes out the SRAM contents. This routine must be called in
1135 * process context and is allowed to sleep.
1136 */
1137static int falcon_reset_sram(struct efx_nic *efx)
1138{
1139 efx_oword_t srm_cfg_reg_ker, gpio_cfg_reg_ker;
1140 int count;
1141
1142 /* Set the SRAM wake/sleep GPIO appropriately. */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001143 efx_reado(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001144 EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OEN, 1);
1145 EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OUT, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001146 efx_writeo(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001147
1148 /* Initiate SRAM reset */
1149 EFX_POPULATE_OWORD_2(srm_cfg_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001150 FRF_AZ_SRM_INIT_EN, 1,
1151 FRF_AZ_SRM_NB_SZ, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001152 efx_writeo(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001153
1154 /* Wait for SRAM reset to complete */
1155 count = 0;
1156 do {
Ben Hutchings62776d02010-06-23 11:30:07 +00001157 netif_dbg(efx, hw, efx->net_dev,
1158 "waiting for SRAM reset (attempt %d)...\n", count);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001159
1160 /* SRAM reset is slow; expect around 16ms */
1161 schedule_timeout_uninterruptible(HZ / 50);
1162
1163 /* Check for reset complete */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001164 efx_reado(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001165 if (!EFX_OWORD_FIELD(srm_cfg_reg_ker, FRF_AZ_SRM_INIT_EN)) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001166 netif_dbg(efx, hw, efx->net_dev,
1167 "SRAM reset complete\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001168
1169 return 0;
1170 }
1171 } while (++count < 20); /* wait upto 0.4 sec */
1172
Ben Hutchings62776d02010-06-23 11:30:07 +00001173 netif_err(efx, hw, efx->net_dev, "timed out waiting for SRAM reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001174 return -ETIMEDOUT;
1175}
1176
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001177static int falcon_spi_device_init(struct efx_nic *efx,
1178 struct efx_spi_device **spi_device_ret,
1179 unsigned int device_id, u32 device_type)
1180{
1181 struct efx_spi_device *spi_device;
1182
1183 if (device_type != 0) {
Ben Hutchings0c53d8c2008-12-12 22:08:50 -08001184 spi_device = kzalloc(sizeof(*spi_device), GFP_KERNEL);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001185 if (!spi_device)
1186 return -ENOMEM;
1187 spi_device->device_id = device_id;
1188 spi_device->size =
1189 1 << SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_SIZE);
1190 spi_device->addr_len =
1191 SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ADDR_LEN);
1192 spi_device->munge_address = (spi_device->size == 1 << 9 &&
1193 spi_device->addr_len == 1);
Ben Hutchingsf4150722008-11-04 20:34:28 +00001194 spi_device->erase_command =
1195 SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ERASE_CMD);
1196 spi_device->erase_size =
1197 1 << SPI_DEV_TYPE_FIELD(device_type,
1198 SPI_DEV_TYPE_ERASE_SIZE);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001199 spi_device->block_size =
1200 1 << SPI_DEV_TYPE_FIELD(device_type,
1201 SPI_DEV_TYPE_BLOCK_SIZE);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001202 } else {
1203 spi_device = NULL;
1204 }
1205
1206 kfree(*spi_device_ret);
1207 *spi_device_ret = spi_device;
1208 return 0;
1209}
1210
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001211static void falcon_remove_spi_devices(struct efx_nic *efx)
1212{
1213 kfree(efx->spi_eeprom);
1214 efx->spi_eeprom = NULL;
1215 kfree(efx->spi_flash);
1216 efx->spi_flash = NULL;
1217}
1218
Ben Hutchings8ceee662008-04-27 12:55:59 +01001219/* Extract non-volatile configuration */
1220static int falcon_probe_nvconfig(struct efx_nic *efx)
1221{
1222 struct falcon_nvconfig *nvconfig;
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001223 int board_rev;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001224 int rc;
1225
Ben Hutchings8ceee662008-04-27 12:55:59 +01001226 nvconfig = kmalloc(sizeof(*nvconfig), GFP_KERNEL);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001227 if (!nvconfig)
1228 return -ENOMEM;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001229
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001230 rc = falcon_read_nvram(efx, nvconfig);
1231 if (rc == -EINVAL) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001232 netif_err(efx, probe, efx->net_dev,
1233 "NVRAM is invalid therefore using defaults\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001234 efx->phy_type = PHY_TYPE_NONE;
Ben Hutchings68e7f452009-04-29 08:05:08 +00001235 efx->mdio.prtad = MDIO_PRTAD_NONE;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001236 board_rev = 0;
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001237 rc = 0;
1238 } else if (rc) {
1239 goto fail1;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001240 } else {
1241 struct falcon_nvconfig_board_v2 *v2 = &nvconfig->board_v2;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001242 struct falcon_nvconfig_board_v3 *v3 = &nvconfig->board_v3;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001243
1244 efx->phy_type = v2->port0_phy_type;
Ben Hutchings68e7f452009-04-29 08:05:08 +00001245 efx->mdio.prtad = v2->port0_phy_addr;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001246 board_rev = le16_to_cpu(v2->board_revision);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001247
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001248 if (le16_to_cpu(nvconfig->board_struct_ver) >= 3) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001249 rc = falcon_spi_device_init(
1250 efx, &efx->spi_flash, FFE_AB_SPI_DEVICE_FLASH,
1251 le32_to_cpu(v3->spi_device_type
1252 [FFE_AB_SPI_DEVICE_FLASH]));
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001253 if (rc)
1254 goto fail2;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001255 rc = falcon_spi_device_init(
1256 efx, &efx->spi_eeprom, FFE_AB_SPI_DEVICE_EEPROM,
1257 le32_to_cpu(v3->spi_device_type
1258 [FFE_AB_SPI_DEVICE_EEPROM]));
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001259 if (rc)
1260 goto fail2;
1261 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001262 }
1263
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001264 /* Read the MAC addresses */
1265 memcpy(efx->mac_address, nvconfig->mac_address[0], ETH_ALEN);
1266
Ben Hutchings62776d02010-06-23 11:30:07 +00001267 netif_dbg(efx, probe, efx->net_dev, "PHY is %d phy_id %d\n",
1268 efx->phy_type, efx->mdio.prtad);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001269
Ben Hutchingse41c11e2010-04-28 09:01:50 +00001270 rc = falcon_probe_board(efx, board_rev);
1271 if (rc)
1272 goto fail2;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001273
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001274 kfree(nvconfig);
1275 return 0;
1276
1277 fail2:
1278 falcon_remove_spi_devices(efx);
1279 fail1:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001280 kfree(nvconfig);
1281 return rc;
1282}
1283
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001284/* Probe all SPI devices on the NIC */
1285static void falcon_probe_spi_devices(struct efx_nic *efx)
1286{
1287 efx_oword_t nic_stat, gpio_ctl, ee_vpd_cfg;
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001288 int boot_dev;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001289
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001290 efx_reado(efx, &gpio_ctl, FR_AB_GPIO_CTL);
1291 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
1292 efx_reado(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001293
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001294 if (EFX_OWORD_FIELD(gpio_ctl, FRF_AB_GPIO3_PWRUP_VALUE)) {
1295 boot_dev = (EFX_OWORD_FIELD(nic_stat, FRF_AB_SF_PRST) ?
1296 FFE_AB_SPI_DEVICE_FLASH : FFE_AB_SPI_DEVICE_EEPROM);
Ben Hutchings62776d02010-06-23 11:30:07 +00001297 netif_dbg(efx, probe, efx->net_dev, "Booted from %s\n",
1298 boot_dev == FFE_AB_SPI_DEVICE_FLASH ?
1299 "flash" : "EEPROM");
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001300 } else {
1301 /* Disable VPD and set clock dividers to safe
1302 * values for initial programming. */
1303 boot_dev = -1;
Ben Hutchings62776d02010-06-23 11:30:07 +00001304 netif_dbg(efx, probe, efx->net_dev,
1305 "Booted from internal ASIC settings;"
1306 " setting SPI config\n");
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001307 EFX_POPULATE_OWORD_3(ee_vpd_cfg, FRF_AB_EE_VPD_EN, 0,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001308 /* 125 MHz / 7 ~= 20 MHz */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001309 FRF_AB_EE_SF_CLOCK_DIV, 7,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001310 /* 125 MHz / 63 ~= 2 MHz */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001311 FRF_AB_EE_EE_CLOCK_DIV, 63);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001312 efx_writeo(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001313 }
1314
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001315 if (boot_dev == FFE_AB_SPI_DEVICE_FLASH)
1316 falcon_spi_device_init(efx, &efx->spi_flash,
1317 FFE_AB_SPI_DEVICE_FLASH,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001318 default_flash_type);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001319 if (boot_dev == FFE_AB_SPI_DEVICE_EEPROM)
1320 falcon_spi_device_init(efx, &efx->spi_eeprom,
1321 FFE_AB_SPI_DEVICE_EEPROM,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001322 large_eeprom_type);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001323}
1324
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001325static int falcon_probe_nic(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001326{
1327 struct falcon_nic_data *nic_data;
Ben Hutchingse775fb92009-11-23 16:06:02 +00001328 struct falcon_board *board;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001329 int rc;
1330
Ben Hutchings8ceee662008-04-27 12:55:59 +01001331 /* Allocate storage for hardware specific data */
1332 nic_data = kzalloc(sizeof(*nic_data), GFP_KERNEL);
Ben Hutchings88c59422008-09-03 15:07:50 +01001333 if (!nic_data)
1334 return -ENOMEM;
Ben Hutchings5daab962008-05-16 21:19:43 +01001335 efx->nic_data = nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001336
Ben Hutchings57849462009-11-29 15:08:21 +00001337 rc = -ENODEV;
1338
1339 if (efx_nic_fpga_ver(efx) != 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001340 netif_err(efx, probe, efx->net_dev,
1341 "Falcon FPGA not supported\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001342 goto fail1;
Ben Hutchings57849462009-11-29 15:08:21 +00001343 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001344
Ben Hutchings57849462009-11-29 15:08:21 +00001345 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) {
1346 efx_oword_t nic_stat;
1347 struct pci_dev *dev;
1348 u8 pci_rev = efx->pci_dev->revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001349
Ben Hutchings57849462009-11-29 15:08:21 +00001350 if ((pci_rev == 0xff) || (pci_rev == 0)) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001351 netif_err(efx, probe, efx->net_dev,
1352 "Falcon rev A0 not supported\n");
Ben Hutchings57849462009-11-29 15:08:21 +00001353 goto fail1;
1354 }
1355 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
1356 if (EFX_OWORD_FIELD(nic_stat, FRF_AB_STRAP_10G) == 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001357 netif_err(efx, probe, efx->net_dev,
1358 "Falcon rev A1 1G not supported\n");
Ben Hutchings57849462009-11-29 15:08:21 +00001359 goto fail1;
1360 }
1361 if (EFX_OWORD_FIELD(nic_stat, FRF_AA_STRAP_PCIE) == 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001362 netif_err(efx, probe, efx->net_dev,
1363 "Falcon rev A1 PCI-X not supported\n");
Ben Hutchings57849462009-11-29 15:08:21 +00001364 goto fail1;
1365 }
1366
1367 dev = pci_dev_get(efx->pci_dev);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001368 while ((dev = pci_get_device(EFX_VENDID_SFC, FALCON_A_S_DEVID,
1369 dev))) {
1370 if (dev->bus == efx->pci_dev->bus &&
1371 dev->devfn == efx->pci_dev->devfn + 1) {
1372 nic_data->pci_dev2 = dev;
1373 break;
1374 }
1375 }
1376 if (!nic_data->pci_dev2) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001377 netif_err(efx, probe, efx->net_dev,
1378 "failed to find secondary function\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001379 rc = -ENODEV;
1380 goto fail2;
1381 }
1382 }
1383
1384 /* Now we can reset the NIC */
1385 rc = falcon_reset_hw(efx, RESET_TYPE_ALL);
1386 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001387 netif_err(efx, probe, efx->net_dev, "failed to reset NIC\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001388 goto fail3;
1389 }
1390
1391 /* Allocate memory for INT_KER */
Ben Hutchings152b6a62009-11-29 03:43:56 +00001392 rc = efx_nic_alloc_buffer(efx, &efx->irq_status, sizeof(efx_oword_t));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001393 if (rc)
1394 goto fail4;
1395 BUG_ON(efx->irq_status.dma_addr & 0x0f);
1396
Ben Hutchings62776d02010-06-23 11:30:07 +00001397 netif_dbg(efx, probe, efx->net_dev,
1398 "INT_KER at %llx (virt %p phys %llx)\n",
1399 (u64)efx->irq_status.dma_addr,
1400 efx->irq_status.addr,
1401 (u64)virt_to_phys(efx->irq_status.addr));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001402
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001403 falcon_probe_spi_devices(efx);
1404
Ben Hutchings8ceee662008-04-27 12:55:59 +01001405 /* Read in the non-volatile configuration */
1406 rc = falcon_probe_nvconfig(efx);
1407 if (rc)
1408 goto fail5;
1409
Ben Hutchings37b5a602008-05-30 22:27:04 +01001410 /* Initialise I2C adapter */
Ben Hutchingse775fb92009-11-23 16:06:02 +00001411 board = falcon_board(efx);
1412 board->i2c_adap.owner = THIS_MODULE;
1413 board->i2c_data = falcon_i2c_bit_operations;
1414 board->i2c_data.data = efx;
1415 board->i2c_adap.algo_data = &board->i2c_data;
1416 board->i2c_adap.dev.parent = &efx->pci_dev->dev;
1417 strlcpy(board->i2c_adap.name, "SFC4000 GPIO",
1418 sizeof(board->i2c_adap.name));
1419 rc = i2c_bit_add_bus(&board->i2c_adap);
Ben Hutchings37b5a602008-05-30 22:27:04 +01001420 if (rc)
1421 goto fail5;
1422
Ben Hutchings44838a42009-11-25 16:09:41 +00001423 rc = falcon_board(efx)->type->init(efx);
Ben Hutchings278c0622009-11-23 16:05:12 +00001424 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001425 netif_err(efx, probe, efx->net_dev,
1426 "failed to initialise board\n");
Ben Hutchings278c0622009-11-23 16:05:12 +00001427 goto fail6;
1428 }
1429
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001430 nic_data->stats_disable_count = 1;
1431 setup_timer(&nic_data->stats_timer, &falcon_stats_timer_func,
1432 (unsigned long)efx);
1433
Ben Hutchings8ceee662008-04-27 12:55:59 +01001434 return 0;
1435
Ben Hutchings278c0622009-11-23 16:05:12 +00001436 fail6:
Ben Hutchingse775fb92009-11-23 16:06:02 +00001437 BUG_ON(i2c_del_adapter(&board->i2c_adap));
1438 memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001439 fail5:
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001440 falcon_remove_spi_devices(efx);
Ben Hutchings152b6a62009-11-29 03:43:56 +00001441 efx_nic_free_buffer(efx, &efx->irq_status);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001442 fail4:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001443 fail3:
1444 if (nic_data->pci_dev2) {
1445 pci_dev_put(nic_data->pci_dev2);
1446 nic_data->pci_dev2 = NULL;
1447 }
1448 fail2:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001449 fail1:
1450 kfree(efx->nic_data);
1451 return rc;
1452}
1453
Ben Hutchings56241ce2009-10-23 08:30:06 +00001454static void falcon_init_rx_cfg(struct efx_nic *efx)
1455{
1456 /* Prior to Siena the RX DMA engine will split each frame at
1457 * intervals of RX_USR_BUF_SIZE (32-byte units). We set it to
1458 * be so large that that never happens. */
1459 const unsigned huge_buf_size = (3 * 4096) >> 5;
1460 /* RX control FIFO thresholds (32 entries) */
1461 const unsigned ctrl_xon_thr = 20;
1462 const unsigned ctrl_xoff_thr = 25;
1463 /* RX data FIFO thresholds (256-byte units; size varies) */
Ben Hutchings152b6a62009-11-29 03:43:56 +00001464 int data_xon_thr = efx_nic_rx_xon_thresh >> 8;
1465 int data_xoff_thr = efx_nic_rx_xoff_thresh >> 8;
Ben Hutchings56241ce2009-10-23 08:30:06 +00001466 efx_oword_t reg;
1467
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001468 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001469 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) {
Ben Hutchings625b4512009-10-23 08:30:17 +00001470 /* Data FIFO size is 5.5K */
1471 if (data_xon_thr < 0)
1472 data_xon_thr = 512 >> 8;
1473 if (data_xoff_thr < 0)
1474 data_xoff_thr = 2048 >> 8;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001475 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_DESC_PUSH_EN, 0);
1476 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_USR_BUF_SIZE,
1477 huge_buf_size);
1478 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_MAC_TH, data_xon_thr);
1479 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_MAC_TH, data_xoff_thr);
1480 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_TX_TH, ctrl_xon_thr);
1481 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_TX_TH, ctrl_xoff_thr);
Ben Hutchings56241ce2009-10-23 08:30:06 +00001482 } else {
Ben Hutchings625b4512009-10-23 08:30:17 +00001483 /* Data FIFO size is 80K; register fields moved */
1484 if (data_xon_thr < 0)
1485 data_xon_thr = 27648 >> 8; /* ~3*max MTU */
1486 if (data_xoff_thr < 0)
1487 data_xoff_thr = 54272 >> 8; /* ~80Kb - 3*max MTU */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001488 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_DESC_PUSH_EN, 0);
1489 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_USR_BUF_SIZE,
1490 huge_buf_size);
1491 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_MAC_TH, data_xon_thr);
1492 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_MAC_TH, data_xoff_thr);
1493 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_TX_TH, ctrl_xon_thr);
1494 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_TX_TH, ctrl_xoff_thr);
1495 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 1);
Ben Hutchings477e54e2010-06-25 07:05:56 +00001496
1497 /* Enable hash insertion. This is broken for the
1498 * 'Falcon' hash so also select Toeplitz TCP/IPv4 and
1499 * IPv4 hashes. */
1500 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_HASH_INSRT_HDR, 1);
1501 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_HASH_ALG, 1);
1502 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_IP_HASH, 1);
Ben Hutchings56241ce2009-10-23 08:30:06 +00001503 }
Ben Hutchings4b0d29d2009-11-29 03:42:18 +00001504 /* Always enable XOFF signal from RX FIFO. We enable
1505 * or disable transmission of pause frames at the MAC. */
1506 EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001507 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings56241ce2009-10-23 08:30:06 +00001508}
1509
Ben Hutchings152b6a62009-11-29 03:43:56 +00001510/* This call performs hardware-specific global initialisation, such as
1511 * defining the descriptor cache sizes and number of RSS channels.
1512 * It does not set up any buffers, descriptor rings or event queues.
1513 */
1514static int falcon_init_nic(struct efx_nic *efx)
1515{
1516 efx_oword_t temp;
1517 int rc;
1518
1519 /* Use on-chip SRAM */
1520 efx_reado(efx, &temp, FR_AB_NIC_STAT);
1521 EFX_SET_OWORD_FIELD(temp, FRF_AB_ONCHIP_SRAM, 1);
1522 efx_writeo(efx, &temp, FR_AB_NIC_STAT);
1523
Ben Hutchings152b6a62009-11-29 03:43:56 +00001524 rc = falcon_reset_sram(efx);
1525 if (rc)
1526 return rc;
1527
1528 /* Clear the parity enables on the TX data fifos as
1529 * they produce false parity errors because of timing issues
1530 */
1531 if (EFX_WORKAROUND_5129(efx)) {
1532 efx_reado(efx, &temp, FR_AZ_CSR_SPARE);
1533 EFX_SET_OWORD_FIELD(temp, FRF_AB_MEM_PERR_EN_TX_DATA, 0);
1534 efx_writeo(efx, &temp, FR_AZ_CSR_SPARE);
1535 }
1536
1537 if (EFX_WORKAROUND_7244(efx)) {
1538 efx_reado(efx, &temp, FR_BZ_RX_FILTER_CTL);
1539 EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_FULL_SRCH_LIMIT, 8);
1540 EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_WILD_SRCH_LIMIT, 8);
1541 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_FULL_SRCH_LIMIT, 8);
1542 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_WILD_SRCH_LIMIT, 8);
1543 efx_writeo(efx, &temp, FR_BZ_RX_FILTER_CTL);
1544 }
1545
1546 /* XXX This is documented only for Falcon A0/A1 */
1547 /* Setup RX. Wait for descriptor is broken and must
1548 * be disabled. RXDP recovery shouldn't be needed, but is.
1549 */
1550 efx_reado(efx, &temp, FR_AA_RX_SELF_RST);
1551 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_NODESC_WAIT_DIS, 1);
1552 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_SELF_RST_EN, 1);
1553 if (EFX_WORKAROUND_5583(efx))
1554 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_ISCSI_DIS, 1);
1555 efx_writeo(efx, &temp, FR_AA_RX_SELF_RST);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001556
1557 /* Do not enable TX_NO_EOP_DISC_EN, since it limits packets to 16
1558 * descriptors (which is bad).
1559 */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001560 efx_reado(efx, &temp, FR_AZ_TX_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001561 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_NO_EOP_DISC_EN, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001562 efx_writeo(efx, &temp, FR_AZ_TX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001563
Ben Hutchings56241ce2009-10-23 08:30:06 +00001564 falcon_init_rx_cfg(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001565
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001566 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
Ben Hutchings477e54e2010-06-25 07:05:56 +00001567 /* Set hash key for IPv4 */
1568 memcpy(&temp, efx->rx_hash_key, sizeof(temp));
1569 efx_writeo(efx, &temp, FR_BZ_RX_RSS_TKEY);
1570
1571 /* Set destination of both TX and RX Flush events */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001572 EFX_POPULATE_OWORD_1(temp, FRF_BZ_FLS_EVQ_ID, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001573 efx_writeo(efx, &temp, FR_BZ_DP_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001574 }
1575
Ben Hutchings152b6a62009-11-29 03:43:56 +00001576 efx_nic_init_common(efx);
1577
Ben Hutchings8ceee662008-04-27 12:55:59 +01001578 return 0;
1579}
1580
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001581static void falcon_remove_nic(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001582{
1583 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchingse775fb92009-11-23 16:06:02 +00001584 struct falcon_board *board = falcon_board(efx);
Ben Hutchings37b5a602008-05-30 22:27:04 +01001585 int rc;
1586
Ben Hutchings44838a42009-11-25 16:09:41 +00001587 board->type->fini(efx);
Ben Hutchings278c0622009-11-23 16:05:12 +00001588
Ben Hutchings8c870372009-03-04 09:53:02 +00001589 /* Remove I2C adapter and clear it in preparation for a retry */
Ben Hutchingse775fb92009-11-23 16:06:02 +00001590 rc = i2c_del_adapter(&board->i2c_adap);
Ben Hutchings37b5a602008-05-30 22:27:04 +01001591 BUG_ON(rc);
Ben Hutchingse775fb92009-11-23 16:06:02 +00001592 memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001593
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001594 falcon_remove_spi_devices(efx);
Ben Hutchings152b6a62009-11-29 03:43:56 +00001595 efx_nic_free_buffer(efx, &efx->irq_status);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001596
Ben Hutchings91ad7572008-05-16 21:14:27 +01001597 falcon_reset_hw(efx, RESET_TYPE_ALL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001598
1599 /* Release the second function after the reset */
1600 if (nic_data->pci_dev2) {
1601 pci_dev_put(nic_data->pci_dev2);
1602 nic_data->pci_dev2 = NULL;
1603 }
1604
1605 /* Tear down the private nic state */
1606 kfree(efx->nic_data);
1607 efx->nic_data = NULL;
1608}
1609
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001610static void falcon_update_nic_stats(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001611{
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001612 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001613 efx_oword_t cnt;
1614
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001615 if (nic_data->stats_disable_count)
1616 return;
1617
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001618 efx_reado(efx, &cnt, FR_AZ_RX_NODESC_DROP);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001619 efx->n_rx_nodesc_drop_cnt +=
1620 EFX_OWORD_FIELD(cnt, FRF_AB_RX_NODESC_DROP_CNT);
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001621
1622 if (nic_data->stats_pending &&
1623 *nic_data->stats_dma_done == FALCON_STATS_DONE) {
1624 nic_data->stats_pending = false;
1625 rmb(); /* read the done flag before the stats */
1626 efx->mac_op->update_stats(efx);
1627 }
1628}
1629
1630void falcon_start_nic_stats(struct efx_nic *efx)
1631{
1632 struct falcon_nic_data *nic_data = efx->nic_data;
1633
1634 spin_lock_bh(&efx->stats_lock);
1635 if (--nic_data->stats_disable_count == 0)
1636 falcon_stats_request(efx);
1637 spin_unlock_bh(&efx->stats_lock);
1638}
1639
1640void falcon_stop_nic_stats(struct efx_nic *efx)
1641{
1642 struct falcon_nic_data *nic_data = efx->nic_data;
1643 int i;
1644
1645 might_sleep();
1646
1647 spin_lock_bh(&efx->stats_lock);
1648 ++nic_data->stats_disable_count;
1649 spin_unlock_bh(&efx->stats_lock);
1650
1651 del_timer_sync(&nic_data->stats_timer);
1652
1653 /* Wait enough time for the most recent transfer to
1654 * complete. */
1655 for (i = 0; i < 4 && nic_data->stats_pending; i++) {
1656 if (*nic_data->stats_dma_done == FALCON_STATS_DONE)
1657 break;
1658 msleep(1);
1659 }
1660
1661 spin_lock_bh(&efx->stats_lock);
1662 falcon_stats_complete(efx);
1663 spin_unlock_bh(&efx->stats_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001664}
1665
Ben Hutchings06629f02009-11-29 03:43:43 +00001666static void falcon_set_id_led(struct efx_nic *efx, enum efx_led_mode mode)
1667{
1668 falcon_board(efx)->type->set_id_led(efx, mode);
1669}
1670
Ben Hutchings8ceee662008-04-27 12:55:59 +01001671/**************************************************************************
1672 *
Ben Hutchings89c758f2009-11-29 03:43:07 +00001673 * Wake on LAN
1674 *
1675 **************************************************************************
1676 */
1677
1678static void falcon_get_wol(struct efx_nic *efx, struct ethtool_wolinfo *wol)
1679{
1680 wol->supported = 0;
1681 wol->wolopts = 0;
1682 memset(&wol->sopass, 0, sizeof(wol->sopass));
1683}
1684
1685static int falcon_set_wol(struct efx_nic *efx, u32 type)
1686{
1687 if (type != 0)
1688 return -EINVAL;
1689 return 0;
1690}
1691
1692/**************************************************************************
1693 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001694 * Revision-dependent attributes used by efx.c and nic.c
Ben Hutchings8ceee662008-04-27 12:55:59 +01001695 *
1696 **************************************************************************
1697 */
1698
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001699struct efx_nic_type falcon_a1_nic_type = {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001700 .probe = falcon_probe_nic,
1701 .remove = falcon_remove_nic,
1702 .init = falcon_init_nic,
1703 .fini = efx_port_dummy_op_void,
1704 .monitor = falcon_monitor,
1705 .reset = falcon_reset_hw,
1706 .probe_port = falcon_probe_port,
1707 .remove_port = falcon_remove_port,
1708 .prepare_flush = falcon_prepare_flush,
1709 .update_stats = falcon_update_nic_stats,
1710 .start_stats = falcon_start_nic_stats,
1711 .stop_stats = falcon_stop_nic_stats,
Ben Hutchings06629f02009-11-29 03:43:43 +00001712 .set_id_led = falcon_set_id_led,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001713 .push_irq_moderation = falcon_push_irq_moderation,
1714 .push_multicast_hash = falcon_push_multicast_hash,
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001715 .reconfigure_port = falcon_reconfigure_port,
Ben Hutchings89c758f2009-11-29 03:43:07 +00001716 .get_wol = falcon_get_wol,
1717 .set_wol = falcon_set_wol,
1718 .resume_wol = efx_port_dummy_op_void,
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001719 .test_nvram = falcon_test_nvram,
Steve Hodgsonb895d732009-11-28 05:35:00 +00001720 .default_mac_ops = &falcon_xmac_operations,
1721
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001722 .revision = EFX_REV_FALCON_A1,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001723 .mem_map_size = 0x20000,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001724 .txd_ptr_tbl_base = FR_AA_TX_DESC_PTR_TBL_KER,
1725 .rxd_ptr_tbl_base = FR_AA_RX_DESC_PTR_TBL_KER,
1726 .buf_tbl_base = FR_AA_BUF_FULL_TBL_KER,
1727 .evq_ptr_tbl_base = FR_AA_EVQ_PTR_TBL_KER,
1728 .evq_rptr_tbl_base = FR_AA_EVQ_RPTR_KER,
Ben Hutchings6d51d302009-10-23 08:31:07 +00001729 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
Ben Hutchings8ceee662008-04-27 12:55:59 +01001730 .rx_buffer_padding = 0x24,
1731 .max_interrupt_mode = EFX_INT_MODE_MSI,
1732 .phys_addr_channels = 4,
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +00001733 .tx_dc_base = 0x130000,
1734 .rx_dc_base = 0x100000,
Ben Hutchingsc383b532009-11-29 15:11:02 +00001735 .offload_features = NETIF_F_IP_CSUM,
Ben Hutchingseb9f6742009-11-29 03:43:15 +00001736 .reset_world_flags = ETH_RESET_IRQ,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001737};
1738
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001739struct efx_nic_type falcon_b0_nic_type = {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001740 .probe = falcon_probe_nic,
1741 .remove = falcon_remove_nic,
1742 .init = falcon_init_nic,
1743 .fini = efx_port_dummy_op_void,
1744 .monitor = falcon_monitor,
1745 .reset = falcon_reset_hw,
1746 .probe_port = falcon_probe_port,
1747 .remove_port = falcon_remove_port,
1748 .prepare_flush = falcon_prepare_flush,
1749 .update_stats = falcon_update_nic_stats,
1750 .start_stats = falcon_start_nic_stats,
1751 .stop_stats = falcon_stop_nic_stats,
Ben Hutchings06629f02009-11-29 03:43:43 +00001752 .set_id_led = falcon_set_id_led,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001753 .push_irq_moderation = falcon_push_irq_moderation,
1754 .push_multicast_hash = falcon_push_multicast_hash,
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001755 .reconfigure_port = falcon_reconfigure_port,
Ben Hutchings89c758f2009-11-29 03:43:07 +00001756 .get_wol = falcon_get_wol,
1757 .set_wol = falcon_set_wol,
1758 .resume_wol = efx_port_dummy_op_void,
Ben Hutchings9bfc4bb2009-11-29 03:43:23 +00001759 .test_registers = falcon_b0_test_registers,
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001760 .test_nvram = falcon_test_nvram,
Steve Hodgsonb895d732009-11-28 05:35:00 +00001761 .default_mac_ops = &falcon_xmac_operations,
1762
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001763 .revision = EFX_REV_FALCON_B0,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001764 /* Map everything up to and including the RSS indirection
1765 * table. Don't map MSI-X table, MSI-X PBA since Linux
1766 * requires that they not be mapped. */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001767 .mem_map_size = (FR_BZ_RX_INDIRECTION_TBL +
1768 FR_BZ_RX_INDIRECTION_TBL_STEP *
1769 FR_BZ_RX_INDIRECTION_TBL_ROWS),
1770 .txd_ptr_tbl_base = FR_BZ_TX_DESC_PTR_TBL,
1771 .rxd_ptr_tbl_base = FR_BZ_RX_DESC_PTR_TBL,
1772 .buf_tbl_base = FR_BZ_BUF_FULL_TBL,
1773 .evq_ptr_tbl_base = FR_BZ_EVQ_PTR_TBL,
1774 .evq_rptr_tbl_base = FR_BZ_EVQ_RPTR,
Ben Hutchings6d51d302009-10-23 08:31:07 +00001775 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
Ben Hutchings39c9cf02010-06-23 11:31:28 +00001776 .rx_buffer_hash_size = 0x10,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001777 .rx_buffer_padding = 0,
1778 .max_interrupt_mode = EFX_INT_MODE_MSIX,
1779 .phys_addr_channels = 32, /* Hardware limit is 64, but the legacy
1780 * interrupt handler only supports 32
1781 * channels */
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +00001782 .tx_dc_base = 0x130000,
1783 .rx_dc_base = 0x100000,
Ben Hutchingsb4187e42010-09-20 08:43:42 +00001784 .offload_features = NETIF_F_IP_CSUM | NETIF_F_RXHASH | NETIF_F_NTUPLE,
Ben Hutchingseb9f6742009-11-29 03:43:15 +00001785 .reset_world_flags = ETH_RESET_IRQ,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001786};
1787