blob: 0f214fb1a75fae9adcaca5f1cf3187ebea4b5ea8 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
David Howells760285e2012-10-02 18:01:07 +010025#include <drm/drmP.h>
26#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010027#include "i915_drv.h"
28#include "i915_trace.h"
29#include "intel_drv.h"
30
Ben Widawskye7c2b582013-04-08 18:43:48 -070031typedef uint32_t gen6_gtt_pte_t;
Ben Widawskyf61c0602012-10-22 11:44:43 -070032
Ben Widawsky26b1ff32012-11-04 09:21:31 -080033/* PPGTT stuff */
34#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
35
36#define GEN6_PDE_VALID (1 << 0)
37/* gen6+ has bit 11-4 for physical addr bit 39-32 */
38#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
39
40#define GEN6_PTE_VALID (1 << 0)
41#define GEN6_PTE_UNCACHED (1 << 1)
42#define HSW_PTE_UNCACHED (0)
43#define GEN6_PTE_CACHE_LLC (2 << 1)
44#define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
45#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
46
Ben Widawskye7c2b582013-04-08 18:43:48 -070047static inline gen6_gtt_pte_t gen6_pte_encode(struct drm_device *dev,
Ben Widawskyc81dbe02013-04-08 18:43:50 -070048 dma_addr_t addr,
49 enum i915_cache_level level)
Ben Widawsky54d12522012-09-24 16:44:32 -070050{
Ben Widawskye7c2b582013-04-08 18:43:48 -070051 gen6_gtt_pte_t pte = GEN6_PTE_VALID;
Ben Widawsky54d12522012-09-24 16:44:32 -070052 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -070053
54 switch (level) {
55 case I915_CACHE_LLC_MLC:
56 /* Haswell doesn't set L3 this way */
57 if (IS_HASWELL(dev))
58 pte |= GEN6_PTE_CACHE_LLC;
59 else
60 pte |= GEN6_PTE_CACHE_LLC_MLC;
61 break;
62 case I915_CACHE_LLC:
63 pte |= GEN6_PTE_CACHE_LLC;
64 break;
65 case I915_CACHE_NONE:
66 if (IS_HASWELL(dev))
67 pte |= HSW_PTE_UNCACHED;
68 else
69 pte |= GEN6_PTE_UNCACHED;
70 break;
71 default:
72 BUG();
73 }
74
Ben Widawsky54d12522012-09-24 16:44:32 -070075 return pte;
76}
77
Daniel Vetter1d2a3142012-02-09 17:15:46 +010078/* PPGTT support for Sandybdrige/Gen6 and later */
Daniel Vetterdef886c2013-01-24 14:44:56 -080079static void gen6_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
Daniel Vetter1d2a3142012-02-09 17:15:46 +010080 unsigned first_entry,
81 unsigned num_entries)
82{
Ben Widawskye7c2b582013-04-08 18:43:48 -070083 gen6_gtt_pte_t *pt_vaddr, scratch_pte;
Daniel Vettera15326a2013-03-19 23:48:39 +010084 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Daniel Vetter7bddb012012-02-09 17:15:47 +010085 unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
86 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +010087
Daniel Vetter960e3e42013-01-24 14:44:57 -080088 scratch_pte = gen6_pte_encode(ppgtt->dev,
89 ppgtt->scratch_page_dma_addr,
90 I915_CACHE_LLC);
Daniel Vetter1d2a3142012-02-09 17:15:46 +010091
Daniel Vetter7bddb012012-02-09 17:15:47 +010092 while (num_entries) {
93 last_pte = first_pte + num_entries;
94 if (last_pte > I915_PPGTT_PT_ENTRIES)
95 last_pte = I915_PPGTT_PT_ENTRIES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +010096
Daniel Vettera15326a2013-03-19 23:48:39 +010097 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +010098
99 for (i = first_pte; i < last_pte; i++)
100 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100101
102 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100103
Daniel Vetter7bddb012012-02-09 17:15:47 +0100104 num_entries -= last_pte - first_pte;
105 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +0100106 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100107 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100108}
109
Daniel Vetterdef886c2013-01-24 14:44:56 -0800110static void gen6_ppgtt_insert_entries(struct i915_hw_ppgtt *ppgtt,
111 struct sg_table *pages,
112 unsigned first_entry,
113 enum i915_cache_level cache_level)
114{
Ben Widawskye7c2b582013-04-08 18:43:48 -0700115 gen6_gtt_pte_t *pt_vaddr;
Daniel Vettera15326a2013-03-19 23:48:39 +0100116 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Imre Deak6e995e22013-02-18 19:28:04 +0200117 unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
118 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800119
Daniel Vettera15326a2013-03-19 23:48:39 +0100120 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Imre Deak6e995e22013-02-18 19:28:04 +0200121 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
122 dma_addr_t page_addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800123
Imre Deak2db76d72013-03-26 15:14:18 +0200124 page_addr = sg_page_iter_dma_address(&sg_iter);
Imre Deak6e995e22013-02-18 19:28:04 +0200125 pt_vaddr[act_pte] = gen6_pte_encode(ppgtt->dev, page_addr,
Daniel Vetter6ddc4fc2013-03-19 23:37:08 +0100126 cache_level);
Imre Deak6e995e22013-02-18 19:28:04 +0200127 if (++act_pte == I915_PPGTT_PT_ENTRIES) {
128 kunmap_atomic(pt_vaddr);
Daniel Vettera15326a2013-03-19 23:48:39 +0100129 act_pt++;
130 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Imre Deak6e995e22013-02-18 19:28:04 +0200131 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800132
Daniel Vetterdef886c2013-01-24 14:44:56 -0800133 }
Daniel Vetterdef886c2013-01-24 14:44:56 -0800134 }
Imre Deak6e995e22013-02-18 19:28:04 +0200135 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -0800136}
137
Daniel Vetter3440d262013-01-24 13:49:56 -0800138static void gen6_ppgtt_cleanup(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100139{
Daniel Vetter3440d262013-01-24 13:49:56 -0800140 int i;
141
142 if (ppgtt->pt_dma_addr) {
143 for (i = 0; i < ppgtt->num_pd_entries; i++)
144 pci_unmap_page(ppgtt->dev->pdev,
145 ppgtt->pt_dma_addr[i],
146 4096, PCI_DMA_BIDIRECTIONAL);
147 }
148
149 kfree(ppgtt->pt_dma_addr);
150 for (i = 0; i < ppgtt->num_pd_entries; i++)
151 __free_page(ppgtt->pt_pages[i]);
152 kfree(ppgtt->pt_pages);
153 kfree(ppgtt);
154}
155
156static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
157{
158 struct drm_device *dev = ppgtt->dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100159 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100160 unsigned first_pd_entry_in_global_pt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100161 int i;
162 int ret = -ENOMEM;
163
164 /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
165 * entries. For aliasing ppgtt support we just steal them at the end for
166 * now. */
Ben Widawskya54c0c22013-01-24 14:45:00 -0800167 first_pd_entry_in_global_pt =
168 gtt_total_entries(dev_priv->gtt) - I915_PPGTT_PD_ENTRIES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100169
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100170 ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800171 ppgtt->clear_range = gen6_ppgtt_clear_range;
172 ppgtt->insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter3440d262013-01-24 13:49:56 -0800173 ppgtt->cleanup = gen6_ppgtt_cleanup;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100174 ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
175 GFP_KERNEL);
176 if (!ppgtt->pt_pages)
Daniel Vetter3440d262013-01-24 13:49:56 -0800177 return -ENOMEM;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100178
179 for (i = 0; i < ppgtt->num_pd_entries; i++) {
180 ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
181 if (!ppgtt->pt_pages[i])
182 goto err_pt_alloc;
183 }
184
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800185 ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t) *ppgtt->num_pd_entries,
186 GFP_KERNEL);
187 if (!ppgtt->pt_dma_addr)
188 goto err_pt_alloc;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100189
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800190 for (i = 0; i < ppgtt->num_pd_entries; i++) {
191 dma_addr_t pt_addr;
Daniel Vetter211c5682012-04-10 17:29:17 +0200192
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800193 pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
194 PCI_DMA_BIDIRECTIONAL);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100195
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800196 if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
197 ret = -EIO;
198 goto err_pd_pin;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100199
Daniel Vetter211c5682012-04-10 17:29:17 +0200200 }
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800201 ppgtt->pt_dma_addr[i] = pt_addr;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100202 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100203
Daniel Vetterdef886c2013-01-24 14:44:56 -0800204 ppgtt->clear_range(ppgtt, 0,
205 ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100206
Ben Widawskye7c2b582013-04-08 18:43:48 -0700207 ppgtt->pd_offset = first_pd_entry_in_global_pt * sizeof(gen6_gtt_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100208
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100209 return 0;
210
211err_pd_pin:
212 if (ppgtt->pt_dma_addr) {
213 for (i--; i >= 0; i--)
214 pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
215 4096, PCI_DMA_BIDIRECTIONAL);
216 }
217err_pt_alloc:
218 kfree(ppgtt->pt_dma_addr);
219 for (i = 0; i < ppgtt->num_pd_entries; i++) {
220 if (ppgtt->pt_pages[i])
221 __free_page(ppgtt->pt_pages[i]);
222 }
223 kfree(ppgtt->pt_pages);
Daniel Vetter3440d262013-01-24 13:49:56 -0800224
225 return ret;
226}
227
228static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
229{
230 struct drm_i915_private *dev_priv = dev->dev_private;
231 struct i915_hw_ppgtt *ppgtt;
232 int ret;
233
234 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
235 if (!ppgtt)
236 return -ENOMEM;
237
238 ppgtt->dev = dev;
Ben Widawsky1e7d12d2013-04-08 18:43:51 -0700239 ppgtt->scratch_page_dma_addr = dev_priv->gtt.scratch_page_dma;
Daniel Vetter3440d262013-01-24 13:49:56 -0800240
241 ret = gen6_ppgtt_init(ppgtt);
242 if (ret)
243 kfree(ppgtt);
244 else
245 dev_priv->mm.aliasing_ppgtt = ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100246
247 return ret;
248}
249
250void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
251{
252 struct drm_i915_private *dev_priv = dev->dev_private;
253 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100254
255 if (!ppgtt)
256 return;
257
Daniel Vetter3440d262013-01-24 13:49:56 -0800258 ppgtt->cleanup(ppgtt);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100259}
260
Daniel Vetter7bddb012012-02-09 17:15:47 +0100261void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
262 struct drm_i915_gem_object *obj,
263 enum i915_cache_level cache_level)
264{
Daniel Vetterdef886c2013-01-24 14:44:56 -0800265 ppgtt->insert_entries(ppgtt, obj->pages,
266 obj->gtt_space->start >> PAGE_SHIFT,
267 cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100268}
269
270void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
271 struct drm_i915_gem_object *obj)
272{
Daniel Vetterdef886c2013-01-24 14:44:56 -0800273 ppgtt->clear_range(ppgtt,
274 obj->gtt_space->start >> PAGE_SHIFT,
275 obj->base.size >> PAGE_SHIFT);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100276}
277
Ben Widawsky26b1ff32012-11-04 09:21:31 -0800278void i915_gem_init_ppgtt(struct drm_device *dev)
279{
280 drm_i915_private_t *dev_priv = dev->dev_private;
281 uint32_t pd_offset;
282 struct intel_ring_buffer *ring;
283 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Ben Widawskye7c2b582013-04-08 18:43:48 -0700284 gen6_gtt_pte_t __iomem *pd_addr;
Ben Widawsky26b1ff32012-11-04 09:21:31 -0800285 uint32_t pd_entry;
286 int i;
287
288 if (!dev_priv->mm.aliasing_ppgtt)
289 return;
290
Ben Widawskye7c2b582013-04-08 18:43:48 -0700291 pd_addr = (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm +
292 ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
Ben Widawsky26b1ff32012-11-04 09:21:31 -0800293 for (i = 0; i < ppgtt->num_pd_entries; i++) {
294 dma_addr_t pt_addr;
295
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800296 pt_addr = ppgtt->pt_dma_addr[i];
Ben Widawsky26b1ff32012-11-04 09:21:31 -0800297 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
298 pd_entry |= GEN6_PDE_VALID;
299
300 writel(pd_entry, pd_addr + i);
301 }
302 readl(pd_addr);
303
304 pd_offset = ppgtt->pd_offset;
305 pd_offset /= 64; /* in cachelines, */
306 pd_offset <<= 16;
307
308 if (INTEL_INFO(dev)->gen == 6) {
309 uint32_t ecochk, gab_ctl, ecobits;
310
311 ecobits = I915_READ(GAC_ECO_BITS);
312 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
313
314 gab_ctl = I915_READ(GAB_CTL);
315 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
316
317 ecochk = I915_READ(GAM_ECOCHK);
318 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
319 ECOCHK_PPGTT_CACHE64B);
320 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
321 } else if (INTEL_INFO(dev)->gen >= 7) {
322 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
323 /* GFX_MODE is per-ring on gen7+ */
324 }
325
326 for_each_ring(ring, dev_priv, i) {
327 if (INTEL_INFO(dev)->gen >= 7)
328 I915_WRITE(RING_MODE_GEN7(ring),
329 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
330
331 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
332 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
333 }
334}
335
Ben Widawskya81cc002013-01-18 12:30:31 -0800336extern int intel_iommu_gfx_mapped;
337/* Certain Gen5 chipsets require require idling the GPU before
338 * unmapping anything from the GTT when VT-d is enabled.
339 */
340static inline bool needs_idle_maps(struct drm_device *dev)
341{
342#ifdef CONFIG_INTEL_IOMMU
343 /* Query intel_iommu to see if we need the workaround. Presumably that
344 * was loaded first.
345 */
346 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
347 return true;
348#endif
349 return false;
350}
351
Ben Widawsky5c042282011-10-17 15:51:55 -0700352static bool do_idling(struct drm_i915_private *dev_priv)
353{
354 bool ret = dev_priv->mm.interruptible;
355
Ben Widawskya81cc002013-01-18 12:30:31 -0800356 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -0700357 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -0700358 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -0700359 DRM_ERROR("Couldn't idle GPU\n");
360 /* Wait a bit, in hopes it avoids the hang */
361 udelay(10);
362 }
363 }
364
365 return ret;
366}
367
368static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
369{
Ben Widawskya81cc002013-01-18 12:30:31 -0800370 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -0700371 dev_priv->mm.interruptible = interruptible;
372}
373
Daniel Vetter76aaf222010-11-05 22:23:30 +0100374void i915_gem_restore_gtt_mappings(struct drm_device *dev)
375{
376 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000377 struct drm_i915_gem_object *obj;
Daniel Vetter76aaf222010-11-05 22:23:30 +0100378
Chris Wilsonbee4a182011-01-21 10:54:32 +0000379 /* First fill our portion of the GTT with scratch pages */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800380 dev_priv->gtt.gtt_clear_range(dev, dev_priv->gtt.start / PAGE_SIZE,
381 dev_priv->gtt.total / PAGE_SIZE);
Chris Wilsonbee4a182011-01-21 10:54:32 +0000382
Chris Wilson6c085a72012-08-20 11:40:46 +0200383 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
Chris Wilsona8e93122010-12-08 14:28:54 +0000384 i915_gem_clflush_object(obj);
Daniel Vetter74163902012-02-15 23:50:21 +0100385 i915_gem_gtt_bind_object(obj, obj->cache_level);
Daniel Vetter76aaf222010-11-05 22:23:30 +0100386 }
387
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800388 i915_gem_chipset_flush(dev);
Daniel Vetter76aaf222010-11-05 22:23:30 +0100389}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +0100390
Daniel Vetter74163902012-02-15 23:50:21 +0100391int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +0100392{
Chris Wilson9da3da62012-06-01 15:20:22 +0100393 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +0100394 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100395
396 if (!dma_map_sg(&obj->base.dev->pdev->dev,
397 obj->pages->sgl, obj->pages->nents,
398 PCI_DMA_BIDIRECTIONAL))
399 return -ENOSPC;
400
401 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +0100402}
403
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800404/*
405 * Binds an object into the global gtt with the specified cache level. The object
406 * will be accessible to the GPU via commands whose operands reference offsets
407 * within the global GTT as well as accessible by the GPU through the GMADR
408 * mapped BAR (dev_priv->mm.gtt->gtt).
409 */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800410static void gen6_ggtt_insert_entries(struct drm_device *dev,
411 struct sg_table *st,
412 unsigned int first_entry,
413 enum i915_cache_level level)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800414{
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800415 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye7c2b582013-04-08 18:43:48 -0700416 gen6_gtt_pte_t __iomem *gtt_entries =
417 (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +0200418 int i = 0;
419 struct sg_page_iter sg_iter;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800420 dma_addr_t addr;
421
Imre Deak6e995e22013-02-18 19:28:04 +0200422 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +0200423 addr = sg_page_iter_dma_address(&sg_iter);
Imre Deak6e995e22013-02-18 19:28:04 +0200424 iowrite32(gen6_pte_encode(dev, addr, level), &gtt_entries[i]);
425 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800426 }
427
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800428 /* XXX: This serves as a posting read to make sure that the PTE has
429 * actually been updated. There is some concern that even though
430 * registers and PTEs are within the same BAR that they are potentially
431 * of NUMA access patterns. Therefore, even with the way we assume
432 * hardware should work, we must keep this posting read for paranoia.
433 */
434 if (i != 0)
Daniel Vetter960e3e42013-01-24 14:44:57 -0800435 WARN_ON(readl(&gtt_entries[i-1])
436 != gen6_pte_encode(dev, addr, level));
Ben Widawsky0f9b91c2012-11-04 09:21:30 -0800437
438 /* This next bit makes the above posting read even more important. We
439 * want to flush the TLBs only after we're certain all the PTE updates
440 * have finished.
441 */
442 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
443 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800444}
445
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800446static void gen6_ggtt_clear_range(struct drm_device *dev,
447 unsigned int first_entry,
448 unsigned int num_entries)
449{
450 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye7c2b582013-04-08 18:43:48 -0700451 gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
452 (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -0800453 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800454 int i;
455
456 if (WARN(num_entries > max_entries,
457 "First entry = %d; Num entries = %d (max=%d)\n",
458 first_entry, num_entries, max_entries))
459 num_entries = max_entries;
460
Daniel Vetter960e3e42013-01-24 14:44:57 -0800461 scratch_pte = gen6_pte_encode(dev, dev_priv->gtt.scratch_page_dma,
462 I915_CACHE_LLC);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800463 for (i = 0; i < num_entries; i++)
464 iowrite32(scratch_pte, &gtt_base[i]);
465 readl(gtt_base);
466}
467
468
469static void i915_ggtt_insert_entries(struct drm_device *dev,
470 struct sg_table *st,
471 unsigned int pg_start,
472 enum i915_cache_level cache_level)
473{
474 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
475 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
476
477 intel_gtt_insert_sg_entries(st, pg_start, flags);
478
479}
480
481static void i915_ggtt_clear_range(struct drm_device *dev,
482 unsigned int first_entry,
483 unsigned int num_entries)
484{
485 intel_gtt_clear_range(first_entry, num_entries);
486}
487
488
Daniel Vetter74163902012-02-15 23:50:21 +0100489void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
490 enum i915_cache_level cache_level)
Chris Wilsond5bd1442011-04-14 06:48:26 +0100491{
492 struct drm_device *dev = obj->base.dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800493 struct drm_i915_private *dev_priv = dev->dev_private;
494
495 dev_priv->gtt.gtt_insert_entries(dev, obj->pages,
496 obj->gtt_space->start >> PAGE_SHIFT,
497 cache_level);
Chris Wilsond5bd1442011-04-14 06:48:26 +0100498
Daniel Vetter74898d72012-02-15 23:50:22 +0100499 obj->has_global_gtt_mapping = 1;
Chris Wilsond5bd1442011-04-14 06:48:26 +0100500}
501
Chris Wilson05394f32010-11-08 19:18:58 +0000502void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +0100503{
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800504 struct drm_device *dev = obj->base.dev;
505 struct drm_i915_private *dev_priv = dev->dev_private;
506
507 dev_priv->gtt.gtt_clear_range(obj->base.dev,
508 obj->gtt_space->start >> PAGE_SHIFT,
509 obj->base.size >> PAGE_SHIFT);
Daniel Vetter74898d72012-02-15 23:50:22 +0100510
511 obj->has_global_gtt_mapping = 0;
Daniel Vetter74163902012-02-15 23:50:21 +0100512}
513
514void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
515{
Ben Widawsky5c042282011-10-17 15:51:55 -0700516 struct drm_device *dev = obj->base.dev;
517 struct drm_i915_private *dev_priv = dev->dev_private;
518 bool interruptible;
519
520 interruptible = do_idling(dev_priv);
521
Chris Wilson9da3da62012-06-01 15:20:22 +0100522 if (!obj->has_dma_mapping)
523 dma_unmap_sg(&dev->pdev->dev,
524 obj->pages->sgl, obj->pages->nents,
525 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -0700526
527 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +0100528}
Daniel Vetter644ec022012-03-26 09:45:40 +0200529
Chris Wilson42d6ab42012-07-26 11:49:32 +0100530static void i915_gtt_color_adjust(struct drm_mm_node *node,
531 unsigned long color,
532 unsigned long *start,
533 unsigned long *end)
534{
535 if (node->color != color)
536 *start += 4096;
537
538 if (!list_empty(&node->node_list)) {
539 node = list_entry(node->node_list.next,
540 struct drm_mm_node,
541 node_list);
542 if (node->allocated && node->color != color)
543 *end -= 4096;
544 }
545}
Ben Widawskyd7e50082012-12-18 10:31:25 -0800546void i915_gem_setup_global_gtt(struct drm_device *dev,
547 unsigned long start,
548 unsigned long mappable_end,
549 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +0200550{
Ben Widawskye78891c2013-01-25 16:41:04 -0800551 /* Let GEM Manage all of the aperture.
552 *
553 * However, leave one page at the end still bound to the scratch page.
554 * There are a number of places where the hardware apparently prefetches
555 * past the end of the object, and we've seen multiple hangs with the
556 * GPU head pointer stuck in a batchbuffer bound at the last page of the
557 * aperture. One page should be enough to keep any prefetching inside
558 * of the aperture.
559 */
Daniel Vetter644ec022012-03-26 09:45:40 +0200560 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsoned2f3452012-11-15 11:32:19 +0000561 struct drm_mm_node *entry;
562 struct drm_i915_gem_object *obj;
563 unsigned long hole_start, hole_end;
Daniel Vetter644ec022012-03-26 09:45:40 +0200564
Ben Widawsky35451cb2013-01-17 12:45:13 -0800565 BUG_ON(mappable_end > end);
566
Chris Wilsoned2f3452012-11-15 11:32:19 +0000567 /* Subtract the guard page ... */
Daniel Vetterd1dd20a2012-03-26 09:45:42 +0200568 drm_mm_init(&dev_priv->mm.gtt_space, start, end - start - PAGE_SIZE);
Chris Wilson42d6ab42012-07-26 11:49:32 +0100569 if (!HAS_LLC(dev))
570 dev_priv->mm.gtt_space.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +0200571
Chris Wilsoned2f3452012-11-15 11:32:19 +0000572 /* Mark any preallocated objects as occupied */
573 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
574 DRM_DEBUG_KMS("reserving preallocated space: %x + %zx\n",
575 obj->gtt_offset, obj->base.size);
576
577 BUG_ON(obj->gtt_space != I915_GTT_RESERVED);
578 obj->gtt_space = drm_mm_create_block(&dev_priv->mm.gtt_space,
579 obj->gtt_offset,
580 obj->base.size,
581 false);
582 obj->has_global_gtt_mapping = 1;
583 }
584
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800585 dev_priv->gtt.start = start;
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800586 dev_priv->gtt.total = end - start;
Daniel Vetter644ec022012-03-26 09:45:40 +0200587
Chris Wilsoned2f3452012-11-15 11:32:19 +0000588 /* Clear any non-preallocated blocks */
589 drm_mm_for_each_hole(entry, &dev_priv->mm.gtt_space,
590 hole_start, hole_end) {
591 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
592 hole_start, hole_end);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800593 dev_priv->gtt.gtt_clear_range(dev, hole_start / PAGE_SIZE,
594 (hole_end-hole_start) / PAGE_SIZE);
Chris Wilsoned2f3452012-11-15 11:32:19 +0000595 }
596
597 /* And finally clear the reserved guard page */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800598 dev_priv->gtt.gtt_clear_range(dev, end / PAGE_SIZE - 1, 1);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800599}
600
Ben Widawskyd7e50082012-12-18 10:31:25 -0800601static bool
602intel_enable_ppgtt(struct drm_device *dev)
603{
604 if (i915_enable_ppgtt >= 0)
605 return i915_enable_ppgtt;
606
607#ifdef CONFIG_INTEL_IOMMU
608 /* Disable ppgtt on SNB if VT-d is on. */
609 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
610 return false;
611#endif
612
613 return true;
614}
615
616void i915_gem_init_global_gtt(struct drm_device *dev)
617{
618 struct drm_i915_private *dev_priv = dev->dev_private;
619 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -0800620
Ben Widawskya54c0c22013-01-24 14:45:00 -0800621 gtt_size = dev_priv->gtt.total;
Ben Widawsky93d18792013-01-17 12:45:17 -0800622 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -0800623
624 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
Ben Widawskye78891c2013-01-25 16:41:04 -0800625 int ret;
Ben Widawskyd7e50082012-12-18 10:31:25 -0800626 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
627 * aperture accordingly when using aliasing ppgtt. */
628 gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
629
630 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
631
632 ret = i915_gem_init_aliasing_ppgtt(dev);
Ben Widawskye78891c2013-01-25 16:41:04 -0800633 if (!ret)
Ben Widawskyd7e50082012-12-18 10:31:25 -0800634 return;
Ben Widawskye78891c2013-01-25 16:41:04 -0800635
636 DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
637 drm_mm_takedown(&dev_priv->mm.gtt_space);
638 gtt_size += I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
Ben Widawskyd7e50082012-12-18 10:31:25 -0800639 }
Ben Widawskye78891c2013-01-25 16:41:04 -0800640 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800641}
642
643static int setup_scratch_page(struct drm_device *dev)
644{
645 struct drm_i915_private *dev_priv = dev->dev_private;
646 struct page *page;
647 dma_addr_t dma_addr;
648
649 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
650 if (page == NULL)
651 return -ENOMEM;
652 get_page(page);
653 set_pages_uc(page, 1);
654
655#ifdef CONFIG_INTEL_IOMMU
656 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
657 PCI_DMA_BIDIRECTIONAL);
658 if (pci_dma_mapping_error(dev->pdev, dma_addr))
659 return -EINVAL;
660#else
661 dma_addr = page_to_phys(page);
662#endif
Ben Widawsky9c61a322013-01-18 12:30:32 -0800663 dev_priv->gtt.scratch_page = page;
664 dev_priv->gtt.scratch_page_dma = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800665
666 return 0;
667}
668
669static void teardown_scratch_page(struct drm_device *dev)
670{
671 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky9c61a322013-01-18 12:30:32 -0800672 set_pages_wb(dev_priv->gtt.scratch_page, 1);
673 pci_unmap_page(dev->pdev, dev_priv->gtt.scratch_page_dma,
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800674 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky9c61a322013-01-18 12:30:32 -0800675 put_page(dev_priv->gtt.scratch_page);
676 __free_page(dev_priv->gtt.scratch_page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800677}
678
679static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
680{
681 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
682 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
683 return snb_gmch_ctl << 20;
684}
685
Ben Widawskybaa09f52013-01-24 13:49:57 -0800686static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800687{
688 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
689 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
690 return snb_gmch_ctl << 25; /* 32 MB units */
691}
692
Ben Widawskybaa09f52013-01-24 13:49:57 -0800693static inline size_t gen7_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawsky03752f52012-11-04 09:21:28 -0800694{
695 static const int stolen_decoder[] = {
696 0, 0, 0, 0, 0, 32, 48, 64, 128, 256, 96, 160, 224, 352};
697 snb_gmch_ctl >>= IVB_GMCH_GMS_SHIFT;
698 snb_gmch_ctl &= IVB_GMCH_GMS_MASK;
699 return stolen_decoder[snb_gmch_ctl] << 20;
700}
701
Ben Widawskybaa09f52013-01-24 13:49:57 -0800702static int gen6_gmch_probe(struct drm_device *dev,
703 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800704 size_t *stolen,
705 phys_addr_t *mappable_base,
706 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800707{
708 struct drm_i915_private *dev_priv = dev->dev_private;
709 phys_addr_t gtt_bus_addr;
Ben Widawskybaa09f52013-01-24 13:49:57 -0800710 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800711 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800712 int ret;
713
Ben Widawsky41907dd2013-02-08 11:32:47 -0800714 *mappable_base = pci_resource_start(dev->pdev, 2);
715 *mappable_end = pci_resource_len(dev->pdev, 2);
716
Ben Widawskybaa09f52013-01-24 13:49:57 -0800717 /* 64/512MB is the current min/max we actually know of, but this is just
718 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800719 */
Ben Widawsky41907dd2013-02-08 11:32:47 -0800720 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -0800721 DRM_ERROR("Unknown GMADR size (%lx)\n",
722 dev_priv->gtt.mappable_end);
723 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800724 }
725
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800726 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
727 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -0800728 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
729 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
730
Jesse Barnes086ddcc2013-03-01 14:08:29 -0800731 if (IS_GEN7(dev) && !IS_VALLEYVIEW(dev))
Ben Widawskybaa09f52013-01-24 13:49:57 -0800732 *stolen = gen7_get_stolen_size(snb_gmch_ctl);
733 else
734 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
735
Ben Widawskye7c2b582013-04-08 18:43:48 -0700736 *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -0800737
Ben Widawskya93e4162013-04-08 18:43:47 -0700738 /* For Modern GENs the PTEs and register space are split in the BAR */
739 gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
740 (pci_resource_len(dev->pdev, 0) / 2);
741
Ben Widawskybaa09f52013-01-24 13:49:57 -0800742 dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
743 if (!dev_priv->gtt.gsm) {
744 DRM_ERROR("Failed to map the gtt page table\n");
745 return -ENOMEM;
746 }
747
748 ret = setup_scratch_page(dev);
749 if (ret)
750 DRM_ERROR("Scratch setup failed\n");
751
752 dev_priv->gtt.gtt_clear_range = gen6_ggtt_clear_range;
753 dev_priv->gtt.gtt_insert_entries = gen6_ggtt_insert_entries;
754
755 return ret;
756}
757
Changlong Xied93c6232013-01-31 11:32:50 +0800758static void gen6_gmch_remove(struct drm_device *dev)
Ben Widawskybaa09f52013-01-24 13:49:57 -0800759{
760 struct drm_i915_private *dev_priv = dev->dev_private;
761 iounmap(dev_priv->gtt.gsm);
762 teardown_scratch_page(dev_priv->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -0800763}
764
765static int i915_gmch_probe(struct drm_device *dev,
766 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800767 size_t *stolen,
768 phys_addr_t *mappable_base,
769 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -0800770{
771 struct drm_i915_private *dev_priv = dev->dev_private;
772 int ret;
773
Ben Widawskybaa09f52013-01-24 13:49:57 -0800774 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
775 if (!ret) {
776 DRM_ERROR("failed to set up gmch\n");
777 return -EIO;
778 }
779
Ben Widawsky41907dd2013-02-08 11:32:47 -0800780 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -0800781
782 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
783 dev_priv->gtt.gtt_clear_range = i915_ggtt_clear_range;
784 dev_priv->gtt.gtt_insert_entries = i915_ggtt_insert_entries;
785
786 return 0;
787}
788
789static void i915_gmch_remove(struct drm_device *dev)
790{
791 intel_gmch_remove();
792}
793
794int i915_gem_gtt_init(struct drm_device *dev)
795{
796 struct drm_i915_private *dev_priv = dev->dev_private;
797 struct i915_gtt *gtt = &dev_priv->gtt;
798 unsigned long gtt_size;
799 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800800
Ben Widawskybaa09f52013-01-24 13:49:57 -0800801 if (INTEL_INFO(dev)->gen <= 5) {
802 dev_priv->gtt.gtt_probe = i915_gmch_probe;
803 dev_priv->gtt.gtt_remove = i915_gmch_remove;
804 } else {
805 dev_priv->gtt.gtt_probe = gen6_gmch_probe;
806 dev_priv->gtt.gtt_remove = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800807 }
808
Ben Widawskybaa09f52013-01-24 13:49:57 -0800809 ret = dev_priv->gtt.gtt_probe(dev, &dev_priv->gtt.total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800810 &dev_priv->gtt.stolen_size,
811 &gtt->mappable_base,
812 &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -0800813 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -0800814 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800815
Ben Widawskye7c2b582013-04-08 18:43:48 -0700816 gtt_size = (dev_priv->gtt.total >> PAGE_SHIFT) * sizeof(gen6_gtt_pte_t);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800817
Ben Widawskybaa09f52013-01-24 13:49:57 -0800818 /* GMADR is the PCI mmio aperture into the global GTT. */
819 DRM_INFO("Memory usable by graphics device = %zdM\n",
820 dev_priv->gtt.total >> 20);
821 DRM_DEBUG_DRIVER("GMADR size = %ldM\n",
822 dev_priv->gtt.mappable_end >> 20);
823 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n",
824 dev_priv->gtt.stolen_size >> 20);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800825
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800826 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +0200827}