blob: d17198210568ec4cda788774e04e56ceb9df74e8 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
David Howells760285e2012-10-02 18:01:07 +010025#include <drm/drmP.h>
26#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010027#include "i915_drv.h"
28#include "i915_trace.h"
29#include "intel_drv.h"
30
Ben Widawskyf61c0602012-10-22 11:44:43 -070031typedef uint32_t gtt_pte_t;
32
Ben Widawsky26b1ff32012-11-04 09:21:31 -080033/* PPGTT stuff */
34#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
35
36#define GEN6_PDE_VALID (1 << 0)
37/* gen6+ has bit 11-4 for physical addr bit 39-32 */
38#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
39
40#define GEN6_PTE_VALID (1 << 0)
41#define GEN6_PTE_UNCACHED (1 << 1)
42#define HSW_PTE_UNCACHED (0)
43#define GEN6_PTE_CACHE_LLC (2 << 1)
44#define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
45#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
46
Daniel Vetter960e3e42013-01-24 14:44:57 -080047static inline gtt_pte_t gen6_pte_encode(struct drm_device *dev,
48 dma_addr_t addr,
49 enum i915_cache_level level)
Ben Widawsky54d12522012-09-24 16:44:32 -070050{
51 gtt_pte_t pte = GEN6_PTE_VALID;
52 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -070053
54 switch (level) {
55 case I915_CACHE_LLC_MLC:
56 /* Haswell doesn't set L3 this way */
57 if (IS_HASWELL(dev))
58 pte |= GEN6_PTE_CACHE_LLC;
59 else
60 pte |= GEN6_PTE_CACHE_LLC_MLC;
61 break;
62 case I915_CACHE_LLC:
63 pte |= GEN6_PTE_CACHE_LLC;
64 break;
65 case I915_CACHE_NONE:
66 if (IS_HASWELL(dev))
67 pte |= HSW_PTE_UNCACHED;
68 else
69 pte |= GEN6_PTE_UNCACHED;
70 break;
71 default:
72 BUG();
73 }
74
Ben Widawsky54d12522012-09-24 16:44:32 -070075
76 return pte;
77}
78
Daniel Vetter1d2a3142012-02-09 17:15:46 +010079/* PPGTT support for Sandybdrige/Gen6 and later */
Daniel Vetterdef886c2013-01-24 14:44:56 -080080static void gen6_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
Daniel Vetter1d2a3142012-02-09 17:15:46 +010081 unsigned first_entry,
82 unsigned num_entries)
83{
Ben Widawskyf61c0602012-10-22 11:44:43 -070084 gtt_pte_t *pt_vaddr;
85 gtt_pte_t scratch_pte;
Daniel Vetter7bddb012012-02-09 17:15:47 +010086 unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
87 unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
88 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +010089
Daniel Vetter960e3e42013-01-24 14:44:57 -080090 scratch_pte = gen6_pte_encode(ppgtt->dev,
91 ppgtt->scratch_page_dma_addr,
92 I915_CACHE_LLC);
Daniel Vetter1d2a3142012-02-09 17:15:46 +010093
Daniel Vetter7bddb012012-02-09 17:15:47 +010094 while (num_entries) {
95 last_pte = first_pte + num_entries;
96 if (last_pte > I915_PPGTT_PT_ENTRIES)
97 last_pte = I915_PPGTT_PT_ENTRIES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +010098
Daniel Vetter7bddb012012-02-09 17:15:47 +010099 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
100
101 for (i = first_pte; i < last_pte; i++)
102 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100103
104 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100105
Daniel Vetter7bddb012012-02-09 17:15:47 +0100106 num_entries -= last_pte - first_pte;
107 first_pte = 0;
108 act_pd++;
109 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100110}
111
Daniel Vetterdef886c2013-01-24 14:44:56 -0800112static void gen6_ppgtt_insert_entries(struct i915_hw_ppgtt *ppgtt,
113 struct sg_table *pages,
114 unsigned first_entry,
115 enum i915_cache_level cache_level)
116{
117 gtt_pte_t *pt_vaddr;
118 unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
119 unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
120 unsigned i, j, m, segment_len;
121 dma_addr_t page_addr;
122 struct scatterlist *sg;
123
124 /* init sg walking */
125 sg = pages->sgl;
126 i = 0;
127 segment_len = sg_dma_len(sg) >> PAGE_SHIFT;
128 m = 0;
129
130 while (i < pages->nents) {
131 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
132
133 for (j = first_pte; j < I915_PPGTT_PT_ENTRIES; j++) {
134 page_addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
Daniel Vetter960e3e42013-01-24 14:44:57 -0800135 pt_vaddr[j] = gen6_pte_encode(ppgtt->dev, page_addr,
136 cache_level);
Daniel Vetterdef886c2013-01-24 14:44:56 -0800137
138 /* grab the next page */
139 if (++m == segment_len) {
140 if (++i == pages->nents)
141 break;
142
143 sg = sg_next(sg);
144 segment_len = sg_dma_len(sg) >> PAGE_SHIFT;
145 m = 0;
146 }
147 }
148
149 kunmap_atomic(pt_vaddr);
150
151 first_pte = 0;
152 act_pd++;
153 }
154}
155
156static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100157{
158 struct drm_i915_private *dev_priv = dev->dev_private;
159 struct i915_hw_ppgtt *ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100160 unsigned first_pd_entry_in_global_pt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100161 int i;
162 int ret = -ENOMEM;
163
164 /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
165 * entries. For aliasing ppgtt support we just steal them at the end for
166 * now. */
Chris Wilson9a0f9382012-08-24 09:12:22 +0100167 first_pd_entry_in_global_pt = dev_priv->mm.gtt->gtt_total_entries - I915_PPGTT_PD_ENTRIES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100168
169 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
170 if (!ppgtt)
171 return ret;
172
Ben Widawsky8f2c59f2012-09-24 08:55:51 -0700173 ppgtt->dev = dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100174 ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800175 ppgtt->clear_range = gen6_ppgtt_clear_range;
176 ppgtt->insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100177 ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
178 GFP_KERNEL);
179 if (!ppgtt->pt_pages)
180 goto err_ppgtt;
181
182 for (i = 0; i < ppgtt->num_pd_entries; i++) {
183 ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
184 if (!ppgtt->pt_pages[i])
185 goto err_pt_alloc;
186 }
187
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800188 ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t) *ppgtt->num_pd_entries,
189 GFP_KERNEL);
190 if (!ppgtt->pt_dma_addr)
191 goto err_pt_alloc;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100192
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800193 for (i = 0; i < ppgtt->num_pd_entries; i++) {
194 dma_addr_t pt_addr;
Daniel Vetter211c5682012-04-10 17:29:17 +0200195
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800196 pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
197 PCI_DMA_BIDIRECTIONAL);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100198
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800199 if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
200 ret = -EIO;
201 goto err_pd_pin;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100202
Daniel Vetter211c5682012-04-10 17:29:17 +0200203 }
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800204 ppgtt->pt_dma_addr[i] = pt_addr;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100205 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100206
Ben Widawsky9c61a322013-01-18 12:30:32 -0800207 ppgtt->scratch_page_dma_addr = dev_priv->gtt.scratch_page_dma;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100208
Daniel Vetterdef886c2013-01-24 14:44:56 -0800209 ppgtt->clear_range(ppgtt, 0,
210 ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100211
Ben Widawskyf61c0602012-10-22 11:44:43 -0700212 ppgtt->pd_offset = (first_pd_entry_in_global_pt)*sizeof(gtt_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100213
214 dev_priv->mm.aliasing_ppgtt = ppgtt;
215
216 return 0;
217
218err_pd_pin:
219 if (ppgtt->pt_dma_addr) {
220 for (i--; i >= 0; i--)
221 pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
222 4096, PCI_DMA_BIDIRECTIONAL);
223 }
224err_pt_alloc:
225 kfree(ppgtt->pt_dma_addr);
226 for (i = 0; i < ppgtt->num_pd_entries; i++) {
227 if (ppgtt->pt_pages[i])
228 __free_page(ppgtt->pt_pages[i]);
229 }
230 kfree(ppgtt->pt_pages);
231err_ppgtt:
232 kfree(ppgtt);
233
234 return ret;
235}
236
237void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
238{
239 struct drm_i915_private *dev_priv = dev->dev_private;
240 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
241 int i;
242
243 if (!ppgtt)
244 return;
245
246 if (ppgtt->pt_dma_addr) {
247 for (i = 0; i < ppgtt->num_pd_entries; i++)
248 pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
249 4096, PCI_DMA_BIDIRECTIONAL);
250 }
251
252 kfree(ppgtt->pt_dma_addr);
253 for (i = 0; i < ppgtt->num_pd_entries; i++)
254 __free_page(ppgtt->pt_pages[i]);
255 kfree(ppgtt->pt_pages);
256 kfree(ppgtt);
257}
258
Daniel Vetter7bddb012012-02-09 17:15:47 +0100259void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
260 struct drm_i915_gem_object *obj,
261 enum i915_cache_level cache_level)
262{
Daniel Vetterdef886c2013-01-24 14:44:56 -0800263 ppgtt->insert_entries(ppgtt, obj->pages,
264 obj->gtt_space->start >> PAGE_SHIFT,
265 cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100266}
267
268void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
269 struct drm_i915_gem_object *obj)
270{
Daniel Vetterdef886c2013-01-24 14:44:56 -0800271 ppgtt->clear_range(ppgtt,
272 obj->gtt_space->start >> PAGE_SHIFT,
273 obj->base.size >> PAGE_SHIFT);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100274}
275
Ben Widawsky26b1ff32012-11-04 09:21:31 -0800276void i915_gem_init_ppgtt(struct drm_device *dev)
277{
278 drm_i915_private_t *dev_priv = dev->dev_private;
279 uint32_t pd_offset;
280 struct intel_ring_buffer *ring;
281 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Ben Widawsky079a43f2012-12-18 10:31:24 -0800282 gtt_pte_t __iomem *pd_addr;
Ben Widawsky26b1ff32012-11-04 09:21:31 -0800283 uint32_t pd_entry;
284 int i;
285
286 if (!dev_priv->mm.aliasing_ppgtt)
287 return;
288
289
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800290 pd_addr = (gtt_pte_t __iomem*)dev_priv->gtt.gsm + ppgtt->pd_offset/sizeof(gtt_pte_t);
Ben Widawsky26b1ff32012-11-04 09:21:31 -0800291 for (i = 0; i < ppgtt->num_pd_entries; i++) {
292 dma_addr_t pt_addr;
293
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800294 pt_addr = ppgtt->pt_dma_addr[i];
Ben Widawsky26b1ff32012-11-04 09:21:31 -0800295 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
296 pd_entry |= GEN6_PDE_VALID;
297
298 writel(pd_entry, pd_addr + i);
299 }
300 readl(pd_addr);
301
302 pd_offset = ppgtt->pd_offset;
303 pd_offset /= 64; /* in cachelines, */
304 pd_offset <<= 16;
305
306 if (INTEL_INFO(dev)->gen == 6) {
307 uint32_t ecochk, gab_ctl, ecobits;
308
309 ecobits = I915_READ(GAC_ECO_BITS);
310 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
311
312 gab_ctl = I915_READ(GAB_CTL);
313 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
314
315 ecochk = I915_READ(GAM_ECOCHK);
316 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
317 ECOCHK_PPGTT_CACHE64B);
318 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
319 } else if (INTEL_INFO(dev)->gen >= 7) {
320 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
321 /* GFX_MODE is per-ring on gen7+ */
322 }
323
324 for_each_ring(ring, dev_priv, i) {
325 if (INTEL_INFO(dev)->gen >= 7)
326 I915_WRITE(RING_MODE_GEN7(ring),
327 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
328
329 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
330 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
331 }
332}
333
Ben Widawskya81cc002013-01-18 12:30:31 -0800334extern int intel_iommu_gfx_mapped;
335/* Certain Gen5 chipsets require require idling the GPU before
336 * unmapping anything from the GTT when VT-d is enabled.
337 */
338static inline bool needs_idle_maps(struct drm_device *dev)
339{
340#ifdef CONFIG_INTEL_IOMMU
341 /* Query intel_iommu to see if we need the workaround. Presumably that
342 * was loaded first.
343 */
344 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
345 return true;
346#endif
347 return false;
348}
349
Ben Widawsky5c042282011-10-17 15:51:55 -0700350static bool do_idling(struct drm_i915_private *dev_priv)
351{
352 bool ret = dev_priv->mm.interruptible;
353
Ben Widawskya81cc002013-01-18 12:30:31 -0800354 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -0700355 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -0700356 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -0700357 DRM_ERROR("Couldn't idle GPU\n");
358 /* Wait a bit, in hopes it avoids the hang */
359 udelay(10);
360 }
361 }
362
363 return ret;
364}
365
366static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
367{
Ben Widawskya81cc002013-01-18 12:30:31 -0800368 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -0700369 dev_priv->mm.interruptible = interruptible;
370}
371
Daniel Vetter76aaf222010-11-05 22:23:30 +0100372void i915_gem_restore_gtt_mappings(struct drm_device *dev)
373{
374 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000375 struct drm_i915_gem_object *obj;
Daniel Vetter76aaf222010-11-05 22:23:30 +0100376
Chris Wilsonbee4a182011-01-21 10:54:32 +0000377 /* First fill our portion of the GTT with scratch pages */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800378 dev_priv->gtt.gtt_clear_range(dev, dev_priv->gtt.start / PAGE_SIZE,
379 dev_priv->gtt.total / PAGE_SIZE);
Chris Wilsonbee4a182011-01-21 10:54:32 +0000380
Chris Wilson6c085a72012-08-20 11:40:46 +0200381 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
Chris Wilsona8e93122010-12-08 14:28:54 +0000382 i915_gem_clflush_object(obj);
Daniel Vetter74163902012-02-15 23:50:21 +0100383 i915_gem_gtt_bind_object(obj, obj->cache_level);
Daniel Vetter76aaf222010-11-05 22:23:30 +0100384 }
385
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800386 i915_gem_chipset_flush(dev);
Daniel Vetter76aaf222010-11-05 22:23:30 +0100387}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +0100388
Daniel Vetter74163902012-02-15 23:50:21 +0100389int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +0100390{
Chris Wilson9da3da62012-06-01 15:20:22 +0100391 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +0100392 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100393
394 if (!dma_map_sg(&obj->base.dev->pdev->dev,
395 obj->pages->sgl, obj->pages->nents,
396 PCI_DMA_BIDIRECTIONAL))
397 return -ENOSPC;
398
399 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +0100400}
401
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800402/*
403 * Binds an object into the global gtt with the specified cache level. The object
404 * will be accessible to the GPU via commands whose operands reference offsets
405 * within the global GTT as well as accessible by the GPU through the GMADR
406 * mapped BAR (dev_priv->mm.gtt->gtt).
407 */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800408static void gen6_ggtt_insert_entries(struct drm_device *dev,
409 struct sg_table *st,
410 unsigned int first_entry,
411 enum i915_cache_level level)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800412{
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800413 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800414 struct scatterlist *sg = st->sgl;
Ben Widawsky1c451402012-12-18 10:31:27 -0800415 gtt_pte_t __iomem *gtt_entries =
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800416 (gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800417 int unused, i = 0;
418 unsigned int len, m = 0;
419 dma_addr_t addr;
420
421 for_each_sg(st->sgl, sg, st->nents, unused) {
422 len = sg_dma_len(sg) >> PAGE_SHIFT;
423 for (m = 0; m < len; m++) {
424 addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
Daniel Vetter960e3e42013-01-24 14:44:57 -0800425 iowrite32(gen6_pte_encode(dev, addr, level),
426 &gtt_entries[i]);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800427 i++;
428 }
429 }
430
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800431 /* XXX: This serves as a posting read to make sure that the PTE has
432 * actually been updated. There is some concern that even though
433 * registers and PTEs are within the same BAR that they are potentially
434 * of NUMA access patterns. Therefore, even with the way we assume
435 * hardware should work, we must keep this posting read for paranoia.
436 */
437 if (i != 0)
Daniel Vetter960e3e42013-01-24 14:44:57 -0800438 WARN_ON(readl(&gtt_entries[i-1])
439 != gen6_pte_encode(dev, addr, level));
Ben Widawsky0f9b91c2012-11-04 09:21:30 -0800440
441 /* This next bit makes the above posting read even more important. We
442 * want to flush the TLBs only after we're certain all the PTE updates
443 * have finished.
444 */
445 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
446 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800447}
448
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800449static void gen6_ggtt_clear_range(struct drm_device *dev,
450 unsigned int first_entry,
451 unsigned int num_entries)
452{
453 struct drm_i915_private *dev_priv = dev->dev_private;
454 gtt_pte_t scratch_pte;
455 gtt_pte_t __iomem *gtt_base = (gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
456 const int max_entries = dev_priv->mm.gtt->gtt_total_entries - first_entry;
457 int i;
458
459 if (WARN(num_entries > max_entries,
460 "First entry = %d; Num entries = %d (max=%d)\n",
461 first_entry, num_entries, max_entries))
462 num_entries = max_entries;
463
Daniel Vetter960e3e42013-01-24 14:44:57 -0800464 scratch_pte = gen6_pte_encode(dev, dev_priv->gtt.scratch_page_dma,
465 I915_CACHE_LLC);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800466 for (i = 0; i < num_entries; i++)
467 iowrite32(scratch_pte, &gtt_base[i]);
468 readl(gtt_base);
469}
470
471
472static void i915_ggtt_insert_entries(struct drm_device *dev,
473 struct sg_table *st,
474 unsigned int pg_start,
475 enum i915_cache_level cache_level)
476{
477 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
478 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
479
480 intel_gtt_insert_sg_entries(st, pg_start, flags);
481
482}
483
484static void i915_ggtt_clear_range(struct drm_device *dev,
485 unsigned int first_entry,
486 unsigned int num_entries)
487{
488 intel_gtt_clear_range(first_entry, num_entries);
489}
490
491
Daniel Vetter74163902012-02-15 23:50:21 +0100492void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
493 enum i915_cache_level cache_level)
Chris Wilsond5bd1442011-04-14 06:48:26 +0100494{
495 struct drm_device *dev = obj->base.dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800496 struct drm_i915_private *dev_priv = dev->dev_private;
497
498 dev_priv->gtt.gtt_insert_entries(dev, obj->pages,
499 obj->gtt_space->start >> PAGE_SHIFT,
500 cache_level);
Chris Wilsond5bd1442011-04-14 06:48:26 +0100501
Daniel Vetter74898d72012-02-15 23:50:22 +0100502 obj->has_global_gtt_mapping = 1;
Chris Wilsond5bd1442011-04-14 06:48:26 +0100503}
504
Chris Wilson05394f32010-11-08 19:18:58 +0000505void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +0100506{
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800507 struct drm_device *dev = obj->base.dev;
508 struct drm_i915_private *dev_priv = dev->dev_private;
509
510 dev_priv->gtt.gtt_clear_range(obj->base.dev,
511 obj->gtt_space->start >> PAGE_SHIFT,
512 obj->base.size >> PAGE_SHIFT);
Daniel Vetter74898d72012-02-15 23:50:22 +0100513
514 obj->has_global_gtt_mapping = 0;
Daniel Vetter74163902012-02-15 23:50:21 +0100515}
516
517void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
518{
Ben Widawsky5c042282011-10-17 15:51:55 -0700519 struct drm_device *dev = obj->base.dev;
520 struct drm_i915_private *dev_priv = dev->dev_private;
521 bool interruptible;
522
523 interruptible = do_idling(dev_priv);
524
Chris Wilson9da3da62012-06-01 15:20:22 +0100525 if (!obj->has_dma_mapping)
526 dma_unmap_sg(&dev->pdev->dev,
527 obj->pages->sgl, obj->pages->nents,
528 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -0700529
530 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +0100531}
Daniel Vetter644ec022012-03-26 09:45:40 +0200532
Chris Wilson42d6ab42012-07-26 11:49:32 +0100533static void i915_gtt_color_adjust(struct drm_mm_node *node,
534 unsigned long color,
535 unsigned long *start,
536 unsigned long *end)
537{
538 if (node->color != color)
539 *start += 4096;
540
541 if (!list_empty(&node->node_list)) {
542 node = list_entry(node->node_list.next,
543 struct drm_mm_node,
544 node_list);
545 if (node->allocated && node->color != color)
546 *end -= 4096;
547 }
548}
549
Ben Widawskyd7e50082012-12-18 10:31:25 -0800550void i915_gem_setup_global_gtt(struct drm_device *dev,
551 unsigned long start,
552 unsigned long mappable_end,
553 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +0200554{
555 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsoned2f3452012-11-15 11:32:19 +0000556 struct drm_mm_node *entry;
557 struct drm_i915_gem_object *obj;
558 unsigned long hole_start, hole_end;
Daniel Vetter644ec022012-03-26 09:45:40 +0200559
Ben Widawsky35451cb2013-01-17 12:45:13 -0800560 BUG_ON(mappable_end > end);
561
Chris Wilsoned2f3452012-11-15 11:32:19 +0000562 /* Subtract the guard page ... */
Daniel Vetterd1dd20a2012-03-26 09:45:42 +0200563 drm_mm_init(&dev_priv->mm.gtt_space, start, end - start - PAGE_SIZE);
Chris Wilson42d6ab42012-07-26 11:49:32 +0100564 if (!HAS_LLC(dev))
565 dev_priv->mm.gtt_space.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +0200566
Chris Wilsoned2f3452012-11-15 11:32:19 +0000567 /* Mark any preallocated objects as occupied */
568 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
569 DRM_DEBUG_KMS("reserving preallocated space: %x + %zx\n",
570 obj->gtt_offset, obj->base.size);
571
572 BUG_ON(obj->gtt_space != I915_GTT_RESERVED);
573 obj->gtt_space = drm_mm_create_block(&dev_priv->mm.gtt_space,
574 obj->gtt_offset,
575 obj->base.size,
576 false);
577 obj->has_global_gtt_mapping = 1;
578 }
579
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800580 dev_priv->gtt.start = start;
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800581 dev_priv->gtt.total = end - start;
Daniel Vetter644ec022012-03-26 09:45:40 +0200582
Chris Wilsoned2f3452012-11-15 11:32:19 +0000583 /* Clear any non-preallocated blocks */
584 drm_mm_for_each_hole(entry, &dev_priv->mm.gtt_space,
585 hole_start, hole_end) {
586 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
587 hole_start, hole_end);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800588 dev_priv->gtt.gtt_clear_range(dev, hole_start / PAGE_SIZE,
589 (hole_end-hole_start) / PAGE_SIZE);
Chris Wilsoned2f3452012-11-15 11:32:19 +0000590 }
591
592 /* And finally clear the reserved guard page */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800593 dev_priv->gtt.gtt_clear_range(dev, end / PAGE_SIZE - 1, 1);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800594}
595
Ben Widawskyd7e50082012-12-18 10:31:25 -0800596static bool
597intel_enable_ppgtt(struct drm_device *dev)
598{
599 if (i915_enable_ppgtt >= 0)
600 return i915_enable_ppgtt;
601
602#ifdef CONFIG_INTEL_IOMMU
603 /* Disable ppgtt on SNB if VT-d is on. */
604 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
605 return false;
606#endif
607
608 return true;
609}
610
611void i915_gem_init_global_gtt(struct drm_device *dev)
612{
613 struct drm_i915_private *dev_priv = dev->dev_private;
614 unsigned long gtt_size, mappable_size;
615 int ret;
616
617 gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
Ben Widawsky93d18792013-01-17 12:45:17 -0800618 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -0800619
620 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
621 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
622 * aperture accordingly when using aliasing ppgtt. */
623 gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
624
625 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
626
627 ret = i915_gem_init_aliasing_ppgtt(dev);
628 if (ret) {
629 mutex_unlock(&dev->struct_mutex);
630 return;
631 }
632 } else {
633 /* Let GEM Manage all of the aperture.
634 *
635 * However, leave one page at the end still bound to the scratch
636 * page. There are a number of places where the hardware
637 * apparently prefetches past the end of the object, and we've
638 * seen multiple hangs with the GPU head pointer stuck in a
639 * batchbuffer bound at the last page of the aperture. One page
640 * should be enough to keep any prefetching inside of the
641 * aperture.
642 */
643 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
644 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800645}
646
647static int setup_scratch_page(struct drm_device *dev)
648{
649 struct drm_i915_private *dev_priv = dev->dev_private;
650 struct page *page;
651 dma_addr_t dma_addr;
652
653 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
654 if (page == NULL)
655 return -ENOMEM;
656 get_page(page);
657 set_pages_uc(page, 1);
658
659#ifdef CONFIG_INTEL_IOMMU
660 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
661 PCI_DMA_BIDIRECTIONAL);
662 if (pci_dma_mapping_error(dev->pdev, dma_addr))
663 return -EINVAL;
664#else
665 dma_addr = page_to_phys(page);
666#endif
Ben Widawsky9c61a322013-01-18 12:30:32 -0800667 dev_priv->gtt.scratch_page = page;
668 dev_priv->gtt.scratch_page_dma = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800669
670 return 0;
671}
672
673static void teardown_scratch_page(struct drm_device *dev)
674{
675 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky9c61a322013-01-18 12:30:32 -0800676 set_pages_wb(dev_priv->gtt.scratch_page, 1);
677 pci_unmap_page(dev->pdev, dev_priv->gtt.scratch_page_dma,
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800678 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky9c61a322013-01-18 12:30:32 -0800679 put_page(dev_priv->gtt.scratch_page);
680 __free_page(dev_priv->gtt.scratch_page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800681}
682
683static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
684{
685 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
686 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
687 return snb_gmch_ctl << 20;
688}
689
690static inline unsigned int gen6_get_stolen_size(u16 snb_gmch_ctl)
691{
692 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
693 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
694 return snb_gmch_ctl << 25; /* 32 MB units */
695}
696
Ben Widawsky03752f52012-11-04 09:21:28 -0800697static inline unsigned int gen7_get_stolen_size(u16 snb_gmch_ctl)
698{
699 static const int stolen_decoder[] = {
700 0, 0, 0, 0, 0, 32, 48, 64, 128, 256, 96, 160, 224, 352};
701 snb_gmch_ctl >>= IVB_GMCH_GMS_SHIFT;
702 snb_gmch_ctl &= IVB_GMCH_GMS_MASK;
703 return stolen_decoder[snb_gmch_ctl] << 20;
704}
705
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800706int i915_gem_gtt_init(struct drm_device *dev)
707{
708 struct drm_i915_private *dev_priv = dev->dev_private;
709 phys_addr_t gtt_bus_addr;
710 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800711 int ret;
712
Ben Widawskydabb7a92013-01-17 12:45:16 -0800713 dev_priv->gtt.mappable_base = pci_resource_start(dev->pdev, 2);
Ben Widawsky93d18792013-01-17 12:45:17 -0800714 dev_priv->gtt.mappable_end = pci_resource_len(dev->pdev, 2);
Ben Widawskydabb7a92013-01-17 12:45:16 -0800715
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800716 /* On modern platforms we need not worry ourself with the legacy
717 * hostbridge query stuff. Skip it entirely
718 */
719 if (INTEL_INFO(dev)->gen < 6) {
720 ret = intel_gmch_probe(dev_priv->bridge_dev, dev->pdev, NULL);
721 if (!ret) {
722 DRM_ERROR("failed to set up gmch\n");
723 return -EIO;
724 }
725
726 dev_priv->mm.gtt = intel_gtt_get();
727 if (!dev_priv->mm.gtt) {
728 DRM_ERROR("Failed to initialize GTT\n");
729 intel_gmch_remove();
730 return -ENODEV;
731 }
Ben Widawskya81cc002013-01-18 12:30:31 -0800732
733 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev);
734
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800735 dev_priv->gtt.gtt_clear_range = i915_ggtt_clear_range;
736 dev_priv->gtt.gtt_insert_entries = i915_ggtt_insert_entries;
737
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800738 return 0;
739 }
740
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800741 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
742 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
743
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800744 dev_priv->mm.gtt = kzalloc(sizeof(*dev_priv->mm.gtt), GFP_KERNEL);
745 if (!dev_priv->mm.gtt)
746 return -ENOMEM;
Zhenyu Wang20652092012-12-13 23:47:47 +0800747
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800748 /* For GEN6+ the PTEs for the ggtt live at 2MB + BAR0 */
Ben Widawskyb5c62152012-11-19 12:23:44 -0800749 gtt_bus_addr = pci_resource_start(dev->pdev, 0) + (2<<20);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800750
751 /* i9xx_setup */
752 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
753 dev_priv->mm.gtt->gtt_total_entries =
754 gen6_get_total_gtt_size(snb_gmch_ctl) / sizeof(gtt_pte_t);
Ben Widawsky03752f52012-11-04 09:21:28 -0800755 if (INTEL_INFO(dev)->gen < 7)
756 dev_priv->mm.gtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
757 else
758 dev_priv->mm.gtt->stolen_size = gen7_get_stolen_size(snb_gmch_ctl);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800759
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800760 /* 64/512MB is the current min/max we actually know of, but this is just a
761 * coarse sanity check.
762 */
Ben Widawsky93d18792013-01-17 12:45:17 -0800763 if ((dev_priv->gtt.mappable_end < (64<<20) ||
764 (dev_priv->gtt.mappable_end > (512<<20)))) {
765 DRM_ERROR("Unknown GMADR size (%lx)\n",
766 dev_priv->gtt.mappable_end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800767 ret = -ENXIO;
768 goto err_out;
769 }
770
771 ret = setup_scratch_page(dev);
772 if (ret) {
773 DRM_ERROR("Scratch setup failed\n");
774 goto err_out;
775 }
776
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800777 dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr,
778 dev_priv->mm.gtt->gtt_total_entries * sizeof(gtt_pte_t));
779 if (!dev_priv->gtt.gsm) {
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800780 DRM_ERROR("Failed to map the gtt page table\n");
781 teardown_scratch_page(dev);
782 ret = -ENOMEM;
783 goto err_out;
784 }
785
786 /* GMADR is the PCI aperture used by SW to access tiled GFX surfaces in a linear fashion. */
Chris Wilsond640c4b2012-11-11 09:34:45 +0000787 DRM_INFO("Memory usable by graphics device = %dM\n", dev_priv->mm.gtt->gtt_total_entries >> 8);
Ben Widawsky93d18792013-01-17 12:45:17 -0800788 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", dev_priv->gtt.mappable_end >> 20);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800789 DRM_DEBUG_DRIVER("GTT stolen size = %dM\n", dev_priv->mm.gtt->stolen_size >> 20);
790
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800791 dev_priv->gtt.gtt_clear_range = gen6_ggtt_clear_range;
792 dev_priv->gtt.gtt_insert_entries = gen6_ggtt_insert_entries;
793
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800794 return 0;
795
796err_out:
797 kfree(dev_priv->mm.gtt);
798 if (INTEL_INFO(dev)->gen < 6)
799 intel_gmch_remove();
800 return ret;
801}
802
803void i915_gem_gtt_fini(struct drm_device *dev)
804{
805 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800806 iounmap(dev_priv->gtt.gsm);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800807 teardown_scratch_page(dev);
808 if (INTEL_INFO(dev)->gen < 6)
809 intel_gmch_remove();
810 kfree(dev_priv->mm.gtt);
Daniel Vetter644ec022012-03-26 09:45:40 +0200811}