blob: 5c21680b0a6931b444e611b9ae0f698071cf1b81 [file] [log] [blame]
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001/*
2 * Performance events x86 architecture header
3 *
4 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
Peter Zijlstra90eec102015-11-16 11:08:45 +01008 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
Kevin Winchesterde0428a2011-08-30 20:41:05 -03009 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10 * Copyright (C) 2009 Google, Inc., Stephane Eranian
11 *
12 * For licencing details see kernel-base/COPYING
13 */
14
15#include <linux/perf_event.h>
16
Andi Kleenf1ad4482015-12-01 17:01:00 -080017/* To enable MSR tracing please use the generic trace points. */
Peter Zijlstra1c2ac3f2012-05-14 15:25:34 +020018
Kevin Winchesterde0428a2011-08-30 20:41:05 -030019/*
20 * | NHM/WSM | SNB |
21 * register -------------------------------
22 * | HT | no HT | HT | no HT |
23 *-----------------------------------------
24 * offcore | core | core | cpu | core |
25 * lbr_sel | core | core | cpu | core |
26 * ld_lat | cpu | core | cpu | core |
27 *-----------------------------------------
28 *
29 * Given that there is a small number of shared regs,
30 * we can pre-allocate their slot in the per-cpu
31 * per-core reg tables.
32 */
33enum extra_reg_type {
34 EXTRA_REG_NONE = -1, /* not used */
35
36 EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
37 EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
Stephane Eranianb36817e2012-02-09 23:20:53 +010038 EXTRA_REG_LBR = 2, /* lbr_select */
Stephane Eranianf20093e2013-01-24 16:10:32 +010039 EXTRA_REG_LDLAT = 3, /* ld_lat_threshold */
Andi Kleend0dc8492015-09-09 14:53:59 -070040 EXTRA_REG_FE = 4, /* fe_* */
Kevin Winchesterde0428a2011-08-30 20:41:05 -030041
42 EXTRA_REG_MAX /* number of entries needed */
43};
44
45struct event_constraint {
46 union {
47 unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
48 u64 idxmsk64;
49 };
50 u64 code;
51 u64 cmask;
52 int weight;
Robert Richterbc1738f2011-11-18 12:35:22 +010053 int overlap;
Stephane Eranian9fac2cf2013-01-24 16:10:27 +010054 int flags;
Kevin Winchesterde0428a2011-08-30 20:41:05 -030055};
Stephane Eranianf20093e2013-01-24 16:10:32 +010056/*
Stephane Eranian2f7f73a2013-06-20 18:42:54 +020057 * struct hw_perf_event.flags flags
Stephane Eranianf20093e2013-01-24 16:10:32 +010058 */
Peter Zijlstrac857eb52015-04-15 20:14:53 +020059#define PERF_X86_EVENT_PEBS_LDLAT 0x0001 /* ld+ldlat data address sampling */
60#define PERF_X86_EVENT_PEBS_ST 0x0002 /* st data address sampling */
61#define PERF_X86_EVENT_PEBS_ST_HSW 0x0004 /* haswell style datala, store */
62#define PERF_X86_EVENT_COMMITTED 0x0008 /* event passed commit_txn */
63#define PERF_X86_EVENT_PEBS_LD_HSW 0x0010 /* haswell style datala, load */
64#define PERF_X86_EVENT_PEBS_NA_HSW 0x0020 /* haswell style datala, unknown */
65#define PERF_X86_EVENT_EXCL 0x0040 /* HT exclusivity on counter */
66#define PERF_X86_EVENT_DYNAMIC 0x0080 /* dynamic alloc'd constraint */
67#define PERF_X86_EVENT_RDPMC_ALLOWED 0x0100 /* grant rdpmc permission */
Peter Zijlstracc1790c2015-05-21 10:57:17 +020068#define PERF_X86_EVENT_EXCL_ACCT 0x0200 /* accounted EXCL event */
Yan, Zheng851559e2015-05-06 15:33:47 -040069#define PERF_X86_EVENT_AUTO_RELOAD 0x0400 /* use PEBS auto-reload */
Yan, Zheng3569c0d2015-05-06 15:33:50 -040070#define PERF_X86_EVENT_FREERUNNING 0x0800 /* use freerunning PEBS */
Andy Lutomirski7911d3f2014-10-24 15:58:12 -070071
Kevin Winchesterde0428a2011-08-30 20:41:05 -030072
73struct amd_nb {
74 int nb_id; /* NorthBridge id */
75 int refcnt; /* reference count */
76 struct perf_event *owners[X86_PMC_IDX_MAX];
77 struct event_constraint event_constraints[X86_PMC_IDX_MAX];
78};
79
80/* The maximal number of PEBS events: */
Andi Kleen70ab7002012-06-05 17:56:48 -070081#define MAX_PEBS_EVENTS 8
Kevin Winchesterde0428a2011-08-30 20:41:05 -030082
83/*
Yan, Zheng3569c0d2015-05-06 15:33:50 -040084 * Flags PEBS can handle without an PMI.
85 *
Yan, Zheng9c964ef2015-05-06 15:33:51 -040086 * TID can only be handled by flushing at context switch.
87 *
Yan, Zheng3569c0d2015-05-06 15:33:50 -040088 */
89#define PEBS_FREERUNNING_FLAGS \
Yan, Zheng9c964ef2015-05-06 15:33:51 -040090 (PERF_SAMPLE_IP | PERF_SAMPLE_TID | PERF_SAMPLE_ADDR | \
Yan, Zheng3569c0d2015-05-06 15:33:50 -040091 PERF_SAMPLE_ID | PERF_SAMPLE_CPU | PERF_SAMPLE_STREAM_ID | \
92 PERF_SAMPLE_DATA_SRC | PERF_SAMPLE_IDENTIFIER | \
93 PERF_SAMPLE_TRANSACTION)
94
95/*
Kevin Winchesterde0428a2011-08-30 20:41:05 -030096 * A debug store configuration.
97 *
98 * We only support architectures that use 64bit fields.
99 */
100struct debug_store {
101 u64 bts_buffer_base;
102 u64 bts_index;
103 u64 bts_absolute_maximum;
104 u64 bts_interrupt_threshold;
105 u64 pebs_buffer_base;
106 u64 pebs_index;
107 u64 pebs_absolute_maximum;
108 u64 pebs_interrupt_threshold;
109 u64 pebs_event_reset[MAX_PEBS_EVENTS];
110};
111
112/*
113 * Per register state.
114 */
115struct er_account {
Peter Zijlstrab8000582016-11-17 18:17:31 +0100116 raw_spinlock_t lock; /* per-core: protect structure */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300117 u64 config; /* extra MSR config */
118 u64 reg; /* extra MSR number */
119 atomic_t ref; /* reference count */
120};
121
122/*
123 * Per core/cpu state
124 *
125 * Used to coordinate shared registers between HT threads or
126 * among events on a single PMU.
127 */
128struct intel_shared_regs {
129 struct er_account regs[EXTRA_REG_MAX];
130 int refcnt; /* per-core: #HT threads */
131 unsigned core_id; /* per-core: core id */
132};
133
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100134enum intel_excl_state_type {
135 INTEL_EXCL_UNUSED = 0, /* counter is unused */
136 INTEL_EXCL_SHARED = 1, /* counter can be used by both threads */
137 INTEL_EXCL_EXCLUSIVE = 2, /* counter can be used by one thread only */
138};
139
140struct intel_excl_states {
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100141 enum intel_excl_state_type state[X86_PMC_IDX_MAX];
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100142 bool sched_started; /* true if scheduling has started */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100143};
144
145struct intel_excl_cntrs {
146 raw_spinlock_t lock;
147
148 struct intel_excl_states states[2];
149
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200150 union {
151 u16 has_exclusive[2];
152 u32 exclusive_present;
153 };
154
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100155 int refcnt; /* per-core: #HT threads */
156 unsigned core_id; /* per-core: core id */
157};
158
Andi Kleen9a92e162015-05-10 12:22:44 -0700159#define MAX_LBR_ENTRIES 32
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300160
Stephane Eranian90413462014-11-17 20:06:54 +0100161enum {
162 X86_PERF_KFREE_SHARED = 0,
163 X86_PERF_KFREE_EXCL = 1,
164 X86_PERF_KFREE_MAX
165};
166
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300167struct cpu_hw_events {
168 /*
169 * Generic x86 PMC bits
170 */
171 struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
172 unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
173 unsigned long running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
174 int enabled;
175
Peter Zijlstrac347a2f2014-02-24 12:26:21 +0100176 int n_events; /* the # of events in the below arrays */
177 int n_added; /* the # last events in the below arrays;
178 they've never been enabled yet */
179 int n_txn; /* the # last events in the below arrays;
180 added in the current transaction */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300181 int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
182 u64 tags[X86_PMC_IDX_MAX];
Peter Zijlstrab371b592015-05-21 10:57:13 +0200183
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300184 struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
Peter Zijlstrab371b592015-05-21 10:57:13 +0200185 struct event_constraint *event_constraint[X86_PMC_IDX_MAX];
186
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200187 int n_excl; /* the number of exclusive events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300188
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -0700189 unsigned int txn_flags;
Peter Zijlstra5a4252942012-06-05 15:30:31 +0200190 int is_fake;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300191
192 /*
193 * Intel DebugStore bits
194 */
195 struct debug_store *ds;
196 u64 pebs_enabled;
Peter Zijlstra09e61b4f2016-07-06 18:02:43 +0200197 int n_pebs;
198 int n_large_pebs;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300199
200 /*
201 * Intel LBR bits
202 */
203 int lbr_users;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300204 struct perf_branch_stack lbr_stack;
205 struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
Stephane Eranianb36817e2012-02-09 23:20:53 +0100206 struct er_account *lbr_sel;
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100207 u64 br_sel;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300208
209 /*
Gleb Natapov144d31e2011-10-05 14:01:21 +0200210 * Intel host/guest exclude bits
211 */
212 u64 intel_ctrl_guest_mask;
213 u64 intel_ctrl_host_mask;
214 struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
215
216 /*
Peter Zijlstra2b9e3442013-09-12 12:53:44 +0200217 * Intel checkpoint mask
218 */
219 u64 intel_cp_status;
220
221 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300222 * manage shared (per-core, per-cpu) registers
223 * used on Intel NHM/WSM/SNB
224 */
225 struct intel_shared_regs *shared_regs;
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100226 /*
227 * manage exclusive counter access between hyperthread
228 */
229 struct event_constraint *constraint_list; /* in enable order */
230 struct intel_excl_cntrs *excl_cntrs;
231 int excl_thread_id; /* 0 or 1 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300232
233 /*
234 * AMD specific bits
235 */
Joerg Roedel1018faa2012-02-29 14:57:32 +0100236 struct amd_nb *amd_nb;
237 /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
238 u64 perf_ctr_virt_mask;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300239
Stephane Eranian90413462014-11-17 20:06:54 +0100240 void *kfree_on_online[X86_PERF_KFREE_MAX];
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300241};
242
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100243#define __EVENT_CONSTRAINT(c, n, m, w, o, f) {\
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300244 { .idxmsk64 = (n) }, \
245 .code = (c), \
246 .cmask = (m), \
247 .weight = (w), \
Robert Richterbc1738f2011-11-18 12:35:22 +0100248 .overlap = (o), \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100249 .flags = f, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300250}
251
252#define EVENT_CONSTRAINT(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100253 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0)
Robert Richterbc1738f2011-11-18 12:35:22 +0100254
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100255#define INTEL_EXCLEVT_CONSTRAINT(c, n) \
256 __EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT, HWEIGHT(n),\
257 0, PERF_X86_EVENT_EXCL)
258
Robert Richterbc1738f2011-11-18 12:35:22 +0100259/*
260 * The overlap flag marks event constraints with overlapping counter
261 * masks. This is the case if the counter mask of such an event is not
262 * a subset of any other counter mask of a constraint with an equal or
263 * higher weight, e.g.:
264 *
265 * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
266 * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
267 * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
268 *
269 * The event scheduler may not select the correct counter in the first
270 * cycle because it needs to know which subsequent events will be
271 * scheduled. It may fail to schedule the events then. So we set the
272 * overlap flag for such constraints to give the scheduler a hint which
273 * events to select for counter rescheduling.
274 *
275 * Care must be taken as the rescheduling algorithm is O(n!) which
Adam Buchbinder6a6256f2016-02-23 15:34:30 -0800276 * will increase scheduling cycles for an over-committed system
Robert Richterbc1738f2011-11-18 12:35:22 +0100277 * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
278 * and its counter masks must be kept at a minimum.
279 */
280#define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100281 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300282
283/*
284 * Constraint on the Event code.
285 */
286#define INTEL_EVENT_CONSTRAINT(c, n) \
287 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
288
289/*
290 * Constraint on the Event code + UMask + fixed-mask
291 *
292 * filter mask to validate fixed counter events.
293 * the following filters disqualify for fixed counters:
294 * - inv
295 * - edge
296 * - cnt-mask
Andi Kleen3a632cb2013-06-17 17:36:48 -0700297 * - in_tx
298 * - in_tx_checkpointed
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300299 * The other filters are supported by fixed counters.
300 * The any-thread option is supported starting with v3.
301 */
Andi Kleen3a632cb2013-06-17 17:36:48 -0700302#define FIXED_EVENT_FLAGS (X86_RAW_EVENT_MASK|HSW_IN_TX|HSW_IN_TX_CHECKPOINTED)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300303#define FIXED_EVENT_CONSTRAINT(c, n) \
Andi Kleen3a632cb2013-06-17 17:36:48 -0700304 EVENT_CONSTRAINT(c, (1ULL << (32+n)), FIXED_EVENT_FLAGS)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300305
306/*
307 * Constraint on the Event code + UMask
308 */
309#define INTEL_UEVENT_CONSTRAINT(c, n) \
310 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
311
Andi Kleenb7883a12015-11-16 16:21:07 -0800312/* Constraint on specific umask bit only + event */
313#define INTEL_UBIT_EVENT_CONSTRAINT(c, n) \
314 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|(c))
315
Andi Kleen7550ddf2014-09-24 07:34:46 -0700316/* Like UEVENT_CONSTRAINT, but match flags too */
317#define INTEL_FLAGS_UEVENT_CONSTRAINT(c, n) \
318 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
319
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100320#define INTEL_EXCLUEVT_CONSTRAINT(c, n) \
321 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
322 HWEIGHT(n), 0, PERF_X86_EVENT_EXCL)
323
Stephane Eranianf20093e2013-01-24 16:10:32 +0100324#define INTEL_PLD_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200325 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranianf20093e2013-01-24 16:10:32 +0100326 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT)
327
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100328#define INTEL_PST_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200329 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100330 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST)
331
Andi Kleen86a04462014-08-11 21:27:10 +0200332/* Event constraint, but match on all event flags too. */
333#define INTEL_FLAGS_EVENT_CONSTRAINT(c, n) \
334 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
335
336/* Check only flags, but allow all event/umask */
337#define INTEL_ALL_EVENT_CONSTRAINT(code, n) \
338 EVENT_CONSTRAINT(code, n, X86_ALL_EVENT_FLAGS)
339
340/* Check flags and event code, and set the HSW store flag */
341#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_ST(code, n) \
342 __EVENT_CONSTRAINT(code, n, \
343 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
Andi Kleenf9134f32013-06-17 17:36:52 -0700344 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
345
Andi Kleen86a04462014-08-11 21:27:10 +0200346/* Check flags and event code, and set the HSW load flag */
347#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD(code, n) \
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100348 __EVENT_CONSTRAINT(code, n, \
Andi Kleen86a04462014-08-11 21:27:10 +0200349 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
350 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
351
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100352#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(code, n) \
353 __EVENT_CONSTRAINT(code, n, \
354 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
355 HWEIGHT(n), 0, \
356 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
357
Andi Kleen86a04462014-08-11 21:27:10 +0200358/* Check flags and event code/umask, and set the HSW store flag */
359#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(code, n) \
360 __EVENT_CONSTRAINT(code, n, \
361 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
362 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
363
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100364#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(code, n) \
365 __EVENT_CONSTRAINT(code, n, \
366 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
367 HWEIGHT(n), 0, \
368 PERF_X86_EVENT_PEBS_ST_HSW|PERF_X86_EVENT_EXCL)
369
Andi Kleen86a04462014-08-11 21:27:10 +0200370/* Check flags and event code/umask, and set the HSW load flag */
371#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(code, n) \
372 __EVENT_CONSTRAINT(code, n, \
373 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
374 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
375
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100376#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(code, n) \
377 __EVENT_CONSTRAINT(code, n, \
378 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
379 HWEIGHT(n), 0, \
380 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
381
Andi Kleen86a04462014-08-11 21:27:10 +0200382/* Check flags and event code/umask, and set the HSW N/A flag */
383#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(code, n) \
384 __EVENT_CONSTRAINT(code, n, \
Jiri Olsa169b9322015-11-09 10:24:31 +0100385 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Andi Kleen86a04462014-08-11 21:27:10 +0200386 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_NA_HSW)
387
388
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200389/*
390 * We define the end marker as having a weight of -1
391 * to enable blacklisting of events using a counter bitmask
392 * of zero and thus a weight of zero.
393 * The end marker has a weight that cannot possibly be
394 * obtained from counting the bits in the bitmask.
395 */
396#define EVENT_CONSTRAINT_END { .weight = -1 }
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300397
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200398/*
399 * Check for end marker with weight == -1
400 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300401#define for_each_event_constraint(e, c) \
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200402 for ((e) = (c); (e)->weight != -1; (e)++)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300403
404/*
405 * Extra registers for specific events.
406 *
407 * Some events need large masks and require external MSRs.
408 * Those extra MSRs end up being shared for all events on
409 * a PMU and sometimes between PMU of sibling HT threads.
410 * In either case, the kernel needs to handle conflicting
411 * accesses to those extra, shared, regs. The data structure
412 * to manage those registers is stored in cpu_hw_event.
413 */
414struct extra_reg {
415 unsigned int event;
416 unsigned int msr;
417 u64 config_mask;
418 u64 valid_mask;
419 int idx; /* per_xxx->regs[] reg index */
Kan Liang338b5222014-07-14 12:25:56 -0700420 bool extra_msr_access;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300421};
422
423#define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
Kan Liang338b5222014-07-14 12:25:56 -0700424 .event = (e), \
425 .msr = (ms), \
426 .config_mask = (m), \
427 .valid_mask = (vm), \
428 .idx = EXTRA_REG_##i, \
429 .extra_msr_access = true, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300430 }
431
432#define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
433 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
434
Stephane Eranianf20093e2013-01-24 16:10:32 +0100435#define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \
436 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \
437 ARCH_PERFMON_EVENTSEL_UMASK, vm, idx)
438
439#define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \
440 INTEL_UEVENT_EXTRA_REG(c, \
441 MSR_PEBS_LD_LAT_THRESHOLD, \
442 0xffff, \
443 LDLAT)
444
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300445#define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
446
447union perf_capabilities {
448 struct {
449 u64 lbr_format:6;
450 u64 pebs_trap:1;
451 u64 pebs_arch_reg:1;
452 u64 pebs_format:4;
453 u64 smm_freeze:1;
Andi Kleen069e0c32013-06-25 08:12:33 -0700454 /*
455 * PMU supports separate counter range for writing
456 * values > 32bit.
457 */
458 u64 full_width_write:1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300459 };
460 u64 capabilities;
461};
462
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100463struct x86_pmu_quirk {
464 struct x86_pmu_quirk *next;
465 void (*func)(void);
466};
467
Peter Zijlstraf9b4eeb2012-03-12 12:44:35 +0100468union x86_pmu_config {
469 struct {
470 u64 event:8,
471 umask:8,
472 usr:1,
473 os:1,
474 edge:1,
475 pc:1,
476 interrupt:1,
477 __reserved1:1,
478 en:1,
479 inv:1,
480 cmask:8,
481 event2:4,
482 __reserved2:4,
483 go:1,
484 ho:1;
485 } bits;
486 u64 value;
487};
488
489#define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
490
Alexander Shishkin48070342015-01-14 14:18:20 +0200491enum {
492 x86_lbr_exclusive_lbr,
Alexander Shishkin80623822015-01-30 12:40:35 +0200493 x86_lbr_exclusive_bts,
Alexander Shishkin48070342015-01-14 14:18:20 +0200494 x86_lbr_exclusive_pt,
495 x86_lbr_exclusive_max,
496};
497
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300498/*
499 * struct x86_pmu - generic x86 pmu
500 */
501struct x86_pmu {
502 /*
503 * Generic x86 PMC bits
504 */
505 const char *name;
506 int version;
507 int (*handle_irq)(struct pt_regs *);
508 void (*disable_all)(void);
509 void (*enable_all)(int added);
510 void (*enable)(struct perf_event *);
511 void (*disable)(struct perf_event *);
Peter Zijlstra68f70822016-07-06 18:02:43 +0200512 void (*add)(struct perf_event *);
513 void (*del)(struct perf_event *);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300514 int (*hw_config)(struct perf_event *event);
515 int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
516 unsigned eventsel;
517 unsigned perfctr;
Jacob Shin4c1fd172013-02-06 11:26:27 -0600518 int (*addr_offset)(int index, bool eventsel);
Jacob Shin0fbdad02013-02-06 11:26:28 -0600519 int (*rdpmc_index)(int index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300520 u64 (*event_map)(int);
521 int max_events;
522 int num_counters;
523 int num_counters_fixed;
524 int cntval_bits;
525 u64 cntval_mask;
Gleb Natapovffb871b2011-11-10 14:57:26 +0200526 union {
527 unsigned long events_maskl;
528 unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
529 };
530 int events_mask_len;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300531 int apic;
532 u64 max_period;
533 struct event_constraint *
534 (*get_event_constraints)(struct cpu_hw_events *cpuc,
Stephane Eranian79cba822014-11-17 20:06:56 +0100535 int idx,
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300536 struct perf_event *event);
537
538 void (*put_event_constraints)(struct cpu_hw_events *cpuc,
539 struct perf_event *event);
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100540
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100541 void (*start_scheduling)(struct cpu_hw_events *cpuc);
542
Peter Zijlstra0c41e752015-05-21 10:57:32 +0200543 void (*commit_scheduling)(struct cpu_hw_events *cpuc, int idx, int cntr);
544
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100545 void (*stop_scheduling)(struct cpu_hw_events *cpuc);
546
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300547 struct event_constraint *event_constraints;
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100548 struct x86_pmu_quirk *quirks;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300549 int perfctr_second_write;
Andi Kleen72db5592013-06-17 17:36:50 -0700550 bool late_ack;
Kan Liangcb65df42018-03-01 12:54:54 -0500551 u64 (*limit_period)(struct perf_event *event, u64 l);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300552
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100553 /*
554 * sysfs attrs
555 */
Peter Zijlstrae97df762014-02-05 20:48:51 +0100556 int attr_rdpmc_broken;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100557 int attr_rdpmc;
Jiri Olsa641cc932012-03-15 20:09:14 +0100558 struct attribute **format_attrs;
Stephane Eranianf20093e2013-01-24 16:10:32 +0100559 struct attribute **event_attrs;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100560
Jiri Olsaa4747392012-10-10 14:53:11 +0200561 ssize_t (*events_sysfs_show)(char *page, u64 config);
Andi Kleen1a6461b2013-01-24 16:10:25 +0100562 struct attribute **cpu_events;
Jiri Olsaa4747392012-10-10 14:53:11 +0200563
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100564 /*
565 * CPU Hotplug hooks
566 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300567 int (*cpu_prepare)(int cpu);
568 void (*cpu_starting)(int cpu);
569 void (*cpu_dying)(int cpu);
570 void (*cpu_dead)(int cpu);
Peter Zijlstrac93dc842012-06-08 14:50:50 +0200571
572 void (*check_microcode)(void);
Yan, Zhengba532502014-11-04 21:55:58 -0500573 void (*sched_task)(struct perf_event_context *ctx,
574 bool sched_in);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300575
576 /*
577 * Intel Arch Perfmon v2+
578 */
579 u64 intel_ctrl;
580 union perf_capabilities intel_cap;
581
582 /*
583 * Intel DebugStore bits
584 */
Peter Zijlstra597ed952012-07-09 13:50:23 +0200585 unsigned int bts :1,
Peter Zijlstra3e0091e2012-06-26 23:38:39 +0200586 bts_active :1,
587 pebs :1,
588 pebs_active :1,
Andi Kleen72469762015-12-04 03:50:52 -0800589 pebs_broken :1,
590 pebs_prec_dist :1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300591 int pebs_record_size;
Jiri Olsae72daf32016-03-01 20:03:52 +0100592 int pebs_buffer_size;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300593 void (*drain_pebs)(struct pt_regs *regs);
594 struct event_constraint *pebs_constraints;
Peter Zijlstra0780c922012-06-05 10:26:43 +0200595 void (*pebs_aliases)(struct perf_event *event);
Andi Kleen70ab7002012-06-05 17:56:48 -0700596 int max_pebs_events;
Andi Kleena7b58d22015-05-27 21:13:14 -0700597 unsigned long free_running_flags;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300598
599 /*
600 * Intel LBR
601 */
602 unsigned long lbr_tos, lbr_from, lbr_to; /* MSR base regs */
603 int lbr_nr; /* hardware stack size */
Stephane Eranianb36817e2012-02-09 23:20:53 +0100604 u64 lbr_sel_mask; /* LBR_SELECT valid bits */
605 const int *lbr_sel_map; /* lbr_select mappings */
Andi Kleenb7af41a2013-09-20 07:40:44 -0700606 bool lbr_double_abort; /* duplicated lbr aborts */
Andi Kleen54fa1902016-12-08 16:14:17 -0800607 bool lbr_pt_coexist; /* (LBR|BTS) may coexist with PT */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300608
609 /*
Alexander Shishkin48070342015-01-14 14:18:20 +0200610 * Intel PT/LBR/BTS are exclusive
611 */
612 atomic_t lbr_exclusive[x86_lbr_exclusive_max];
613
614 /*
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100615 * AMD bits
616 */
617 unsigned int amd_nb_constraints : 1;
618
619 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300620 * Extra registers for events
621 */
622 struct extra_reg *extra_regs;
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100623 unsigned int flags;
Gleb Natapov144d31e2011-10-05 14:01:21 +0200624
625 /*
626 * Intel host/guest support (KVM)
627 */
628 struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
Jiri Olsae62e3b62019-02-04 13:35:32 +0100629
630 /*
631 * Check period value for PERF_EVENT_IOC_PERIOD ioctl.
632 */
633 int (*check_period) (struct perf_event *event, u64 period);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300634};
635
Yan, Zhenge18bf522014-11-04 21:56:03 -0500636struct x86_perf_task_context {
637 u64 lbr_from[MAX_LBR_ENTRIES];
638 u64 lbr_to[MAX_LBR_ENTRIES];
Andi Kleen50eab8f2015-05-10 12:22:43 -0700639 u64 lbr_info[MAX_LBR_ENTRIES];
Andi Kleenb28ae952015-10-20 11:46:33 -0700640 int tos;
Kan Liang5a206f12018-06-05 08:38:45 -0700641 int valid_lbrs;
Yan, Zhenge18bf522014-11-04 21:56:03 -0500642 int lbr_callstack_users;
643 int lbr_stack_state;
644};
645
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100646#define x86_add_quirk(func_) \
647do { \
648 static struct x86_pmu_quirk __quirk __initdata = { \
649 .func = func_, \
650 }; \
651 __quirk.next = x86_pmu.quirks; \
652 x86_pmu.quirks = &__quirk; \
653} while (0)
654
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100655/*
656 * x86_pmu flags
657 */
658#define PMU_FL_NO_HT_SHARING 0x1 /* no hyper-threading resource sharing */
659#define PMU_FL_HAS_RSP_1 0x2 /* has 2 equivalent offcore_rsp regs */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100660#define PMU_FL_EXCL_CNTRS 0x4 /* has exclusive counter requirements */
Stephane Eranianb37609c2014-11-17 20:07:04 +0100661#define PMU_FL_EXCL_ENABLED 0x8 /* exclusive counter active */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300662
Stephane Eranian3a54aaa2013-01-24 16:10:26 +0100663#define EVENT_VAR(_id) event_attr_##_id
664#define EVENT_PTR(_id) &event_attr_##_id.attr.attr
665
666#define EVENT_ATTR(_name, _id) \
667static struct perf_pmu_events_attr EVENT_VAR(_id) = { \
668 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
669 .id = PERF_COUNT_HW_##_id, \
670 .event_str = NULL, \
671};
672
673#define EVENT_ATTR_STR(_name, v, str) \
674static struct perf_pmu_events_attr event_attr_##v = { \
675 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
676 .id = 0, \
677 .event_str = str, \
678};
679
Andi Kleenfc07e9f2016-05-19 17:09:56 -0700680#define EVENT_ATTR_STR_HT(_name, v, noht, ht) \
681static struct perf_pmu_events_ht_attr event_attr_##v = { \
682 .attr = __ATTR(_name, 0444, events_ht_sysfs_show, NULL),\
683 .id = 0, \
684 .event_str_noht = noht, \
685 .event_str_ht = ht, \
686}
687
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300688extern struct x86_pmu x86_pmu __read_mostly;
689
Yan, Zhenge9d7f7c2014-11-04 21:56:00 -0500690static inline bool x86_pmu_has_lbr_callstack(void)
691{
692 return x86_pmu.lbr_sel_map &&
693 x86_pmu.lbr_sel_map[PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] > 0;
694}
695
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300696DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
697
698int x86_perf_event_set_period(struct perf_event *event);
699
700/*
701 * Generalized hw caching related hw_event table, filled
702 * in on a per model basis. A value of 0 means
703 * 'not supported', -1 means 'hw_event makes no sense on
704 * this CPU', any other value means the raw hw_event
705 * ID.
706 */
707
708#define C(x) PERF_COUNT_HW_CACHE_##x
709
710extern u64 __read_mostly hw_cache_event_ids
711 [PERF_COUNT_HW_CACHE_MAX]
712 [PERF_COUNT_HW_CACHE_OP_MAX]
713 [PERF_COUNT_HW_CACHE_RESULT_MAX];
714extern u64 __read_mostly hw_cache_extra_regs
715 [PERF_COUNT_HW_CACHE_MAX]
716 [PERF_COUNT_HW_CACHE_OP_MAX]
717 [PERF_COUNT_HW_CACHE_RESULT_MAX];
718
719u64 x86_perf_event_update(struct perf_event *event);
720
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300721static inline unsigned int x86_pmu_config_addr(int index)
722{
Jacob Shin4c1fd172013-02-06 11:26:27 -0600723 return x86_pmu.eventsel + (x86_pmu.addr_offset ?
724 x86_pmu.addr_offset(index, true) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300725}
726
727static inline unsigned int x86_pmu_event_addr(int index)
728{
Jacob Shin4c1fd172013-02-06 11:26:27 -0600729 return x86_pmu.perfctr + (x86_pmu.addr_offset ?
730 x86_pmu.addr_offset(index, false) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300731}
732
Jacob Shin0fbdad02013-02-06 11:26:28 -0600733static inline int x86_pmu_rdpmc_index(int index)
734{
735 return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index;
736}
737
Alexander Shishkin48070342015-01-14 14:18:20 +0200738int x86_add_exclusive(unsigned int what);
739
740void x86_del_exclusive(unsigned int what);
741
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300742int x86_reserve_hardware(void);
743
744void x86_release_hardware(void);
745
Alexander Shishkin48070342015-01-14 14:18:20 +0200746void hw_perf_lbr_event_destroy(struct perf_event *event);
747
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300748int x86_setup_perfctr(struct perf_event *event);
749
750int x86_pmu_hw_config(struct perf_event *event);
751
752void x86_pmu_disable_all(void);
753
754static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
755 u64 enable_mask)
756{
Joerg Roedel1018faa2012-02-29 14:57:32 +0100757 u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
758
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300759 if (hwc->extra_reg.reg)
760 wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
Joerg Roedel1018faa2012-02-29 14:57:32 +0100761 wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300762}
763
764void x86_pmu_enable_all(int added);
765
Peter Zijlstrab371b592015-05-21 10:57:13 +0200766int perf_assign_events(struct event_constraint **constraints, int n,
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200767 int wmin, int wmax, int gpmax, int *assign);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300768int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
769
770void x86_pmu_stop(struct perf_event *event, int flags);
771
772static inline void x86_pmu_disable_event(struct perf_event *event)
773{
774 struct hw_perf_event *hwc = &event->hw;
775
776 wrmsrl(hwc->config_base, hwc->config);
777}
778
779void x86_pmu_enable_event(struct perf_event *event);
780
781int x86_pmu_handle_irq(struct pt_regs *regs);
782
783extern struct event_constraint emptyconstraint;
784
785extern struct event_constraint unconstrained;
786
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100787static inline bool kernel_ip(unsigned long ip)
788{
789#ifdef CONFIG_X86_32
790 return ip > PAGE_OFFSET;
791#else
792 return (long)ip < 0;
793#endif
794}
795
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +0200796/*
797 * Not all PMUs provide the right context information to place the reported IP
798 * into full context. Specifically segment registers are typically not
799 * supplied.
800 *
801 * Assuming the address is a linear address (it is for IBS), we fake the CS and
802 * vm86 mode using the known zero-based code segment and 'fix up' the registers
803 * to reflect this.
804 *
805 * Intel PEBS/LBR appear to typically provide the effective address, nothing
806 * much we can do about that but pray and treat it like a linear address.
807 */
808static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip)
809{
810 regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS;
811 if (regs->flags & X86_VM_MASK)
812 regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK);
813 regs->ip = ip;
814}
815
Jiri Olsa0bf79d42012-10-10 14:53:14 +0200816ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event);
Jiri Olsa20550a42012-10-10 14:53:15 +0200817ssize_t intel_event_sysfs_show(char *page, u64 config);
Jiri Olsa43c032f2012-10-10 14:53:13 +0200818
Andi Kleen47732d82015-06-29 14:22:13 -0700819struct attribute **merge_attr(struct attribute **a, struct attribute **b);
820
Huang Ruia49ac9f2016-03-25 11:18:25 +0800821ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
822 char *page);
Andi Kleenfc07e9f2016-05-19 17:09:56 -0700823ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
824 char *page);
Huang Ruia49ac9f2016-03-25 11:18:25 +0800825
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300826#ifdef CONFIG_CPU_SUP_AMD
827
828int amd_pmu_init(void);
829
830#else /* CONFIG_CPU_SUP_AMD */
831
832static inline int amd_pmu_init(void)
833{
834 return 0;
835}
836
837#endif /* CONFIG_CPU_SUP_AMD */
838
839#ifdef CONFIG_CPU_SUP_INTEL
840
Jiri Olsae62e3b62019-02-04 13:35:32 +0100841static inline bool intel_pmu_has_bts_period(struct perf_event *event, u64 period)
Alexander Shishkin48070342015-01-14 14:18:20 +0200842{
Jiri Olsa54f73822018-11-21 11:16:11 +0100843 struct hw_perf_event *hwc = &event->hw;
844 unsigned int hw_event, bts_event;
Alexander Shishkin48070342015-01-14 14:18:20 +0200845
Jiri Olsa54f73822018-11-21 11:16:11 +0100846 if (event->attr.freq)
847 return false;
848
849 hw_event = hwc->config & INTEL_ARCH_EVENT_MASK;
850 bts_event = x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS);
851
Jiri Olsae62e3b62019-02-04 13:35:32 +0100852 return hw_event == bts_event && period == 1;
853}
854
855static inline bool intel_pmu_has_bts(struct perf_event *event)
856{
857 struct hw_perf_event *hwc = &event->hw;
858
859 return intel_pmu_has_bts_period(event, hwc->sample_period);
Alexander Shishkin48070342015-01-14 14:18:20 +0200860}
861
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300862int intel_pmu_save_and_restart(struct perf_event *event);
863
864struct event_constraint *
Stephane Eranian79cba822014-11-17 20:06:56 +0100865x86_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
866 struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300867
868struct intel_shared_regs *allocate_shared_regs(int cpu);
869
870int intel_pmu_init(void);
871
872void init_debug_store_on_cpu(int cpu);
873
874void fini_debug_store_on_cpu(int cpu);
875
876void release_ds_buffers(void);
877
878void reserve_ds_buffers(void);
879
880extern struct event_constraint bts_constraint;
881
882void intel_pmu_enable_bts(u64 config);
883
884void intel_pmu_disable_bts(void);
885
886int intel_pmu_drain_bts_buffer(void);
887
888extern struct event_constraint intel_core2_pebs_event_constraints[];
889
890extern struct event_constraint intel_atom_pebs_event_constraints[];
891
Yan, Zheng1fa641802013-07-18 17:02:24 +0800892extern struct event_constraint intel_slm_pebs_event_constraints[];
893
Kan Liang8b92c3a2016-04-15 00:42:47 -0700894extern struct event_constraint intel_glm_pebs_event_constraints[];
895
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300896extern struct event_constraint intel_nehalem_pebs_event_constraints[];
897
898extern struct event_constraint intel_westmere_pebs_event_constraints[];
899
900extern struct event_constraint intel_snb_pebs_event_constraints[];
901
Stephane Eranian20a36e32012-09-11 01:07:01 +0200902extern struct event_constraint intel_ivb_pebs_event_constraints[];
903
Andi Kleen30443182013-06-17 17:36:49 -0700904extern struct event_constraint intel_hsw_pebs_event_constraints[];
905
Stephane Eranianb3e62462016-03-03 20:50:42 +0100906extern struct event_constraint intel_bdw_pebs_event_constraints[];
907
Andi Kleen9a92e162015-05-10 12:22:44 -0700908extern struct event_constraint intel_skl_pebs_event_constraints[];
909
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300910struct event_constraint *intel_pebs_constraints(struct perf_event *event);
911
Peter Zijlstra68f70822016-07-06 18:02:43 +0200912void intel_pmu_pebs_add(struct perf_event *event);
913
914void intel_pmu_pebs_del(struct perf_event *event);
915
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300916void intel_pmu_pebs_enable(struct perf_event *event);
917
918void intel_pmu_pebs_disable(struct perf_event *event);
919
920void intel_pmu_pebs_enable_all(void);
921
922void intel_pmu_pebs_disable_all(void);
923
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400924void intel_pmu_pebs_sched_task(struct perf_event_context *ctx, bool sched_in);
925
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300926void intel_ds_init(void);
927
Yan, Zheng2a0ad3b2014-11-04 21:55:59 -0500928void intel_pmu_lbr_sched_task(struct perf_event_context *ctx, bool sched_in);
929
David Carrillo-Cisneros19fc9dd2016-06-21 11:31:11 -0700930u64 lbr_from_signext_quirk_wr(u64 val);
931
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300932void intel_pmu_lbr_reset(void);
933
Peter Zijlstra68f70822016-07-06 18:02:43 +0200934void intel_pmu_lbr_add(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300935
Peter Zijlstra68f70822016-07-06 18:02:43 +0200936void intel_pmu_lbr_del(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300937
Andi Kleen1a78d932015-03-20 10:11:23 -0700938void intel_pmu_lbr_enable_all(bool pmi);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300939
940void intel_pmu_lbr_disable_all(void);
941
942void intel_pmu_lbr_read(void);
943
944void intel_pmu_lbr_init_core(void);
945
946void intel_pmu_lbr_init_nhm(void);
947
948void intel_pmu_lbr_init_atom(void);
949
Kan Liangf21d5ad2016-04-15 00:53:45 -0700950void intel_pmu_lbr_init_slm(void);
951
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +0100952void intel_pmu_lbr_init_snb(void);
953
Yan, Zhenge9d7f7c2014-11-04 21:56:00 -0500954void intel_pmu_lbr_init_hsw(void);
955
Andi Kleen9a92e162015-05-10 12:22:44 -0700956void intel_pmu_lbr_init_skl(void);
957
Harish Chegondi1e7b9392015-12-07 14:28:18 -0800958void intel_pmu_lbr_init_knl(void);
959
Andi Kleene17dc652016-03-01 14:25:24 -0800960void intel_pmu_pebs_data_source_nhm(void);
961
Stephane Eranian60ce0fb2012-02-09 23:20:57 +0100962int intel_pmu_setup_lbr_filter(struct perf_event *event);
963
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +0200964void intel_pt_interrupt(void);
965
Alexander Shishkin80623822015-01-30 12:40:35 +0200966int intel_bts_interrupt(void);
967
968void intel_bts_enable_local(void);
969
970void intel_bts_disable_local(void);
971
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300972int p4_pmu_init(void);
973
974int p6_pmu_init(void);
975
Vince Weavere717bf42012-09-26 14:12:52 -0400976int knc_pmu_init(void);
977
Stephane Eranianb37609c2014-11-17 20:07:04 +0100978static inline int is_ht_workaround_enabled(void)
979{
980 return !!(x86_pmu.flags & PMU_FL_EXCL_ENABLED);
981}
Andi Kleen47732d82015-06-29 14:22:13 -0700982
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300983#else /* CONFIG_CPU_SUP_INTEL */
984
985static inline void reserve_ds_buffers(void)
986{
987}
988
989static inline void release_ds_buffers(void)
990{
991}
992
993static inline int intel_pmu_init(void)
994{
995 return 0;
996}
997
998static inline struct intel_shared_regs *allocate_shared_regs(int cpu)
999{
1000 return NULL;
1001}
1002
Peter Zijlstracc1790c2015-05-21 10:57:17 +02001003static inline int is_ht_workaround_enabled(void)
1004{
1005 return 0;
1006}
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001007#endif /* CONFIG_CPU_SUP_INTEL */