blob: e9f1f4627e6bab35cd34910e3bf4bb05763b85ff [file] [log] [blame]
Paul Mackerras047ea782005-11-19 20:17:32 +11001#ifndef _ASM_POWERPC_PGTABLE_H
2#define _ASM_POWERPC_PGTABLE_H
Arnd Bergmann88ced032005-12-16 22:43:46 +01003#ifdef __KERNEL__
Paul Mackerras047ea782005-11-19 20:17:32 +11004
5#ifndef CONFIG_PPC64
6#include <asm-ppc/pgtable.h>
7#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07008
Linus Torvalds1da177e2005-04-16 15:20:36 -07009/*
10 * This file contains the functions and defines necessary to modify and use
11 * the ppc64 hashed page table.
12 */
13
14#ifndef __ASSEMBLY__
15#include <linux/config.h>
16#include <linux/stddef.h>
17#include <asm/processor.h> /* For TASK_SIZE */
18#include <asm/mmu.h>
19#include <asm/page.h>
20#include <asm/tlbflush.h>
Tim Schmielau8c65b4a2005-11-07 00:59:43 -080021struct mm_struct;
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#endif /* __ASSEMBLY__ */
23
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110024#ifdef CONFIG_PPC_64K_PAGES
25#include <asm/pgtable-64k.h>
26#else
27#include <asm/pgtable-4k.h>
28#endif
David Gibson1f8d4192005-05-05 16:15:13 -070029
30#define FIRST_USER_ADDRESS 0
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32/*
33 * Size of EA range mapped by our pagetables.
34 */
David Gibsone28f7fa2005-08-05 19:39:06 +100035#define PGTABLE_EADDR_SIZE (PTE_INDEX_SIZE + PMD_INDEX_SIZE + \
36 PUD_INDEX_SIZE + PGD_INDEX_SIZE + PAGE_SHIFT)
37#define PGTABLE_RANGE (1UL << PGTABLE_EADDR_SIZE)
38
39#if TASK_SIZE_USER64 > PGTABLE_RANGE
40#error TASK_SIZE_USER64 exceeds pagetable range
41#endif
42
43#if TASK_SIZE_USER64 > (1UL << (USER_ESID_BITS + SID_SHIFT))
44#error TASK_SIZE_USER64 exceeds user VSID range
45#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
47/*
48 * Define the address range of the vmalloc VM area.
49 */
50#define VMALLOC_START (0xD000000000000000ul)
David Gibsone28f7fa2005-08-05 19:39:06 +100051#define VMALLOC_SIZE (0x80000000000UL)
David Gibson20cee162005-06-21 17:15:31 -070052#define VMALLOC_END (VMALLOC_START + VMALLOC_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
54/*
David Gibson800fc3e2005-11-16 15:43:48 +110055 * Define the address range of the imalloc VM area.
56 */
57#define PHBS_IO_BASE VMALLOC_END
58#define IMALLOC_BASE (PHBS_IO_BASE + 0x80000000ul) /* Reserve 2 gigs for PHBs */
59#define IMALLOC_END (VMALLOC_START + PGTABLE_RANGE)
60
61/*
David Gibson14c89e72005-12-14 16:08:40 +110062 * Region IDs
63 */
64#define REGION_SHIFT 60UL
65#define REGION_MASK (0xfUL << REGION_SHIFT)
66#define REGION_ID(ea) (((unsigned long)(ea)) >> REGION_SHIFT)
67
68#define VMALLOC_REGION_ID (REGION_ID(VMALLOC_START))
69#define KERNEL_REGION_ID (REGION_ID(PAGE_OFFSET))
70#define USER_REGION_ID (0UL)
71
72/*
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110073 * Common bits in a linux-style PTE. These match the bits in the
74 * (hardware-defined) PowerPC PTE as closely as possible. Additional
75 * bits may be defined in pgtable-*.h
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 */
77#define _PAGE_PRESENT 0x0001 /* software: pte contains a translation */
78#define _PAGE_USER 0x0002 /* matches one of the PP bits */
79#define _PAGE_FILE 0x0002 /* (!present only) software: pte holds file offset */
80#define _PAGE_EXEC 0x0004 /* No execute on POWER4 and newer (we invert) */
81#define _PAGE_GUARDED 0x0008
82#define _PAGE_COHERENT 0x0010 /* M: enforce memory coherence (SMP systems) */
83#define _PAGE_NO_CACHE 0x0020 /* I: cache inhibit */
84#define _PAGE_WRITETHRU 0x0040 /* W: cache write-through */
85#define _PAGE_DIRTY 0x0080 /* C: page changed */
86#define _PAGE_ACCESSED 0x0100 /* R: page referenced */
87#define _PAGE_RW 0x0200 /* software: user write access allowed */
88#define _PAGE_HASHPTE 0x0400 /* software: pte has an associated HPTE */
89#define _PAGE_BUSY 0x0800 /* software: PTE & hash are busy */
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
91#define _PAGE_BASE (_PAGE_PRESENT | _PAGE_ACCESSED | _PAGE_COHERENT)
92
93#define _PAGE_WRENABLE (_PAGE_RW | _PAGE_DIRTY)
94
Paul Mackerras047ea782005-11-19 20:17:32 +110095/* __pgprot defined in asm-powerpc/page.h */
Linus Torvalds1da177e2005-04-16 15:20:36 -070096#define PAGE_NONE __pgprot(_PAGE_PRESENT | _PAGE_ACCESSED)
97
98#define PAGE_SHARED __pgprot(_PAGE_BASE | _PAGE_RW | _PAGE_USER)
99#define PAGE_SHARED_X __pgprot(_PAGE_BASE | _PAGE_RW | _PAGE_USER | _PAGE_EXEC)
100#define PAGE_COPY __pgprot(_PAGE_BASE | _PAGE_USER)
101#define PAGE_COPY_X __pgprot(_PAGE_BASE | _PAGE_USER | _PAGE_EXEC)
102#define PAGE_READONLY __pgprot(_PAGE_BASE | _PAGE_USER)
103#define PAGE_READONLY_X __pgprot(_PAGE_BASE | _PAGE_USER | _PAGE_EXEC)
104#define PAGE_KERNEL __pgprot(_PAGE_BASE | _PAGE_WRENABLE)
105#define PAGE_KERNEL_CI __pgprot(_PAGE_PRESENT | _PAGE_ACCESSED | \
106 _PAGE_WRENABLE | _PAGE_NO_CACHE | _PAGE_GUARDED)
107#define PAGE_KERNEL_EXEC __pgprot(_PAGE_BASE | _PAGE_WRENABLE | _PAGE_EXEC)
108
109#define PAGE_AGP __pgprot(_PAGE_BASE | _PAGE_WRENABLE | _PAGE_NO_CACHE)
110#define HAVE_PAGE_AGP
111
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100112/* PTEIDX nibble */
113#define _PTEIDX_SECONDARY 0x8
114#define _PTEIDX_GROUP_IX 0x7
115
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116
117/*
118 * POWER4 and newer have per page execute protection, older chips can only
119 * do this on a segment (256MB) basis.
120 *
121 * Also, write permissions imply read permissions.
122 * This is the closest we can get..
123 *
124 * Note due to the way vm flags are laid out, the bits are XWR
125 */
126#define __P000 PAGE_NONE
127#define __P001 PAGE_READONLY
128#define __P010 PAGE_COPY
129#define __P011 PAGE_COPY
130#define __P100 PAGE_READONLY_X
131#define __P101 PAGE_READONLY_X
132#define __P110 PAGE_COPY_X
133#define __P111 PAGE_COPY_X
134
135#define __S000 PAGE_NONE
136#define __S001 PAGE_READONLY
137#define __S010 PAGE_SHARED
138#define __S011 PAGE_SHARED
139#define __S100 PAGE_READONLY_X
140#define __S101 PAGE_READONLY_X
141#define __S110 PAGE_SHARED_X
142#define __S111 PAGE_SHARED_X
143
144#ifndef __ASSEMBLY__
145
146/*
147 * ZERO_PAGE is a global shared page that is always zero: used
148 * for zero-mapped memory areas etc..
149 */
150extern unsigned long empty_zero_page[PAGE_SIZE/sizeof(unsigned long)];
151#define ZERO_PAGE(vaddr) (virt_to_page(empty_zero_page))
152#endif /* __ASSEMBLY__ */
153
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154#ifdef CONFIG_HUGETLB_PAGE
155
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156#define HAVE_ARCH_UNMAPPED_AREA
157#define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
159#endif
160
161#ifndef __ASSEMBLY__
162
163/*
164 * Conversion functions: convert a page and protection to a page entry,
165 * and a page entry and page directory to the page they refer to.
166 *
167 * mk_pte takes a (struct page *) as input
168 */
169#define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
170
David Gibson1f8d4192005-05-05 16:15:13 -0700171static inline pte_t pfn_pte(unsigned long pfn, pgprot_t pgprot)
172{
173 pte_t pte;
174
175
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100176 pte_val(pte) = (pfn << PTE_RPN_SHIFT) | pgprot_val(pgprot);
David Gibson1f8d4192005-05-05 16:15:13 -0700177 return pte;
178}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
180#define pte_modify(_pte, newprot) \
181 (__pte((pte_val(_pte) & _PAGE_CHG_MASK) | pgprot_val(newprot)))
182
183#define pte_none(pte) ((pte_val(pte) & ~_PAGE_HPTEFLAGS) == 0)
184#define pte_present(pte) (pte_val(pte) & _PAGE_PRESENT)
185
186/* pte_clear moved to later in this file */
187
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100188#define pte_pfn(x) ((unsigned long)((pte_val(x)>>PTE_RPN_SHIFT)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189#define pte_page(x) pfn_to_page(pte_pfn(x))
190
David Gibson0f6be7b2006-03-06 12:51:29 +1100191#define PMD_BAD_BITS (PTE_TABLE_SIZE-1)
192#define PUD_BAD_BITS (PMD_TABLE_SIZE-1)
193
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100194#define pmd_set(pmdp, pmdval) (pmd_val(*(pmdp)) = (pmdval))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195#define pmd_none(pmd) (!pmd_val(pmd))
David Gibson0f6be7b2006-03-06 12:51:29 +1100196#define pmd_bad(pmd) (!is_kernel_addr(pmd_val(pmd)) \
197 || (pmd_val(pmd) & PMD_BAD_BITS))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198#define pmd_present(pmd) (pmd_val(pmd) != 0)
199#define pmd_clear(pmdp) (pmd_val(*(pmdp)) = 0)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100200#define pmd_page_kernel(pmd) (pmd_val(pmd) & ~PMD_MASKED_BITS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201#define pmd_page(pmd) virt_to_page(pmd_page_kernel(pmd))
Benjamin Herrenschmidt58366af2005-05-01 08:58:44 -0700202
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100203#define pud_set(pudp, pudval) (pud_val(*(pudp)) = (pudval))
Benjamin Herrenschmidt58366af2005-05-01 08:58:44 -0700204#define pud_none(pud) (!pud_val(pud))
David Gibson0f6be7b2006-03-06 12:51:29 +1100205#define pud_bad(pud) (!is_kernel_addr(pud_val(pud)) \
206 || (pud_val(pud) & PUD_BAD_BITS))
David Gibsone28f7fa2005-08-05 19:39:06 +1000207#define pud_present(pud) (pud_val(pud) != 0)
208#define pud_clear(pudp) (pud_val(*(pudp)) = 0)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100209#define pud_page(pud) (pud_val(pud) & ~PUD_MASKED_BITS)
David Gibsone28f7fa2005-08-05 19:39:06 +1000210
211#define pgd_set(pgdp, pudp) ({pgd_val(*(pgdp)) = (unsigned long)(pudp);})
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212
213/*
214 * Find an entry in a page-table-directory. We combine the address region
215 * (the high order N bits) and the pgd portion of the address.
216 */
217/* to avoid overflow in free_pgtables we don't use PTRS_PER_PGD here */
David Gibsone28f7fa2005-08-05 19:39:06 +1000218#define pgd_index(address) (((address) >> (PGDIR_SHIFT)) & 0x1ff)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
220#define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
221
David Gibsone28f7fa2005-08-05 19:39:06 +1000222#define pmd_offset(pudp,addr) \
223 (((pmd_t *) pud_page(*(pudp))) + (((addr) >> PMD_SHIFT) & (PTRS_PER_PMD - 1)))
224
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225#define pte_offset_kernel(dir,addr) \
David Gibsone28f7fa2005-08-05 19:39:06 +1000226 (((pte_t *) pmd_page_kernel(*(dir))) + (((addr) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227
228#define pte_offset_map(dir,addr) pte_offset_kernel((dir), (addr))
229#define pte_offset_map_nested(dir,addr) pte_offset_kernel((dir), (addr))
230#define pte_unmap(pte) do { } while(0)
231#define pte_unmap_nested(pte) do { } while(0)
232
233/* to find an entry in a kernel page-table-directory */
234/* This now only contains the vmalloc pages */
235#define pgd_offset_k(address) pgd_offset(&init_mm, address)
236
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237/*
238 * The following only work if pte_present() is true.
239 * Undefined behaviour if not..
240 */
241static inline int pte_read(pte_t pte) { return pte_val(pte) & _PAGE_USER;}
242static inline int pte_write(pte_t pte) { return pte_val(pte) & _PAGE_RW;}
243static inline int pte_exec(pte_t pte) { return pte_val(pte) & _PAGE_EXEC;}
244static inline int pte_dirty(pte_t pte) { return pte_val(pte) & _PAGE_DIRTY;}
245static inline int pte_young(pte_t pte) { return pte_val(pte) & _PAGE_ACCESSED;}
246static inline int pte_file(pte_t pte) { return pte_val(pte) & _PAGE_FILE;}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
248static inline void pte_uncache(pte_t pte) { pte_val(pte) |= _PAGE_NO_CACHE; }
249static inline void pte_cache(pte_t pte) { pte_val(pte) &= ~_PAGE_NO_CACHE; }
250
251static inline pte_t pte_rdprotect(pte_t pte) {
252 pte_val(pte) &= ~_PAGE_USER; return pte; }
253static inline pte_t pte_exprotect(pte_t pte) {
254 pte_val(pte) &= ~_PAGE_EXEC; return pte; }
255static inline pte_t pte_wrprotect(pte_t pte) {
256 pte_val(pte) &= ~(_PAGE_RW); return pte; }
257static inline pte_t pte_mkclean(pte_t pte) {
258 pte_val(pte) &= ~(_PAGE_DIRTY); return pte; }
259static inline pte_t pte_mkold(pte_t pte) {
260 pte_val(pte) &= ~_PAGE_ACCESSED; return pte; }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261static inline pte_t pte_mkread(pte_t pte) {
262 pte_val(pte) |= _PAGE_USER; return pte; }
263static inline pte_t pte_mkexec(pte_t pte) {
264 pte_val(pte) |= _PAGE_USER | _PAGE_EXEC; return pte; }
265static inline pte_t pte_mkwrite(pte_t pte) {
266 pte_val(pte) |= _PAGE_RW; return pte; }
267static inline pte_t pte_mkdirty(pte_t pte) {
268 pte_val(pte) |= _PAGE_DIRTY; return pte; }
269static inline pte_t pte_mkyoung(pte_t pte) {
270 pte_val(pte) |= _PAGE_ACCESSED; return pte; }
271static inline pte_t pte_mkhuge(pte_t pte) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100272 return pte; }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
274/* Atomic PTE updates */
275static inline unsigned long pte_update(pte_t *p, unsigned long clr)
276{
277 unsigned long old, tmp;
278
279 __asm__ __volatile__(
280 "1: ldarx %0,0,%3 # pte_update\n\
281 andi. %1,%0,%6\n\
282 bne- 1b \n\
283 andc %1,%0,%4 \n\
284 stdcx. %1,0,%3 \n\
285 bne- 1b"
286 : "=&r" (old), "=&r" (tmp), "=m" (*p)
287 : "r" (p), "r" (clr), "m" (*p), "i" (_PAGE_BUSY)
288 : "cc" );
289 return old;
290}
291
292/* PTE updating functions, this function puts the PTE in the
293 * batch, doesn't actually triggers the hash flush immediately,
294 * you need to call flush_tlb_pending() to do that.
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100295 * Pass -1 for "normal" size (4K or 64K)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100297extern void hpte_update(struct mm_struct *mm, unsigned long addr,
298 pte_t *ptep, unsigned long pte, int huge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100300static inline int __ptep_test_and_clear_young(struct mm_struct *mm,
301 unsigned long addr, pte_t *ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302{
303 unsigned long old;
304
305 if ((pte_val(*ptep) & (_PAGE_ACCESSED | _PAGE_HASHPTE)) == 0)
306 return 0;
307 old = pte_update(ptep, _PAGE_ACCESSED);
308 if (old & _PAGE_HASHPTE) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100309 hpte_update(mm, addr, ptep, old, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 flush_tlb_pending();
311 }
312 return (old & _PAGE_ACCESSED) != 0;
313}
314#define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
315#define ptep_test_and_clear_young(__vma, __addr, __ptep) \
316({ \
317 int __r; \
318 __r = __ptep_test_and_clear_young((__vma)->vm_mm, __addr, __ptep); \
319 __r; \
320})
321
322/*
323 * On RW/DIRTY bit transitions we can avoid flushing the hpte. For the
324 * moment we always flush but we need to fix hpte_update and test if the
325 * optimisation is worth it.
326 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100327static inline int __ptep_test_and_clear_dirty(struct mm_struct *mm,
328 unsigned long addr, pte_t *ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329{
330 unsigned long old;
331
332 if ((pte_val(*ptep) & _PAGE_DIRTY) == 0)
333 return 0;
334 old = pte_update(ptep, _PAGE_DIRTY);
335 if (old & _PAGE_HASHPTE)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100336 hpte_update(mm, addr, ptep, old, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 return (old & _PAGE_DIRTY) != 0;
338}
339#define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_DIRTY
340#define ptep_test_and_clear_dirty(__vma, __addr, __ptep) \
341({ \
342 int __r; \
343 __r = __ptep_test_and_clear_dirty((__vma)->vm_mm, __addr, __ptep); \
344 __r; \
345})
346
347#define __HAVE_ARCH_PTEP_SET_WRPROTECT
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100348static inline void ptep_set_wrprotect(struct mm_struct *mm, unsigned long addr,
349 pte_t *ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350{
351 unsigned long old;
352
353 if ((pte_val(*ptep) & _PAGE_RW) == 0)
354 return;
355 old = pte_update(ptep, _PAGE_RW);
356 if (old & _PAGE_HASHPTE)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100357 hpte_update(mm, addr, ptep, old, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358}
359
360/*
361 * We currently remove entries from the hashtable regardless of whether
362 * the entry was young or dirty. The generic routines only flush if the
363 * entry was young or dirty which is not good enough.
364 *
365 * We should be more intelligent about this but for the moment we override
366 * these functions and force a tlb flush unconditionally
367 */
368#define __HAVE_ARCH_PTEP_CLEAR_YOUNG_FLUSH
369#define ptep_clear_flush_young(__vma, __address, __ptep) \
370({ \
371 int __young = __ptep_test_and_clear_young((__vma)->vm_mm, __address, \
372 __ptep); \
373 __young; \
374})
375
376#define __HAVE_ARCH_PTEP_CLEAR_DIRTY_FLUSH
377#define ptep_clear_flush_dirty(__vma, __address, __ptep) \
378({ \
379 int __dirty = __ptep_test_and_clear_dirty((__vma)->vm_mm, __address, \
380 __ptep); \
381 flush_tlb_page(__vma, __address); \
382 __dirty; \
383})
384
385#define __HAVE_ARCH_PTEP_GET_AND_CLEAR
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100386static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
387 unsigned long addr, pte_t *ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388{
389 unsigned long old = pte_update(ptep, ~0UL);
390
391 if (old & _PAGE_HASHPTE)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100392 hpte_update(mm, addr, ptep, old, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 return __pte(old);
394}
395
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100396static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
397 pte_t * ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398{
399 unsigned long old = pte_update(ptep, ~0UL);
400
401 if (old & _PAGE_HASHPTE)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100402 hpte_update(mm, addr, ptep, old, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403}
404
405/*
406 * set_pte stores a linux PTE into the linux page table.
407 */
408static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
409 pte_t *ptep, pte_t pte)
410{
411 if (pte_present(*ptep)) {
412 pte_clear(mm, addr, ptep);
413 flush_tlb_pending();
414 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100415 pte = __pte(pte_val(pte) & ~_PAGE_HPTEFLAGS);
416
417#ifdef CONFIG_PPC_64K_PAGES
418 if (mmu_virtual_psize != MMU_PAGE_64K)
419 pte = __pte(pte_val(pte) | _PAGE_COMBO);
420#endif /* CONFIG_PPC_64K_PAGES */
421
422 *ptep = pte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423}
424
425/* Set the dirty and/or accessed bits atomically in a linux PTE, this
426 * function doesn't need to flush the hash entry
427 */
428#define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
429static inline void __ptep_set_access_flags(pte_t *ptep, pte_t entry, int dirty)
430{
431 unsigned long bits = pte_val(entry) &
432 (_PAGE_DIRTY | _PAGE_ACCESSED | _PAGE_RW | _PAGE_EXEC);
433 unsigned long old, tmp;
434
435 __asm__ __volatile__(
436 "1: ldarx %0,0,%4\n\
437 andi. %1,%0,%6\n\
438 bne- 1b \n\
439 or %0,%3,%0\n\
440 stdcx. %0,0,%4\n\
441 bne- 1b"
442 :"=&r" (old), "=&r" (tmp), "=m" (*ptep)
443 :"r" (bits), "r" (ptep), "m" (*ptep), "i" (_PAGE_BUSY)
444 :"cc");
445}
446#define ptep_set_access_flags(__vma, __address, __ptep, __entry, __dirty) \
447 do { \
448 __ptep_set_access_flags(__ptep, __entry, __dirty); \
449 flush_tlb_page_nohash(__vma, __address); \
450 } while(0)
451
452/*
453 * Macro to mark a page protection value as "uncacheable".
454 */
455#define pgprot_noncached(prot) (__pgprot(pgprot_val(prot) | _PAGE_NO_CACHE | _PAGE_GUARDED))
456
457struct file;
Roland Dreier8b150472005-10-28 17:46:18 -0700458extern pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 unsigned long size, pgprot_t vma_prot);
460#define __HAVE_PHYS_MEM_ACCESS_PROT
461
462#define __HAVE_ARCH_PTE_SAME
463#define pte_same(A,B) (((pte_val(A) ^ pte_val(B)) & ~_PAGE_HPTEFLAGS) == 0)
464
Hugh Dickins65500d22005-10-29 18:15:59 -0700465#define pte_ERROR(e) \
466 printk("%s:%d: bad pte %08lx.\n", __FILE__, __LINE__, pte_val(e))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467#define pmd_ERROR(e) \
David Gibsone28f7fa2005-08-05 19:39:06 +1000468 printk("%s:%d: bad pmd %08lx.\n", __FILE__, __LINE__, pmd_val(e))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469#define pgd_ERROR(e) \
David Gibsone28f7fa2005-08-05 19:39:06 +1000470 printk("%s:%d: bad pgd %08lx.\n", __FILE__, __LINE__, pgd_val(e))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471
David Gibson1f8d4192005-05-05 16:15:13 -0700472extern pgd_t swapper_pg_dir[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473
474extern void paging_init(void);
475
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476/*
477 * This gets called at the end of handling a page fault, when
478 * the kernel has put a new PTE into the page table for the process.
479 * We use it to put a corresponding HPTE into the hash table
480 * ahead of time, instead of waiting for the inevitable extra
481 * hash-table miss exception.
482 */
483struct vm_area_struct;
484extern void update_mmu_cache(struct vm_area_struct *, unsigned long, pte_t);
485
486/* Encode and de-code a swap entry */
487#define __swp_type(entry) (((entry).val >> 1) & 0x3f)
488#define __swp_offset(entry) ((entry).val >> 8)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100489#define __swp_entry(type, offset) ((swp_entry_t){((type)<< 1)|((offset)<<8)})
490#define __pte_to_swp_entry(pte) ((swp_entry_t){pte_val(pte) >> PTE_RPN_SHIFT})
491#define __swp_entry_to_pte(x) ((pte_t) { (x).val << PTE_RPN_SHIFT })
492#define pte_to_pgoff(pte) (pte_val(pte) >> PTE_RPN_SHIFT)
493#define pgoff_to_pte(off) ((pte_t) {((off) << PTE_RPN_SHIFT)|_PAGE_FILE})
494#define PTE_FILE_MAX_BITS (BITS_PER_LONG - PTE_RPN_SHIFT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495
496/*
497 * kern_addr_valid is intended to indicate whether an address is a valid
498 * kernel address. Most 32-bit archs define it as always true (like this)
499 * but most 64-bit archs actually perform a test. What should we do here?
500 * The only use is in fs/ncpfs/dir.c
501 */
502#define kern_addr_valid(addr) (1)
503
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504#define io_remap_pfn_range(vma, vaddr, pfn, size, prot) \
505 remap_pfn_range(vma, vaddr, pfn, size, prot)
506
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507void pgtable_cache_init(void);
508
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509/*
510 * find_linux_pte returns the address of a linux pte for a given
511 * effective address and directory. If not found, it returns zero.
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100512 */static inline pte_t *find_linux_pte(pgd_t *pgdir, unsigned long ea)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513{
514 pgd_t *pg;
Benjamin Herrenschmidt58366af2005-05-01 08:58:44 -0700515 pud_t *pu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 pmd_t *pm;
517 pte_t *pt = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518
519 pg = pgdir + pgd_index(ea);
520 if (!pgd_none(*pg)) {
Benjamin Herrenschmidt58366af2005-05-01 08:58:44 -0700521 pu = pud_offset(pg, ea);
522 if (!pud_none(*pu)) {
523 pm = pmd_offset(pu, ea);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100524 if (pmd_present(*pm))
Benjamin Herrenschmidt58366af2005-05-01 08:58:44 -0700525 pt = pte_offset_kernel(pm, ea);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 }
527 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 return pt;
529}
530
531#include <asm-generic/pgtable.h>
532
533#endif /* __ASSEMBLY__ */
534
Paul Mackerras047ea782005-11-19 20:17:32 +1100535#endif /* CONFIG_PPC64 */
Arnd Bergmann88ced032005-12-16 22:43:46 +0100536#endif /* __KERNEL__ */
Paul Mackerras047ea782005-11-19 20:17:32 +1100537#endif /* _ASM_POWERPC_PGTABLE_H */