blob: 7293d6d875c5c692184d1c45aea151f063bb6cd0 [file] [log] [blame]
Stephen Streete0c99052006-03-07 23:53:24 -08001/*
2 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
Mika Westerberga0d26422013-01-22 12:26:32 +02003 * Copyright (C) 2013, Intel Corporation
Stephen Streete0c99052006-03-07 23:53:24 -08004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Stephen Streete0c99052006-03-07 23:53:24 -080014 */
15
16#include <linux/init.h>
17#include <linux/module.h>
18#include <linux/device.h>
19#include <linux/ioport.h>
20#include <linux/errno.h>
Sachin Kamatcbfd6a22013-04-08 15:49:33 +053021#include <linux/err.h>
Stephen Streete0c99052006-03-07 23:53:24 -080022#include <linux/interrupt.h>
Andy Shevchenko9df461e2015-03-25 15:06:16 +020023#include <linux/kernel.h>
Stephen Streete0c99052006-03-07 23:53:24 -080024#include <linux/platform_device.h>
Sebastian Andrzej Siewior8348c252010-11-22 17:12:15 -080025#include <linux/spi/pxa2xx_spi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080026#include <linux/spi/spi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080027#include <linux/delay.h>
Eric Miaoa7bb3902009-04-06 19:00:54 -070028#include <linux/gpio.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Mika Westerberg3343b7a2013-01-22 12:26:27 +020030#include <linux/clk.h>
Mika Westerberg7d94a502013-01-22 12:26:30 +020031#include <linux/pm_runtime.h>
Mika Westerberga3496852013-01-22 12:26:33 +020032#include <linux/acpi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080033
Mika Westerbergcd7bed02013-01-22 12:26:28 +020034#include "spi-pxa2xx.h"
Stephen Streete0c99052006-03-07 23:53:24 -080035
36MODULE_AUTHOR("Stephen Street");
Will Newton037cdaf2007-12-10 15:49:25 -080037MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
Stephen Streete0c99052006-03-07 23:53:24 -080038MODULE_LICENSE("GPL");
Kay Sievers7e38c3c2008-04-10 21:29:20 -070039MODULE_ALIAS("platform:pxa2xx-spi");
Stephen Streete0c99052006-03-07 23:53:24 -080040
Vernon Sauderf1f640a2008-10-15 22:02:43 -070041#define TIMOUT_DFLT 1000
42
Ned Forresterb97c74b2008-02-23 15:23:40 -080043/*
44 * for testing SSCR1 changes that require SSP restart, basically
45 * everything except the service and interrupt enables, the pxa270 developer
46 * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
47 * list, but the PXA255 dev man says all bits without really meaning the
48 * service and interrupt enables
49 */
50#define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
Stephen Street8d94cc52006-12-10 02:18:54 -080051 | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
Ned Forresterb97c74b2008-02-23 15:23:40 -080052 | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
53 | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
54 | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
55 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
Stephen Street8d94cc52006-12-10 02:18:54 -080056
Weike Chene5262d02014-11-26 02:35:10 -080057#define QUARK_X1000_SSCR1_CHANGE_MASK (QUARK_X1000_SSCR1_STRF \
58 | QUARK_X1000_SSCR1_EFWR \
59 | QUARK_X1000_SSCR1_RFT \
60 | QUARK_X1000_SSCR1_TFT \
61 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
62
Mika Westerberg1de70612013-07-03 13:25:06 +030063#define GENERAL_REG_RXTO_HOLDOFF_DISABLE BIT(24)
Mika Westerberga0d26422013-01-22 12:26:32 +020064#define SPI_CS_CONTROL_SW_MODE BIT(0)
65#define SPI_CS_CONTROL_CS_HIGH BIT(1)
66
Jarkko Nikuladccf7362015-06-04 16:55:11 +030067struct lpss_config {
68 /* LPSS offset from drv_data->ioaddr */
69 unsigned offset;
70 /* Register offsets from drv_data->lpss_base or -1 */
71 int reg_general;
72 int reg_ssp;
73 int reg_cs_ctrl;
74 /* FIFO thresholds */
75 u32 rx_threshold;
76 u32 tx_threshold_lo;
77 u32 tx_threshold_hi;
78};
79
80/* Keep these sorted with enum pxa_ssp_type */
81static const struct lpss_config lpss_platforms[] = {
82 { /* LPSS_LPT_SSP */
83 .offset = 0x800,
84 .reg_general = 0x08,
85 .reg_ssp = 0x0c,
86 .reg_cs_ctrl = 0x18,
87 .rx_threshold = 64,
88 .tx_threshold_lo = 160,
89 .tx_threshold_hi = 224,
90 },
91 { /* LPSS_BYT_SSP */
92 .offset = 0x400,
93 .reg_general = 0x08,
94 .reg_ssp = 0x0c,
95 .reg_cs_ctrl = 0x18,
96 .rx_threshold = 64,
97 .tx_threshold_lo = 160,
98 .tx_threshold_hi = 224,
99 },
100};
101
102static inline const struct lpss_config
103*lpss_get_config(const struct driver_data *drv_data)
104{
105 return &lpss_platforms[drv_data->ssp_type - LPSS_LPT_SSP];
106}
107
Mika Westerberga0d26422013-01-22 12:26:32 +0200108static bool is_lpss_ssp(const struct driver_data *drv_data)
109{
Jarkko Nikula03fbf482015-06-04 16:55:10 +0300110 switch (drv_data->ssp_type) {
111 case LPSS_LPT_SSP:
112 case LPSS_BYT_SSP:
113 return true;
114 default:
115 return false;
116 }
Mika Westerberga0d26422013-01-22 12:26:32 +0200117}
118
Weike Chene5262d02014-11-26 02:35:10 -0800119static bool is_quark_x1000_ssp(const struct driver_data *drv_data)
120{
121 return drv_data->ssp_type == QUARK_X1000_SSP;
122}
123
Weike Chen4fdb2422014-10-08 08:50:22 -0700124static u32 pxa2xx_spi_get_ssrc1_change_mask(const struct driver_data *drv_data)
125{
126 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800127 case QUARK_X1000_SSP:
128 return QUARK_X1000_SSCR1_CHANGE_MASK;
Weike Chen4fdb2422014-10-08 08:50:22 -0700129 default:
130 return SSCR1_CHANGE_MASK;
131 }
132}
133
134static u32
135pxa2xx_spi_get_rx_default_thre(const struct driver_data *drv_data)
136{
137 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800138 case QUARK_X1000_SSP:
139 return RX_THRESH_QUARK_X1000_DFLT;
Weike Chen4fdb2422014-10-08 08:50:22 -0700140 default:
141 return RX_THRESH_DFLT;
142 }
143}
144
145static bool pxa2xx_spi_txfifo_full(const struct driver_data *drv_data)
146{
Weike Chen4fdb2422014-10-08 08:50:22 -0700147 u32 mask;
148
149 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800150 case QUARK_X1000_SSP:
151 mask = QUARK_X1000_SSSR_TFL_MASK;
152 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700153 default:
154 mask = SSSR_TFL_MASK;
155 break;
156 }
157
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200158 return (pxa2xx_spi_read(drv_data, SSSR) & mask) == mask;
Weike Chen4fdb2422014-10-08 08:50:22 -0700159}
160
161static void pxa2xx_spi_clear_rx_thre(const struct driver_data *drv_data,
162 u32 *sccr1_reg)
163{
164 u32 mask;
165
166 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800167 case QUARK_X1000_SSP:
168 mask = QUARK_X1000_SSCR1_RFT;
169 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700170 default:
171 mask = SSCR1_RFT;
172 break;
173 }
174 *sccr1_reg &= ~mask;
175}
176
177static void pxa2xx_spi_set_rx_thre(const struct driver_data *drv_data,
178 u32 *sccr1_reg, u32 threshold)
179{
180 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800181 case QUARK_X1000_SSP:
182 *sccr1_reg |= QUARK_X1000_SSCR1_RxTresh(threshold);
183 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700184 default:
185 *sccr1_reg |= SSCR1_RxTresh(threshold);
186 break;
187 }
188}
189
190static u32 pxa2xx_configure_sscr0(const struct driver_data *drv_data,
191 u32 clk_div, u8 bits)
192{
193 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800194 case QUARK_X1000_SSP:
195 return clk_div
196 | QUARK_X1000_SSCR0_Motorola
197 | QUARK_X1000_SSCR0_DataSize(bits > 32 ? 8 : bits)
198 | SSCR0_SSE;
Weike Chen4fdb2422014-10-08 08:50:22 -0700199 default:
200 return clk_div
201 | SSCR0_Motorola
202 | SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
203 | SSCR0_SSE
204 | (bits > 16 ? SSCR0_EDSS : 0);
205 }
206}
207
Mika Westerberga0d26422013-01-22 12:26:32 +0200208/*
209 * Read and write LPSS SSP private registers. Caller must first check that
210 * is_lpss_ssp() returns true before these can be called.
211 */
212static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
213{
214 WARN_ON(!drv_data->lpss_base);
215 return readl(drv_data->lpss_base + offset);
216}
217
218static void __lpss_ssp_write_priv(struct driver_data *drv_data,
219 unsigned offset, u32 value)
220{
221 WARN_ON(!drv_data->lpss_base);
222 writel(value, drv_data->lpss_base + offset);
223}
224
225/*
226 * lpss_ssp_setup - perform LPSS SSP specific setup
227 * @drv_data: pointer to the driver private data
228 *
229 * Perform LPSS SSP specific setup. This function must be called first if
230 * one is going to use LPSS SSP private registers.
231 */
232static void lpss_ssp_setup(struct driver_data *drv_data)
233{
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300234 const struct lpss_config *config;
235 u32 value;
Mika Westerberga0d26422013-01-22 12:26:32 +0200236
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300237 config = lpss_get_config(drv_data);
238 drv_data->lpss_base = drv_data->ioaddr + config->offset;
Mika Westerberga0d26422013-01-22 12:26:32 +0200239
240 /* Enable software chip select control */
241 value = SPI_CS_CONTROL_SW_MODE | SPI_CS_CONTROL_CS_HIGH;
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300242 __lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
Mika Westerberg0054e282013-03-05 12:05:17 +0200243
244 /* Enable multiblock DMA transfers */
Mika Westerberg1de70612013-07-03 13:25:06 +0300245 if (drv_data->master_info->enable_dma) {
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300246 __lpss_ssp_write_priv(drv_data, config->reg_ssp, 1);
Mika Westerberg1de70612013-07-03 13:25:06 +0300247
Jarkko Nikula82ba2c22015-06-04 16:55:12 +0300248 if (config->reg_general >= 0) {
249 value = __lpss_ssp_read_priv(drv_data,
250 config->reg_general);
251 value |= GENERAL_REG_RXTO_HOLDOFF_DISABLE;
252 __lpss_ssp_write_priv(drv_data,
253 config->reg_general, value);
254 }
Mika Westerberg1de70612013-07-03 13:25:06 +0300255 }
Mika Westerberga0d26422013-01-22 12:26:32 +0200256}
257
258static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
259{
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300260 const struct lpss_config *config;
Mika Westerberga0d26422013-01-22 12:26:32 +0200261 u32 value;
262
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300263 config = lpss_get_config(drv_data);
264
265 value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
Mika Westerberga0d26422013-01-22 12:26:32 +0200266 if (enable)
267 value &= ~SPI_CS_CONTROL_CS_HIGH;
268 else
269 value |= SPI_CS_CONTROL_CS_HIGH;
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300270 __lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
Mika Westerberga0d26422013-01-22 12:26:32 +0200271}
272
Eric Miaoa7bb3902009-04-06 19:00:54 -0700273static void cs_assert(struct driver_data *drv_data)
274{
275 struct chip_data *chip = drv_data->cur_chip;
276
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800277 if (drv_data->ssp_type == CE4100_SSP) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200278 pxa2xx_spi_write(drv_data, SSSR, drv_data->cur_chip->frm);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800279 return;
280 }
281
Eric Miaoa7bb3902009-04-06 19:00:54 -0700282 if (chip->cs_control) {
283 chip->cs_control(PXA2XX_CS_ASSERT);
284 return;
285 }
286
Mika Westerberga0d26422013-01-22 12:26:32 +0200287 if (gpio_is_valid(chip->gpio_cs)) {
Eric Miaoa7bb3902009-04-06 19:00:54 -0700288 gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
Mika Westerberga0d26422013-01-22 12:26:32 +0200289 return;
290 }
291
Jarkko Nikula7566bcc2014-12-18 15:04:20 +0200292 if (is_lpss_ssp(drv_data))
293 lpss_ssp_cs_control(drv_data, true);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700294}
295
296static void cs_deassert(struct driver_data *drv_data)
297{
298 struct chip_data *chip = drv_data->cur_chip;
299
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800300 if (drv_data->ssp_type == CE4100_SSP)
301 return;
302
Eric Miaoa7bb3902009-04-06 19:00:54 -0700303 if (chip->cs_control) {
Daniel Ribeiro2b2562d2009-04-08 22:48:03 -0300304 chip->cs_control(PXA2XX_CS_DEASSERT);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700305 return;
306 }
307
Mika Westerberga0d26422013-01-22 12:26:32 +0200308 if (gpio_is_valid(chip->gpio_cs)) {
Eric Miaoa7bb3902009-04-06 19:00:54 -0700309 gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
Mika Westerberga0d26422013-01-22 12:26:32 +0200310 return;
311 }
312
Jarkko Nikula7566bcc2014-12-18 15:04:20 +0200313 if (is_lpss_ssp(drv_data))
314 lpss_ssp_cs_control(drv_data, false);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700315}
316
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200317int pxa2xx_spi_flush(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800318{
319 unsigned long limit = loops_per_jiffy << 1;
320
Stephen Streete0c99052006-03-07 23:53:24 -0800321 do {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200322 while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
323 pxa2xx_spi_read(drv_data, SSDR);
324 } while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY) && --limit);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800325 write_SSSR_CS(drv_data, SSSR_ROR);
Stephen Streete0c99052006-03-07 23:53:24 -0800326
327 return limit;
328}
329
Stephen Street8d94cc52006-12-10 02:18:54 -0800330static int null_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800331{
Stephen Street9708c122006-03-28 14:05:23 -0800332 u8 n_bytes = drv_data->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800333
Weike Chen4fdb2422014-10-08 08:50:22 -0700334 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800335 || (drv_data->tx == drv_data->tx_end))
336 return 0;
337
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200338 pxa2xx_spi_write(drv_data, SSDR, 0);
Stephen Street8d94cc52006-12-10 02:18:54 -0800339 drv_data->tx += n_bytes;
340
341 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800342}
343
Stephen Street8d94cc52006-12-10 02:18:54 -0800344static int null_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800345{
Stephen Street9708c122006-03-28 14:05:23 -0800346 u8 n_bytes = drv_data->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800347
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200348 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
349 && (drv_data->rx < drv_data->rx_end)) {
350 pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800351 drv_data->rx += n_bytes;
352 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800353
354 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800355}
356
Stephen Street8d94cc52006-12-10 02:18:54 -0800357static int u8_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800358{
Weike Chen4fdb2422014-10-08 08:50:22 -0700359 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800360 || (drv_data->tx == drv_data->tx_end))
361 return 0;
362
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200363 pxa2xx_spi_write(drv_data, SSDR, *(u8 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800364 ++drv_data->tx;
365
366 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800367}
368
Stephen Street8d94cc52006-12-10 02:18:54 -0800369static int u8_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800370{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200371 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
372 && (drv_data->rx < drv_data->rx_end)) {
373 *(u8 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800374 ++drv_data->rx;
375 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800376
377 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800378}
379
Stephen Street8d94cc52006-12-10 02:18:54 -0800380static int u16_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800381{
Weike Chen4fdb2422014-10-08 08:50:22 -0700382 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800383 || (drv_data->tx == drv_data->tx_end))
384 return 0;
385
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200386 pxa2xx_spi_write(drv_data, SSDR, *(u16 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800387 drv_data->tx += 2;
388
389 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800390}
391
Stephen Street8d94cc52006-12-10 02:18:54 -0800392static int u16_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800393{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200394 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
395 && (drv_data->rx < drv_data->rx_end)) {
396 *(u16 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800397 drv_data->rx += 2;
398 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800399
400 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800401}
Stephen Street8d94cc52006-12-10 02:18:54 -0800402
403static int u32_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800404{
Weike Chen4fdb2422014-10-08 08:50:22 -0700405 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800406 || (drv_data->tx == drv_data->tx_end))
407 return 0;
408
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200409 pxa2xx_spi_write(drv_data, SSDR, *(u32 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800410 drv_data->tx += 4;
411
412 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800413}
414
Stephen Street8d94cc52006-12-10 02:18:54 -0800415static int u32_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800416{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200417 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
418 && (drv_data->rx < drv_data->rx_end)) {
419 *(u32 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800420 drv_data->rx += 4;
421 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800422
423 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800424}
425
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200426void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800427{
428 struct spi_message *msg = drv_data->cur_msg;
429 struct spi_transfer *trans = drv_data->cur_transfer;
430
431 /* Move to next transfer */
432 if (trans->transfer_list.next != &msg->transfers) {
433 drv_data->cur_transfer =
434 list_entry(trans->transfer_list.next,
435 struct spi_transfer,
436 transfer_list);
437 return RUNNING_STATE;
438 } else
439 return DONE_STATE;
440}
441
Stephen Streete0c99052006-03-07 23:53:24 -0800442/* caller already set message->status; dma and pio irqs are blocked */
Stephen Street5daa3ba2006-05-20 15:00:19 -0700443static void giveback(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800444{
445 struct spi_transfer* last_transfer;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700446 struct spi_message *msg;
Stephen Streete0c99052006-03-07 23:53:24 -0800447
Stephen Street5daa3ba2006-05-20 15:00:19 -0700448 msg = drv_data->cur_msg;
449 drv_data->cur_msg = NULL;
450 drv_data->cur_transfer = NULL;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700451
Axel Lin23e2c2a2014-02-12 22:13:27 +0800452 last_transfer = list_last_entry(&msg->transfers, struct spi_transfer,
Stephen Streete0c99052006-03-07 23:53:24 -0800453 transfer_list);
454
Ned Forrester84235972008-09-13 02:33:17 -0700455 /* Delay if requested before any change in chip select */
456 if (last_transfer->delay_usecs)
457 udelay(last_transfer->delay_usecs);
458
459 /* Drop chip select UNLESS cs_change is true or we are returning
460 * a message with an error, or next message is for another chip
461 */
Stephen Streete0c99052006-03-07 23:53:24 -0800462 if (!last_transfer->cs_change)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700463 cs_deassert(drv_data);
Ned Forrester84235972008-09-13 02:33:17 -0700464 else {
465 struct spi_message *next_msg;
466
467 /* Holding of cs was hinted, but we need to make sure
468 * the next message is for the same chip. Don't waste
469 * time with the following tests unless this was hinted.
470 *
471 * We cannot postpone this until pump_messages, because
472 * after calling msg->complete (below) the driver that
473 * sent the current message could be unloaded, which
474 * could invalidate the cs_control() callback...
475 */
476
477 /* get a pointer to the next message, if any */
Mika Westerberg7f86bde2013-01-22 12:26:26 +0200478 next_msg = spi_get_next_queued_message(drv_data->master);
Ned Forrester84235972008-09-13 02:33:17 -0700479
480 /* see if the next and current messages point
481 * to the same chip
482 */
483 if (next_msg && next_msg->spi != msg->spi)
484 next_msg = NULL;
485 if (!next_msg || msg->state == ERROR_STATE)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700486 cs_deassert(drv_data);
Ned Forrester84235972008-09-13 02:33:17 -0700487 }
Stephen Streete0c99052006-03-07 23:53:24 -0800488
Eric Miaoa7bb3902009-04-06 19:00:54 -0700489 drv_data->cur_chip = NULL;
Mika Westerbergc957e8f2014-12-29 10:33:36 +0200490 spi_finalize_current_message(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -0800491}
492
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800493static void reset_sccr1(struct driver_data *drv_data)
494{
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800495 struct chip_data *chip = drv_data->cur_chip;
496 u32 sccr1_reg;
497
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200498 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1) & ~drv_data->int_cr1;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800499 sccr1_reg &= ~SSCR1_RFT;
500 sccr1_reg |= chip->threshold;
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200501 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800502}
503
Stephen Street8d94cc52006-12-10 02:18:54 -0800504static void int_error_stop(struct driver_data *drv_data, const char* msg)
505{
Stephen Street8d94cc52006-12-10 02:18:54 -0800506 /* Stop and reset SSP */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800507 write_SSSR_CS(drv_data, drv_data->clear_sr);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800508 reset_sccr1(drv_data);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800509 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200510 pxa2xx_spi_write(drv_data, SSTO, 0);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200511 pxa2xx_spi_flush(drv_data);
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200512 pxa2xx_spi_write(drv_data, SSCR0,
513 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
Stephen Street8d94cc52006-12-10 02:18:54 -0800514
515 dev_err(&drv_data->pdev->dev, "%s\n", msg);
516
517 drv_data->cur_msg->state = ERROR_STATE;
518 tasklet_schedule(&drv_data->pump_transfers);
519}
520
521static void int_transfer_complete(struct driver_data *drv_data)
522{
Stephen Street8d94cc52006-12-10 02:18:54 -0800523 /* Stop SSP */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800524 write_SSSR_CS(drv_data, drv_data->clear_sr);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800525 reset_sccr1(drv_data);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800526 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200527 pxa2xx_spi_write(drv_data, SSTO, 0);
Stephen Street8d94cc52006-12-10 02:18:54 -0800528
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300529 /* Update total byte transferred return count actual bytes read */
Stephen Street8d94cc52006-12-10 02:18:54 -0800530 drv_data->cur_msg->actual_length += drv_data->len -
531 (drv_data->rx_end - drv_data->rx);
532
Ned Forrester84235972008-09-13 02:33:17 -0700533 /* Transfer delays and chip select release are
534 * handled in pump_transfers or giveback
535 */
Stephen Street8d94cc52006-12-10 02:18:54 -0800536
537 /* Move to next transfer */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200538 drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
Stephen Street8d94cc52006-12-10 02:18:54 -0800539
540 /* Schedule transfer tasklet */
541 tasklet_schedule(&drv_data->pump_transfers);
542}
543
Stephen Streete0c99052006-03-07 23:53:24 -0800544static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
545{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200546 u32 irq_mask = (pxa2xx_spi_read(drv_data, SSCR1) & SSCR1_TIE) ?
547 drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
Stephen Street8d94cc52006-12-10 02:18:54 -0800548
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200549 u32 irq_status = pxa2xx_spi_read(drv_data, SSSR) & irq_mask;
Stephen Streete0c99052006-03-07 23:53:24 -0800550
Stephen Street8d94cc52006-12-10 02:18:54 -0800551 if (irq_status & SSSR_ROR) {
552 int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
553 return IRQ_HANDLED;
554 }
Stephen Streete0c99052006-03-07 23:53:24 -0800555
Stephen Street8d94cc52006-12-10 02:18:54 -0800556 if (irq_status & SSSR_TINT) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200557 pxa2xx_spi_write(drv_data, SSSR, SSSR_TINT);
Stephen Street8d94cc52006-12-10 02:18:54 -0800558 if (drv_data->read(drv_data)) {
559 int_transfer_complete(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800560 return IRQ_HANDLED;
561 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800562 }
Stephen Streete0c99052006-03-07 23:53:24 -0800563
Stephen Street8d94cc52006-12-10 02:18:54 -0800564 /* Drain rx fifo, Fill tx fifo and prevent overruns */
565 do {
566 if (drv_data->read(drv_data)) {
567 int_transfer_complete(drv_data);
568 return IRQ_HANDLED;
Stephen Streete0c99052006-03-07 23:53:24 -0800569 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800570 } while (drv_data->write(drv_data));
Stephen Streete0c99052006-03-07 23:53:24 -0800571
Stephen Street8d94cc52006-12-10 02:18:54 -0800572 if (drv_data->read(drv_data)) {
573 int_transfer_complete(drv_data);
574 return IRQ_HANDLED;
575 }
Stephen Streete0c99052006-03-07 23:53:24 -0800576
Stephen Street8d94cc52006-12-10 02:18:54 -0800577 if (drv_data->tx == drv_data->tx_end) {
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800578 u32 bytes_left;
579 u32 sccr1_reg;
580
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200581 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800582 sccr1_reg &= ~SSCR1_TIE;
583
584 /*
585 * PXA25x_SSP has no timeout, set up rx threshould for the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300586 * remaining RX bytes.
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800587 */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800588 if (pxa25x_ssp_comp(drv_data)) {
Weike Chen4fdb2422014-10-08 08:50:22 -0700589 u32 rx_thre;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800590
Weike Chen4fdb2422014-10-08 08:50:22 -0700591 pxa2xx_spi_clear_rx_thre(drv_data, &sccr1_reg);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800592
593 bytes_left = drv_data->rx_end - drv_data->rx;
594 switch (drv_data->n_bytes) {
595 case 4:
596 bytes_left >>= 1;
597 case 2:
598 bytes_left >>= 1;
Stephen Street8d94cc52006-12-10 02:18:54 -0800599 }
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800600
Weike Chen4fdb2422014-10-08 08:50:22 -0700601 rx_thre = pxa2xx_spi_get_rx_default_thre(drv_data);
602 if (rx_thre > bytes_left)
603 rx_thre = bytes_left;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800604
Weike Chen4fdb2422014-10-08 08:50:22 -0700605 pxa2xx_spi_set_rx_thre(drv_data, &sccr1_reg, rx_thre);
Stephen Streete0c99052006-03-07 23:53:24 -0800606 }
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200607 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
Stephen Streete0c99052006-03-07 23:53:24 -0800608 }
609
Stephen Street5daa3ba2006-05-20 15:00:19 -0700610 /* We did something */
611 return IRQ_HANDLED;
Stephen Streete0c99052006-03-07 23:53:24 -0800612}
613
David Howells7d12e782006-10-05 14:55:46 +0100614static irqreturn_t ssp_int(int irq, void *dev_id)
Stephen Streete0c99052006-03-07 23:53:24 -0800615{
Jeff Garzikc7bec5a2006-10-06 15:00:58 -0400616 struct driver_data *drv_data = dev_id;
Mika Westerberg7d94a502013-01-22 12:26:30 +0200617 u32 sccr1_reg;
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800618 u32 mask = drv_data->mask_sr;
619 u32 status;
620
Mika Westerberg7d94a502013-01-22 12:26:30 +0200621 /*
622 * The IRQ might be shared with other peripherals so we must first
623 * check that are we RPM suspended or not. If we are we assume that
624 * the IRQ was not for us (we shouldn't be RPM suspended when the
625 * interrupt is enabled).
626 */
627 if (pm_runtime_suspended(&drv_data->pdev->dev))
628 return IRQ_NONE;
629
Mika Westerberg269e4a42013-09-04 13:37:43 +0300630 /*
631 * If the device is not yet in RPM suspended state and we get an
632 * interrupt that is meant for another device, check if status bits
633 * are all set to one. That means that the device is already
634 * powered off.
635 */
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200636 status = pxa2xx_spi_read(drv_data, SSSR);
Mika Westerberg269e4a42013-09-04 13:37:43 +0300637 if (status == ~0)
638 return IRQ_NONE;
639
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200640 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800641
642 /* Ignore possible writes if we don't need to write */
643 if (!(sccr1_reg & SSCR1_TIE))
644 mask &= ~SSSR_TFS;
645
646 if (!(status & mask))
647 return IRQ_NONE;
Stephen Streete0c99052006-03-07 23:53:24 -0800648
649 if (!drv_data->cur_msg) {
Stephen Street5daa3ba2006-05-20 15:00:19 -0700650
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200651 pxa2xx_spi_write(drv_data, SSCR0,
652 pxa2xx_spi_read(drv_data, SSCR0)
653 & ~SSCR0_SSE);
654 pxa2xx_spi_write(drv_data, SSCR1,
655 pxa2xx_spi_read(drv_data, SSCR1)
656 & ~drv_data->int_cr1);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800657 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200658 pxa2xx_spi_write(drv_data, SSTO, 0);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800659 write_SSSR_CS(drv_data, drv_data->clear_sr);
Stephen Street5daa3ba2006-05-20 15:00:19 -0700660
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300661 dev_err(&drv_data->pdev->dev,
662 "bad message state in interrupt handler\n");
Stephen Street5daa3ba2006-05-20 15:00:19 -0700663
Stephen Streete0c99052006-03-07 23:53:24 -0800664 /* Never fail */
665 return IRQ_HANDLED;
666 }
667
668 return drv_data->transfer_handler(drv_data);
669}
670
Weike Chene5262d02014-11-26 02:35:10 -0800671/*
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200672 * The Quark SPI has an additional 24 bit register (DDS_CLK_RATE) to multiply
673 * input frequency by fractions of 2^24. It also has a divider by 5.
674 *
675 * There are formulas to get baud rate value for given input frequency and
676 * divider parameters, such as DDS_CLK_RATE and SCR:
677 *
678 * Fsys = 200MHz
679 *
680 * Fssp = Fsys * DDS_CLK_RATE / 2^24 (1)
681 * Baud rate = Fsclk = Fssp / (2 * (SCR + 1)) (2)
682 *
683 * DDS_CLK_RATE either 2^n or 2^n / 5.
684 * SCR is in range 0 .. 255
685 *
686 * Divisor = 5^i * 2^j * 2 * k
687 * i = [0, 1] i = 1 iff j = 0 or j > 3
688 * j = [0, 23] j = 0 iff i = 1
689 * k = [1, 256]
690 * Special case: j = 0, i = 1: Divisor = 2 / 5
691 *
692 * Accordingly to the specification the recommended values for DDS_CLK_RATE
693 * are:
694 * Case 1: 2^n, n = [0, 23]
695 * Case 2: 2^24 * 2 / 5 (0x666666)
696 * Case 3: less than or equal to 2^24 / 5 / 16 (0x33333)
697 *
698 * In all cases the lowest possible value is better.
699 *
700 * The function calculates parameters for all cases and chooses the one closest
701 * to the asked baud rate.
Weike Chene5262d02014-11-26 02:35:10 -0800702 */
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200703static unsigned int quark_x1000_get_clk_div(int rate, u32 *dds)
Weike Chene5262d02014-11-26 02:35:10 -0800704{
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200705 unsigned long xtal = 200000000;
706 unsigned long fref = xtal / 2; /* mandatory division by 2,
707 see (2) */
708 /* case 3 */
709 unsigned long fref1 = fref / 2; /* case 1 */
710 unsigned long fref2 = fref * 2 / 5; /* case 2 */
711 unsigned long scale;
712 unsigned long q, q1, q2;
713 long r, r1, r2;
714 u32 mul;
Weike Chene5262d02014-11-26 02:35:10 -0800715
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200716 /* Case 1 */
717
718 /* Set initial value for DDS_CLK_RATE */
719 mul = (1 << 24) >> 1;
720
721 /* Calculate initial quot */
722 q1 = DIV_ROUND_CLOSEST(fref1, rate);
723
724 /* Scale q1 if it's too big */
725 if (q1 > 256) {
726 /* Scale q1 to range [1, 512] */
727 scale = fls_long(q1 - 1);
728 if (scale > 9) {
729 q1 >>= scale - 9;
730 mul >>= scale - 9;
731 }
732
733 /* Round the result if we have a remainder */
734 q1 += q1 & 1;
735 }
736
737 /* Decrease DDS_CLK_RATE as much as we can without loss in precision */
738 scale = __ffs(q1);
739 q1 >>= scale;
740 mul >>= scale;
741
742 /* Get the remainder */
743 r1 = abs(fref1 / (1 << (24 - fls_long(mul))) / q1 - rate);
744
745 /* Case 2 */
746
747 q2 = DIV_ROUND_CLOSEST(fref2, rate);
748 r2 = abs(fref2 / q2 - rate);
749
750 /*
751 * Choose the best between two: less remainder we have the better. We
752 * can't go case 2 if q2 is greater than 256 since SCR register can
753 * hold only values 0 .. 255.
754 */
755 if (r2 >= r1 || q2 > 256) {
756 /* case 1 is better */
757 r = r1;
758 q = q1;
759 } else {
760 /* case 2 is better */
761 r = r2;
762 q = q2;
763 mul = (1 << 24) * 2 / 5;
764 }
765
766 /* Check case 3 only If the divisor is big enough */
767 if (fref / rate >= 80) {
768 u64 fssp;
769 u32 m;
770
771 /* Calculate initial quot */
772 q1 = DIV_ROUND_CLOSEST(fref, rate);
773 m = (1 << 24) / q1;
774
775 /* Get the remainder */
776 fssp = (u64)fref * m;
777 do_div(fssp, 1 << 24);
778 r1 = abs(fssp - rate);
779
780 /* Choose this one if it suits better */
781 if (r1 < r) {
782 /* case 3 is better */
783 q = 1;
784 mul = m;
Weike Chene5262d02014-11-26 02:35:10 -0800785 }
786 }
787
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200788 *dds = mul;
789 return q - 1;
Weike Chene5262d02014-11-26 02:35:10 -0800790}
791
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200792static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
eric miao2f1a74e2007-11-21 18:50:53 +0800793{
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200794 unsigned long ssp_clk = drv_data->max_clk_rate;
795 const struct ssp_device *ssp = drv_data->ssp;
796
797 rate = min_t(int, ssp_clk, rate);
eric miao2f1a74e2007-11-21 18:50:53 +0800798
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800799 if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200800 return (ssp_clk / (2 * rate) - 1) & 0xff;
eric miao2f1a74e2007-11-21 18:50:53 +0800801 else
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200802 return (ssp_clk / rate - 1) & 0xfff;
eric miao2f1a74e2007-11-21 18:50:53 +0800803}
804
Weike Chene5262d02014-11-26 02:35:10 -0800805static unsigned int pxa2xx_ssp_get_clk_div(struct driver_data *drv_data,
806 struct chip_data *chip, int rate)
807{
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200808 unsigned int clk_div;
Weike Chene5262d02014-11-26 02:35:10 -0800809
810 switch (drv_data->ssp_type) {
811 case QUARK_X1000_SSP:
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200812 clk_div = quark_x1000_get_clk_div(rate, &chip->dds_rate);
Dan Carpentereecacf72015-03-31 16:49:38 +0300813 break;
Weike Chene5262d02014-11-26 02:35:10 -0800814 default:
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200815 clk_div = ssp_get_clk_div(drv_data, rate);
Dan Carpentereecacf72015-03-31 16:49:38 +0300816 break;
Weike Chene5262d02014-11-26 02:35:10 -0800817 }
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200818 return clk_div << 8;
Weike Chene5262d02014-11-26 02:35:10 -0800819}
820
Stephen Streete0c99052006-03-07 23:53:24 -0800821static void pump_transfers(unsigned long data)
822{
823 struct driver_data *drv_data = (struct driver_data *)data;
824 struct spi_message *message = NULL;
825 struct spi_transfer *transfer = NULL;
826 struct spi_transfer *previous = NULL;
827 struct chip_data *chip = NULL;
Stephen Street9708c122006-03-28 14:05:23 -0800828 u32 clk_div = 0;
829 u8 bits = 0;
830 u32 speed = 0;
831 u32 cr0;
Stephen Street8d94cc52006-12-10 02:18:54 -0800832 u32 cr1;
833 u32 dma_thresh = drv_data->cur_chip->dma_threshold;
834 u32 dma_burst = drv_data->cur_chip->dma_burst_size;
Weike Chen4fdb2422014-10-08 08:50:22 -0700835 u32 change_mask = pxa2xx_spi_get_ssrc1_change_mask(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800836
837 /* Get current state information */
838 message = drv_data->cur_msg;
839 transfer = drv_data->cur_transfer;
840 chip = drv_data->cur_chip;
841
842 /* Handle for abort */
843 if (message->state == ERROR_STATE) {
844 message->status = -EIO;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700845 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800846 return;
847 }
848
849 /* Handle end of message */
850 if (message->state == DONE_STATE) {
851 message->status = 0;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700852 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800853 return;
854 }
855
Ned Forrester84235972008-09-13 02:33:17 -0700856 /* Delay if requested at end of transfer before CS change */
Stephen Streete0c99052006-03-07 23:53:24 -0800857 if (message->state == RUNNING_STATE) {
858 previous = list_entry(transfer->transfer_list.prev,
859 struct spi_transfer,
860 transfer_list);
861 if (previous->delay_usecs)
862 udelay(previous->delay_usecs);
Ned Forrester84235972008-09-13 02:33:17 -0700863
864 /* Drop chip select only if cs_change is requested */
865 if (previous->cs_change)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700866 cs_deassert(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800867 }
868
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200869 /* Check if we can DMA this transfer */
870 if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) {
Ned Forrester7e964452008-09-13 02:33:18 -0700871
872 /* reject already-mapped transfers; PIO won't always work */
873 if (message->is_dma_mapped
874 || transfer->rx_dma || transfer->tx_dma) {
875 dev_err(&drv_data->pdev->dev,
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300876 "pump_transfers: mapped transfer length of "
877 "%u is greater than %d\n",
Ned Forrester7e964452008-09-13 02:33:18 -0700878 transfer->len, MAX_DMA_LEN);
879 message->status = -EINVAL;
880 giveback(drv_data);
881 return;
882 }
883
884 /* warn ... we force this to PIO mode */
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300885 dev_warn_ratelimited(&message->spi->dev,
886 "pump_transfers: DMA disabled for transfer length %ld "
887 "greater than %d\n",
888 (long)drv_data->len, MAX_DMA_LEN);
Stephen Street8d94cc52006-12-10 02:18:54 -0800889 }
890
Stephen Streete0c99052006-03-07 23:53:24 -0800891 /* Setup the transfer state based on the type of transfer */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200892 if (pxa2xx_spi_flush(drv_data) == 0) {
Stephen Streete0c99052006-03-07 23:53:24 -0800893 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
894 message->status = -EIO;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700895 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800896 return;
897 }
Stephen Street9708c122006-03-28 14:05:23 -0800898 drv_data->n_bytes = chip->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800899 drv_data->tx = (void *)transfer->tx_buf;
900 drv_data->tx_end = drv_data->tx + transfer->len;
901 drv_data->rx = transfer->rx_buf;
902 drv_data->rx_end = drv_data->rx + transfer->len;
903 drv_data->rx_dma = transfer->rx_dma;
904 drv_data->tx_dma = transfer->tx_dma;
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200905 drv_data->len = transfer->len;
Stephen Streete0c99052006-03-07 23:53:24 -0800906 drv_data->write = drv_data->tx ? chip->write : null_writer;
907 drv_data->read = drv_data->rx ? chip->read : null_reader;
Stephen Street9708c122006-03-28 14:05:23 -0800908
909 /* Change speed and bit per word on a per transfer */
Stephen Street8d94cc52006-12-10 02:18:54 -0800910 cr0 = chip->cr0;
Stephen Street9708c122006-03-28 14:05:23 -0800911 if (transfer->speed_hz || transfer->bits_per_word) {
912
Stephen Street9708c122006-03-28 14:05:23 -0800913 bits = chip->bits_per_word;
914 speed = chip->speed_hz;
915
916 if (transfer->speed_hz)
917 speed = transfer->speed_hz;
918
919 if (transfer->bits_per_word)
920 bits = transfer->bits_per_word;
921
Weike Chene5262d02014-11-26 02:35:10 -0800922 clk_div = pxa2xx_ssp_get_clk_div(drv_data, chip, speed);
Stephen Street9708c122006-03-28 14:05:23 -0800923
924 if (bits <= 8) {
925 drv_data->n_bytes = 1;
Stephen Street9708c122006-03-28 14:05:23 -0800926 drv_data->read = drv_data->read != null_reader ?
927 u8_reader : null_reader;
928 drv_data->write = drv_data->write != null_writer ?
929 u8_writer : null_writer;
930 } else if (bits <= 16) {
931 drv_data->n_bytes = 2;
Stephen Street9708c122006-03-28 14:05:23 -0800932 drv_data->read = drv_data->read != null_reader ?
933 u16_reader : null_reader;
934 drv_data->write = drv_data->write != null_writer ?
935 u16_writer : null_writer;
936 } else if (bits <= 32) {
937 drv_data->n_bytes = 4;
Stephen Street9708c122006-03-28 14:05:23 -0800938 drv_data->read = drv_data->read != null_reader ?
939 u32_reader : null_reader;
940 drv_data->write = drv_data->write != null_writer ?
941 u32_writer : null_writer;
942 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800943 /* if bits/word is changed in dma mode, then must check the
944 * thresholds and burst also */
945 if (chip->enable_dma) {
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200946 if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
947 message->spi,
Stephen Street8d94cc52006-12-10 02:18:54 -0800948 bits, &dma_burst,
949 &dma_thresh))
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300950 dev_warn_ratelimited(&message->spi->dev,
951 "pump_transfers: DMA burst size reduced to match bits_per_word\n");
Stephen Street8d94cc52006-12-10 02:18:54 -0800952 }
Stephen Street9708c122006-03-28 14:05:23 -0800953
Weike Chen4fdb2422014-10-08 08:50:22 -0700954 cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, bits);
Stephen Street9708c122006-03-28 14:05:23 -0800955 }
956
Stephen Streete0c99052006-03-07 23:53:24 -0800957 message->state = RUNNING_STATE;
958
Ned Forrester7e964452008-09-13 02:33:18 -0700959 drv_data->dma_mapped = 0;
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200960 if (pxa2xx_spi_dma_is_possible(drv_data->len))
961 drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data);
Ned Forrester7e964452008-09-13 02:33:18 -0700962 if (drv_data->dma_mapped) {
Stephen Streete0c99052006-03-07 23:53:24 -0800963
964 /* Ensure we have the correct interrupt handler */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200965 drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
Stephen Streete0c99052006-03-07 23:53:24 -0800966
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200967 pxa2xx_spi_dma_prepare(drv_data, dma_burst);
Stephen Streete0c99052006-03-07 23:53:24 -0800968
Stephen Street8d94cc52006-12-10 02:18:54 -0800969 /* Clear status and start DMA engine */
970 cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200971 pxa2xx_spi_write(drv_data, SSSR, drv_data->clear_sr);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200972
973 pxa2xx_spi_dma_start(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800974 } else {
975 /* Ensure we have the correct interrupt handler */
976 drv_data->transfer_handler = interrupt_transfer;
977
Stephen Street8d94cc52006-12-10 02:18:54 -0800978 /* Clear status */
979 cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800980 write_SSSR_CS(drv_data, drv_data->clear_sr);
Stephen Street8d94cc52006-12-10 02:18:54 -0800981 }
982
Mika Westerberga0d26422013-01-22 12:26:32 +0200983 if (is_lpss_ssp(drv_data)) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200984 if ((pxa2xx_spi_read(drv_data, SSIRF) & 0xff)
985 != chip->lpss_rx_threshold)
986 pxa2xx_spi_write(drv_data, SSIRF,
987 chip->lpss_rx_threshold);
988 if ((pxa2xx_spi_read(drv_data, SSITF) & 0xffff)
989 != chip->lpss_tx_threshold)
990 pxa2xx_spi_write(drv_data, SSITF,
991 chip->lpss_tx_threshold);
Mika Westerberga0d26422013-01-22 12:26:32 +0200992 }
993
Weike Chene5262d02014-11-26 02:35:10 -0800994 if (is_quark_x1000_ssp(drv_data) &&
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200995 (pxa2xx_spi_read(drv_data, DDS_RATE) != chip->dds_rate))
996 pxa2xx_spi_write(drv_data, DDS_RATE, chip->dds_rate);
Weike Chene5262d02014-11-26 02:35:10 -0800997
Stephen Street8d94cc52006-12-10 02:18:54 -0800998 /* see if we need to reload the config registers */
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200999 if ((pxa2xx_spi_read(drv_data, SSCR0) != cr0)
1000 || (pxa2xx_spi_read(drv_data, SSCR1) & change_mask)
1001 != (cr1 & change_mask)) {
Ned Forresterb97c74b2008-02-23 15:23:40 -08001002 /* stop the SSP, and update the other bits */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001003 pxa2xx_spi_write(drv_data, SSCR0, cr0 & ~SSCR0_SSE);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001004 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001005 pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001006 /* first set CR1 without interrupt and service enables */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001007 pxa2xx_spi_write(drv_data, SSCR1, cr1 & change_mask);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001008 /* restart the SSP */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001009 pxa2xx_spi_write(drv_data, SSCR0, cr0);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001010
Stephen Street8d94cc52006-12-10 02:18:54 -08001011 } else {
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001012 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001013 pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
Stephen Streete0c99052006-03-07 23:53:24 -08001014 }
Ned Forresterb97c74b2008-02-23 15:23:40 -08001015
Eric Miaoa7bb3902009-04-06 19:00:54 -07001016 cs_assert(drv_data);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001017
1018 /* after chip select, release the data by enabling service
1019 * requests and interrupts, without changing any mode bits */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001020 pxa2xx_spi_write(drv_data, SSCR1, cr1);
Stephen Streete0c99052006-03-07 23:53:24 -08001021}
1022
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001023static int pxa2xx_spi_transfer_one_message(struct spi_master *master,
1024 struct spi_message *msg)
Stephen Streete0c99052006-03-07 23:53:24 -08001025{
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001026 struct driver_data *drv_data = spi_master_get_devdata(master);
Stephen Streete0c99052006-03-07 23:53:24 -08001027
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001028 drv_data->cur_msg = msg;
Stephen Streete0c99052006-03-07 23:53:24 -08001029 /* Initial message state*/
1030 drv_data->cur_msg->state = START_STATE;
1031 drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
1032 struct spi_transfer,
1033 transfer_list);
1034
Stephen Street8d94cc52006-12-10 02:18:54 -08001035 /* prepare to setup the SSP, in pump_transfers, using the per
1036 * chip configuration */
Stephen Streete0c99052006-03-07 23:53:24 -08001037 drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
Stephen Streete0c99052006-03-07 23:53:24 -08001038
1039 /* Mark as busy and launch transfers */
1040 tasklet_schedule(&drv_data->pump_transfers);
Stephen Streete0c99052006-03-07 23:53:24 -08001041 return 0;
1042}
1043
Mika Westerberg7d94a502013-01-22 12:26:30 +02001044static int pxa2xx_spi_unprepare_transfer(struct spi_master *master)
1045{
1046 struct driver_data *drv_data = spi_master_get_devdata(master);
1047
1048 /* Disable the SSP now */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001049 pxa2xx_spi_write(drv_data, SSCR0,
1050 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
Mika Westerberg7d94a502013-01-22 12:26:30 +02001051
Mika Westerberg7d94a502013-01-22 12:26:30 +02001052 return 0;
1053}
1054
Eric Miaoa7bb3902009-04-06 19:00:54 -07001055static int setup_cs(struct spi_device *spi, struct chip_data *chip,
1056 struct pxa2xx_spi_chip *chip_info)
1057{
1058 int err = 0;
1059
1060 if (chip == NULL || chip_info == NULL)
1061 return 0;
1062
1063 /* NOTE: setup() can be called multiple times, possibly with
1064 * different chip_info, release previously requested GPIO
1065 */
1066 if (gpio_is_valid(chip->gpio_cs))
1067 gpio_free(chip->gpio_cs);
1068
1069 /* If (*cs_control) is provided, ignore GPIO chip select */
1070 if (chip_info->cs_control) {
1071 chip->cs_control = chip_info->cs_control;
1072 return 0;
1073 }
1074
1075 if (gpio_is_valid(chip_info->gpio_cs)) {
1076 err = gpio_request(chip_info->gpio_cs, "SPI_CS");
1077 if (err) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001078 dev_err(&spi->dev, "failed to request chip select GPIO%d\n",
1079 chip_info->gpio_cs);
Eric Miaoa7bb3902009-04-06 19:00:54 -07001080 return err;
1081 }
1082
1083 chip->gpio_cs = chip_info->gpio_cs;
1084 chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
1085
1086 err = gpio_direction_output(chip->gpio_cs,
1087 !chip->gpio_cs_inverted);
1088 }
1089
1090 return err;
1091}
1092
Stephen Streete0c99052006-03-07 23:53:24 -08001093static int setup(struct spi_device *spi)
1094{
1095 struct pxa2xx_spi_chip *chip_info = NULL;
1096 struct chip_data *chip;
Jarkko Nikuladccf7362015-06-04 16:55:11 +03001097 const struct lpss_config *config;
Stephen Streete0c99052006-03-07 23:53:24 -08001098 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
1099 unsigned int clk_div;
Mika Westerberga0d26422013-01-22 12:26:32 +02001100 uint tx_thres, tx_hi_thres, rx_thres;
1101
Weike Chene5262d02014-11-26 02:35:10 -08001102 switch (drv_data->ssp_type) {
1103 case QUARK_X1000_SSP:
1104 tx_thres = TX_THRESH_QUARK_X1000_DFLT;
1105 tx_hi_thres = 0;
1106 rx_thres = RX_THRESH_QUARK_X1000_DFLT;
1107 break;
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001108 case LPSS_LPT_SSP:
1109 case LPSS_BYT_SSP:
Jarkko Nikuladccf7362015-06-04 16:55:11 +03001110 config = lpss_get_config(drv_data);
1111 tx_thres = config->tx_threshold_lo;
1112 tx_hi_thres = config->tx_threshold_hi;
1113 rx_thres = config->rx_threshold;
Weike Chene5262d02014-11-26 02:35:10 -08001114 break;
1115 default:
Mika Westerberga0d26422013-01-22 12:26:32 +02001116 tx_thres = TX_THRESH_DFLT;
1117 tx_hi_thres = 0;
1118 rx_thres = RX_THRESH_DFLT;
Weike Chene5262d02014-11-26 02:35:10 -08001119 break;
Mika Westerberga0d26422013-01-22 12:26:32 +02001120 }
Stephen Streete0c99052006-03-07 23:53:24 -08001121
Stephen Street8d94cc52006-12-10 02:18:54 -08001122 /* Only alloc on first setup */
Stephen Streete0c99052006-03-07 23:53:24 -08001123 chip = spi_get_ctldata(spi);
Stephen Street8d94cc52006-12-10 02:18:54 -08001124 if (!chip) {
Stephen Streete0c99052006-03-07 23:53:24 -08001125 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
Jingoo Han9deae452014-04-29 17:19:38 +09001126 if (!chip)
Stephen Streete0c99052006-03-07 23:53:24 -08001127 return -ENOMEM;
1128
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001129 if (drv_data->ssp_type == CE4100_SSP) {
1130 if (spi->chip_select > 4) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001131 dev_err(&spi->dev,
1132 "failed setup: cs number must not be > 4.\n");
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001133 kfree(chip);
1134 return -EINVAL;
1135 }
1136
1137 chip->frm = spi->chip_select;
1138 } else
1139 chip->gpio_cs = -1;
Stephen Streete0c99052006-03-07 23:53:24 -08001140 chip->enable_dma = 0;
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001141 chip->timeout = TIMOUT_DFLT;
Stephen Streete0c99052006-03-07 23:53:24 -08001142 }
1143
Stephen Street8d94cc52006-12-10 02:18:54 -08001144 /* protocol drivers may change the chip settings, so...
1145 * if chip_info exists, use it */
1146 chip_info = spi->controller_data;
1147
Stephen Streete0c99052006-03-07 23:53:24 -08001148 /* chip_info isn't always needed */
Stephen Street8d94cc52006-12-10 02:18:54 -08001149 chip->cr1 = 0;
Stephen Streete0c99052006-03-07 23:53:24 -08001150 if (chip_info) {
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001151 if (chip_info->timeout)
1152 chip->timeout = chip_info->timeout;
1153 if (chip_info->tx_threshold)
1154 tx_thres = chip_info->tx_threshold;
Mika Westerberga0d26422013-01-22 12:26:32 +02001155 if (chip_info->tx_hi_threshold)
1156 tx_hi_thres = chip_info->tx_hi_threshold;
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001157 if (chip_info->rx_threshold)
1158 rx_thres = chip_info->rx_threshold;
1159 chip->enable_dma = drv_data->master_info->enable_dma;
Stephen Streete0c99052006-03-07 23:53:24 -08001160 chip->dma_threshold = 0;
Stephen Streete0c99052006-03-07 23:53:24 -08001161 if (chip_info->enable_loopback)
1162 chip->cr1 = SSCR1_LBM;
Mika Westerberga3496852013-01-22 12:26:33 +02001163 } else if (ACPI_HANDLE(&spi->dev)) {
1164 /*
1165 * Slave devices enumerated from ACPI namespace don't
1166 * usually have chip_info but we still might want to use
1167 * DMA with them.
1168 */
1169 chip->enable_dma = drv_data->master_info->enable_dma;
Stephen Streete0c99052006-03-07 23:53:24 -08001170 }
1171
Mika Westerberga0d26422013-01-22 12:26:32 +02001172 chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
1173 chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
1174 | SSITF_TxHiThresh(tx_hi_thres);
1175
Stephen Street8d94cc52006-12-10 02:18:54 -08001176 /* set dma burst and threshold outside of chip_info path so that if
1177 * chip_info goes away after setting chip->enable_dma, the
1178 * burst and threshold can still respond to changes in bits_per_word */
1179 if (chip->enable_dma) {
1180 /* set up legal burst and threshold for dma */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001181 if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
1182 spi->bits_per_word,
Stephen Street8d94cc52006-12-10 02:18:54 -08001183 &chip->dma_burst_size,
1184 &chip->dma_threshold)) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001185 dev_warn(&spi->dev,
1186 "in setup: DMA burst size reduced to match bits_per_word\n");
Stephen Street8d94cc52006-12-10 02:18:54 -08001187 }
1188 }
1189
Weike Chene5262d02014-11-26 02:35:10 -08001190 clk_div = pxa2xx_ssp_get_clk_div(drv_data, chip, spi->max_speed_hz);
Stephen Street9708c122006-03-28 14:05:23 -08001191 chip->speed_hz = spi->max_speed_hz;
Stephen Streete0c99052006-03-07 23:53:24 -08001192
Weike Chen4fdb2422014-10-08 08:50:22 -07001193 chip->cr0 = pxa2xx_configure_sscr0(drv_data, clk_div,
1194 spi->bits_per_word);
Weike Chene5262d02014-11-26 02:35:10 -08001195 switch (drv_data->ssp_type) {
1196 case QUARK_X1000_SSP:
1197 chip->threshold = (QUARK_X1000_SSCR1_RxTresh(rx_thres)
1198 & QUARK_X1000_SSCR1_RFT)
1199 | (QUARK_X1000_SSCR1_TxTresh(tx_thres)
1200 & QUARK_X1000_SSCR1_TFT);
1201 break;
1202 default:
1203 chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
1204 (SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
1205 break;
1206 }
1207
Justin Clacherty7f6ee1a2007-01-26 00:56:44 -08001208 chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
1209 chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
1210 | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
Stephen Streete0c99052006-03-07 23:53:24 -08001211
Mika Westerbergb8331722013-01-22 12:26:31 +02001212 if (spi->mode & SPI_LOOP)
1213 chip->cr1 |= SSCR1_LBM;
1214
Stephen Streete0c99052006-03-07 23:53:24 -08001215 /* NOTE: PXA25x_SSP _could_ use external clocking ... */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001216 if (!pxa25x_ssp_comp(drv_data))
David Brownell7d077192009-06-17 16:26:03 -07001217 dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001218 drv_data->max_clk_rate
Eric Miaoc9840da2010-03-16 16:48:01 +08001219 / (1 + ((chip->cr0 & SSCR0_SCR(0xfff)) >> 8)),
1220 chip->enable_dma ? "DMA" : "PIO");
Stephen Streete0c99052006-03-07 23:53:24 -08001221 else
David Brownell7d077192009-06-17 16:26:03 -07001222 dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001223 drv_data->max_clk_rate / 2
Eric Miaoc9840da2010-03-16 16:48:01 +08001224 / (1 + ((chip->cr0 & SSCR0_SCR(0x0ff)) >> 8)),
1225 chip->enable_dma ? "DMA" : "PIO");
Stephen Streete0c99052006-03-07 23:53:24 -08001226
1227 if (spi->bits_per_word <= 8) {
1228 chip->n_bytes = 1;
Stephen Streete0c99052006-03-07 23:53:24 -08001229 chip->read = u8_reader;
1230 chip->write = u8_writer;
1231 } else if (spi->bits_per_word <= 16) {
1232 chip->n_bytes = 2;
Stephen Streete0c99052006-03-07 23:53:24 -08001233 chip->read = u16_reader;
1234 chip->write = u16_writer;
1235 } else if (spi->bits_per_word <= 32) {
Weike Chene5262d02014-11-26 02:35:10 -08001236 if (!is_quark_x1000_ssp(drv_data))
1237 chip->cr0 |= SSCR0_EDSS;
Stephen Streete0c99052006-03-07 23:53:24 -08001238 chip->n_bytes = 4;
Stephen Streete0c99052006-03-07 23:53:24 -08001239 chip->read = u32_reader;
1240 chip->write = u32_writer;
Stephen Streete0c99052006-03-07 23:53:24 -08001241 }
Stephen Street9708c122006-03-28 14:05:23 -08001242 chip->bits_per_word = spi->bits_per_word;
Stephen Streete0c99052006-03-07 23:53:24 -08001243
1244 spi_set_ctldata(spi, chip);
1245
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001246 if (drv_data->ssp_type == CE4100_SSP)
1247 return 0;
1248
Eric Miaoa7bb3902009-04-06 19:00:54 -07001249 return setup_cs(spi, chip, chip_info);
Stephen Streete0c99052006-03-07 23:53:24 -08001250}
1251
Hans-Peter Nilsson0ffa0282007-02-12 00:52:45 -08001252static void cleanup(struct spi_device *spi)
Stephen Streete0c99052006-03-07 23:53:24 -08001253{
Hans-Peter Nilsson0ffa0282007-02-12 00:52:45 -08001254 struct chip_data *chip = spi_get_ctldata(spi);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001255 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001256
Daniel Ribeiro7348d822009-05-12 13:19:36 -07001257 if (!chip)
1258 return;
1259
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001260 if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs))
Eric Miaoa7bb3902009-04-06 19:00:54 -07001261 gpio_free(chip->gpio_cs);
1262
Stephen Streete0c99052006-03-07 23:53:24 -08001263 kfree(chip);
1264}
1265
Mika Westerberga3496852013-01-22 12:26:33 +02001266#ifdef CONFIG_ACPI
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001267
Mathias Krause8422ddf2015-06-13 14:22:14 +02001268static const struct acpi_device_id pxa2xx_spi_acpi_match[] = {
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001269 { "INT33C0", LPSS_LPT_SSP },
1270 { "INT33C1", LPSS_LPT_SSP },
1271 { "INT3430", LPSS_LPT_SSP },
1272 { "INT3431", LPSS_LPT_SSP },
1273 { "80860F0E", LPSS_BYT_SSP },
1274 { "8086228E", LPSS_BYT_SSP },
1275 { },
1276};
1277MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
1278
Mika Westerberga3496852013-01-22 12:26:33 +02001279static struct pxa2xx_spi_master *
1280pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1281{
1282 struct pxa2xx_spi_master *pdata;
Mika Westerberga3496852013-01-22 12:26:33 +02001283 struct acpi_device *adev;
1284 struct ssp_device *ssp;
1285 struct resource *res;
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001286 const struct acpi_device_id *id;
1287 int devid, type;
Mika Westerberga3496852013-01-22 12:26:33 +02001288
1289 if (!ACPI_HANDLE(&pdev->dev) ||
1290 acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
1291 return NULL;
1292
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001293 id = acpi_match_device(pdev->dev.driver->acpi_match_table, &pdev->dev);
1294 if (id)
1295 type = (int)id->driver_data;
1296 else
1297 return NULL;
1298
Mika Westerbergcc0ee982013-06-20 17:44:22 +03001299 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
Jingoo Han9deae452014-04-29 17:19:38 +09001300 if (!pdata)
Mika Westerberga3496852013-01-22 12:26:33 +02001301 return NULL;
Mika Westerberga3496852013-01-22 12:26:33 +02001302
1303 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1304 if (!res)
1305 return NULL;
1306
1307 ssp = &pdata->ssp;
1308
1309 ssp->phys_base = res->start;
Sachin Kamatcbfd6a22013-04-08 15:49:33 +05301310 ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res);
1311 if (IS_ERR(ssp->mmio_base))
Mika Westerberg6dc81f62013-05-13 13:45:09 +03001312 return NULL;
Mika Westerberga3496852013-01-22 12:26:33 +02001313
1314 ssp->clk = devm_clk_get(&pdev->dev, NULL);
1315 ssp->irq = platform_get_irq(pdev, 0);
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001316 ssp->type = type;
Mika Westerberga3496852013-01-22 12:26:33 +02001317 ssp->pdev = pdev;
1318
1319 ssp->port_id = -1;
1320 if (adev->pnp.unique_id && !kstrtoint(adev->pnp.unique_id, 0, &devid))
1321 ssp->port_id = devid;
1322
1323 pdata->num_chipselect = 1;
Mika Westerbergcddb3392013-05-13 13:45:10 +03001324 pdata->enable_dma = true;
Mika Westerberga3496852013-01-22 12:26:33 +02001325
1326 return pdata;
1327}
1328
Mika Westerberga3496852013-01-22 12:26:33 +02001329#else
1330static inline struct pxa2xx_spi_master *
1331pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1332{
1333 return NULL;
1334}
1335#endif
1336
Grant Likelyfd4a3192012-12-07 16:57:14 +00001337static int pxa2xx_spi_probe(struct platform_device *pdev)
Stephen Streete0c99052006-03-07 23:53:24 -08001338{
1339 struct device *dev = &pdev->dev;
1340 struct pxa2xx_spi_master *platform_info;
1341 struct spi_master *master;
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001342 struct driver_data *drv_data;
eric miao2f1a74e2007-11-21 18:50:53 +08001343 struct ssp_device *ssp;
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001344 int status;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001345 u32 tmp;
Stephen Streete0c99052006-03-07 23:53:24 -08001346
Mika Westerberg851bacf2013-01-07 12:44:33 +02001347 platform_info = dev_get_platdata(dev);
1348 if (!platform_info) {
Mika Westerberga3496852013-01-22 12:26:33 +02001349 platform_info = pxa2xx_spi_acpi_get_pdata(pdev);
1350 if (!platform_info) {
1351 dev_err(&pdev->dev, "missing platform data\n");
1352 return -ENODEV;
1353 }
Mika Westerberg851bacf2013-01-07 12:44:33 +02001354 }
Stephen Streete0c99052006-03-07 23:53:24 -08001355
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001356 ssp = pxa_ssp_request(pdev->id, pdev->name);
Mika Westerberg851bacf2013-01-07 12:44:33 +02001357 if (!ssp)
1358 ssp = &platform_info->ssp;
1359
1360 if (!ssp->mmio_base) {
1361 dev_err(&pdev->dev, "failed to get ssp\n");
Stephen Streete0c99052006-03-07 23:53:24 -08001362 return -ENODEV;
1363 }
1364
1365 /* Allocate master with space for drv_data and null dma buffer */
1366 master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
1367 if (!master) {
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001368 dev_err(&pdev->dev, "cannot alloc spi_master\n");
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001369 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001370 return -ENOMEM;
1371 }
1372 drv_data = spi_master_get_devdata(master);
1373 drv_data->master = master;
1374 drv_data->master_info = platform_info;
1375 drv_data->pdev = pdev;
eric miao2f1a74e2007-11-21 18:50:53 +08001376 drv_data->ssp = ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001377
Sebastian Andrzej Siewior21486af2010-10-08 18:11:19 +02001378 master->dev.parent = &pdev->dev;
Sebastian Andrzej Siewior21486af2010-10-08 18:11:19 +02001379 master->dev.of_node = pdev->dev.of_node;
David Brownelle7db06b2009-06-17 16:26:04 -07001380 /* the spi->mode bits understood by this driver: */
Mika Westerbergb8331722013-01-22 12:26:31 +02001381 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
David Brownelle7db06b2009-06-17 16:26:04 -07001382
Mika Westerberg851bacf2013-01-07 12:44:33 +02001383 master->bus_num = ssp->port_id;
Stephen Streete0c99052006-03-07 23:53:24 -08001384 master->num_chipselect = platform_info->num_chipselect;
Mike Rapoport7ad0ba92009-04-06 19:00:57 -07001385 master->dma_alignment = DMA_ALIGNMENT;
Stephen Streete0c99052006-03-07 23:53:24 -08001386 master->cleanup = cleanup;
1387 master->setup = setup;
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001388 master->transfer_one_message = pxa2xx_spi_transfer_one_message;
Mika Westerberg7d94a502013-01-22 12:26:30 +02001389 master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
Mark Brown7dd62782013-07-28 15:35:21 +01001390 master->auto_runtime_pm = true;
Stephen Streete0c99052006-03-07 23:53:24 -08001391
eric miao2f1a74e2007-11-21 18:50:53 +08001392 drv_data->ssp_type = ssp->type;
Mika Westerberg2b9b84f2013-01-22 12:26:25 +02001393 drv_data->null_dma_buf = (u32 *)PTR_ALIGN(&drv_data[1], DMA_ALIGNMENT);
Stephen Streete0c99052006-03-07 23:53:24 -08001394
eric miao2f1a74e2007-11-21 18:50:53 +08001395 drv_data->ioaddr = ssp->mmio_base;
1396 drv_data->ssdr_physical = ssp->phys_base + SSDR;
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001397 if (pxa25x_ssp_comp(drv_data)) {
Weike Chene5262d02014-11-26 02:35:10 -08001398 switch (drv_data->ssp_type) {
1399 case QUARK_X1000_SSP:
1400 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1401 break;
1402 default:
1403 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
1404 break;
1405 }
1406
Stephen Streete0c99052006-03-07 23:53:24 -08001407 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
1408 drv_data->dma_cr1 = 0;
1409 drv_data->clear_sr = SSSR_ROR;
1410 drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
1411 } else {
Stephen Warren24778be2013-05-21 20:36:35 -06001412 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
Stephen Streete0c99052006-03-07 23:53:24 -08001413 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
Mika Westerberg59288082013-01-22 12:26:29 +02001414 drv_data->dma_cr1 = DEFAULT_DMA_CR1;
Stephen Streete0c99052006-03-07 23:53:24 -08001415 drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
1416 drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
1417 }
1418
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -08001419 status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
1420 drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001421 if (status < 0) {
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001422 dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
Stephen Streete0c99052006-03-07 23:53:24 -08001423 goto out_error_master_alloc;
1424 }
1425
1426 /* Setup DMA if requested */
1427 drv_data->tx_channel = -1;
1428 drv_data->rx_channel = -1;
1429 if (platform_info->enable_dma) {
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001430 status = pxa2xx_spi_dma_setup(drv_data);
1431 if (status) {
Mika Westerbergcddb3392013-05-13 13:45:10 +03001432 dev_dbg(dev, "no DMA channels available, using PIO\n");
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001433 platform_info->enable_dma = false;
Stephen Streete0c99052006-03-07 23:53:24 -08001434 }
Stephen Streete0c99052006-03-07 23:53:24 -08001435 }
1436
1437 /* Enable SOC clock */
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001438 clk_prepare_enable(ssp->clk);
1439
1440 drv_data->max_clk_rate = clk_get_rate(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001441
1442 /* Load default SSP configuration */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001443 pxa2xx_spi_write(drv_data, SSCR0, 0);
Weike Chene5262d02014-11-26 02:35:10 -08001444 switch (drv_data->ssp_type) {
1445 case QUARK_X1000_SSP:
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001446 tmp = QUARK_X1000_SSCR1_RxTresh(RX_THRESH_QUARK_X1000_DFLT)
1447 | QUARK_X1000_SSCR1_TxTresh(TX_THRESH_QUARK_X1000_DFLT);
1448 pxa2xx_spi_write(drv_data, SSCR1, tmp);
Weike Chene5262d02014-11-26 02:35:10 -08001449
1450 /* using the Motorola SPI protocol and use 8 bit frame */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001451 pxa2xx_spi_write(drv_data, SSCR0,
1452 QUARK_X1000_SSCR0_Motorola
1453 | QUARK_X1000_SSCR0_DataSize(8));
Weike Chene5262d02014-11-26 02:35:10 -08001454 break;
1455 default:
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001456 tmp = SSCR1_RxTresh(RX_THRESH_DFLT) |
1457 SSCR1_TxTresh(TX_THRESH_DFLT);
1458 pxa2xx_spi_write(drv_data, SSCR1, tmp);
1459 tmp = SSCR0_SCR(2) | SSCR0_Motorola | SSCR0_DataSize(8);
1460 pxa2xx_spi_write(drv_data, SSCR0, tmp);
Weike Chene5262d02014-11-26 02:35:10 -08001461 break;
1462 }
1463
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001464 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001465 pxa2xx_spi_write(drv_data, SSTO, 0);
Weike Chene5262d02014-11-26 02:35:10 -08001466
1467 if (!is_quark_x1000_ssp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001468 pxa2xx_spi_write(drv_data, SSPSP, 0);
Stephen Streete0c99052006-03-07 23:53:24 -08001469
Jarkko Nikula7566bcc2014-12-18 15:04:20 +02001470 if (is_lpss_ssp(drv_data))
1471 lpss_ssp_setup(drv_data);
Mika Westerberga0d26422013-01-22 12:26:32 +02001472
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001473 tasklet_init(&drv_data->pump_transfers, pump_transfers,
1474 (unsigned long)drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001475
Antonio Ospite836d1a22014-05-30 18:18:09 +02001476 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1477 pm_runtime_use_autosuspend(&pdev->dev);
1478 pm_runtime_set_active(&pdev->dev);
1479 pm_runtime_enable(&pdev->dev);
1480
Stephen Streete0c99052006-03-07 23:53:24 -08001481 /* Register with the SPI framework */
1482 platform_set_drvdata(pdev, drv_data);
Jingoo Hana807fcd2013-09-24 13:46:55 +09001483 status = devm_spi_register_master(&pdev->dev, master);
Stephen Streete0c99052006-03-07 23:53:24 -08001484 if (status != 0) {
1485 dev_err(&pdev->dev, "problem registering spi master\n");
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001486 goto out_error_clock_enabled;
Stephen Streete0c99052006-03-07 23:53:24 -08001487 }
1488
1489 return status;
1490
Stephen Streete0c99052006-03-07 23:53:24 -08001491out_error_clock_enabled:
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001492 clk_disable_unprepare(ssp->clk);
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001493 pxa2xx_spi_dma_release(drv_data);
eric miao2f1a74e2007-11-21 18:50:53 +08001494 free_irq(ssp->irq, drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001495
1496out_error_master_alloc:
1497 spi_master_put(master);
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001498 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001499 return status;
1500}
1501
1502static int pxa2xx_spi_remove(struct platform_device *pdev)
1503{
1504 struct driver_data *drv_data = platform_get_drvdata(pdev);
Julia Lawall51e911e2009-01-06 14:41:45 -08001505 struct ssp_device *ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001506
1507 if (!drv_data)
1508 return 0;
Julia Lawall51e911e2009-01-06 14:41:45 -08001509 ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001510
Mika Westerberg7d94a502013-01-22 12:26:30 +02001511 pm_runtime_get_sync(&pdev->dev);
1512
Stephen Streete0c99052006-03-07 23:53:24 -08001513 /* Disable the SSP at the peripheral and SOC level */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001514 pxa2xx_spi_write(drv_data, SSCR0, 0);
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001515 clk_disable_unprepare(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001516
1517 /* Release DMA */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001518 if (drv_data->master_info->enable_dma)
1519 pxa2xx_spi_dma_release(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001520
Mika Westerberg7d94a502013-01-22 12:26:30 +02001521 pm_runtime_put_noidle(&pdev->dev);
1522 pm_runtime_disable(&pdev->dev);
1523
Stephen Streete0c99052006-03-07 23:53:24 -08001524 /* Release IRQ */
eric miao2f1a74e2007-11-21 18:50:53 +08001525 free_irq(ssp->irq, drv_data);
1526
1527 /* Release SSP */
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001528 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001529
Stephen Streete0c99052006-03-07 23:53:24 -08001530 return 0;
1531}
1532
1533static void pxa2xx_spi_shutdown(struct platform_device *pdev)
1534{
1535 int status = 0;
1536
1537 if ((status = pxa2xx_spi_remove(pdev)) != 0)
1538 dev_err(&pdev->dev, "shutdown failed with %d\n", status);
1539}
1540
Mika Westerberg382cebb2014-01-16 14:50:55 +02001541#ifdef CONFIG_PM_SLEEP
Mike Rapoport86d25932009-07-21 17:50:16 +03001542static int pxa2xx_spi_suspend(struct device *dev)
Stephen Streete0c99052006-03-07 23:53:24 -08001543{
Mike Rapoport86d25932009-07-21 17:50:16 +03001544 struct driver_data *drv_data = dev_get_drvdata(dev);
eric miao2f1a74e2007-11-21 18:50:53 +08001545 struct ssp_device *ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001546 int status = 0;
1547
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001548 status = spi_master_suspend(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001549 if (status != 0)
1550 return status;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001551 pxa2xx_spi_write(drv_data, SSCR0, 0);
Dmitry Eremin-Solenikov2b9375b2014-11-06 14:08:29 +03001552
1553 if (!pm_runtime_suspended(dev))
1554 clk_disable_unprepare(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001555
1556 return 0;
1557}
1558
Mike Rapoport86d25932009-07-21 17:50:16 +03001559static int pxa2xx_spi_resume(struct device *dev)
Stephen Streete0c99052006-03-07 23:53:24 -08001560{
Mike Rapoport86d25932009-07-21 17:50:16 +03001561 struct driver_data *drv_data = dev_get_drvdata(dev);
eric miao2f1a74e2007-11-21 18:50:53 +08001562 struct ssp_device *ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001563 int status = 0;
1564
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001565 pxa2xx_spi_dma_resume(drv_data);
Daniel Ribeiro148da332009-04-21 12:24:43 -07001566
Stephen Streete0c99052006-03-07 23:53:24 -08001567 /* Enable the SSP clock */
Dmitry Eremin-Solenikov2b9375b2014-11-06 14:08:29 +03001568 if (!pm_runtime_suspended(dev))
1569 clk_prepare_enable(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001570
Chew, Chiau Eec50325f2013-11-29 02:13:11 +08001571 /* Restore LPSS private register bits */
Jarkko Nikula48421ad2015-01-28 10:09:42 +02001572 if (is_lpss_ssp(drv_data))
1573 lpss_ssp_setup(drv_data);
Chew, Chiau Eec50325f2013-11-29 02:13:11 +08001574
Stephen Streete0c99052006-03-07 23:53:24 -08001575 /* Start the queue running */
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001576 status = spi_master_resume(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001577 if (status != 0) {
Mike Rapoport86d25932009-07-21 17:50:16 +03001578 dev_err(dev, "problem starting queue (%d)\n", status);
Stephen Streete0c99052006-03-07 23:53:24 -08001579 return status;
1580 }
1581
1582 return 0;
1583}
Mika Westerberg7d94a502013-01-22 12:26:30 +02001584#endif
1585
Rafael J. Wysockiec833052014-12-13 00:41:15 +01001586#ifdef CONFIG_PM
Mika Westerberg7d94a502013-01-22 12:26:30 +02001587static int pxa2xx_spi_runtime_suspend(struct device *dev)
1588{
1589 struct driver_data *drv_data = dev_get_drvdata(dev);
1590
1591 clk_disable_unprepare(drv_data->ssp->clk);
1592 return 0;
1593}
1594
1595static int pxa2xx_spi_runtime_resume(struct device *dev)
1596{
1597 struct driver_data *drv_data = dev_get_drvdata(dev);
1598
1599 clk_prepare_enable(drv_data->ssp->clk);
1600 return 0;
1601}
1602#endif
Mike Rapoport86d25932009-07-21 17:50:16 +03001603
Alexey Dobriyan47145212009-12-14 18:00:08 -08001604static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
Mika Westerberg7d94a502013-01-22 12:26:30 +02001605 SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
1606 SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
1607 pxa2xx_spi_runtime_resume, NULL)
Mike Rapoport86d25932009-07-21 17:50:16 +03001608};
Stephen Streete0c99052006-03-07 23:53:24 -08001609
1610static struct platform_driver driver = {
1611 .driver = {
Mike Rapoport86d25932009-07-21 17:50:16 +03001612 .name = "pxa2xx-spi",
Mike Rapoport86d25932009-07-21 17:50:16 +03001613 .pm = &pxa2xx_spi_pm_ops,
Mika Westerberga3496852013-01-22 12:26:33 +02001614 .acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
Stephen Streete0c99052006-03-07 23:53:24 -08001615 },
Sebastian Andrzej Siewiorfbd29a12010-11-19 09:00:11 -08001616 .probe = pxa2xx_spi_probe,
David Brownelld1e44d92007-10-16 01:27:46 -07001617 .remove = pxa2xx_spi_remove,
Stephen Streete0c99052006-03-07 23:53:24 -08001618 .shutdown = pxa2xx_spi_shutdown,
Stephen Streete0c99052006-03-07 23:53:24 -08001619};
1620
1621static int __init pxa2xx_spi_init(void)
1622{
Sebastian Andrzej Siewiorfbd29a12010-11-19 09:00:11 -08001623 return platform_driver_register(&driver);
Stephen Streete0c99052006-03-07 23:53:24 -08001624}
Antonio Ospite5b61a742009-09-22 16:46:10 -07001625subsys_initcall(pxa2xx_spi_init);
Stephen Streete0c99052006-03-07 23:53:24 -08001626
1627static void __exit pxa2xx_spi_exit(void)
1628{
1629 platform_driver_unregister(&driver);
1630}
1631module_exit(pxa2xx_spi_exit);