blob: b25ee370254ab622d39dde55b4a40b93a5b8dd29 [file] [log] [blame]
Lars Persson077742d2015-07-28 12:01:48 +02001/* Synopsys DWC Ethernet Quality-of-Service v4.10a linux driver
2 *
3 * This is a driver for the Synopsys DWC Ethernet QoS IP version 4.10a (GMAC).
4 * This version introduced a lot of changes which breaks backwards
5 * compatibility the non-QoS IP from Synopsys (used in the ST Micro drivers).
6 * Some fields differ between version 4.00a and 4.10a, mainly the interrupt
7 * bit fields. The driver could be made compatible with 4.00, if all relevant
8 * HW erratas are handled.
9 *
10 * The GMAC is highly configurable at synthesis time. This driver has been
11 * developed for a subset of the total available feature set. Currently
12 * it supports:
13 * - TSO
14 * - Checksum offload for RX and TX.
15 * - Energy efficient ethernet.
16 * - GMII phy interface.
17 * - The statistics module.
18 * - Single RX and TX queue.
19 *
20 * Copyright (C) 2015 Axis Communications AB.
21 *
22 * This program is free software; you can redistribute it and/or modify it
23 * under the terms and conditions of the GNU General Public License,
24 * version 2, as published by the Free Software Foundation.
25 */
26
27#include <linux/clk.h>
28#include <linux/module.h>
29#include <linux/kernel.h>
30#include <linux/init.h>
31#include <linux/io.h>
32#include <linux/ethtool.h>
33#include <linux/stat.h>
34#include <linux/types.h>
35
36#include <linux/types.h>
37#include <linux/slab.h>
38#include <linux/delay.h>
39#include <linux/mm.h>
40#include <linux/netdevice.h>
41#include <linux/etherdevice.h>
42#include <linux/platform_device.h>
43
44#include <linux/phy.h>
45#include <linux/mii.h>
46#include <linux/delay.h>
47#include <linux/dma-mapping.h>
48#include <linux/vmalloc.h>
49#include <linux/version.h>
50
51#include <linux/device.h>
52#include <linux/bitrev.h>
53#include <linux/crc32.h>
54
55#include <linux/of.h>
56#include <linux/interrupt.h>
57#include <linux/clocksource.h>
58#include <linux/net_tstamp.h>
59#include <linux/pm_runtime.h>
60#include <linux/of_net.h>
61#include <linux/of_address.h>
62#include <linux/of_mdio.h>
63#include <linux/timer.h>
64#include <linux/tcp.h>
65
66#define DRIVER_NAME "dwceqos"
67#define DRIVER_DESCRIPTION "Synopsys DWC Ethernet QoS driver"
68#define DRIVER_VERSION "0.9"
69
70#define DWCEQOS_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
71 NETIF_MSG_LINK | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP)
72
73#define DWCEQOS_TX_TIMEOUT 5 /* Seconds */
74
75#define DWCEQOS_LPI_TIMER_MIN 8
76#define DWCEQOS_LPI_TIMER_MAX ((1 << 20) - 1)
77
78#define DWCEQOS_RX_BUF_SIZE 2048
79
80#define DWCEQOS_RX_DCNT 256
81#define DWCEQOS_TX_DCNT 256
82
83#define DWCEQOS_HASH_TABLE_SIZE 64
84
85/* The size field in the DMA descriptor is 14 bits */
86#define BYTES_PER_DMA_DESC 16376
87
88/* Hardware registers */
89#define START_MAC_REG_OFFSET 0x0000
90#define MAX_MAC_REG_OFFSET 0x0bd0
91#define START_MTL_REG_OFFSET 0x0c00
92#define MAX_MTL_REG_OFFSET 0x0d7c
93#define START_DMA_REG_OFFSET 0x1000
94#define MAX_DMA_REG_OFFSET 0x117C
95
96#define REG_SPACE_SIZE 0x1800
97
98/* DMA */
99#define REG_DWCEQOS_DMA_MODE 0x1000
100#define REG_DWCEQOS_DMA_SYSBUS_MODE 0x1004
101#define REG_DWCEQOS_DMA_IS 0x1008
102#define REG_DWCEQOS_DMA_DEBUG_ST0 0x100c
103
104/* DMA channel registers */
105#define REG_DWCEQOS_DMA_CH0_CTRL 0x1100
106#define REG_DWCEQOS_DMA_CH0_TX_CTRL 0x1104
107#define REG_DWCEQOS_DMA_CH0_RX_CTRL 0x1108
108#define REG_DWCEQOS_DMA_CH0_TXDESC_LIST 0x1114
109#define REG_DWCEQOS_DMA_CH0_RXDESC_LIST 0x111c
110#define REG_DWCEQOS_DMA_CH0_TXDESC_TAIL 0x1120
111#define REG_DWCEQOS_DMA_CH0_RXDESC_TAIL 0x1128
112#define REG_DWCEQOS_DMA_CH0_TXDESC_LEN 0x112c
113#define REG_DWCEQOS_DMA_CH0_RXDESC_LEN 0x1130
114#define REG_DWCEQOS_DMA_CH0_IE 0x1134
115#define REG_DWCEQOS_DMA_CH0_CUR_TXDESC 0x1144
116#define REG_DWCEQOS_DMA_CH0_CUR_RXDESC 0x114c
117#define REG_DWCEQOS_DMA_CH0_CUR_TXBUF 0x1154
118#define REG_DWCEQOS_DMA_CH0_CUR_RXBUG 0x115c
119#define REG_DWCEQOS_DMA_CH0_STA 0x1160
120
121#define DWCEQOS_DMA_MODE_TXPR BIT(11)
122#define DWCEQOS_DMA_MODE_DA BIT(1)
123
124#define DWCEQOS_DMA_SYSBUS_MODE_EN_LPI BIT(31)
125#define DWCEQOS_DMA_SYSBUS_MODE_FB BIT(0)
126#define DWCEQOS_DMA_SYSBUS_MODE_AAL BIT(12)
127
128#define DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT(x) \
129 (((x) << 16) & 0x000F0000)
130#define DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT_DEFAULT 3
131#define DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT_MASK GENMASK(19, 16)
132
133#define DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT(x) \
134 (((x) << 24) & 0x0F000000)
135#define DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT_DEFAULT 3
136#define DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT_MASK GENMASK(27, 24)
137
138#define DWCEQOS_DMA_SYSBUS_MODE_BURST_MASK GENMASK(7, 1)
139#define DWCEQOS_DMA_SYSBUS_MODE_BURST(x) \
140 (((x) << 1) & DWCEQOS_DMA_SYSBUS_MODE_BURST_MASK)
141#define DWCEQOS_DMA_SYSBUS_MODE_BURST_DEFAULT GENMASK(3, 1)
142
143#define DWCEQOS_DMA_CH_CTRL_PBLX8 BIT(16)
144#define DWCEQOS_DMA_CH_CTRL_DSL(x) ((x) << 18)
145
146#define DWCEQOS_DMA_CH_CTRL_PBL(x) ((x) << 16)
147#define DWCEQOS_DMA_CH_CTRL_START BIT(0)
148#define DWCEQOS_DMA_CH_RX_CTRL_BUFSIZE(x) ((x) << 1)
149#define DWCEQOS_DMA_CH_TX_OSP BIT(4)
150#define DWCEQOS_DMA_CH_TX_TSE BIT(12)
151
152#define DWCEQOS_DMA_CH0_IE_NIE BIT(15)
153#define DWCEQOS_DMA_CH0_IE_AIE BIT(14)
154#define DWCEQOS_DMA_CH0_IE_RIE BIT(6)
155#define DWCEQOS_DMA_CH0_IE_TIE BIT(0)
156#define DWCEQOS_DMA_CH0_IE_FBEE BIT(12)
157#define DWCEQOS_DMA_CH0_IE_RBUE BIT(7)
158
159#define DWCEQOS_DMA_IS_DC0IS BIT(0)
160#define DWCEQOS_DMA_IS_MTLIS BIT(16)
161#define DWCEQOS_DMA_IS_MACIS BIT(17)
162
163#define DWCEQOS_DMA_CH0_IS_TI BIT(0)
164#define DWCEQOS_DMA_CH0_IS_RI BIT(6)
165#define DWCEQOS_DMA_CH0_IS_RBU BIT(7)
166#define DWCEQOS_DMA_CH0_IS_FBE BIT(12)
167#define DWCEQOS_DMA_CH0_IS_CDE BIT(13)
168#define DWCEQOS_DMA_CH0_IS_AIS BIT(14)
169
170#define DWCEQOS_DMA_CH0_IS_TEB GENMASK(18, 16)
171#define DWCEQOS_DMA_CH0_IS_TX_ERR_READ BIT(16)
172#define DWCEQOS_DMA_CH0_IS_TX_ERR_DESCR BIT(17)
173
174#define DWCEQOS_DMA_CH0_IS_REB GENMASK(21, 19)
175#define DWCEQOS_DMA_CH0_IS_RX_ERR_READ BIT(19)
176#define DWCEQOS_DMA_CH0_IS_RX_ERR_DESCR BIT(20)
177
178/* DMA descriptor bits for RX normal descriptor (read format) */
179#define DWCEQOS_DMA_RDES3_OWN BIT(31)
180#define DWCEQOS_DMA_RDES3_INTE BIT(30)
181#define DWCEQOS_DMA_RDES3_BUF2V BIT(25)
182#define DWCEQOS_DMA_RDES3_BUF1V BIT(24)
183
184/* DMA descriptor bits for RX normal descriptor (write back format) */
185#define DWCEQOS_DMA_RDES1_IPCE BIT(7)
186#define DWCEQOS_DMA_RDES3_ES BIT(15)
187#define DWCEQOS_DMA_RDES3_E_JT BIT(14)
188#define DWCEQOS_DMA_RDES3_PL(x) ((x) & 0x7fff)
189#define DWCEQOS_DMA_RDES1_PT 0x00000007
190#define DWCEQOS_DMA_RDES1_PT_UDP BIT(0)
191#define DWCEQOS_DMA_RDES1_PT_TCP BIT(1)
192#define DWCEQOS_DMA_RDES1_PT_ICMP 0x00000003
193
194/* DMA descriptor bits for TX normal descriptor (read format) */
195#define DWCEQOS_DMA_TDES2_IOC BIT(31)
196#define DWCEQOS_DMA_TDES3_OWN BIT(31)
197#define DWCEQOS_DMA_TDES3_CTXT BIT(30)
198#define DWCEQOS_DMA_TDES3_FD BIT(29)
199#define DWCEQOS_DMA_TDES3_LD BIT(28)
200#define DWCEQOS_DMA_TDES3_CIPH BIT(16)
201#define DWCEQOS_DMA_TDES3_CIPP BIT(17)
202#define DWCEQOS_DMA_TDES3_CA 0x00030000
203#define DWCEQOS_DMA_TDES3_TSE BIT(18)
204#define DWCEQOS_DMA_DES3_THL(x) ((x) << 19)
205#define DWCEQOS_DMA_DES2_B2L(x) ((x) << 16)
206
207#define DWCEQOS_DMA_TDES3_TCMSSV BIT(26)
208
209/* DMA channel states */
210#define DMA_TX_CH_STOPPED 0
211#define DMA_TX_CH_SUSPENDED 6
212
213#define DMA_GET_TX_STATE_CH0(status0) ((status0 & 0xF000) >> 12)
214
215/* MTL */
216#define REG_DWCEQOS_MTL_OPER 0x0c00
217#define REG_DWCEQOS_MTL_DEBUG_ST 0x0c0c
218#define REG_DWCEQOS_MTL_TXQ0_DEBUG_ST 0x0d08
219#define REG_DWCEQOS_MTL_RXQ0_DEBUG_ST 0x0d38
220
221#define REG_DWCEQOS_MTL_IS 0x0c20
222#define REG_DWCEQOS_MTL_TXQ0_OPER 0x0d00
223#define REG_DWCEQOS_MTL_RXQ0_OPER 0x0d30
224#define REG_DWCEQOS_MTL_RXQ0_MIS_CNT 0x0d34
225#define REG_DWCEQOS_MTL_RXQ0_CTRL 0x0d3c
226
227#define REG_DWCEQOS_MTL_Q0_ISCTRL 0x0d2c
228
229#define DWCEQOS_MTL_SCHALG_STRICT 0x00000060
230
231#define DWCEQOS_MTL_TXQ_TXQEN BIT(3)
232#define DWCEQOS_MTL_TXQ_TSF BIT(1)
233#define DWCEQOS_MTL_TXQ_FTQ BIT(0)
234#define DWCEQOS_MTL_TXQ_TTC512 0x00000070
235
236#define DWCEQOS_MTL_TXQ_SIZE(x) ((((x) - 256) & 0xff00) << 8)
237
238#define DWCEQOS_MTL_RXQ_SIZE(x) ((((x) - 256) & 0xff00) << 12)
239#define DWCEQOS_MTL_RXQ_EHFC BIT(7)
240#define DWCEQOS_MTL_RXQ_DIS_TCP_EF BIT(6)
241#define DWCEQOS_MTL_RXQ_FEP BIT(4)
242#define DWCEQOS_MTL_RXQ_FUP BIT(3)
243#define DWCEQOS_MTL_RXQ_RSF BIT(5)
244#define DWCEQOS_MTL_RXQ_RTC32 BIT(0)
245
246/* MAC */
247#define REG_DWCEQOS_MAC_CFG 0x0000
248#define REG_DWCEQOS_MAC_EXT_CFG 0x0004
249#define REG_DWCEQOS_MAC_PKT_FILT 0x0008
250#define REG_DWCEQOS_MAC_WD_TO 0x000c
251#define REG_DWCEQOS_HASTABLE_LO 0x0010
252#define REG_DWCEQOS_HASTABLE_HI 0x0014
253#define REG_DWCEQOS_MAC_IS 0x00b0
254#define REG_DWCEQOS_MAC_IE 0x00b4
255#define REG_DWCEQOS_MAC_STAT 0x00b8
256#define REG_DWCEQOS_MAC_MDIO_ADDR 0x0200
257#define REG_DWCEQOS_MAC_MDIO_DATA 0x0204
258#define REG_DWCEQOS_MAC_MAC_ADDR0_HI 0x0300
259#define REG_DWCEQOS_MAC_MAC_ADDR0_LO 0x0304
260#define REG_DWCEQOS_MAC_RXQ0_CTRL0 0x00a0
261#define REG_DWCEQOS_MAC_HW_FEATURE0 0x011c
262#define REG_DWCEQOS_MAC_HW_FEATURE1 0x0120
263#define REG_DWCEQOS_MAC_HW_FEATURE2 0x0124
264#define REG_DWCEQOS_MAC_HASHTABLE_LO 0x0010
265#define REG_DWCEQOS_MAC_HASHTABLE_HI 0x0014
266#define REG_DWCEQOS_MAC_LPI_CTRL_STATUS 0x00d0
267#define REG_DWCEQOS_MAC_LPI_TIMERS_CTRL 0x00d4
268#define REG_DWCEQOS_MAC_LPI_ENTRY_TIMER 0x00d8
269#define REG_DWCEQOS_MAC_1US_TIC_COUNTER 0x00dc
270#define REG_DWCEQOS_MAC_RX_FLOW_CTRL 0x0090
271#define REG_DWCEQOS_MAC_Q0_TX_FLOW 0x0070
272
273#define DWCEQOS_MAC_CFG_ACS BIT(20)
274#define DWCEQOS_MAC_CFG_JD BIT(17)
275#define DWCEQOS_MAC_CFG_JE BIT(16)
276#define DWCEQOS_MAC_CFG_PS BIT(15)
277#define DWCEQOS_MAC_CFG_FES BIT(14)
278#define DWCEQOS_MAC_CFG_DM BIT(13)
279#define DWCEQOS_MAC_CFG_DO BIT(10)
280#define DWCEQOS_MAC_CFG_TE BIT(1)
281#define DWCEQOS_MAC_CFG_IPC BIT(27)
282#define DWCEQOS_MAC_CFG_RE BIT(0)
283
284#define DWCEQOS_ADDR_HIGH(reg) (0x00000300 + (reg * 8))
285#define DWCEQOS_ADDR_LOW(reg) (0x00000304 + (reg * 8))
286
287#define DWCEQOS_MAC_IS_LPI_INT BIT(5)
288#define DWCEQOS_MAC_IS_MMC_INT BIT(8)
289
290#define DWCEQOS_MAC_RXQ_EN BIT(1)
291#define DWCEQOS_MAC_MAC_ADDR_HI_EN BIT(31)
292#define DWCEQOS_MAC_PKT_FILT_RA BIT(31)
293#define DWCEQOS_MAC_PKT_FILT_HPF BIT(10)
294#define DWCEQOS_MAC_PKT_FILT_SAF BIT(9)
295#define DWCEQOS_MAC_PKT_FILT_SAIF BIT(8)
296#define DWCEQOS_MAC_PKT_FILT_DBF BIT(5)
297#define DWCEQOS_MAC_PKT_FILT_PM BIT(4)
298#define DWCEQOS_MAC_PKT_FILT_DAIF BIT(3)
299#define DWCEQOS_MAC_PKT_FILT_HMC BIT(2)
300#define DWCEQOS_MAC_PKT_FILT_HUC BIT(1)
301#define DWCEQOS_MAC_PKT_FILT_PR BIT(0)
302
303#define DWCEQOS_MAC_MDIO_ADDR_CR(x) (((x & 15)) << 8)
304#define DWCEQOS_MAC_MDIO_ADDR_CR_20 2
305#define DWCEQOS_MAC_MDIO_ADDR_CR_35 3
306#define DWCEQOS_MAC_MDIO_ADDR_CR_60 0
307#define DWCEQOS_MAC_MDIO_ADDR_CR_100 1
308#define DWCEQOS_MAC_MDIO_ADDR_CR_150 4
309#define DWCEQOS_MAC_MDIO_ADDR_CR_250 5
310#define DWCEQOS_MAC_MDIO_ADDR_GOC_READ 0x0000000c
311#define DWCEQOS_MAC_MDIO_ADDR_GOC_WRITE BIT(2)
312#define DWCEQOS_MAC_MDIO_ADDR_GB BIT(0)
313
314#define DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIEN BIT(0)
315#define DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIEX BIT(1)
316#define DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIEN BIT(2)
317#define DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIEX BIT(3)
318#define DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIST BIT(8)
319#define DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIST BIT(9)
320#define DWCEQOS_MAC_LPI_CTRL_STATUS_LPIEN BIT(16)
321#define DWCEQOS_MAC_LPI_CTRL_STATUS_PLS BIT(17)
322#define DWCEQOS_MAC_LPI_CTRL_STATUS_PLSEN BIT(18)
323#define DWCEQOS_MAC_LPI_CTRL_STATUS_LIPTXA BIT(19)
324#define DWCEQOS_MAC_LPI_CTRL_STATUS_LPITE BIT(20)
325#define DWCEQOS_MAC_LPI_CTRL_STATUS_LPITCSE BIT(21)
326
327#define DWCEQOS_MAC_1US_TIC_COUNTER_VAL(x) ((x) & GENMASK(11, 0))
328
329#define DWCEQOS_LPI_CTRL_ENABLE_EEE (DWCEQOS_MAC_LPI_CTRL_STATUS_LPITE | \
330 DWCEQOS_MAC_LPI_CTRL_STATUS_LIPTXA | \
331 DWCEQOS_MAC_LPI_CTRL_STATUS_LPIEN)
332
333#define DWCEQOS_MAC_RX_FLOW_CTRL_RFE BIT(0)
334
335#define DWCEQOS_MAC_Q0_TX_FLOW_TFE BIT(1)
336#define DWCEQOS_MAC_Q0_TX_FLOW_PT(time) ((time) << 16)
337#define DWCEQOS_MAC_Q0_TX_FLOW_PLT_4_SLOTS (0 << 4)
338
339/* Features */
340#define DWCEQOS_MAC_HW_FEATURE0_RXCOESEL BIT(16)
341#define DWCEQOS_MAC_HW_FEATURE0_TXCOESEL BIT(14)
342#define DWCEQOS_MAC_HW_FEATURE0_HDSEL BIT(2)
343#define DWCEQOS_MAC_HW_FEATURE0_EEESEL BIT(13)
344#define DWCEQOS_MAC_HW_FEATURE0_GMIISEL BIT(1)
345#define DWCEQOS_MAC_HW_FEATURE0_MIISEL BIT(0)
346
347#define DWCEQOS_MAC_HW_FEATURE1_TSOEN BIT(18)
348#define DWCEQOS_MAC_HW_FEATURE1_TXFIFOSIZE(x) ((128 << ((x) & 0x7c0)) >> 6)
349#define DWCEQOS_MAC_HW_FEATURE1_RXFIFOSIZE(x) (128 << ((x) & 0x1f))
350
351#define DWCEQOS_MAX_PERFECT_ADDRESSES(feature1) \
352 (1 + (((feature1) & 0x1fc0000) >> 18))
353
354#define DWCEQOS_MDIO_PHYADDR(x) (((x) & 0x1f) << 21)
355#define DWCEQOS_MDIO_PHYREG(x) (((x) & 0x1f) << 16)
356
357#define DWCEQOS_DMA_MODE_SWR BIT(0)
358
359#define DWCEQOS_DWCEQOS_RX_BUF_SIZE 2048
360
361/* Mac Management Counters */
362#define REG_DWCEQOS_MMC_CTRL 0x0700
363#define REG_DWCEQOS_MMC_RXIRQ 0x0704
364#define REG_DWCEQOS_MMC_TXIRQ 0x0708
365#define REG_DWCEQOS_MMC_RXIRQMASK 0x070c
366#define REG_DWCEQOS_MMC_TXIRQMASK 0x0710
367
368#define DWCEQOS_MMC_CTRL_CNTRST BIT(0)
369#define DWCEQOS_MMC_CTRL_RSTONRD BIT(2)
370
371#define DWC_MMC_TXLPITRANSCNTR 0x07F0
372#define DWC_MMC_TXLPIUSCNTR 0x07EC
373#define DWC_MMC_TXOVERSIZE_G 0x0778
374#define DWC_MMC_TXVLANPACKETS_G 0x0774
375#define DWC_MMC_TXPAUSEPACKETS 0x0770
376#define DWC_MMC_TXEXCESSDEF 0x076C
377#define DWC_MMC_TXPACKETCOUNT_G 0x0768
378#define DWC_MMC_TXOCTETCOUNT_G 0x0764
379#define DWC_MMC_TXCARRIERERROR 0x0760
380#define DWC_MMC_TXEXCESSCOL 0x075C
381#define DWC_MMC_TXLATECOL 0x0758
382#define DWC_MMC_TXDEFERRED 0x0754
383#define DWC_MMC_TXMULTICOL_G 0x0750
384#define DWC_MMC_TXSINGLECOL_G 0x074C
385#define DWC_MMC_TXUNDERFLOWERROR 0x0748
386#define DWC_MMC_TXBROADCASTPACKETS_GB 0x0744
387#define DWC_MMC_TXMULTICASTPACKETS_GB 0x0740
388#define DWC_MMC_TXUNICASTPACKETS_GB 0x073C
389#define DWC_MMC_TX1024TOMAXOCTETS_GB 0x0738
390#define DWC_MMC_TX512TO1023OCTETS_GB 0x0734
391#define DWC_MMC_TX256TO511OCTETS_GB 0x0730
392#define DWC_MMC_TX128TO255OCTETS_GB 0x072C
393#define DWC_MMC_TX65TO127OCTETS_GB 0x0728
394#define DWC_MMC_TX64OCTETS_GB 0x0724
395#define DWC_MMC_TXMULTICASTPACKETS_G 0x0720
396#define DWC_MMC_TXBROADCASTPACKETS_G 0x071C
397#define DWC_MMC_TXPACKETCOUNT_GB 0x0718
398#define DWC_MMC_TXOCTETCOUNT_GB 0x0714
399
400#define DWC_MMC_RXLPITRANSCNTR 0x07F8
401#define DWC_MMC_RXLPIUSCNTR 0x07F4
402#define DWC_MMC_RXCTRLPACKETS_G 0x07E4
403#define DWC_MMC_RXRCVERROR 0x07E0
404#define DWC_MMC_RXWATCHDOG 0x07DC
405#define DWC_MMC_RXVLANPACKETS_GB 0x07D8
406#define DWC_MMC_RXFIFOOVERFLOW 0x07D4
407#define DWC_MMC_RXPAUSEPACKETS 0x07D0
408#define DWC_MMC_RXOUTOFRANGETYPE 0x07CC
409#define DWC_MMC_RXLENGTHERROR 0x07C8
410#define DWC_MMC_RXUNICASTPACKETS_G 0x07C4
411#define DWC_MMC_RX1024TOMAXOCTETS_GB 0x07C0
412#define DWC_MMC_RX512TO1023OCTETS_GB 0x07BC
413#define DWC_MMC_RX256TO511OCTETS_GB 0x07B8
414#define DWC_MMC_RX128TO255OCTETS_GB 0x07B4
415#define DWC_MMC_RX65TO127OCTETS_GB 0x07B0
416#define DWC_MMC_RX64OCTETS_GB 0x07AC
417#define DWC_MMC_RXOVERSIZE_G 0x07A8
418#define DWC_MMC_RXUNDERSIZE_G 0x07A4
419#define DWC_MMC_RXJABBERERROR 0x07A0
420#define DWC_MMC_RXRUNTERROR 0x079C
421#define DWC_MMC_RXALIGNMENTERROR 0x0798
422#define DWC_MMC_RXCRCERROR 0x0794
423#define DWC_MMC_RXMULTICASTPACKETS_G 0x0790
424#define DWC_MMC_RXBROADCASTPACKETS_G 0x078C
425#define DWC_MMC_RXOCTETCOUNT_G 0x0788
426#define DWC_MMC_RXOCTETCOUNT_GB 0x0784
427#define DWC_MMC_RXPACKETCOUNT_GB 0x0780
428
429static int debug = 3;
430module_param(debug, int, 0);
431MODULE_PARM_DESC(debug, "DWC_eth_qos debug level (0=none,...,16=all)");
432
433/* DMA ring descriptor. These are used as support descriptors for the HW DMA */
434struct ring_desc {
435 struct sk_buff *skb;
436 dma_addr_t mapping;
437 size_t len;
438};
439
440/* DMA hardware descriptor */
441struct dwceqos_dma_desc {
442 u32 des0;
443 u32 des1;
444 u32 des2;
445 u32 des3;
446} ____cacheline_aligned;
447
448struct dwceqos_mmc_counters {
449 __u64 txlpitranscntr;
450 __u64 txpiuscntr;
451 __u64 txoversize_g;
452 __u64 txvlanpackets_g;
453 __u64 txpausepackets;
454 __u64 txexcessdef;
455 __u64 txpacketcount_g;
456 __u64 txoctetcount_g;
457 __u64 txcarriererror;
458 __u64 txexcesscol;
459 __u64 txlatecol;
460 __u64 txdeferred;
461 __u64 txmulticol_g;
462 __u64 txsinglecol_g;
463 __u64 txunderflowerror;
464 __u64 txbroadcastpackets_gb;
465 __u64 txmulticastpackets_gb;
466 __u64 txunicastpackets_gb;
467 __u64 tx1024tomaxoctets_gb;
468 __u64 tx512to1023octets_gb;
469 __u64 tx256to511octets_gb;
470 __u64 tx128to255octets_gb;
471 __u64 tx65to127octets_gb;
472 __u64 tx64octets_gb;
473 __u64 txmulticastpackets_g;
474 __u64 txbroadcastpackets_g;
475 __u64 txpacketcount_gb;
476 __u64 txoctetcount_gb;
477
478 __u64 rxlpitranscntr;
479 __u64 rxlpiuscntr;
480 __u64 rxctrlpackets_g;
481 __u64 rxrcverror;
482 __u64 rxwatchdog;
483 __u64 rxvlanpackets_gb;
484 __u64 rxfifooverflow;
485 __u64 rxpausepackets;
486 __u64 rxoutofrangetype;
487 __u64 rxlengtherror;
488 __u64 rxunicastpackets_g;
489 __u64 rx1024tomaxoctets_gb;
490 __u64 rx512to1023octets_gb;
491 __u64 rx256to511octets_gb;
492 __u64 rx128to255octets_gb;
493 __u64 rx65to127octets_gb;
494 __u64 rx64octets_gb;
495 __u64 rxoversize_g;
496 __u64 rxundersize_g;
497 __u64 rxjabbererror;
498 __u64 rxrunterror;
499 __u64 rxalignmenterror;
500 __u64 rxcrcerror;
501 __u64 rxmulticastpackets_g;
502 __u64 rxbroadcastpackets_g;
503 __u64 rxoctetcount_g;
504 __u64 rxoctetcount_gb;
505 __u64 rxpacketcount_gb;
506};
507
508/* Ethtool statistics */
509
510struct dwceqos_stat {
511 const char stat_name[ETH_GSTRING_LEN];
512 int offset;
513};
514
515#define STAT_ITEM(name, var) \
516 {\
517 name,\
518 offsetof(struct dwceqos_mmc_counters, var),\
519 }
520
521static const struct dwceqos_stat dwceqos_ethtool_stats[] = {
522 STAT_ITEM("tx_bytes", txoctetcount_gb),
523 STAT_ITEM("tx_packets", txpacketcount_gb),
524 STAT_ITEM("tx_unicst_packets", txunicastpackets_gb),
525 STAT_ITEM("tx_broadcast_packets", txbroadcastpackets_gb),
526 STAT_ITEM("tx_multicast_packets", txmulticastpackets_gb),
527 STAT_ITEM("tx_pause_packets", txpausepackets),
528 STAT_ITEM("tx_up_to_64_byte_packets", tx64octets_gb),
529 STAT_ITEM("tx_65_to_127_byte_packets", tx65to127octets_gb),
530 STAT_ITEM("tx_128_to_255_byte_packets", tx128to255octets_gb),
531 STAT_ITEM("tx_256_to_511_byte_packets", tx256to511octets_gb),
532 STAT_ITEM("tx_512_to_1023_byte_packets", tx512to1023octets_gb),
533 STAT_ITEM("tx_1024_to_maxsize_packets", tx1024tomaxoctets_gb),
534 STAT_ITEM("tx_underflow_errors", txunderflowerror),
535 STAT_ITEM("tx_lpi_count", txlpitranscntr),
536
537 STAT_ITEM("rx_bytes", rxoctetcount_gb),
538 STAT_ITEM("rx_packets", rxpacketcount_gb),
539 STAT_ITEM("rx_unicast_packets", rxunicastpackets_g),
540 STAT_ITEM("rx_broadcast_packets", rxbroadcastpackets_g),
541 STAT_ITEM("rx_multicast_packets", rxmulticastpackets_g),
542 STAT_ITEM("rx_vlan_packets", rxvlanpackets_gb),
543 STAT_ITEM("rx_pause_packets", rxpausepackets),
544 STAT_ITEM("rx_up_to_64_byte_packets", rx64octets_gb),
545 STAT_ITEM("rx_65_to_127_byte_packets", rx65to127octets_gb),
546 STAT_ITEM("rx_128_to_255_byte_packets", rx128to255octets_gb),
547 STAT_ITEM("rx_256_to_511_byte_packets", rx256to511octets_gb),
548 STAT_ITEM("rx_512_to_1023_byte_packets", rx512to1023octets_gb),
549 STAT_ITEM("rx_1024_to_maxsize_packets", rx1024tomaxoctets_gb),
550 STAT_ITEM("rx_fifo_overflow_errors", rxfifooverflow),
551 STAT_ITEM("rx_oversize_packets", rxoversize_g),
552 STAT_ITEM("rx_undersize_packets", rxundersize_g),
553 STAT_ITEM("rx_jabbers", rxjabbererror),
554 STAT_ITEM("rx_align_errors", rxalignmenterror),
555 STAT_ITEM("rx_crc_errors", rxcrcerror),
556 STAT_ITEM("rx_lpi_count", rxlpitranscntr),
557};
558
559/* Configuration of AXI bus parameters.
560 * These values depend on the parameters set on the MAC core as well
561 * as the AXI interconnect.
562 */
563struct dwceqos_bus_cfg {
564 /* Enable AXI low-power interface. */
565 bool en_lpi;
566 /* Limit on number of outstanding AXI write requests. */
567 u32 write_requests;
568 /* Limit on number of outstanding AXI read requests. */
569 u32 read_requests;
570 /* Bitmap of allowed AXI burst lengths, 4-256 beats. */
571 u32 burst_map;
572 /* DMA Programmable burst length*/
573 u32 tx_pbl;
574 u32 rx_pbl;
575};
576
577struct dwceqos_flowcontrol {
578 int autoneg;
579 int rx;
580 int rx_current;
581 int tx;
582 int tx_current;
583};
584
585struct net_local {
586 void __iomem *baseaddr;
587 struct clk *phy_ref_clk;
588 struct clk *apb_pclk;
589
590 struct device_node *phy_node;
591 struct net_device *ndev;
592 struct platform_device *pdev;
593
594 u32 msg_enable;
595
596 struct tasklet_struct tx_bdreclaim_tasklet;
597 struct workqueue_struct *txtimeout_handler_wq;
598 struct work_struct txtimeout_reinit;
599
600 phy_interface_t phy_interface;
601 struct phy_device *phy_dev;
602 struct mii_bus *mii_bus;
603
604 unsigned int link;
605 unsigned int speed;
606 unsigned int duplex;
607
608 struct napi_struct napi;
609
610 /* DMA Descriptor Areas */
611 struct ring_desc *rx_skb;
612 struct ring_desc *tx_skb;
613
614 struct dwceqos_dma_desc *tx_descs;
615 struct dwceqos_dma_desc *rx_descs;
616
617 /* DMA Mapped Descriptor areas*/
618 dma_addr_t tx_descs_addr;
619 dma_addr_t rx_descs_addr;
620 dma_addr_t tx_descs_tail_addr;
621 dma_addr_t rx_descs_tail_addr;
622
623 size_t tx_free;
624 size_t tx_next;
625 size_t rx_cur;
626 size_t tx_cur;
627
628 /* Spinlocks for accessing DMA Descriptors */
629 spinlock_t tx_lock;
630
631 /* Spinlock for register read-modify-writes. */
632 spinlock_t hw_lock;
633
634 u32 feature0;
635 u32 feature1;
636 u32 feature2;
637
638 struct dwceqos_bus_cfg bus_cfg;
639 bool en_tx_lpi_clockgating;
640
641 int eee_enabled;
642 int eee_active;
643 int csr_val;
644 u32 gso_size;
645
646 struct dwceqos_mmc_counters mmc_counters;
647 /* Protect the mmc_counter updates. */
648 spinlock_t stats_lock;
649 u32 mmc_rx_counters_mask;
650 u32 mmc_tx_counters_mask;
651
652 struct dwceqos_flowcontrol flowcontrol;
653};
654
655static void dwceqos_read_mmc_counters(struct net_local *lp, u32 rx_mask,
656 u32 tx_mask);
657
658static void dwceqos_set_umac_addr(struct net_local *lp, unsigned char *addr,
659 unsigned int reg_n);
660static int dwceqos_stop(struct net_device *ndev);
661static int dwceqos_open(struct net_device *ndev);
662static void dwceqos_tx_poll_demand(struct net_local *lp);
663
664static void dwceqos_set_rx_flowcontrol(struct net_local *lp, bool enable);
665static void dwceqos_set_tx_flowcontrol(struct net_local *lp, bool enable);
666
667static void dwceqos_reset_state(struct net_local *lp);
668
669#define dwceqos_read(lp, reg) \
670 readl_relaxed(((void __iomem *)((lp)->baseaddr)) + (reg))
671#define dwceqos_write(lp, reg, val) \
672 writel_relaxed((val), ((void __iomem *)((lp)->baseaddr)) + (reg))
673
674static void dwceqos_reset_state(struct net_local *lp)
675{
676 lp->link = 0;
677 lp->speed = 0;
678 lp->duplex = DUPLEX_UNKNOWN;
679 lp->flowcontrol.rx_current = 0;
680 lp->flowcontrol.tx_current = 0;
681 lp->eee_active = 0;
682 lp->eee_enabled = 0;
683}
684
685static void print_descriptor(struct net_local *lp, int index, int tx)
686{
687 struct dwceqos_dma_desc *dd;
688
689 if (tx)
690 dd = (struct dwceqos_dma_desc *)&lp->tx_descs[index];
691 else
692 dd = (struct dwceqos_dma_desc *)&lp->rx_descs[index];
693
694 pr_info("%s DMA Descriptor #%d@%p Contents:\n", tx ? "TX" : "RX",
695 index, dd);
696 pr_info("0x%08x 0x%08x 0x%08x 0x%08x\n", dd->des0, dd->des1, dd->des2,
697 dd->des3);
698}
699
700static void print_status(struct net_local *lp)
701{
702 size_t desci, i;
703
704 pr_info("tx_free %zu, tx_cur %zu, tx_next %zu\n", lp->tx_free,
705 lp->tx_cur, lp->tx_next);
706
707 print_descriptor(lp, lp->rx_cur, 0);
708
709 for (desci = (lp->tx_cur - 10) % DWCEQOS_TX_DCNT, i = 0;
710 i < DWCEQOS_TX_DCNT;
711 ++i) {
712 print_descriptor(lp, desci, 1);
713 desci = (desci + 1) % DWCEQOS_TX_DCNT;
714 }
715
716 pr_info("DMA_Debug_Status0: 0x%08x\n",
717 dwceqos_read(lp, REG_DWCEQOS_DMA_DEBUG_ST0));
718 pr_info("DMA_CH0_Status: 0x%08x\n",
719 dwceqos_read(lp, REG_DWCEQOS_DMA_IS));
720 pr_info("DMA_CH0_Current_App_TxDesc: 0x%08x\n",
721 dwceqos_read(lp, 0x1144));
722 pr_info("DMA_CH0_Current_App_TxBuff: 0x%08x\n",
723 dwceqos_read(lp, 0x1154));
724 pr_info("MTL_Debug_Status: 0x%08x\n",
725 dwceqos_read(lp, REG_DWCEQOS_MTL_DEBUG_ST));
726 pr_info("MTL_TXQ0_Debug_Status: 0x%08x\n",
727 dwceqos_read(lp, REG_DWCEQOS_MTL_TXQ0_DEBUG_ST));
728 pr_info("MTL_RXQ0_Debug_Status: 0x%08x\n",
729 dwceqos_read(lp, REG_DWCEQOS_MTL_RXQ0_DEBUG_ST));
730 pr_info("Current TX DMA: 0x%08x, RX DMA: 0x%08x\n",
731 dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_CUR_TXDESC),
732 dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_CUR_RXDESC));
733}
734
735static void dwceqos_mdio_set_csr(struct net_local *lp)
736{
737 int rate = clk_get_rate(lp->apb_pclk);
738
739 if (rate <= 20000000)
740 lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_20;
741 else if (rate <= 35000000)
742 lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_35;
743 else if (rate <= 60000000)
744 lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_60;
745 else if (rate <= 100000000)
746 lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_100;
747 else if (rate <= 150000000)
748 lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_150;
749 else if (rate <= 250000000)
750 lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_250;
751}
752
753/* Simple MDIO functions implementing mii_bus */
754static int dwceqos_mdio_read(struct mii_bus *bus, int mii_id, int phyreg)
755{
756 struct net_local *lp = bus->priv;
757 u32 regval;
758 int i;
759 int data;
760
761 regval = DWCEQOS_MDIO_PHYADDR(mii_id) |
762 DWCEQOS_MDIO_PHYREG(phyreg) |
763 DWCEQOS_MAC_MDIO_ADDR_CR(lp->csr_val) |
764 DWCEQOS_MAC_MDIO_ADDR_GB |
765 DWCEQOS_MAC_MDIO_ADDR_GOC_READ;
766 dwceqos_write(lp, REG_DWCEQOS_MAC_MDIO_ADDR, regval);
767
768 for (i = 0; i < 5; ++i) {
769 usleep_range(64, 128);
770 if (!(dwceqos_read(lp, REG_DWCEQOS_MAC_MDIO_ADDR) &
771 DWCEQOS_MAC_MDIO_ADDR_GB))
772 break;
773 }
774
775 data = dwceqos_read(lp, REG_DWCEQOS_MAC_MDIO_DATA);
776 if (i == 5) {
777 netdev_warn(lp->ndev, "MDIO read timed out\n");
778 data = 0xffff;
779 }
780
781 return data & 0xffff;
782}
783
784static int dwceqos_mdio_write(struct mii_bus *bus, int mii_id, int phyreg,
785 u16 value)
786{
787 struct net_local *lp = bus->priv;
788 u32 regval;
789 int i;
790
791 dwceqos_write(lp, REG_DWCEQOS_MAC_MDIO_DATA, value);
792
793 regval = DWCEQOS_MDIO_PHYADDR(mii_id) |
794 DWCEQOS_MDIO_PHYREG(phyreg) |
795 DWCEQOS_MAC_MDIO_ADDR_CR(lp->csr_val) |
796 DWCEQOS_MAC_MDIO_ADDR_GB |
797 DWCEQOS_MAC_MDIO_ADDR_GOC_WRITE;
798 dwceqos_write(lp, REG_DWCEQOS_MAC_MDIO_ADDR, regval);
799
800 for (i = 0; i < 5; ++i) {
801 usleep_range(64, 128);
802 if (!(dwceqos_read(lp, REG_DWCEQOS_MAC_MDIO_ADDR) &
803 DWCEQOS_MAC_MDIO_ADDR_GB))
804 break;
805 }
806 if (i == 5)
807 netdev_warn(lp->ndev, "MDIO write timed out\n");
808 return 0;
809}
810
811static int dwceqos_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
812{
813 struct net_local *lp = netdev_priv(ndev);
814 struct phy_device *phydev = lp->phy_dev;
815
816 if (!netif_running(ndev))
817 return -EINVAL;
818
819 if (!phydev)
820 return -ENODEV;
821
822 switch (cmd) {
823 case SIOCGMIIPHY:
824 case SIOCGMIIREG:
825 case SIOCSMIIREG:
826 return phy_mii_ioctl(phydev, rq, cmd);
827 default:
828 dev_info(&lp->pdev->dev, "ioctl %X not implemented.\n", cmd);
829 return -EOPNOTSUPP;
830 }
831}
832
833static void dwceqos_link_down(struct net_local *lp)
834{
835 u32 regval;
836 unsigned long flags;
837
838 /* Indicate link down to the LPI state machine */
839 spin_lock_irqsave(&lp->hw_lock, flags);
840 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
841 regval &= ~DWCEQOS_MAC_LPI_CTRL_STATUS_PLS;
842 dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
843 spin_unlock_irqrestore(&lp->hw_lock, flags);
844}
845
846static void dwceqos_link_up(struct net_local *lp)
847{
848 u32 regval;
849 unsigned long flags;
850
851 /* Indicate link up to the LPI state machine */
852 spin_lock_irqsave(&lp->hw_lock, flags);
853 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
854 regval |= DWCEQOS_MAC_LPI_CTRL_STATUS_PLS;
855 dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
856 spin_unlock_irqrestore(&lp->hw_lock, flags);
857
858 lp->eee_active = !phy_init_eee(lp->phy_dev, 0);
859
860 /* Check for changed EEE capability */
861 if (!lp->eee_active && lp->eee_enabled) {
862 lp->eee_enabled = 0;
863
864 spin_lock_irqsave(&lp->hw_lock, flags);
865 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
866 regval &= ~DWCEQOS_LPI_CTRL_ENABLE_EEE;
867 dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
868 spin_unlock_irqrestore(&lp->hw_lock, flags);
869 }
870}
871
872static void dwceqos_set_speed(struct net_local *lp)
873{
874 struct phy_device *phydev = lp->phy_dev;
875 u32 regval;
876
877 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_CFG);
878 regval &= ~(DWCEQOS_MAC_CFG_PS | DWCEQOS_MAC_CFG_FES |
879 DWCEQOS_MAC_CFG_DM);
880
881 if (phydev->duplex)
882 regval |= DWCEQOS_MAC_CFG_DM;
883 if (phydev->speed == SPEED_10) {
884 regval |= DWCEQOS_MAC_CFG_PS;
885 } else if (phydev->speed == SPEED_100) {
886 regval |= DWCEQOS_MAC_CFG_PS |
887 DWCEQOS_MAC_CFG_FES;
888 } else if (phydev->speed != SPEED_1000) {
889 netdev_err(lp->ndev,
890 "unknown PHY speed %d\n",
891 phydev->speed);
892 return;
893 }
894
895 dwceqos_write(lp, REG_DWCEQOS_MAC_CFG, regval);
896}
897
898static void dwceqos_adjust_link(struct net_device *ndev)
899{
900 struct net_local *lp = netdev_priv(ndev);
901 struct phy_device *phydev = lp->phy_dev;
902 int status_change = 0;
903
904 if (phydev->link) {
905 if ((lp->speed != phydev->speed) ||
906 (lp->duplex != phydev->duplex)) {
907 dwceqos_set_speed(lp);
908
909 lp->speed = phydev->speed;
910 lp->duplex = phydev->duplex;
911 status_change = 1;
912 }
913
914 if (lp->flowcontrol.autoneg) {
915 lp->flowcontrol.rx = phydev->pause ||
916 phydev->asym_pause;
917 lp->flowcontrol.tx = phydev->pause ||
918 phydev->asym_pause;
919 }
920
921 if (lp->flowcontrol.rx != lp->flowcontrol.rx_current) {
922 if (netif_msg_link(lp))
923 netdev_dbg(ndev, "set rx flow to %d\n",
924 lp->flowcontrol.rx);
925 dwceqos_set_rx_flowcontrol(lp, lp->flowcontrol.rx);
926 lp->flowcontrol.rx_current = lp->flowcontrol.rx;
927 }
928 if (lp->flowcontrol.tx != lp->flowcontrol.tx_current) {
929 if (netif_msg_link(lp))
930 netdev_dbg(ndev, "set tx flow to %d\n",
931 lp->flowcontrol.tx);
932 dwceqos_set_tx_flowcontrol(lp, lp->flowcontrol.tx);
933 lp->flowcontrol.tx_current = lp->flowcontrol.tx;
934 }
935 }
936
937 if (phydev->link != lp->link) {
938 lp->link = phydev->link;
939 status_change = 1;
940 }
941
942 if (status_change) {
943 if (phydev->link) {
944 lp->ndev->trans_start = jiffies;
945 dwceqos_link_up(lp);
946 } else {
947 dwceqos_link_down(lp);
948 }
949 phy_print_status(phydev);
950 }
951}
952
953static int dwceqos_mii_probe(struct net_device *ndev)
954{
955 struct net_local *lp = netdev_priv(ndev);
956 struct phy_device *phydev = NULL;
957
958 if (lp->phy_node) {
959 phydev = of_phy_connect(lp->ndev,
960 lp->phy_node,
961 &dwceqos_adjust_link,
962 0,
963 lp->phy_interface);
964
965 if (!phydev) {
966 netdev_err(ndev, "no PHY found\n");
967 return -1;
968 }
969 } else {
970 netdev_err(ndev, "no PHY configured\n");
971 return -ENODEV;
972 }
973
974 if (netif_msg_probe(lp))
Andrew Lunn22209432016-01-06 20:11:13 +0100975 phy_attached_info(phydev);
Lars Persson077742d2015-07-28 12:01:48 +0200976
977 phydev->supported &= PHY_GBIT_FEATURES;
978
979 lp->link = 0;
980 lp->speed = 0;
981 lp->duplex = DUPLEX_UNKNOWN;
982 lp->phy_dev = phydev;
983
Lars Persson077742d2015-07-28 12:01:48 +0200984 return 0;
985}
986
987static void dwceqos_alloc_rxring_desc(struct net_local *lp, int index)
988{
989 struct sk_buff *new_skb;
990 dma_addr_t new_skb_baddr = 0;
991
992 new_skb = netdev_alloc_skb(lp->ndev, DWCEQOS_RX_BUF_SIZE);
993 if (!new_skb) {
994 netdev_err(lp->ndev, "alloc_skb error for desc %d\n", index);
995 goto err_out;
996 }
997
998 new_skb_baddr = dma_map_single(lp->ndev->dev.parent,
999 new_skb->data, DWCEQOS_RX_BUF_SIZE,
1000 DMA_FROM_DEVICE);
1001 if (dma_mapping_error(lp->ndev->dev.parent, new_skb_baddr)) {
1002 netdev_err(lp->ndev, "DMA map error\n");
1003 dev_kfree_skb(new_skb);
1004 new_skb = NULL;
1005 goto err_out;
1006 }
1007
1008 lp->rx_descs[index].des0 = new_skb_baddr;
1009 lp->rx_descs[index].des1 = 0;
1010 lp->rx_descs[index].des2 = 0;
1011 lp->rx_descs[index].des3 = DWCEQOS_DMA_RDES3_INTE |
1012 DWCEQOS_DMA_RDES3_BUF1V |
1013 DWCEQOS_DMA_RDES3_OWN;
1014
1015 lp->rx_skb[index].mapping = new_skb_baddr;
1016 lp->rx_skb[index].len = DWCEQOS_RX_BUF_SIZE;
1017
1018err_out:
1019 lp->rx_skb[index].skb = new_skb;
1020}
1021
1022static void dwceqos_clean_rings(struct net_local *lp)
1023{
1024 int i;
1025
1026 if (lp->rx_skb) {
1027 for (i = 0; i < DWCEQOS_RX_DCNT; i++) {
1028 if (lp->rx_skb[i].skb) {
1029 dma_unmap_single(lp->ndev->dev.parent,
1030 lp->rx_skb[i].mapping,
1031 lp->rx_skb[i].len,
1032 DMA_FROM_DEVICE);
1033
1034 dev_kfree_skb(lp->rx_skb[i].skb);
1035 lp->rx_skb[i].skb = NULL;
1036 lp->rx_skb[i].mapping = 0;
1037 }
1038 }
1039 }
1040
1041 if (lp->tx_skb) {
1042 for (i = 0; i < DWCEQOS_TX_DCNT; i++) {
1043 if (lp->tx_skb[i].skb) {
1044 dev_kfree_skb(lp->tx_skb[i].skb);
1045 lp->tx_skb[i].skb = NULL;
1046 }
1047 if (lp->tx_skb[i].mapping) {
1048 dma_unmap_single(lp->ndev->dev.parent,
1049 lp->tx_skb[i].mapping,
1050 lp->tx_skb[i].len,
1051 DMA_TO_DEVICE);
1052 lp->tx_skb[i].mapping = 0;
1053 }
1054 }
1055 }
1056}
1057
1058static void dwceqos_descriptor_free(struct net_local *lp)
1059{
1060 int size;
1061
1062 dwceqos_clean_rings(lp);
1063
1064 kfree(lp->tx_skb);
1065 lp->tx_skb = NULL;
1066 kfree(lp->rx_skb);
1067 lp->rx_skb = NULL;
1068
1069 size = DWCEQOS_RX_DCNT * sizeof(struct dwceqos_dma_desc);
1070 if (lp->rx_descs) {
1071 dma_free_coherent(lp->ndev->dev.parent, size,
1072 (void *)(lp->rx_descs), lp->rx_descs_addr);
1073 lp->rx_descs = NULL;
1074 }
1075
1076 size = DWCEQOS_TX_DCNT * sizeof(struct dwceqos_dma_desc);
1077 if (lp->tx_descs) {
1078 dma_free_coherent(lp->ndev->dev.parent, size,
1079 (void *)(lp->tx_descs), lp->tx_descs_addr);
1080 lp->tx_descs = NULL;
1081 }
1082}
1083
1084static int dwceqos_descriptor_init(struct net_local *lp)
1085{
1086 int size;
1087 u32 i;
1088
1089 lp->gso_size = 0;
1090
1091 lp->tx_skb = NULL;
1092 lp->rx_skb = NULL;
1093 lp->rx_descs = NULL;
1094 lp->tx_descs = NULL;
1095
1096 /* Reset the DMA indexes */
1097 lp->rx_cur = 0;
1098 lp->tx_cur = 0;
1099 lp->tx_next = 0;
1100 lp->tx_free = DWCEQOS_TX_DCNT;
1101
1102 /* Allocate Ring descriptors */
1103 size = DWCEQOS_RX_DCNT * sizeof(struct ring_desc);
1104 lp->rx_skb = kzalloc(size, GFP_KERNEL);
1105 if (!lp->rx_skb)
1106 goto err_out;
1107
1108 size = DWCEQOS_TX_DCNT * sizeof(struct ring_desc);
1109 lp->tx_skb = kzalloc(size, GFP_KERNEL);
1110 if (!lp->tx_skb)
1111 goto err_out;
1112
1113 /* Allocate DMA descriptors */
1114 size = DWCEQOS_RX_DCNT * sizeof(struct dwceqos_dma_desc);
1115 lp->rx_descs = dma_alloc_coherent(lp->ndev->dev.parent, size,
1116 &lp->rx_descs_addr, 0);
1117 if (!lp->rx_descs)
1118 goto err_out;
1119 lp->rx_descs_tail_addr = lp->rx_descs_addr +
1120 sizeof(struct dwceqos_dma_desc) * DWCEQOS_RX_DCNT;
1121
1122 size = DWCEQOS_TX_DCNT * sizeof(struct dwceqos_dma_desc);
1123 lp->tx_descs = dma_alloc_coherent(lp->ndev->dev.parent, size,
1124 &lp->tx_descs_addr, 0);
1125 if (!lp->tx_descs)
1126 goto err_out;
1127 lp->tx_descs_tail_addr = lp->tx_descs_addr +
1128 sizeof(struct dwceqos_dma_desc) * DWCEQOS_TX_DCNT;
1129
1130 /* Initialize RX Ring Descriptors and buffers */
1131 for (i = 0; i < DWCEQOS_RX_DCNT; ++i) {
1132 dwceqos_alloc_rxring_desc(lp, i);
1133 if (!(lp->rx_skb[lp->rx_cur].skb))
1134 goto err_out;
1135 }
1136
1137 /* Initialize TX Descriptors */
1138 for (i = 0; i < DWCEQOS_TX_DCNT; ++i) {
1139 lp->tx_descs[i].des0 = 0;
1140 lp->tx_descs[i].des1 = 0;
1141 lp->tx_descs[i].des2 = 0;
1142 lp->tx_descs[i].des3 = 0;
1143 }
1144
1145 /* Make descriptor writes visible to the DMA. */
1146 wmb();
1147
1148 return 0;
1149
1150err_out:
1151 dwceqos_descriptor_free(lp);
1152 return -ENOMEM;
1153}
1154
1155static int dwceqos_packet_avail(struct net_local *lp)
1156{
1157 return !(lp->rx_descs[lp->rx_cur].des3 & DWCEQOS_DMA_RDES3_OWN);
1158}
1159
1160static void dwceqos_get_hwfeatures(struct net_local *lp)
1161{
1162 lp->feature0 = dwceqos_read(lp, REG_DWCEQOS_MAC_HW_FEATURE0);
1163 lp->feature1 = dwceqos_read(lp, REG_DWCEQOS_MAC_HW_FEATURE1);
1164 lp->feature2 = dwceqos_read(lp, REG_DWCEQOS_MAC_HW_FEATURE2);
1165}
1166
1167static void dwceqos_dma_enable_txirq(struct net_local *lp)
1168{
1169 u32 regval;
1170 unsigned long flags;
1171
1172 spin_lock_irqsave(&lp->hw_lock, flags);
1173 regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
1174 regval |= DWCEQOS_DMA_CH0_IE_TIE;
1175 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
1176 spin_unlock_irqrestore(&lp->hw_lock, flags);
1177}
1178
1179static void dwceqos_dma_disable_txirq(struct net_local *lp)
1180{
1181 u32 regval;
1182 unsigned long flags;
1183
1184 spin_lock_irqsave(&lp->hw_lock, flags);
1185 regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
1186 regval &= ~DWCEQOS_DMA_CH0_IE_TIE;
1187 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
1188 spin_unlock_irqrestore(&lp->hw_lock, flags);
1189}
1190
1191static void dwceqos_dma_enable_rxirq(struct net_local *lp)
1192{
1193 u32 regval;
1194 unsigned long flags;
1195
1196 spin_lock_irqsave(&lp->hw_lock, flags);
1197 regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
1198 regval |= DWCEQOS_DMA_CH0_IE_RIE;
1199 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
1200 spin_unlock_irqrestore(&lp->hw_lock, flags);
1201}
1202
1203static void dwceqos_dma_disable_rxirq(struct net_local *lp)
1204{
1205 u32 regval;
1206 unsigned long flags;
1207
1208 spin_lock_irqsave(&lp->hw_lock, flags);
1209 regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
1210 regval &= ~DWCEQOS_DMA_CH0_IE_RIE;
1211 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
1212 spin_unlock_irqrestore(&lp->hw_lock, flags);
1213}
1214
1215static void dwceqos_enable_mmc_interrupt(struct net_local *lp)
1216{
1217 dwceqos_write(lp, REG_DWCEQOS_MMC_RXIRQMASK, 0);
1218 dwceqos_write(lp, REG_DWCEQOS_MMC_TXIRQMASK, 0);
1219}
1220
1221static int dwceqos_mii_init(struct net_local *lp)
1222{
1223 int ret = -ENXIO, i;
1224 struct resource res;
1225 struct device_node *mdionode;
1226
1227 mdionode = of_get_child_by_name(lp->pdev->dev.of_node, "mdio");
1228
1229 if (!mdionode)
1230 return 0;
1231
1232 lp->mii_bus = mdiobus_alloc();
1233 if (!lp->mii_bus) {
1234 ret = -ENOMEM;
1235 goto err_out;
1236 }
1237
1238 lp->mii_bus->name = "DWCEQOS MII bus";
1239 lp->mii_bus->read = &dwceqos_mdio_read;
1240 lp->mii_bus->write = &dwceqos_mdio_write;
1241 lp->mii_bus->priv = lp;
1242 lp->mii_bus->parent = &lp->ndev->dev;
1243
1244 lp->mii_bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
1245 if (!lp->mii_bus->irq) {
1246 ret = -ENOMEM;
1247 goto err_out_free_mdiobus;
1248 }
1249
1250 for (i = 0; i < PHY_MAX_ADDR; i++)
1251 lp->mii_bus->irq[i] = PHY_POLL;
1252 of_address_to_resource(lp->pdev->dev.of_node, 0, &res);
1253 snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%.8llx",
1254 (unsigned long long)res.start);
1255 if (of_mdiobus_register(lp->mii_bus, mdionode))
1256 goto err_out_free_mdio_irq;
1257
1258 return 0;
1259
1260err_out_free_mdio_irq:
1261 kfree(lp->mii_bus->irq);
1262err_out_free_mdiobus:
1263 mdiobus_free(lp->mii_bus);
1264err_out:
1265 of_node_put(mdionode);
1266 return ret;
1267}
1268
1269/* DMA reset. When issued also resets all MTL and MAC registers as well */
1270static void dwceqos_reset_hw(struct net_local *lp)
1271{
1272 /* Wait (at most) 0.5 seconds for DMA reset*/
1273 int i = 5000;
1274 u32 reg;
1275
1276 /* Force gigabit to guarantee a TX clock for GMII. */
1277 reg = dwceqos_read(lp, REG_DWCEQOS_MAC_CFG);
1278 reg &= ~(DWCEQOS_MAC_CFG_PS | DWCEQOS_MAC_CFG_FES);
1279 reg |= DWCEQOS_MAC_CFG_DM;
1280 dwceqos_write(lp, REG_DWCEQOS_MAC_CFG, reg);
1281
1282 dwceqos_write(lp, REG_DWCEQOS_DMA_MODE, DWCEQOS_DMA_MODE_SWR);
1283
1284 do {
1285 udelay(100);
1286 i--;
1287 reg = dwceqos_read(lp, REG_DWCEQOS_DMA_MODE);
1288 } while ((reg & DWCEQOS_DMA_MODE_SWR) && i);
1289 /* We might experience a timeout if the chip clock mux is broken */
1290 if (!i)
1291 netdev_err(lp->ndev, "DMA reset timed out!\n");
1292}
1293
1294static void dwceqos_fatal_bus_error(struct net_local *lp, u32 dma_status)
1295{
1296 if (dma_status & DWCEQOS_DMA_CH0_IS_TEB) {
1297 netdev_err(lp->ndev, "txdma bus error %s %s (status=%08x)\n",
1298 dma_status & DWCEQOS_DMA_CH0_IS_TX_ERR_READ ?
1299 "read" : "write",
1300 dma_status & DWCEQOS_DMA_CH0_IS_TX_ERR_DESCR ?
1301 "descr" : "data",
1302 dma_status);
1303
1304 print_status(lp);
1305 }
1306 if (dma_status & DWCEQOS_DMA_CH0_IS_REB) {
1307 netdev_err(lp->ndev, "rxdma bus error %s %s (status=%08x)\n",
1308 dma_status & DWCEQOS_DMA_CH0_IS_RX_ERR_READ ?
1309 "read" : "write",
1310 dma_status & DWCEQOS_DMA_CH0_IS_RX_ERR_DESCR ?
1311 "descr" : "data",
1312 dma_status);
1313
1314 print_status(lp);
1315 }
1316}
1317
1318static void dwceqos_mmc_interrupt(struct net_local *lp)
1319{
1320 unsigned long flags;
1321
1322 spin_lock_irqsave(&lp->stats_lock, flags);
1323
1324 /* A latched mmc interrupt can not be masked, we must read
1325 * all the counters with an interrupt pending.
1326 */
1327 dwceqos_read_mmc_counters(lp,
1328 dwceqos_read(lp, REG_DWCEQOS_MMC_RXIRQ),
1329 dwceqos_read(lp, REG_DWCEQOS_MMC_TXIRQ));
1330
1331 spin_unlock_irqrestore(&lp->stats_lock, flags);
1332}
1333
1334static void dwceqos_mac_interrupt(struct net_local *lp)
1335{
1336 u32 cause;
1337
1338 cause = dwceqos_read(lp, REG_DWCEQOS_MAC_IS);
1339
1340 if (cause & DWCEQOS_MAC_IS_MMC_INT)
1341 dwceqos_mmc_interrupt(lp);
1342}
1343
1344static irqreturn_t dwceqos_interrupt(int irq, void *dev_id)
1345{
1346 struct net_device *ndev = dev_id;
1347 struct net_local *lp = netdev_priv(ndev);
1348
1349 u32 cause;
1350 u32 dma_status;
1351 irqreturn_t ret = IRQ_NONE;
1352
1353 cause = dwceqos_read(lp, REG_DWCEQOS_DMA_IS);
1354 /* DMA Channel 0 Interrupt */
1355 if (cause & DWCEQOS_DMA_IS_DC0IS) {
1356 dma_status = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_STA);
1357
1358 /* Transmit Interrupt */
1359 if (dma_status & DWCEQOS_DMA_CH0_IS_TI) {
1360 tasklet_schedule(&lp->tx_bdreclaim_tasklet);
1361 dwceqos_dma_disable_txirq(lp);
1362 }
1363
1364 /* Receive Interrupt */
1365 if (dma_status & DWCEQOS_DMA_CH0_IS_RI) {
1366 /* Disable RX IRQs */
1367 dwceqos_dma_disable_rxirq(lp);
1368 napi_schedule(&lp->napi);
1369 }
1370
1371 /* Fatal Bus Error interrupt */
1372 if (unlikely(dma_status & DWCEQOS_DMA_CH0_IS_FBE)) {
1373 dwceqos_fatal_bus_error(lp, dma_status);
1374
1375 /* errata 9000831707 */
1376 dma_status |= DWCEQOS_DMA_CH0_IS_TEB |
1377 DWCEQOS_DMA_CH0_IS_REB;
1378 }
1379
1380 /* Ack all DMA Channel 0 IRQs */
1381 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_STA, dma_status);
1382 ret = IRQ_HANDLED;
1383 }
1384
1385 if (cause & DWCEQOS_DMA_IS_MTLIS) {
1386 u32 val = dwceqos_read(lp, REG_DWCEQOS_MTL_Q0_ISCTRL);
1387
1388 dwceqos_write(lp, REG_DWCEQOS_MTL_Q0_ISCTRL, val);
1389 ret = IRQ_HANDLED;
1390 }
1391
1392 if (cause & DWCEQOS_DMA_IS_MACIS) {
1393 dwceqos_mac_interrupt(lp);
1394 ret = IRQ_HANDLED;
1395 }
1396 return ret;
1397}
1398
1399static void dwceqos_set_rx_flowcontrol(struct net_local *lp, bool enable)
1400{
1401 u32 regval;
1402 unsigned long flags;
1403
1404 spin_lock_irqsave(&lp->hw_lock, flags);
1405
1406 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_RX_FLOW_CTRL);
1407 if (enable)
1408 regval |= DWCEQOS_MAC_RX_FLOW_CTRL_RFE;
1409 else
1410 regval &= ~DWCEQOS_MAC_RX_FLOW_CTRL_RFE;
1411 dwceqos_write(lp, REG_DWCEQOS_MAC_RX_FLOW_CTRL, regval);
1412
1413 spin_unlock_irqrestore(&lp->hw_lock, flags);
1414}
1415
1416static void dwceqos_set_tx_flowcontrol(struct net_local *lp, bool enable)
1417{
1418 u32 regval;
1419 unsigned long flags;
1420
1421 spin_lock_irqsave(&lp->hw_lock, flags);
1422
1423 /* MTL flow control */
1424 regval = dwceqos_read(lp, REG_DWCEQOS_MTL_RXQ0_OPER);
1425 if (enable)
1426 regval |= DWCEQOS_MTL_RXQ_EHFC;
1427 else
1428 regval &= ~DWCEQOS_MTL_RXQ_EHFC;
1429
1430 dwceqos_write(lp, REG_DWCEQOS_MTL_RXQ0_OPER, regval);
1431
1432 /* MAC flow control */
1433 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_Q0_TX_FLOW);
1434 if (enable)
1435 regval |= DWCEQOS_MAC_Q0_TX_FLOW_TFE;
1436 else
1437 regval &= ~DWCEQOS_MAC_Q0_TX_FLOW_TFE;
1438 dwceqos_write(lp, REG_DWCEQOS_MAC_Q0_TX_FLOW, regval);
1439
1440 spin_unlock_irqrestore(&lp->hw_lock, flags);
1441}
1442
1443static void dwceqos_configure_flow_control(struct net_local *lp)
1444{
1445 u32 regval;
1446 unsigned long flags;
1447 int RQS, RFD, RFA;
1448
1449 spin_lock_irqsave(&lp->hw_lock, flags);
1450
1451 regval = dwceqos_read(lp, REG_DWCEQOS_MTL_RXQ0_OPER);
1452
1453 /* The queue size is in units of 256 bytes. We want 512 bytes units for
1454 * the threshold fields.
1455 */
1456 RQS = ((regval >> 20) & 0x3FF) + 1;
1457 RQS /= 2;
1458
1459 /* The thresholds are relative to a full queue, with a bias
1460 * of 1 KiByte below full.
1461 */
1462 RFD = RQS / 2 - 2;
1463 RFA = RQS / 8 - 2;
1464
1465 regval = (regval & 0xFFF000FF) | (RFD << 14) | (RFA << 8);
1466
1467 if (RFD >= 0 && RFA >= 0) {
1468 dwceqos_write(lp, REG_DWCEQOS_MTL_RXQ0_OPER, regval);
1469 } else {
1470 netdev_warn(lp->ndev,
1471 "FIFO too small for flow control.");
1472 }
1473
1474 regval = DWCEQOS_MAC_Q0_TX_FLOW_PT(256) |
1475 DWCEQOS_MAC_Q0_TX_FLOW_PLT_4_SLOTS;
1476
1477 dwceqos_write(lp, REG_DWCEQOS_MAC_Q0_TX_FLOW, regval);
1478
1479 spin_unlock_irqrestore(&lp->hw_lock, flags);
1480}
1481
1482static void dwceqos_configure_clock(struct net_local *lp)
1483{
1484 unsigned long rate_mhz = clk_get_rate(lp->apb_pclk) / 1000000;
1485
1486 BUG_ON(!rate_mhz);
1487
1488 dwceqos_write(lp,
1489 REG_DWCEQOS_MAC_1US_TIC_COUNTER,
1490 DWCEQOS_MAC_1US_TIC_COUNTER_VAL(rate_mhz - 1));
1491}
1492
1493static void dwceqos_configure_bus(struct net_local *lp)
1494{
1495 u32 sysbus_reg;
1496
1497 /* N.B. We do not support the Fixed Burst mode because it
1498 * opens a race window by making HW access to DMA descriptors
1499 * non-atomic.
1500 */
1501
1502 sysbus_reg = DWCEQOS_DMA_SYSBUS_MODE_AAL;
1503
1504 if (lp->bus_cfg.en_lpi)
1505 sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_EN_LPI;
1506
1507 if (lp->bus_cfg.burst_map)
1508 sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_BURST(
1509 lp->bus_cfg.burst_map);
1510 else
1511 sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_BURST(
1512 DWCEQOS_DMA_SYSBUS_MODE_BURST_DEFAULT);
1513
1514 if (lp->bus_cfg.read_requests)
1515 sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT(
1516 lp->bus_cfg.read_requests - 1);
1517 else
1518 sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT(
1519 DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT_DEFAULT);
1520
1521 if (lp->bus_cfg.write_requests)
1522 sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT(
1523 lp->bus_cfg.write_requests - 1);
1524 else
1525 sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT(
1526 DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT_DEFAULT);
1527
1528 if (netif_msg_hw(lp))
1529 netdev_dbg(lp->ndev, "SysbusMode %#X\n", sysbus_reg);
1530
1531 dwceqos_write(lp, REG_DWCEQOS_DMA_SYSBUS_MODE, sysbus_reg);
1532}
1533
1534static void dwceqos_init_hw(struct net_local *lp)
1535{
1536 u32 regval;
1537 u32 buswidth;
1538 u32 dma_skip;
1539
1540 /* Software reset */
1541 dwceqos_reset_hw(lp);
1542
1543 dwceqos_configure_bus(lp);
1544
1545 /* Probe data bus width, 32/64/128 bits. */
1546 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL, 0xF);
1547 regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL);
1548 buswidth = (regval ^ 0xF) + 1;
1549
1550 /* Cache-align dma descriptors. */
1551 dma_skip = (sizeof(struct dwceqos_dma_desc) - 16) / buswidth;
1552 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_CTRL,
1553 DWCEQOS_DMA_CH_CTRL_DSL(dma_skip) |
1554 DWCEQOS_DMA_CH_CTRL_PBLX8);
1555
1556 /* Initialize DMA Channel 0 */
1557 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_LEN, DWCEQOS_TX_DCNT - 1);
1558 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_LEN, DWCEQOS_RX_DCNT - 1);
1559 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_LIST,
1560 (u32)lp->tx_descs_addr);
1561 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_LIST,
1562 (u32)lp->rx_descs_addr);
1563
1564 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL,
1565 lp->tx_descs_tail_addr);
1566 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_TAIL,
1567 lp->rx_descs_tail_addr);
1568
1569 if (lp->bus_cfg.tx_pbl)
1570 regval = DWCEQOS_DMA_CH_CTRL_PBL(lp->bus_cfg.tx_pbl);
1571 else
1572 regval = DWCEQOS_DMA_CH_CTRL_PBL(2);
1573
1574 /* Enable TSO if the HW support it */
1575 if (lp->feature1 & DWCEQOS_MAC_HW_FEATURE1_TSOEN)
1576 regval |= DWCEQOS_DMA_CH_TX_TSE;
1577
1578 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TX_CTRL, regval);
1579
1580 if (lp->bus_cfg.rx_pbl)
1581 regval = DWCEQOS_DMA_CH_CTRL_PBL(lp->bus_cfg.rx_pbl);
1582 else
1583 regval = DWCEQOS_DMA_CH_CTRL_PBL(2);
1584
1585 regval |= DWCEQOS_DMA_CH_RX_CTRL_BUFSIZE(DWCEQOS_DWCEQOS_RX_BUF_SIZE);
1586 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RX_CTRL, regval);
1587
1588 regval |= DWCEQOS_DMA_CH_CTRL_START;
1589 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RX_CTRL, regval);
1590
1591 /* Initialize MTL Queues */
1592 regval = DWCEQOS_MTL_SCHALG_STRICT;
1593 dwceqos_write(lp, REG_DWCEQOS_MTL_OPER, regval);
1594
1595 regval = DWCEQOS_MTL_TXQ_SIZE(
1596 DWCEQOS_MAC_HW_FEATURE1_TXFIFOSIZE(lp->feature1)) |
1597 DWCEQOS_MTL_TXQ_TXQEN | DWCEQOS_MTL_TXQ_TSF |
1598 DWCEQOS_MTL_TXQ_TTC512;
1599 dwceqos_write(lp, REG_DWCEQOS_MTL_TXQ0_OPER, regval);
1600
1601 regval = DWCEQOS_MTL_RXQ_SIZE(
1602 DWCEQOS_MAC_HW_FEATURE1_RXFIFOSIZE(lp->feature1)) |
1603 DWCEQOS_MTL_RXQ_FUP | DWCEQOS_MTL_RXQ_FEP | DWCEQOS_MTL_RXQ_RSF;
1604 dwceqos_write(lp, REG_DWCEQOS_MTL_RXQ0_OPER, regval);
1605
1606 dwceqos_configure_flow_control(lp);
1607
1608 /* Initialize MAC */
1609 dwceqos_set_umac_addr(lp, lp->ndev->dev_addr, 0);
1610
1611 lp->eee_enabled = 0;
1612
1613 dwceqos_configure_clock(lp);
1614
1615 /* MMC counters */
1616
1617 /* probe implemented counters */
1618 dwceqos_write(lp, REG_DWCEQOS_MMC_RXIRQMASK, ~0u);
1619 dwceqos_write(lp, REG_DWCEQOS_MMC_TXIRQMASK, ~0u);
1620 lp->mmc_rx_counters_mask = dwceqos_read(lp, REG_DWCEQOS_MMC_RXIRQMASK);
1621 lp->mmc_tx_counters_mask = dwceqos_read(lp, REG_DWCEQOS_MMC_TXIRQMASK);
1622
1623 dwceqos_write(lp, REG_DWCEQOS_MMC_CTRL, DWCEQOS_MMC_CTRL_CNTRST |
1624 DWCEQOS_MMC_CTRL_RSTONRD);
1625 dwceqos_enable_mmc_interrupt(lp);
1626
1627 /* Enable Interrupts */
1628 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE,
1629 DWCEQOS_DMA_CH0_IE_NIE |
1630 DWCEQOS_DMA_CH0_IE_RIE | DWCEQOS_DMA_CH0_IE_TIE |
1631 DWCEQOS_DMA_CH0_IE_AIE |
1632 DWCEQOS_DMA_CH0_IE_FBEE);
1633
1634 dwceqos_write(lp, REG_DWCEQOS_MAC_IE, 0);
1635
1636 dwceqos_write(lp, REG_DWCEQOS_MAC_CFG, DWCEQOS_MAC_CFG_IPC |
1637 DWCEQOS_MAC_CFG_DM | DWCEQOS_MAC_CFG_TE | DWCEQOS_MAC_CFG_RE);
1638
1639 /* Start TX DMA */
1640 regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_TX_CTRL);
1641 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TX_CTRL,
1642 regval | DWCEQOS_DMA_CH_CTRL_START);
1643
1644 /* Enable MAC TX/RX */
1645 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_CFG);
1646 dwceqos_write(lp, REG_DWCEQOS_MAC_CFG,
1647 regval | DWCEQOS_MAC_CFG_TE | DWCEQOS_MAC_CFG_RE);
1648}
1649
1650static void dwceqos_tx_reclaim(unsigned long data)
1651{
1652 struct net_device *ndev = (struct net_device *)data;
1653 struct net_local *lp = netdev_priv(ndev);
1654 unsigned int tx_bytes = 0;
1655 unsigned int tx_packets = 0;
1656
1657 spin_lock(&lp->tx_lock);
1658
1659 while (lp->tx_free < DWCEQOS_TX_DCNT) {
1660 struct dwceqos_dma_desc *dd = &lp->tx_descs[lp->tx_cur];
1661 struct ring_desc *rd = &lp->tx_skb[lp->tx_cur];
1662
1663 /* Descriptor still being held by DMA ? */
1664 if (dd->des3 & DWCEQOS_DMA_TDES3_OWN)
1665 break;
1666
1667 if (rd->mapping)
1668 dma_unmap_single(ndev->dev.parent, rd->mapping, rd->len,
1669 DMA_TO_DEVICE);
1670
1671 if (unlikely(rd->skb)) {
1672 ++tx_packets;
1673 tx_bytes += rd->skb->len;
1674 dev_consume_skb_any(rd->skb);
1675 }
1676
1677 rd->skb = NULL;
1678 rd->mapping = 0;
1679 lp->tx_free++;
1680 lp->tx_cur = (lp->tx_cur + 1) % DWCEQOS_TX_DCNT;
1681
1682 if ((dd->des3 & DWCEQOS_DMA_TDES3_LD) &&
1683 (dd->des3 & DWCEQOS_DMA_RDES3_ES)) {
1684 if (netif_msg_tx_err(lp))
1685 netdev_err(ndev, "TX Error, TDES3 = 0x%x\n",
1686 dd->des3);
1687 if (netif_msg_hw(lp))
1688 print_status(lp);
1689 }
1690 }
1691 spin_unlock(&lp->tx_lock);
1692
1693 netdev_completed_queue(ndev, tx_packets, tx_bytes);
1694
1695 dwceqos_dma_enable_txirq(lp);
1696 netif_wake_queue(ndev);
1697}
1698
1699static int dwceqos_rx(struct net_local *lp, int budget)
1700{
1701 struct sk_buff *skb;
1702 u32 tot_size = 0;
1703 unsigned int n_packets = 0;
1704 unsigned int n_descs = 0;
1705 u32 len;
1706
1707 struct dwceqos_dma_desc *dd;
1708 struct sk_buff *new_skb;
1709 dma_addr_t new_skb_baddr = 0;
1710
1711 while (n_descs < budget) {
1712 if (!dwceqos_packet_avail(lp))
1713 break;
1714
1715 new_skb = netdev_alloc_skb(lp->ndev, DWCEQOS_RX_BUF_SIZE);
1716 if (!new_skb) {
1717 netdev_err(lp->ndev, "no memory for new sk_buff\n");
1718 break;
1719 }
1720
1721 /* Get dma handle of skb->data */
1722 new_skb_baddr = (u32)dma_map_single(lp->ndev->dev.parent,
1723 new_skb->data,
1724 DWCEQOS_RX_BUF_SIZE,
1725 DMA_FROM_DEVICE);
1726 if (dma_mapping_error(lp->ndev->dev.parent, new_skb_baddr)) {
1727 netdev_err(lp->ndev, "DMA map error\n");
1728 dev_kfree_skb(new_skb);
1729 break;
1730 }
1731
1732 /* Read descriptor data after reading owner bit. */
1733 dma_rmb();
1734
1735 dd = &lp->rx_descs[lp->rx_cur];
1736 len = DWCEQOS_DMA_RDES3_PL(dd->des3);
1737 skb = lp->rx_skb[lp->rx_cur].skb;
1738
1739 /* Unmap old buffer */
1740 dma_unmap_single(lp->ndev->dev.parent,
1741 lp->rx_skb[lp->rx_cur].mapping,
1742 lp->rx_skb[lp->rx_cur].len, DMA_FROM_DEVICE);
1743
1744 /* Discard packet on reception error or bad checksum */
1745 if ((dd->des3 & DWCEQOS_DMA_RDES3_ES) ||
1746 (dd->des1 & DWCEQOS_DMA_RDES1_IPCE)) {
1747 dev_kfree_skb(skb);
1748 skb = NULL;
1749 } else {
1750 skb_put(skb, len);
1751 skb->protocol = eth_type_trans(skb, lp->ndev);
1752 switch (dd->des1 & DWCEQOS_DMA_RDES1_PT) {
1753 case DWCEQOS_DMA_RDES1_PT_UDP:
1754 case DWCEQOS_DMA_RDES1_PT_TCP:
1755 case DWCEQOS_DMA_RDES1_PT_ICMP:
1756 skb->ip_summed = CHECKSUM_UNNECESSARY;
1757 break;
1758 default:
1759 skb->ip_summed = CHECKSUM_NONE;
1760 break;
1761 }
1762 }
1763
1764 if (unlikely(!skb)) {
1765 if (netif_msg_rx_err(lp))
1766 netdev_dbg(lp->ndev, "rx error: des3=%X\n",
1767 lp->rx_descs[lp->rx_cur].des3);
1768 } else {
1769 tot_size += skb->len;
1770 n_packets++;
1771
1772 netif_receive_skb(skb);
1773 }
1774
1775 lp->rx_descs[lp->rx_cur].des0 = new_skb_baddr;
1776 lp->rx_descs[lp->rx_cur].des1 = 0;
1777 lp->rx_descs[lp->rx_cur].des2 = 0;
1778 /* The DMA must observe des0/1/2 written before des3. */
1779 wmb();
1780 lp->rx_descs[lp->rx_cur].des3 = DWCEQOS_DMA_RDES3_INTE |
1781 DWCEQOS_DMA_RDES3_OWN |
1782 DWCEQOS_DMA_RDES3_BUF1V;
1783
1784 lp->rx_skb[lp->rx_cur].mapping = new_skb_baddr;
1785 lp->rx_skb[lp->rx_cur].len = DWCEQOS_RX_BUF_SIZE;
1786 lp->rx_skb[lp->rx_cur].skb = new_skb;
1787
1788 n_descs++;
1789 lp->rx_cur = (lp->rx_cur + 1) % DWCEQOS_RX_DCNT;
1790 }
1791
1792 /* Make sure any ownership update is written to the descriptors before
1793 * DMA wakeup.
1794 */
1795 wmb();
1796
1797 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_STA, DWCEQOS_DMA_CH0_IS_RI);
1798 /* Wake up RX by writing tail pointer */
1799 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_TAIL,
1800 lp->rx_descs_tail_addr);
1801
1802 return n_descs;
1803}
1804
1805static int dwceqos_rx_poll(struct napi_struct *napi, int budget)
1806{
1807 struct net_local *lp = container_of(napi, struct net_local, napi);
1808 int work_done = 0;
1809
1810 work_done = dwceqos_rx(lp, budget - work_done);
1811
1812 if (!dwceqos_packet_avail(lp) && work_done < budget) {
1813 napi_complete(napi);
1814 dwceqos_dma_enable_rxirq(lp);
1815 } else {
1816 work_done = budget;
1817 }
1818
1819 return work_done;
1820}
1821
1822/* Reinitialize function if a TX timed out */
1823static void dwceqos_reinit_for_txtimeout(struct work_struct *data)
1824{
1825 struct net_local *lp = container_of(data, struct net_local,
1826 txtimeout_reinit);
1827
1828 netdev_err(lp->ndev, "transmit timeout %d s, resetting...\n",
1829 DWCEQOS_TX_TIMEOUT);
1830
1831 if (netif_msg_hw(lp))
1832 print_status(lp);
1833
1834 rtnl_lock();
1835 dwceqos_stop(lp->ndev);
1836 dwceqos_open(lp->ndev);
1837 rtnl_unlock();
1838}
1839
1840/* DT Probing function called by main probe */
1841static inline int dwceqos_probe_config_dt(struct platform_device *pdev)
1842{
1843 struct net_device *ndev;
1844 struct net_local *lp;
1845 const void *mac_address;
1846 struct dwceqos_bus_cfg *bus_cfg;
1847 struct device_node *np = pdev->dev.of_node;
1848
1849 ndev = platform_get_drvdata(pdev);
1850 lp = netdev_priv(ndev);
1851 bus_cfg = &lp->bus_cfg;
1852
1853 /* Set the MAC address. */
1854 mac_address = of_get_mac_address(pdev->dev.of_node);
1855 if (mac_address)
1856 ether_addr_copy(ndev->dev_addr, mac_address);
1857
1858 /* These are all optional parameters */
1859 lp->en_tx_lpi_clockgating = of_property_read_bool(np,
1860 "snps,en-tx-lpi-clockgating");
1861 bus_cfg->en_lpi = of_property_read_bool(np, "snps,en-lpi");
1862 of_property_read_u32(np, "snps,write-requests",
1863 &bus_cfg->write_requests);
1864 of_property_read_u32(np, "snps,read-requests", &bus_cfg->read_requests);
1865 of_property_read_u32(np, "snps,burst-map", &bus_cfg->burst_map);
1866 of_property_read_u32(np, "snps,txpbl", &bus_cfg->tx_pbl);
1867 of_property_read_u32(np, "snps,rxpbl", &bus_cfg->rx_pbl);
1868
1869 netdev_dbg(ndev, "BusCfg: lpi:%u wr:%u rr:%u bm:%X rxpbl:%u txpbl:%d\n",
1870 bus_cfg->en_lpi,
1871 bus_cfg->write_requests,
1872 bus_cfg->read_requests,
1873 bus_cfg->burst_map,
1874 bus_cfg->rx_pbl,
1875 bus_cfg->tx_pbl);
1876
1877 return 0;
1878}
1879
1880static int dwceqos_open(struct net_device *ndev)
1881{
1882 struct net_local *lp = netdev_priv(ndev);
1883 int res;
1884
1885 dwceqos_reset_state(lp);
1886 res = dwceqos_descriptor_init(lp);
1887 if (res) {
1888 netdev_err(ndev, "Unable to allocate DMA memory, rc %d\n", res);
1889 return res;
1890 }
1891 netdev_reset_queue(ndev);
1892
1893 napi_enable(&lp->napi);
1894 phy_start(lp->phy_dev);
1895 dwceqos_init_hw(lp);
1896
1897 netif_start_queue(ndev);
1898 tasklet_enable(&lp->tx_bdreclaim_tasklet);
1899
1900 return 0;
1901}
1902
1903static bool dweqos_is_tx_dma_suspended(struct net_local *lp)
1904{
1905 u32 reg;
1906
1907 reg = dwceqos_read(lp, REG_DWCEQOS_DMA_DEBUG_ST0);
1908 reg = DMA_GET_TX_STATE_CH0(reg);
1909
1910 return reg == DMA_TX_CH_SUSPENDED;
1911}
1912
1913static void dwceqos_drain_dma(struct net_local *lp)
1914{
1915 /* Wait for all pending TX buffers to be sent. Upper limit based
1916 * on max frame size on a 10 Mbit link.
1917 */
1918 size_t limit = (DWCEQOS_TX_DCNT * 1250) / 100;
1919
1920 while (!dweqos_is_tx_dma_suspended(lp) && limit--)
1921 usleep_range(100, 200);
1922}
1923
1924static int dwceqos_stop(struct net_device *ndev)
1925{
1926 struct net_local *lp = netdev_priv(ndev);
1927
1928 phy_stop(lp->phy_dev);
1929
1930 tasklet_disable(&lp->tx_bdreclaim_tasklet);
1931 netif_stop_queue(ndev);
1932 napi_disable(&lp->napi);
1933
1934 dwceqos_drain_dma(lp);
1935
1936 netif_tx_lock(lp->ndev);
1937 dwceqos_reset_hw(lp);
1938 dwceqos_descriptor_free(lp);
1939 netif_tx_unlock(lp->ndev);
1940
1941 return 0;
1942}
1943
1944static void dwceqos_dmadesc_set_ctx(struct net_local *lp,
1945 unsigned short gso_size)
1946{
1947 struct dwceqos_dma_desc *dd = &lp->tx_descs[lp->tx_next];
1948
1949 dd->des0 = 0;
1950 dd->des1 = 0;
1951 dd->des2 = gso_size;
1952 dd->des3 = DWCEQOS_DMA_TDES3_CTXT | DWCEQOS_DMA_TDES3_TCMSSV;
1953
1954 lp->tx_next = (lp->tx_next + 1) % DWCEQOS_TX_DCNT;
1955}
1956
1957static void dwceqos_tx_poll_demand(struct net_local *lp)
1958{
1959 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL,
1960 lp->tx_descs_tail_addr);
1961}
1962
1963struct dwceqos_tx {
1964 size_t nr_descriptors;
1965 size_t initial_descriptor;
1966 size_t last_descriptor;
1967 size_t prev_gso_size;
1968 size_t network_header_len;
1969};
1970
1971static void dwceqos_tx_prepare(struct sk_buff *skb, struct net_local *lp,
1972 struct dwceqos_tx *tx)
1973{
1974 size_t n = 1;
1975 size_t i;
1976
1977 if (skb_is_gso(skb) && skb_shinfo(skb)->gso_size != lp->gso_size)
1978 ++n;
1979
1980 for (i = 0; i < skb_shinfo(skb)->nr_frags; ++i) {
1981 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1982
1983 n += (skb_frag_size(frag) + BYTES_PER_DMA_DESC - 1) /
1984 BYTES_PER_DMA_DESC;
1985 }
1986
1987 tx->nr_descriptors = n;
1988 tx->initial_descriptor = lp->tx_next;
1989 tx->last_descriptor = lp->tx_next;
1990 tx->prev_gso_size = lp->gso_size;
1991
1992 tx->network_header_len = skb_transport_offset(skb);
1993 if (skb_is_gso(skb))
1994 tx->network_header_len += tcp_hdrlen(skb);
1995}
1996
1997static int dwceqos_tx_linear(struct sk_buff *skb, struct net_local *lp,
1998 struct dwceqos_tx *tx)
1999{
2000 struct ring_desc *rd;
2001 struct dwceqos_dma_desc *dd;
2002 size_t payload_len;
2003 dma_addr_t dma_handle;
2004
2005 if (skb_is_gso(skb) && skb_shinfo(skb)->gso_size != lp->gso_size) {
2006 dwceqos_dmadesc_set_ctx(lp, skb_shinfo(skb)->gso_size);
2007 lp->gso_size = skb_shinfo(skb)->gso_size;
2008 }
2009
2010 dma_handle = dma_map_single(lp->ndev->dev.parent, skb->data,
2011 skb_headlen(skb), DMA_TO_DEVICE);
2012
2013 if (dma_mapping_error(lp->ndev->dev.parent, dma_handle)) {
2014 netdev_err(lp->ndev, "TX DMA Mapping error\n");
2015 return -ENOMEM;
2016 }
2017
2018 rd = &lp->tx_skb[lp->tx_next];
2019 dd = &lp->tx_descs[lp->tx_next];
2020
2021 rd->skb = NULL;
2022 rd->len = skb_headlen(skb);
2023 rd->mapping = dma_handle;
2024
2025 /* Set up DMA Descriptor */
2026 dd->des0 = dma_handle;
2027
2028 if (skb_is_gso(skb)) {
2029 payload_len = skb_headlen(skb) - tx->network_header_len;
2030
2031 if (payload_len)
2032 dd->des1 = dma_handle + tx->network_header_len;
2033 dd->des2 = tx->network_header_len |
2034 DWCEQOS_DMA_DES2_B2L(payload_len);
2035 dd->des3 = DWCEQOS_DMA_TDES3_TSE |
2036 DWCEQOS_DMA_DES3_THL((tcp_hdrlen(skb) / 4)) |
2037 (skb->len - tx->network_header_len);
2038 } else {
2039 dd->des1 = 0;
2040 dd->des2 = skb_headlen(skb);
2041 dd->des3 = skb->len;
2042
2043 switch (skb->ip_summed) {
2044 case CHECKSUM_PARTIAL:
2045 dd->des3 |= DWCEQOS_DMA_TDES3_CA;
2046 case CHECKSUM_NONE:
2047 case CHECKSUM_UNNECESSARY:
2048 case CHECKSUM_COMPLETE:
2049 default:
2050 break;
2051 }
2052 }
2053
2054 dd->des3 |= DWCEQOS_DMA_TDES3_FD;
2055 if (lp->tx_next != tx->initial_descriptor)
2056 dd->des3 |= DWCEQOS_DMA_TDES3_OWN;
2057
2058 tx->last_descriptor = lp->tx_next;
2059 lp->tx_next = (lp->tx_next + 1) % DWCEQOS_TX_DCNT;
2060
2061 return 0;
2062}
2063
2064static int dwceqos_tx_frags(struct sk_buff *skb, struct net_local *lp,
2065 struct dwceqos_tx *tx)
2066{
2067 struct ring_desc *rd = NULL;
2068 struct dwceqos_dma_desc *dd;
2069 dma_addr_t dma_handle;
2070 size_t i;
2071
2072 /* Setup more ring and DMA descriptor if the packet is fragmented */
2073 for (i = 0; i < skb_shinfo(skb)->nr_frags; ++i) {
2074 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2075 size_t frag_size;
2076 size_t consumed_size;
2077
2078 /* Map DMA Area */
2079 dma_handle = skb_frag_dma_map(lp->ndev->dev.parent, frag, 0,
2080 skb_frag_size(frag),
2081 DMA_TO_DEVICE);
2082 if (dma_mapping_error(lp->ndev->dev.parent, dma_handle)) {
2083 netdev_err(lp->ndev, "DMA Mapping error\n");
2084 return -ENOMEM;
2085 }
2086
2087 /* order-3 fragments span more than one descriptor. */
2088 frag_size = skb_frag_size(frag);
2089 consumed_size = 0;
2090 while (consumed_size < frag_size) {
2091 size_t dma_size = min_t(size_t, 16376,
2092 frag_size - consumed_size);
2093
2094 rd = &lp->tx_skb[lp->tx_next];
2095 memset(rd, 0, sizeof(*rd));
2096
2097 dd = &lp->tx_descs[lp->tx_next];
2098
2099 /* Set DMA Descriptor fields */
2100 dd->des0 = dma_handle;
2101 dd->des1 = 0;
2102 dd->des2 = dma_size;
2103
2104 if (skb_is_gso(skb))
2105 dd->des3 = (skb->len - tx->network_header_len);
2106 else
2107 dd->des3 = skb->len;
2108
2109 dd->des3 |= DWCEQOS_DMA_TDES3_OWN;
2110
2111 tx->last_descriptor = lp->tx_next;
2112 lp->tx_next = (lp->tx_next + 1) % DWCEQOS_TX_DCNT;
2113 consumed_size += dma_size;
2114 }
2115
2116 rd->len = skb_frag_size(frag);
2117 rd->mapping = dma_handle;
2118 }
2119
2120 return 0;
2121}
2122
2123static void dwceqos_tx_finalize(struct sk_buff *skb, struct net_local *lp,
2124 struct dwceqos_tx *tx)
2125{
2126 lp->tx_descs[tx->last_descriptor].des3 |= DWCEQOS_DMA_TDES3_LD;
2127 lp->tx_descs[tx->last_descriptor].des2 |= DWCEQOS_DMA_TDES2_IOC;
2128
2129 lp->tx_skb[tx->last_descriptor].skb = skb;
2130
2131 /* Make all descriptor updates visible to the DMA before setting the
2132 * owner bit.
2133 */
2134 wmb();
2135
2136 lp->tx_descs[tx->initial_descriptor].des3 |= DWCEQOS_DMA_TDES3_OWN;
2137
2138 /* Make the owner bit visible before TX wakeup. */
2139 wmb();
2140
2141 dwceqos_tx_poll_demand(lp);
2142}
2143
2144static void dwceqos_tx_rollback(struct net_local *lp, struct dwceqos_tx *tx)
2145{
2146 size_t i = tx->initial_descriptor;
2147
2148 while (i != lp->tx_next) {
2149 if (lp->tx_skb[i].mapping)
2150 dma_unmap_single(lp->ndev->dev.parent,
2151 lp->tx_skb[i].mapping,
2152 lp->tx_skb[i].len,
2153 DMA_TO_DEVICE);
2154
2155 lp->tx_skb[i].mapping = 0;
2156 lp->tx_skb[i].skb = NULL;
2157
2158 memset(&lp->tx_descs[i], 0, sizeof(lp->tx_descs[i]));
2159
2160 i = (i + 1) % DWCEQOS_TX_DCNT;
2161 }
2162
2163 lp->tx_next = tx->initial_descriptor;
2164 lp->gso_size = tx->prev_gso_size;
2165}
2166
2167static int dwceqos_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2168{
2169 struct net_local *lp = netdev_priv(ndev);
2170 struct dwceqos_tx trans;
2171 int err;
2172
2173 dwceqos_tx_prepare(skb, lp, &trans);
2174 if (lp->tx_free < trans.nr_descriptors) {
2175 netif_stop_queue(ndev);
2176 return NETDEV_TX_BUSY;
2177 }
2178
2179 err = dwceqos_tx_linear(skb, lp, &trans);
2180 if (err)
2181 goto tx_error;
2182
2183 err = dwceqos_tx_frags(skb, lp, &trans);
2184 if (err)
2185 goto tx_error;
2186
2187 WARN_ON(lp->tx_next !=
2188 ((trans.initial_descriptor + trans.nr_descriptors) %
2189 DWCEQOS_TX_DCNT));
2190
2191 dwceqos_tx_finalize(skb, lp, &trans);
2192
2193 netdev_sent_queue(ndev, skb->len);
2194
2195 spin_lock_bh(&lp->tx_lock);
2196 lp->tx_free -= trans.nr_descriptors;
2197 spin_unlock_bh(&lp->tx_lock);
2198
2199 ndev->trans_start = jiffies;
2200 return 0;
2201
2202tx_error:
2203 dwceqos_tx_rollback(lp, &trans);
2204 dev_kfree_skb(skb);
2205 return 0;
2206}
2207
2208/* Set MAC address and then update HW accordingly */
2209static int dwceqos_set_mac_address(struct net_device *ndev, void *addr)
2210{
2211 struct net_local *lp = netdev_priv(ndev);
2212 struct sockaddr *hwaddr = (struct sockaddr *)addr;
2213
2214 if (netif_running(ndev))
2215 return -EBUSY;
2216
2217 if (!is_valid_ether_addr(hwaddr->sa_data))
2218 return -EADDRNOTAVAIL;
2219
2220 memcpy(ndev->dev_addr, hwaddr->sa_data, ndev->addr_len);
2221
2222 dwceqos_set_umac_addr(lp, lp->ndev->dev_addr, 0);
2223 return 0;
2224}
2225
2226static void dwceqos_tx_timeout(struct net_device *ndev)
2227{
2228 struct net_local *lp = netdev_priv(ndev);
2229
2230 queue_work(lp->txtimeout_handler_wq, &lp->txtimeout_reinit);
2231}
2232
2233static void dwceqos_set_umac_addr(struct net_local *lp, unsigned char *addr,
2234 unsigned int reg_n)
2235{
2236 unsigned long data;
2237
2238 data = (addr[5] << 8) | addr[4];
2239 dwceqos_write(lp, DWCEQOS_ADDR_HIGH(reg_n),
2240 data | DWCEQOS_MAC_MAC_ADDR_HI_EN);
2241 data = (addr[3] << 24) | (addr[2] << 16) | (addr[1] << 8) | addr[0];
2242 dwceqos_write(lp, DWCEQOS_ADDR_LOW(reg_n), data);
2243}
2244
2245static void dwceqos_disable_umac_addr(struct net_local *lp, unsigned int reg_n)
2246{
2247 /* Do not disable MAC address 0 */
2248 if (reg_n != 0)
2249 dwceqos_write(lp, DWCEQOS_ADDR_HIGH(reg_n), 0);
2250}
2251
2252static void dwceqos_set_rx_mode(struct net_device *ndev)
2253{
2254 struct net_local *lp = netdev_priv(ndev);
2255 u32 regval = 0;
2256 u32 mc_filter[2];
2257 int reg = 1;
2258 struct netdev_hw_addr *ha;
2259 unsigned int max_mac_addr;
2260
2261 max_mac_addr = DWCEQOS_MAX_PERFECT_ADDRESSES(lp->feature1);
2262
2263 if (ndev->flags & IFF_PROMISC) {
2264 regval = DWCEQOS_MAC_PKT_FILT_PR;
2265 } else if (((netdev_mc_count(ndev) > DWCEQOS_HASH_TABLE_SIZE) ||
2266 (ndev->flags & IFF_ALLMULTI))) {
2267 regval = DWCEQOS_MAC_PKT_FILT_PM;
2268 dwceqos_write(lp, REG_DWCEQOS_HASTABLE_LO, 0xffffffff);
2269 dwceqos_write(lp, REG_DWCEQOS_HASTABLE_HI, 0xffffffff);
2270 } else if (!netdev_mc_empty(ndev)) {
2271 regval = DWCEQOS_MAC_PKT_FILT_HMC;
2272 memset(mc_filter, 0, sizeof(mc_filter));
2273 netdev_for_each_mc_addr(ha, ndev) {
2274 /* The upper 6 bits of the calculated CRC are used to
2275 * index the contens of the hash table
2276 */
2277 int bit_nr = bitrev32(~crc32_le(~0, ha->addr, 6)) >> 26;
2278 /* The most significant bit determines the register
2279 * to use (H/L) while the other 5 bits determine
2280 * the bit within the register.
2281 */
2282 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2283 }
2284 dwceqos_write(lp, REG_DWCEQOS_HASTABLE_LO, mc_filter[0]);
2285 dwceqos_write(lp, REG_DWCEQOS_HASTABLE_HI, mc_filter[1]);
2286 }
2287 if (netdev_uc_count(ndev) > max_mac_addr) {
2288 regval |= DWCEQOS_MAC_PKT_FILT_PR;
2289 } else {
2290 netdev_for_each_uc_addr(ha, ndev) {
2291 dwceqos_set_umac_addr(lp, ha->addr, reg);
2292 reg++;
2293 }
2294 for (; reg < DWCEQOS_MAX_PERFECT_ADDRESSES(lp->feature1); reg++)
2295 dwceqos_disable_umac_addr(lp, reg);
2296 }
2297 dwceqos_write(lp, REG_DWCEQOS_MAC_PKT_FILT, regval);
2298}
2299
2300#ifdef CONFIG_NET_POLL_CONTROLLER
2301static void dwceqos_poll_controller(struct net_device *ndev)
2302{
2303 disable_irq(ndev->irq);
2304 dwceqos_interrupt(ndev->irq, ndev);
2305 enable_irq(ndev->irq);
2306}
2307#endif
2308
2309static void dwceqos_read_mmc_counters(struct net_local *lp, u32 rx_mask,
2310 u32 tx_mask)
2311{
2312 if (tx_mask & BIT(27))
2313 lp->mmc_counters.txlpitranscntr +=
2314 dwceqos_read(lp, DWC_MMC_TXLPITRANSCNTR);
2315 if (tx_mask & BIT(26))
2316 lp->mmc_counters.txpiuscntr +=
2317 dwceqos_read(lp, DWC_MMC_TXLPIUSCNTR);
2318 if (tx_mask & BIT(25))
2319 lp->mmc_counters.txoversize_g +=
2320 dwceqos_read(lp, DWC_MMC_TXOVERSIZE_G);
2321 if (tx_mask & BIT(24))
2322 lp->mmc_counters.txvlanpackets_g +=
2323 dwceqos_read(lp, DWC_MMC_TXVLANPACKETS_G);
2324 if (tx_mask & BIT(23))
2325 lp->mmc_counters.txpausepackets +=
2326 dwceqos_read(lp, DWC_MMC_TXPAUSEPACKETS);
2327 if (tx_mask & BIT(22))
2328 lp->mmc_counters.txexcessdef +=
2329 dwceqos_read(lp, DWC_MMC_TXEXCESSDEF);
2330 if (tx_mask & BIT(21))
2331 lp->mmc_counters.txpacketcount_g +=
2332 dwceqos_read(lp, DWC_MMC_TXPACKETCOUNT_G);
2333 if (tx_mask & BIT(20))
2334 lp->mmc_counters.txoctetcount_g +=
2335 dwceqos_read(lp, DWC_MMC_TXOCTETCOUNT_G);
2336 if (tx_mask & BIT(19))
2337 lp->mmc_counters.txcarriererror +=
2338 dwceqos_read(lp, DWC_MMC_TXCARRIERERROR);
2339 if (tx_mask & BIT(18))
2340 lp->mmc_counters.txexcesscol +=
2341 dwceqos_read(lp, DWC_MMC_TXEXCESSCOL);
2342 if (tx_mask & BIT(17))
2343 lp->mmc_counters.txlatecol +=
2344 dwceqos_read(lp, DWC_MMC_TXLATECOL);
2345 if (tx_mask & BIT(16))
2346 lp->mmc_counters.txdeferred +=
2347 dwceqos_read(lp, DWC_MMC_TXDEFERRED);
2348 if (tx_mask & BIT(15))
2349 lp->mmc_counters.txmulticol_g +=
2350 dwceqos_read(lp, DWC_MMC_TXMULTICOL_G);
2351 if (tx_mask & BIT(14))
2352 lp->mmc_counters.txsinglecol_g +=
2353 dwceqos_read(lp, DWC_MMC_TXSINGLECOL_G);
2354 if (tx_mask & BIT(13))
2355 lp->mmc_counters.txunderflowerror +=
2356 dwceqos_read(lp, DWC_MMC_TXUNDERFLOWERROR);
2357 if (tx_mask & BIT(12))
2358 lp->mmc_counters.txbroadcastpackets_gb +=
2359 dwceqos_read(lp, DWC_MMC_TXBROADCASTPACKETS_GB);
2360 if (tx_mask & BIT(11))
2361 lp->mmc_counters.txmulticastpackets_gb +=
2362 dwceqos_read(lp, DWC_MMC_TXMULTICASTPACKETS_GB);
2363 if (tx_mask & BIT(10))
2364 lp->mmc_counters.txunicastpackets_gb +=
2365 dwceqos_read(lp, DWC_MMC_TXUNICASTPACKETS_GB);
2366 if (tx_mask & BIT(9))
2367 lp->mmc_counters.tx1024tomaxoctets_gb +=
2368 dwceqos_read(lp, DWC_MMC_TX1024TOMAXOCTETS_GB);
2369 if (tx_mask & BIT(8))
2370 lp->mmc_counters.tx512to1023octets_gb +=
2371 dwceqos_read(lp, DWC_MMC_TX512TO1023OCTETS_GB);
2372 if (tx_mask & BIT(7))
2373 lp->mmc_counters.tx256to511octets_gb +=
2374 dwceqos_read(lp, DWC_MMC_TX256TO511OCTETS_GB);
2375 if (tx_mask & BIT(6))
2376 lp->mmc_counters.tx128to255octets_gb +=
2377 dwceqos_read(lp, DWC_MMC_TX128TO255OCTETS_GB);
2378 if (tx_mask & BIT(5))
2379 lp->mmc_counters.tx65to127octets_gb +=
2380 dwceqos_read(lp, DWC_MMC_TX65TO127OCTETS_GB);
2381 if (tx_mask & BIT(4))
2382 lp->mmc_counters.tx64octets_gb +=
2383 dwceqos_read(lp, DWC_MMC_TX64OCTETS_GB);
2384 if (tx_mask & BIT(3))
2385 lp->mmc_counters.txmulticastpackets_g +=
2386 dwceqos_read(lp, DWC_MMC_TXMULTICASTPACKETS_G);
2387 if (tx_mask & BIT(2))
2388 lp->mmc_counters.txbroadcastpackets_g +=
2389 dwceqos_read(lp, DWC_MMC_TXBROADCASTPACKETS_G);
2390 if (tx_mask & BIT(1))
2391 lp->mmc_counters.txpacketcount_gb +=
2392 dwceqos_read(lp, DWC_MMC_TXPACKETCOUNT_GB);
2393 if (tx_mask & BIT(0))
2394 lp->mmc_counters.txoctetcount_gb +=
2395 dwceqos_read(lp, DWC_MMC_TXOCTETCOUNT_GB);
2396
2397 if (rx_mask & BIT(27))
2398 lp->mmc_counters.rxlpitranscntr +=
2399 dwceqos_read(lp, DWC_MMC_RXLPITRANSCNTR);
2400 if (rx_mask & BIT(26))
2401 lp->mmc_counters.rxlpiuscntr +=
2402 dwceqos_read(lp, DWC_MMC_RXLPIUSCNTR);
2403 if (rx_mask & BIT(25))
2404 lp->mmc_counters.rxctrlpackets_g +=
2405 dwceqos_read(lp, DWC_MMC_RXCTRLPACKETS_G);
2406 if (rx_mask & BIT(24))
2407 lp->mmc_counters.rxrcverror +=
2408 dwceqos_read(lp, DWC_MMC_RXRCVERROR);
2409 if (rx_mask & BIT(23))
2410 lp->mmc_counters.rxwatchdog +=
2411 dwceqos_read(lp, DWC_MMC_RXWATCHDOG);
2412 if (rx_mask & BIT(22))
2413 lp->mmc_counters.rxvlanpackets_gb +=
2414 dwceqos_read(lp, DWC_MMC_RXVLANPACKETS_GB);
2415 if (rx_mask & BIT(21))
2416 lp->mmc_counters.rxfifooverflow +=
2417 dwceqos_read(lp, DWC_MMC_RXFIFOOVERFLOW);
2418 if (rx_mask & BIT(20))
2419 lp->mmc_counters.rxpausepackets +=
2420 dwceqos_read(lp, DWC_MMC_RXPAUSEPACKETS);
2421 if (rx_mask & BIT(19))
2422 lp->mmc_counters.rxoutofrangetype +=
2423 dwceqos_read(lp, DWC_MMC_RXOUTOFRANGETYPE);
2424 if (rx_mask & BIT(18))
2425 lp->mmc_counters.rxlengtherror +=
2426 dwceqos_read(lp, DWC_MMC_RXLENGTHERROR);
2427 if (rx_mask & BIT(17))
2428 lp->mmc_counters.rxunicastpackets_g +=
2429 dwceqos_read(lp, DWC_MMC_RXUNICASTPACKETS_G);
2430 if (rx_mask & BIT(16))
2431 lp->mmc_counters.rx1024tomaxoctets_gb +=
2432 dwceqos_read(lp, DWC_MMC_RX1024TOMAXOCTETS_GB);
2433 if (rx_mask & BIT(15))
2434 lp->mmc_counters.rx512to1023octets_gb +=
2435 dwceqos_read(lp, DWC_MMC_RX512TO1023OCTETS_GB);
2436 if (rx_mask & BIT(14))
2437 lp->mmc_counters.rx256to511octets_gb +=
2438 dwceqos_read(lp, DWC_MMC_RX256TO511OCTETS_GB);
2439 if (rx_mask & BIT(13))
2440 lp->mmc_counters.rx128to255octets_gb +=
2441 dwceqos_read(lp, DWC_MMC_RX128TO255OCTETS_GB);
2442 if (rx_mask & BIT(12))
2443 lp->mmc_counters.rx65to127octets_gb +=
2444 dwceqos_read(lp, DWC_MMC_RX65TO127OCTETS_GB);
2445 if (rx_mask & BIT(11))
2446 lp->mmc_counters.rx64octets_gb +=
2447 dwceqos_read(lp, DWC_MMC_RX64OCTETS_GB);
2448 if (rx_mask & BIT(10))
2449 lp->mmc_counters.rxoversize_g +=
2450 dwceqos_read(lp, DWC_MMC_RXOVERSIZE_G);
2451 if (rx_mask & BIT(9))
2452 lp->mmc_counters.rxundersize_g +=
2453 dwceqos_read(lp, DWC_MMC_RXUNDERSIZE_G);
2454 if (rx_mask & BIT(8))
2455 lp->mmc_counters.rxjabbererror +=
2456 dwceqos_read(lp, DWC_MMC_RXJABBERERROR);
2457 if (rx_mask & BIT(7))
2458 lp->mmc_counters.rxrunterror +=
2459 dwceqos_read(lp, DWC_MMC_RXRUNTERROR);
2460 if (rx_mask & BIT(6))
2461 lp->mmc_counters.rxalignmenterror +=
2462 dwceqos_read(lp, DWC_MMC_RXALIGNMENTERROR);
2463 if (rx_mask & BIT(5))
2464 lp->mmc_counters.rxcrcerror +=
2465 dwceqos_read(lp, DWC_MMC_RXCRCERROR);
2466 if (rx_mask & BIT(4))
2467 lp->mmc_counters.rxmulticastpackets_g +=
2468 dwceqos_read(lp, DWC_MMC_RXMULTICASTPACKETS_G);
2469 if (rx_mask & BIT(3))
2470 lp->mmc_counters.rxbroadcastpackets_g +=
2471 dwceqos_read(lp, DWC_MMC_RXBROADCASTPACKETS_G);
2472 if (rx_mask & BIT(2))
2473 lp->mmc_counters.rxoctetcount_g +=
2474 dwceqos_read(lp, DWC_MMC_RXOCTETCOUNT_G);
2475 if (rx_mask & BIT(1))
2476 lp->mmc_counters.rxoctetcount_gb +=
2477 dwceqos_read(lp, DWC_MMC_RXOCTETCOUNT_GB);
2478 if (rx_mask & BIT(0))
2479 lp->mmc_counters.rxpacketcount_gb +=
2480 dwceqos_read(lp, DWC_MMC_RXPACKETCOUNT_GB);
2481}
2482
2483static struct rtnl_link_stats64*
2484dwceqos_get_stats64(struct net_device *ndev, struct rtnl_link_stats64 *s)
2485{
2486 unsigned long flags;
2487 struct net_local *lp = netdev_priv(ndev);
2488 struct dwceqos_mmc_counters *hwstats = &lp->mmc_counters;
2489
2490 spin_lock_irqsave(&lp->stats_lock, flags);
2491 dwceqos_read_mmc_counters(lp, lp->mmc_rx_counters_mask,
2492 lp->mmc_tx_counters_mask);
2493 spin_unlock_irqrestore(&lp->stats_lock, flags);
2494
2495 s->rx_packets = hwstats->rxpacketcount_gb;
2496 s->rx_bytes = hwstats->rxoctetcount_gb;
2497 s->rx_errors = hwstats->rxpacketcount_gb -
2498 hwstats->rxbroadcastpackets_g -
2499 hwstats->rxmulticastpackets_g -
2500 hwstats->rxunicastpackets_g;
2501 s->multicast = hwstats->rxmulticastpackets_g;
2502 s->rx_length_errors = hwstats->rxlengtherror;
2503 s->rx_crc_errors = hwstats->rxcrcerror;
2504 s->rx_fifo_errors = hwstats->rxfifooverflow;
2505
2506 s->tx_packets = hwstats->txpacketcount_gb;
2507 s->tx_bytes = hwstats->txoctetcount_gb;
2508
2509 if (lp->mmc_tx_counters_mask & BIT(21))
2510 s->tx_errors = hwstats->txpacketcount_gb -
2511 hwstats->txpacketcount_g;
2512 else
2513 s->tx_errors = hwstats->txunderflowerror +
2514 hwstats->txcarriererror;
2515
2516 return s;
2517}
2518
2519static int
2520dwceqos_get_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
2521{
2522 struct net_local *lp = netdev_priv(ndev);
2523 struct phy_device *phydev = lp->phy_dev;
2524
2525 if (!phydev)
2526 return -ENODEV;
2527
2528 return phy_ethtool_gset(phydev, ecmd);
2529}
2530
2531static int
2532dwceqos_set_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
2533{
2534 struct net_local *lp = netdev_priv(ndev);
2535 struct phy_device *phydev = lp->phy_dev;
2536
2537 if (!phydev)
2538 return -ENODEV;
2539
2540 return phy_ethtool_sset(phydev, ecmd);
2541}
2542
2543static void
2544dwceqos_get_drvinfo(struct net_device *ndev, struct ethtool_drvinfo *ed)
2545{
2546 const struct net_local *lp = netdev_priv(ndev);
2547
2548 strcpy(ed->driver, lp->pdev->dev.driver->name);
2549 strcpy(ed->version, DRIVER_VERSION);
2550}
2551
2552static void dwceqos_get_pauseparam(struct net_device *ndev,
2553 struct ethtool_pauseparam *pp)
2554{
2555 const struct net_local *lp = netdev_priv(ndev);
2556
2557 pp->autoneg = lp->flowcontrol.autoneg;
2558 pp->tx_pause = lp->flowcontrol.tx;
2559 pp->rx_pause = lp->flowcontrol.rx;
2560}
2561
2562static int dwceqos_set_pauseparam(struct net_device *ndev,
2563 struct ethtool_pauseparam *pp)
2564{
2565 struct net_local *lp = netdev_priv(ndev);
2566 int ret = 0;
2567
2568 lp->flowcontrol.autoneg = pp->autoneg;
2569 if (pp->autoneg) {
2570 lp->phy_dev->advertising |= ADVERTISED_Pause;
2571 lp->phy_dev->advertising |= ADVERTISED_Asym_Pause;
2572 } else {
2573 lp->phy_dev->advertising &= ~ADVERTISED_Pause;
2574 lp->phy_dev->advertising &= ~ADVERTISED_Asym_Pause;
2575 lp->flowcontrol.rx = pp->rx_pause;
2576 lp->flowcontrol.tx = pp->tx_pause;
2577 }
2578
2579 if (netif_running(ndev))
2580 ret = phy_start_aneg(lp->phy_dev);
2581
2582 return ret;
2583}
2584
2585static void dwceqos_get_strings(struct net_device *ndev, u32 stringset,
2586 u8 *data)
2587{
2588 size_t i;
2589
2590 if (stringset != ETH_SS_STATS)
2591 return;
2592
2593 for (i = 0; i < ARRAY_SIZE(dwceqos_ethtool_stats); ++i) {
2594 memcpy(data, dwceqos_ethtool_stats[i].stat_name,
2595 ETH_GSTRING_LEN);
2596 data += ETH_GSTRING_LEN;
2597 }
2598}
2599
2600static void dwceqos_get_ethtool_stats(struct net_device *ndev,
2601 struct ethtool_stats *stats, u64 *data)
2602{
2603 struct net_local *lp = netdev_priv(ndev);
2604 unsigned long flags;
2605 size_t i;
2606 u8 *mmcstat = (u8 *)&lp->mmc_counters;
2607
2608 spin_lock_irqsave(&lp->stats_lock, flags);
2609 dwceqos_read_mmc_counters(lp, lp->mmc_rx_counters_mask,
2610 lp->mmc_tx_counters_mask);
2611 spin_unlock_irqrestore(&lp->stats_lock, flags);
2612
2613 for (i = 0; i < ARRAY_SIZE(dwceqos_ethtool_stats); ++i) {
2614 memcpy(data,
2615 mmcstat + dwceqos_ethtool_stats[i].offset,
2616 sizeof(u64));
2617 data++;
2618 }
2619}
2620
2621static int dwceqos_get_sset_count(struct net_device *ndev, int sset)
2622{
2623 if (sset == ETH_SS_STATS)
2624 return ARRAY_SIZE(dwceqos_ethtool_stats);
2625
2626 return -EOPNOTSUPP;
2627}
2628
2629static void dwceqos_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2630 void *space)
2631{
2632 const struct net_local *lp = netdev_priv(dev);
2633 u32 *reg_space = (u32 *)space;
2634 int reg_offset;
2635 int reg_ix = 0;
2636
2637 /* MAC registers */
2638 for (reg_offset = START_MAC_REG_OFFSET;
2639 reg_offset <= MAX_DMA_REG_OFFSET; reg_offset += 4) {
2640 reg_space[reg_ix] = dwceqos_read(lp, reg_offset);
2641 reg_ix++;
2642 }
2643 /* MTL registers */
2644 for (reg_offset = START_MTL_REG_OFFSET;
2645 reg_offset <= MAX_MTL_REG_OFFSET; reg_offset += 4) {
2646 reg_space[reg_ix] = dwceqos_read(lp, reg_offset);
2647 reg_ix++;
2648 }
2649
2650 /* DMA registers */
2651 for (reg_offset = START_DMA_REG_OFFSET;
2652 reg_offset <= MAX_DMA_REG_OFFSET; reg_offset += 4) {
2653 reg_space[reg_ix] = dwceqos_read(lp, reg_offset);
2654 reg_ix++;
2655 }
2656
2657 BUG_ON(4 * reg_ix > REG_SPACE_SIZE);
2658}
2659
2660static int dwceqos_get_regs_len(struct net_device *dev)
2661{
2662 return REG_SPACE_SIZE;
2663}
2664
2665static inline const char *dwceqos_get_rx_lpi_state(u32 lpi_ctrl)
2666{
2667 return (lpi_ctrl & DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIST) ? "on" : "off";
2668}
2669
2670static inline const char *dwceqos_get_tx_lpi_state(u32 lpi_ctrl)
2671{
2672 return (lpi_ctrl & DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIST) ? "on" : "off";
2673}
2674
2675static int dwceqos_get_eee(struct net_device *ndev, struct ethtool_eee *edata)
2676{
2677 struct net_local *lp = netdev_priv(ndev);
2678 u32 lpi_status;
2679 u32 lpi_enabled;
2680
2681 if (!(lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_EEESEL))
2682 return -EOPNOTSUPP;
2683
2684 edata->eee_active = lp->eee_active;
2685 edata->eee_enabled = lp->eee_enabled;
2686 edata->tx_lpi_timer = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_ENTRY_TIMER);
2687 lpi_status = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
2688 lpi_enabled = !!(lpi_status & DWCEQOS_MAC_LPI_CTRL_STATUS_LIPTXA);
2689 edata->tx_lpi_enabled = lpi_enabled;
2690
2691 if (netif_msg_hw(lp)) {
2692 u32 regval;
2693
2694 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
2695
2696 netdev_info(lp->ndev, "MAC LPI State: RX:%s TX:%s\n",
2697 dwceqos_get_rx_lpi_state(regval),
2698 dwceqos_get_tx_lpi_state(regval));
2699 }
2700
2701 return phy_ethtool_get_eee(lp->phy_dev, edata);
2702}
2703
2704static int dwceqos_set_eee(struct net_device *ndev, struct ethtool_eee *edata)
2705{
2706 struct net_local *lp = netdev_priv(ndev);
2707 u32 regval;
2708 unsigned long flags;
2709
2710 if (!(lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_EEESEL))
2711 return -EOPNOTSUPP;
2712
2713 if (edata->eee_enabled && !lp->eee_active)
2714 return -EOPNOTSUPP;
2715
2716 if (edata->tx_lpi_enabled) {
2717 if (edata->tx_lpi_timer < DWCEQOS_LPI_TIMER_MIN ||
2718 edata->tx_lpi_timer > DWCEQOS_LPI_TIMER_MAX)
2719 return -EINVAL;
2720 }
2721
2722 lp->eee_enabled = edata->eee_enabled;
2723
2724 if (edata->eee_enabled && edata->tx_lpi_enabled) {
2725 dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_ENTRY_TIMER,
2726 edata->tx_lpi_timer);
2727
2728 spin_lock_irqsave(&lp->hw_lock, flags);
2729 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
2730 regval |= DWCEQOS_LPI_CTRL_ENABLE_EEE;
2731 if (lp->en_tx_lpi_clockgating)
2732 regval |= DWCEQOS_MAC_LPI_CTRL_STATUS_LPITCSE;
2733 dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
2734 spin_unlock_irqrestore(&lp->hw_lock, flags);
2735 } else {
2736 spin_lock_irqsave(&lp->hw_lock, flags);
2737 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
2738 regval &= ~DWCEQOS_LPI_CTRL_ENABLE_EEE;
2739 dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
2740 spin_unlock_irqrestore(&lp->hw_lock, flags);
2741 }
2742
2743 return phy_ethtool_set_eee(lp->phy_dev, edata);
2744}
2745
2746static u32 dwceqos_get_msglevel(struct net_device *ndev)
2747{
2748 const struct net_local *lp = netdev_priv(ndev);
2749
2750 return lp->msg_enable;
2751}
2752
2753static void dwceqos_set_msglevel(struct net_device *ndev, u32 msglevel)
2754{
2755 struct net_local *lp = netdev_priv(ndev);
2756
2757 lp->msg_enable = msglevel;
2758}
2759
2760static struct ethtool_ops dwceqos_ethtool_ops = {
2761 .get_settings = dwceqos_get_settings,
2762 .set_settings = dwceqos_set_settings,
2763 .get_drvinfo = dwceqos_get_drvinfo,
2764 .get_link = ethtool_op_get_link,
2765 .get_pauseparam = dwceqos_get_pauseparam,
2766 .set_pauseparam = dwceqos_set_pauseparam,
2767 .get_strings = dwceqos_get_strings,
2768 .get_ethtool_stats = dwceqos_get_ethtool_stats,
2769 .get_sset_count = dwceqos_get_sset_count,
2770 .get_regs = dwceqos_get_regs,
2771 .get_regs_len = dwceqos_get_regs_len,
2772 .get_eee = dwceqos_get_eee,
2773 .set_eee = dwceqos_set_eee,
2774 .get_msglevel = dwceqos_get_msglevel,
2775 .set_msglevel = dwceqos_set_msglevel,
2776};
2777
2778static struct net_device_ops netdev_ops = {
2779 .ndo_open = dwceqos_open,
2780 .ndo_stop = dwceqos_stop,
2781 .ndo_start_xmit = dwceqos_start_xmit,
2782 .ndo_set_rx_mode = dwceqos_set_rx_mode,
2783 .ndo_set_mac_address = dwceqos_set_mac_address,
2784#ifdef CONFIG_NET_POLL_CONTROLLER
2785 .ndo_poll_controller = dwceqos_poll_controller,
2786#endif
2787 .ndo_do_ioctl = dwceqos_ioctl,
2788 .ndo_tx_timeout = dwceqos_tx_timeout,
2789 .ndo_get_stats64 = dwceqos_get_stats64,
2790};
2791
2792static const struct of_device_id dwceq_of_match[] = {
2793 { .compatible = "snps,dwc-qos-ethernet-4.10", },
2794 {}
2795};
2796MODULE_DEVICE_TABLE(of, dwceq_of_match);
2797
2798static int dwceqos_probe(struct platform_device *pdev)
2799{
2800 struct resource *r_mem = NULL;
2801 struct net_device *ndev;
2802 struct net_local *lp;
2803 int ret = -ENXIO;
2804
2805 r_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2806 if (!r_mem) {
2807 dev_err(&pdev->dev, "no IO resource defined.\n");
2808 return -ENXIO;
2809 }
2810
2811 ndev = alloc_etherdev(sizeof(*lp));
2812 if (!ndev) {
2813 dev_err(&pdev->dev, "etherdev allocation failed.\n");
2814 return -ENOMEM;
2815 }
2816
2817 SET_NETDEV_DEV(ndev, &pdev->dev);
2818
2819 lp = netdev_priv(ndev);
2820 lp->ndev = ndev;
2821 lp->pdev = pdev;
2822 lp->msg_enable = netif_msg_init(debug, DWCEQOS_MSG_DEFAULT);
2823
2824 spin_lock_init(&lp->tx_lock);
2825 spin_lock_init(&lp->hw_lock);
2826 spin_lock_init(&lp->stats_lock);
2827
2828 lp->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk");
2829 if (IS_ERR(lp->apb_pclk)) {
2830 dev_err(&pdev->dev, "apb_pclk clock not found.\n");
2831 ret = PTR_ERR(lp->apb_pclk);
2832 goto err_out_free_netdev;
2833 }
2834
2835 ret = clk_prepare_enable(lp->apb_pclk);
2836 if (ret) {
2837 dev_err(&pdev->dev, "Unable to enable APER clock.\n");
2838 goto err_out_free_netdev;
2839 }
2840
2841 lp->baseaddr = devm_ioremap_resource(&pdev->dev, r_mem);
2842 if (IS_ERR(lp->baseaddr)) {
2843 dev_err(&pdev->dev, "failed to map baseaddress.\n");
2844 ret = PTR_ERR(lp->baseaddr);
2845 goto err_out_clk_dis_aper;
2846 }
2847
2848 ndev->irq = platform_get_irq(pdev, 0);
2849 ndev->watchdog_timeo = DWCEQOS_TX_TIMEOUT * HZ;
2850 ndev->netdev_ops = &netdev_ops;
2851 ndev->ethtool_ops = &dwceqos_ethtool_ops;
2852 ndev->base_addr = r_mem->start;
2853
2854 dwceqos_get_hwfeatures(lp);
2855 dwceqos_mdio_set_csr(lp);
2856
2857 ndev->hw_features = NETIF_F_SG;
2858
2859 if (lp->feature1 & DWCEQOS_MAC_HW_FEATURE1_TSOEN)
2860 ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
2861
2862 if (lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_TXCOESEL)
2863 ndev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
2864
2865 if (lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_RXCOESEL)
2866 ndev->hw_features |= NETIF_F_RXCSUM;
2867
2868 ndev->features = ndev->hw_features;
2869
2870 netif_napi_add(ndev, &lp->napi, dwceqos_rx_poll, NAPI_POLL_WEIGHT);
2871
2872 ret = register_netdev(ndev);
2873 if (ret) {
2874 dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
2875 goto err_out_clk_dis_aper;
2876 }
2877
2878 lp->phy_ref_clk = devm_clk_get(&pdev->dev, "phy_ref_clk");
2879 if (IS_ERR(lp->phy_ref_clk)) {
2880 dev_err(&pdev->dev, "phy_ref_clk clock not found.\n");
2881 ret = PTR_ERR(lp->phy_ref_clk);
2882 goto err_out_unregister_netdev;
2883 }
2884
2885 ret = clk_prepare_enable(lp->phy_ref_clk);
2886 if (ret) {
2887 dev_err(&pdev->dev, "Unable to enable device clock.\n");
2888 goto err_out_unregister_netdev;
2889 }
2890
2891 lp->phy_node = of_parse_phandle(lp->pdev->dev.of_node,
2892 "phy-handle", 0);
2893 if (!lp->phy_node && of_phy_is_fixed_link(lp->pdev->dev.of_node)) {
2894 ret = of_phy_register_fixed_link(lp->pdev->dev.of_node);
2895 if (ret < 0) {
2896 dev_err(&pdev->dev, "invalid fixed-link");
2897 goto err_out_unregister_netdev;
2898 }
2899
2900 lp->phy_node = of_node_get(lp->pdev->dev.of_node);
2901 }
2902
2903 ret = of_get_phy_mode(lp->pdev->dev.of_node);
2904 if (ret < 0) {
2905 dev_err(&lp->pdev->dev, "error in getting phy i/f\n");
2906 goto err_out_unregister_clk_notifier;
2907 }
2908
2909 lp->phy_interface = ret;
2910
2911 ret = dwceqos_mii_init(lp);
2912 if (ret) {
2913 dev_err(&lp->pdev->dev, "error in dwceqos_mii_init\n");
2914 goto err_out_unregister_clk_notifier;
2915 }
2916
2917 ret = dwceqos_mii_probe(ndev);
2918 if (ret != 0) {
2919 netdev_err(ndev, "mii_probe fail.\n");
2920 ret = -ENXIO;
2921 goto err_out_unregister_clk_notifier;
2922 }
2923
2924 dwceqos_set_umac_addr(lp, lp->ndev->dev_addr, 0);
2925
2926 tasklet_init(&lp->tx_bdreclaim_tasklet, dwceqos_tx_reclaim,
2927 (unsigned long)ndev);
2928 tasklet_disable(&lp->tx_bdreclaim_tasklet);
2929
2930 lp->txtimeout_handler_wq = create_singlethread_workqueue(DRIVER_NAME);
2931 INIT_WORK(&lp->txtimeout_reinit, dwceqos_reinit_for_txtimeout);
2932
2933 platform_set_drvdata(pdev, ndev);
2934 ret = dwceqos_probe_config_dt(pdev);
2935 if (ret) {
2936 dev_err(&lp->pdev->dev, "Unable to retrieve DT, error %d\n",
2937 ret);
2938 goto err_out_unregister_clk_notifier;
2939 }
2940 dev_info(&lp->pdev->dev, "pdev->id %d, baseaddr 0x%08lx, irq %d\n",
2941 pdev->id, ndev->base_addr, ndev->irq);
2942
2943 ret = devm_request_irq(&pdev->dev, ndev->irq, &dwceqos_interrupt, 0,
2944 ndev->name, ndev);
2945 if (ret) {
2946 dev_err(&lp->pdev->dev, "Unable to request IRQ %d, error %d\n",
2947 ndev->irq, ret);
2948 goto err_out_unregister_clk_notifier;
2949 }
2950
2951 if (netif_msg_probe(lp))
2952 netdev_dbg(ndev, "net_local@%p\n", lp);
2953
2954 return 0;
2955
2956err_out_unregister_clk_notifier:
2957 clk_disable_unprepare(lp->phy_ref_clk);
2958err_out_unregister_netdev:
2959 unregister_netdev(ndev);
2960err_out_clk_dis_aper:
2961 clk_disable_unprepare(lp->apb_pclk);
2962err_out_free_netdev:
Markus Elfring3694bfb2015-11-07 16:30:34 +01002963 of_node_put(lp->phy_node);
Lars Persson077742d2015-07-28 12:01:48 +02002964 free_netdev(ndev);
2965 platform_set_drvdata(pdev, NULL);
2966 return ret;
2967}
2968
2969static int dwceqos_remove(struct platform_device *pdev)
2970{
2971 struct net_device *ndev = platform_get_drvdata(pdev);
2972 struct net_local *lp;
2973
2974 if (ndev) {
2975 lp = netdev_priv(ndev);
2976
2977 if (lp->phy_dev)
2978 phy_disconnect(lp->phy_dev);
2979 mdiobus_unregister(lp->mii_bus);
2980 kfree(lp->mii_bus->irq);
2981 mdiobus_free(lp->mii_bus);
2982
2983 unregister_netdev(ndev);
2984
2985 clk_disable_unprepare(lp->phy_ref_clk);
2986 clk_disable_unprepare(lp->apb_pclk);
2987
2988 free_netdev(ndev);
2989 }
2990
2991 return 0;
2992}
2993
2994static struct platform_driver dwceqos_driver = {
2995 .probe = dwceqos_probe,
2996 .remove = dwceqos_remove,
2997 .driver = {
2998 .name = DRIVER_NAME,
2999 .of_match_table = dwceq_of_match,
3000 },
3001};
3002
3003module_platform_driver(dwceqos_driver);
3004
3005MODULE_DESCRIPTION("DWC Ethernet QoS v4.10a driver");
3006MODULE_LICENSE("GPL v2");
3007MODULE_AUTHOR("Andreas Irestaal <andreas.irestal@axis.com>");
3008MODULE_AUTHOR("Lars Persson <lars.persson@axis.com>");