blob: b0a5486936c01cf3aa5f776b1dc70a520c7351b4 [file] [log] [blame]
Sourav Poddar505a1492013-08-20 18:55:48 +05301/*
2 * TI QSPI driver
3 *
4 * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
5 * Author: Sourav Poddar <sourav.poddar@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GPLv2.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16#include <linux/kernel.h>
17#include <linux/init.h>
18#include <linux/interrupt.h>
19#include <linux/module.h>
20#include <linux/device.h>
21#include <linux/delay.h>
22#include <linux/dma-mapping.h>
23#include <linux/dmaengine.h>
24#include <linux/omap-dma.h>
25#include <linux/platform_device.h>
26#include <linux/err.h>
27#include <linux/clk.h>
28#include <linux/io.h>
29#include <linux/slab.h>
30#include <linux/pm_runtime.h>
31#include <linux/of.h>
32#include <linux/of_device.h>
33#include <linux/pinctrl/consumer.h>
Vignesh R4dea6c92015-12-11 09:39:57 +053034#include <linux/mfd/syscon.h>
35#include <linux/regmap.h>
Sourav Poddar505a1492013-08-20 18:55:48 +053036
37#include <linux/spi/spi.h>
38
39struct ti_qspi_regs {
40 u32 clkctrl;
41};
42
43struct ti_qspi {
Vignesh R5720ec02016-08-17 15:22:37 +053044 struct completion transfer_complete;
45
Sourav Poddar505a1492013-08-20 18:55:48 +053046 /* list synchronization */
47 struct mutex list_lock;
48
49 struct spi_master *master;
50 void __iomem *base;
Sourav Poddar6b3938a2013-12-06 19:54:43 +053051 void __iomem *mmap_base;
Vignesh R4dea6c92015-12-11 09:39:57 +053052 struct regmap *ctrl_base;
53 unsigned int ctrl_reg;
Sourav Poddar505a1492013-08-20 18:55:48 +053054 struct clk *fclk;
55 struct device *dev;
56
57 struct ti_qspi_regs ctx_reg;
58
Vignesh R5720ec02016-08-17 15:22:37 +053059 dma_addr_t mmap_phys_base;
60 struct dma_chan *rx_chan;
61
Sourav Poddar505a1492013-08-20 18:55:48 +053062 u32 spi_max_frequency;
63 u32 cmd;
64 u32 dc;
Sourav Poddar6b3938a2013-12-06 19:54:43 +053065
Vignesh R4dea6c92015-12-11 09:39:57 +053066 bool mmap_enabled;
Sourav Poddar505a1492013-08-20 18:55:48 +053067};
68
69#define QSPI_PID (0x0)
70#define QSPI_SYSCONFIG (0x10)
Sourav Poddar505a1492013-08-20 18:55:48 +053071#define QSPI_SPI_CLOCK_CNTRL_REG (0x40)
72#define QSPI_SPI_DC_REG (0x44)
73#define QSPI_SPI_CMD_REG (0x48)
74#define QSPI_SPI_STATUS_REG (0x4c)
75#define QSPI_SPI_DATA_REG (0x50)
Vignesh R4dea6c92015-12-11 09:39:57 +053076#define QSPI_SPI_SETUP_REG(n) ((0x54 + 4 * n))
Sourav Poddar505a1492013-08-20 18:55:48 +053077#define QSPI_SPI_SWITCH_REG (0x64)
Sourav Poddar505a1492013-08-20 18:55:48 +053078#define QSPI_SPI_DATA_REG_1 (0x68)
79#define QSPI_SPI_DATA_REG_2 (0x6c)
80#define QSPI_SPI_DATA_REG_3 (0x70)
81
82#define QSPI_COMPLETION_TIMEOUT msecs_to_jiffies(2000)
83
84#define QSPI_FCLK 192000000
85
86/* Clock Control */
87#define QSPI_CLK_EN (1 << 31)
88#define QSPI_CLK_DIV_MAX 0xffff
89
90/* Command */
91#define QSPI_EN_CS(n) (n << 28)
92#define QSPI_WLEN(n) ((n - 1) << 19)
93#define QSPI_3_PIN (1 << 18)
94#define QSPI_RD_SNGL (1 << 16)
95#define QSPI_WR_SNGL (2 << 16)
96#define QSPI_RD_DUAL (3 << 16)
97#define QSPI_RD_QUAD (7 << 16)
98#define QSPI_INVAL (4 << 16)
Sourav Poddar505a1492013-08-20 18:55:48 +053099#define QSPI_FLEN(n) ((n - 1) << 0)
Vignesh Rf682c4f2015-08-20 16:00:59 +0530100#define QSPI_WLEN_MAX_BITS 128
101#define QSPI_WLEN_MAX_BYTES 16
Ben Hutchingsea1b60f2016-04-12 12:56:25 +0100102#define QSPI_WLEN_MASK QSPI_WLEN(QSPI_WLEN_MAX_BITS)
Sourav Poddar505a1492013-08-20 18:55:48 +0530103
104/* STATUS REGISTER */
Mugunthan V N00611042015-02-18 00:33:51 +0530105#define BUSY 0x01
Sourav Poddar505a1492013-08-20 18:55:48 +0530106#define WC 0x02
107
Sourav Poddar505a1492013-08-20 18:55:48 +0530108/* Device Control */
109#define QSPI_DD(m, n) (m << (3 + n * 8))
110#define QSPI_CKPHA(n) (1 << (2 + n * 8))
111#define QSPI_CSPOL(n) (1 << (1 + n * 8))
112#define QSPI_CKPOL(n) (1 << (n * 8))
113
114#define QSPI_FRAME 4096
115
116#define QSPI_AUTOSUSPEND_TIMEOUT 2000
117
Vignesh R4dea6c92015-12-11 09:39:57 +0530118#define MEM_CS_EN(n) ((n + 1) << 8)
119#define MEM_CS_MASK (7 << 8)
120
121#define MM_SWITCH 0x1
122
123#define QSPI_SETUP_RD_NORMAL (0x0 << 12)
124#define QSPI_SETUP_RD_DUAL (0x1 << 12)
125#define QSPI_SETUP_RD_QUAD (0x3 << 12)
126#define QSPI_SETUP_ADDR_SHIFT 8
127#define QSPI_SETUP_DUMMY_SHIFT 10
128
Sourav Poddar505a1492013-08-20 18:55:48 +0530129static inline unsigned long ti_qspi_read(struct ti_qspi *qspi,
130 unsigned long reg)
131{
132 return readl(qspi->base + reg);
133}
134
135static inline void ti_qspi_write(struct ti_qspi *qspi,
136 unsigned long val, unsigned long reg)
137{
138 writel(val, qspi->base + reg);
139}
140
141static int ti_qspi_setup(struct spi_device *spi)
142{
143 struct ti_qspi *qspi = spi_master_get_devdata(spi->master);
144 struct ti_qspi_regs *ctx_reg = &qspi->ctx_reg;
145 int clk_div = 0, ret;
146 u32 clk_ctrl_reg, clk_rate, clk_mask;
147
148 if (spi->master->busy) {
Colin Ian King77cca632016-06-23 18:01:34 +0100149 dev_dbg(qspi->dev, "master busy doing other transfers\n");
Sourav Poddar505a1492013-08-20 18:55:48 +0530150 return -EBUSY;
151 }
152
153 if (!qspi->spi_max_frequency) {
154 dev_err(qspi->dev, "spi max frequency not defined\n");
155 return -EINVAL;
156 }
157
158 clk_rate = clk_get_rate(qspi->fclk);
159
160 clk_div = DIV_ROUND_UP(clk_rate, qspi->spi_max_frequency) - 1;
161
162 if (clk_div < 0) {
163 dev_dbg(qspi->dev, "clock divider < 0, using /1 divider\n");
164 return -EINVAL;
165 }
166
167 if (clk_div > QSPI_CLK_DIV_MAX) {
168 dev_dbg(qspi->dev, "clock divider >%d , using /%d divider\n",
169 QSPI_CLK_DIV_MAX, QSPI_CLK_DIV_MAX + 1);
170 return -EINVAL;
171 }
172
173 dev_dbg(qspi->dev, "hz: %d, clock divider %d\n",
174 qspi->spi_max_frequency, clk_div);
175
176 ret = pm_runtime_get_sync(qspi->dev);
Sourav Poddar05b96672013-11-19 18:37:15 +0530177 if (ret < 0) {
Zhang Qilongc6be4da2020-11-03 22:09:47 +0800178 pm_runtime_put_noidle(qspi->dev);
Sourav Poddar505a1492013-08-20 18:55:48 +0530179 dev_err(qspi->dev, "pm_runtime_get_sync() failed\n");
180 return ret;
181 }
182
183 clk_ctrl_reg = ti_qspi_read(qspi, QSPI_SPI_CLOCK_CNTRL_REG);
184
185 clk_ctrl_reg &= ~QSPI_CLK_EN;
186
187 /* disable SCLK */
188 ti_qspi_write(qspi, clk_ctrl_reg, QSPI_SPI_CLOCK_CNTRL_REG);
189
190 /* enable SCLK */
191 clk_mask = QSPI_CLK_EN | clk_div;
192 ti_qspi_write(qspi, clk_mask, QSPI_SPI_CLOCK_CNTRL_REG);
193 ctx_reg->clkctrl = clk_mask;
194
195 pm_runtime_mark_last_busy(qspi->dev);
196 ret = pm_runtime_put_autosuspend(qspi->dev);
197 if (ret < 0) {
198 dev_err(qspi->dev, "pm_runtime_put_autosuspend() failed\n");
199 return ret;
200 }
201
202 return 0;
203}
204
205static void ti_qspi_restore_ctx(struct ti_qspi *qspi)
206{
207 struct ti_qspi_regs *ctx_reg = &qspi->ctx_reg;
208
209 ti_qspi_write(qspi, ctx_reg->clkctrl, QSPI_SPI_CLOCK_CNTRL_REG);
210}
211
Mugunthan V N00611042015-02-18 00:33:51 +0530212static inline u32 qspi_is_busy(struct ti_qspi *qspi)
213{
214 u32 stat;
215 unsigned long timeout = jiffies + QSPI_COMPLETION_TIMEOUT;
216
217 stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
218 while ((stat & BUSY) && time_after(timeout, jiffies)) {
219 cpu_relax();
220 stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
221 }
222
223 WARN(stat & BUSY, "qspi busy\n");
224 return stat & BUSY;
225}
226
Vignesh R57c2ecd2015-10-13 15:51:05 +0530227static inline int ti_qspi_poll_wc(struct ti_qspi *qspi)
228{
229 u32 stat;
230 unsigned long timeout = jiffies + QSPI_COMPLETION_TIMEOUT;
231
232 do {
233 stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
234 if (stat & WC)
235 return 0;
236 cpu_relax();
237 } while (time_after(timeout, jiffies));
238
239 stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
240 if (stat & WC)
241 return 0;
242 return -ETIMEDOUT;
243}
244
Ben Hutchings1ff77602016-04-12 12:58:14 +0100245static int qspi_write_msg(struct ti_qspi *qspi, struct spi_transfer *t,
246 int count)
Sourav Poddar505a1492013-08-20 18:55:48 +0530247{
Ben Hutchings1ff77602016-04-12 12:58:14 +0100248 int wlen, xfer_len;
Sourav Poddar505a1492013-08-20 18:55:48 +0530249 unsigned int cmd;
250 const u8 *txbuf;
Vignesh Rf682c4f2015-08-20 16:00:59 +0530251 u32 data;
Sourav Poddar505a1492013-08-20 18:55:48 +0530252
253 txbuf = t->tx_buf;
254 cmd = qspi->cmd | QSPI_WR_SNGL;
Axel Lin3ab54622014-01-12 14:40:22 +0800255 wlen = t->bits_per_word >> 3; /* in bytes */
Vignesh Rf682c4f2015-08-20 16:00:59 +0530256 xfer_len = wlen;
Sourav Poddar505a1492013-08-20 18:55:48 +0530257
258 while (count) {
Mugunthan V N00611042015-02-18 00:33:51 +0530259 if (qspi_is_busy(qspi))
260 return -EBUSY;
261
Sourav Poddar505a1492013-08-20 18:55:48 +0530262 switch (wlen) {
Axel Lin3ab54622014-01-12 14:40:22 +0800263 case 1:
Sourav Poddar505a1492013-08-20 18:55:48 +0530264 dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %02x\n",
265 cmd, qspi->dc, *txbuf);
Vignesh Rf682c4f2015-08-20 16:00:59 +0530266 if (count >= QSPI_WLEN_MAX_BYTES) {
267 u32 *txp = (u32 *)txbuf;
268
269 data = cpu_to_be32(*txp++);
270 writel(data, qspi->base +
271 QSPI_SPI_DATA_REG_3);
272 data = cpu_to_be32(*txp++);
273 writel(data, qspi->base +
274 QSPI_SPI_DATA_REG_2);
275 data = cpu_to_be32(*txp++);
276 writel(data, qspi->base +
277 QSPI_SPI_DATA_REG_1);
278 data = cpu_to_be32(*txp++);
279 writel(data, qspi->base +
280 QSPI_SPI_DATA_REG);
281 xfer_len = QSPI_WLEN_MAX_BYTES;
282 cmd |= QSPI_WLEN(QSPI_WLEN_MAX_BITS);
283 } else {
284 writeb(*txbuf, qspi->base + QSPI_SPI_DATA_REG);
285 cmd = qspi->cmd | QSPI_WR_SNGL;
286 xfer_len = wlen;
287 cmd |= QSPI_WLEN(wlen);
288 }
Sourav Poddar505a1492013-08-20 18:55:48 +0530289 break;
Axel Lin3ab54622014-01-12 14:40:22 +0800290 case 2:
Sourav Poddar505a1492013-08-20 18:55:48 +0530291 dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %04x\n",
292 cmd, qspi->dc, *txbuf);
293 writew(*((u16 *)txbuf), qspi->base + QSPI_SPI_DATA_REG);
Sourav Poddar505a1492013-08-20 18:55:48 +0530294 break;
Axel Lin3ab54622014-01-12 14:40:22 +0800295 case 4:
Sourav Poddar505a1492013-08-20 18:55:48 +0530296 dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %08x\n",
297 cmd, qspi->dc, *txbuf);
298 writel(*((u32 *)txbuf), qspi->base + QSPI_SPI_DATA_REG);
Sourav Poddar505a1492013-08-20 18:55:48 +0530299 break;
300 }
Axel Lin3ab54622014-01-12 14:40:22 +0800301
302 ti_qspi_write(qspi, cmd, QSPI_SPI_CMD_REG);
Vignesh R57c2ecd2015-10-13 15:51:05 +0530303 if (ti_qspi_poll_wc(qspi)) {
Axel Lin3ab54622014-01-12 14:40:22 +0800304 dev_err(qspi->dev, "write timed out\n");
305 return -ETIMEDOUT;
306 }
Vignesh Rf682c4f2015-08-20 16:00:59 +0530307 txbuf += xfer_len;
308 count -= xfer_len;
Sourav Poddar505a1492013-08-20 18:55:48 +0530309 }
310
311 return 0;
312}
313
Ben Hutchings1ff77602016-04-12 12:58:14 +0100314static int qspi_read_msg(struct ti_qspi *qspi, struct spi_transfer *t,
315 int count)
Sourav Poddar505a1492013-08-20 18:55:48 +0530316{
Ben Hutchings1ff77602016-04-12 12:58:14 +0100317 int wlen;
Sourav Poddar505a1492013-08-20 18:55:48 +0530318 unsigned int cmd;
319 u8 *rxbuf;
320
321 rxbuf = t->rx_buf;
Sourav Poddar70e2e972013-08-23 15:12:16 +0530322 cmd = qspi->cmd;
323 switch (t->rx_nbits) {
324 case SPI_NBITS_DUAL:
325 cmd |= QSPI_RD_DUAL;
326 break;
327 case SPI_NBITS_QUAD:
328 cmd |= QSPI_RD_QUAD;
329 break;
330 default:
331 cmd |= QSPI_RD_SNGL;
332 break;
333 }
Axel Lin3ab54622014-01-12 14:40:22 +0800334 wlen = t->bits_per_word >> 3; /* in bytes */
Sourav Poddar505a1492013-08-20 18:55:48 +0530335
336 while (count) {
337 dev_dbg(qspi->dev, "rx cmd %08x dc %08x\n", cmd, qspi->dc);
Mugunthan V N00611042015-02-18 00:33:51 +0530338 if (qspi_is_busy(qspi))
339 return -EBUSY;
340
Sourav Poddar505a1492013-08-20 18:55:48 +0530341 ti_qspi_write(qspi, cmd, QSPI_SPI_CMD_REG);
Vignesh R57c2ecd2015-10-13 15:51:05 +0530342 if (ti_qspi_poll_wc(qspi)) {
Sourav Poddar505a1492013-08-20 18:55:48 +0530343 dev_err(qspi->dev, "read timed out\n");
344 return -ETIMEDOUT;
345 }
346 switch (wlen) {
Axel Lin3ab54622014-01-12 14:40:22 +0800347 case 1:
Sourav Poddar505a1492013-08-20 18:55:48 +0530348 *rxbuf = readb(qspi->base + QSPI_SPI_DATA_REG);
Sourav Poddar505a1492013-08-20 18:55:48 +0530349 break;
Axel Lin3ab54622014-01-12 14:40:22 +0800350 case 2:
Sourav Poddar505a1492013-08-20 18:55:48 +0530351 *((u16 *)rxbuf) = readw(qspi->base + QSPI_SPI_DATA_REG);
Sourav Poddar505a1492013-08-20 18:55:48 +0530352 break;
Axel Lin3ab54622014-01-12 14:40:22 +0800353 case 4:
Sourav Poddar505a1492013-08-20 18:55:48 +0530354 *((u32 *)rxbuf) = readl(qspi->base + QSPI_SPI_DATA_REG);
Sourav Poddar505a1492013-08-20 18:55:48 +0530355 break;
356 }
Axel Lin3ab54622014-01-12 14:40:22 +0800357 rxbuf += wlen;
358 count -= wlen;
Sourav Poddar505a1492013-08-20 18:55:48 +0530359 }
360
361 return 0;
362}
363
Ben Hutchings1ff77602016-04-12 12:58:14 +0100364static int qspi_transfer_msg(struct ti_qspi *qspi, struct spi_transfer *t,
365 int count)
Sourav Poddar505a1492013-08-20 18:55:48 +0530366{
367 int ret;
368
369 if (t->tx_buf) {
Ben Hutchings1ff77602016-04-12 12:58:14 +0100370 ret = qspi_write_msg(qspi, t, count);
Sourav Poddar505a1492013-08-20 18:55:48 +0530371 if (ret) {
372 dev_dbg(qspi->dev, "Error while writing\n");
373 return ret;
374 }
375 }
376
377 if (t->rx_buf) {
Ben Hutchings1ff77602016-04-12 12:58:14 +0100378 ret = qspi_read_msg(qspi, t, count);
Sourav Poddar505a1492013-08-20 18:55:48 +0530379 if (ret) {
380 dev_dbg(qspi->dev, "Error while reading\n");
381 return ret;
382 }
383 }
384
385 return 0;
386}
387
Vignesh R5720ec02016-08-17 15:22:37 +0530388static void ti_qspi_dma_callback(void *param)
389{
390 struct ti_qspi *qspi = param;
391
392 complete(&qspi->transfer_complete);
393}
394
395static int ti_qspi_dma_xfer(struct ti_qspi *qspi, dma_addr_t dma_dst,
396 dma_addr_t dma_src, size_t len)
397{
398 struct dma_chan *chan = qspi->rx_chan;
399 struct dma_device *dma_dev = chan->device;
400 dma_cookie_t cookie;
401 enum dma_ctrl_flags flags = DMA_CTRL_ACK | DMA_PREP_INTERRUPT;
402 struct dma_async_tx_descriptor *tx;
403 int ret;
404
405 tx = dma_dev->device_prep_dma_memcpy(chan, dma_dst, dma_src,
406 len, flags);
407 if (!tx) {
408 dev_err(qspi->dev, "device_prep_dma_memcpy error\n");
409 return -EIO;
410 }
411
412 tx->callback = ti_qspi_dma_callback;
413 tx->callback_param = qspi;
414 cookie = tx->tx_submit(tx);
415
416 ret = dma_submit_error(cookie);
417 if (ret) {
418 dev_err(qspi->dev, "dma_submit_error %d\n", cookie);
419 return -EIO;
420 }
421
422 dma_async_issue_pending(chan);
423 ret = wait_for_completion_timeout(&qspi->transfer_complete,
424 msecs_to_jiffies(len));
425 if (ret <= 0) {
426 dmaengine_terminate_sync(chan);
427 dev_err(qspi->dev, "DMA wait_for_completion_timeout\n");
428 return -ETIMEDOUT;
429 }
430
431 return 0;
432}
433
434static int ti_qspi_dma_xfer_sg(struct ti_qspi *qspi, struct sg_table rx_sg,
435 loff_t from)
436{
437 struct scatterlist *sg;
438 dma_addr_t dma_src = qspi->mmap_phys_base + from;
439 dma_addr_t dma_dst;
440 int i, len, ret;
441
442 for_each_sg(rx_sg.sgl, sg, rx_sg.nents, i) {
443 dma_dst = sg_dma_address(sg);
444 len = sg_dma_len(sg);
445 ret = ti_qspi_dma_xfer(qspi, dma_dst, dma_src, len);
446 if (ret)
447 return ret;
448 dma_src += len;
449 }
450
451 return 0;
452}
453
Vignesh R4dea6c92015-12-11 09:39:57 +0530454static void ti_qspi_enable_memory_map(struct spi_device *spi)
455{
456 struct ti_qspi *qspi = spi_master_get_devdata(spi->master);
457
458 ti_qspi_write(qspi, MM_SWITCH, QSPI_SPI_SWITCH_REG);
459 if (qspi->ctrl_base) {
460 regmap_update_bits(qspi->ctrl_base, qspi->ctrl_reg,
Vignesh R1a3f2442019-01-29 13:14:22 +0530461 MEM_CS_MASK,
462 MEM_CS_EN(spi->chip_select));
Vignesh R4dea6c92015-12-11 09:39:57 +0530463 }
464 qspi->mmap_enabled = true;
465}
466
467static void ti_qspi_disable_memory_map(struct spi_device *spi)
468{
469 struct ti_qspi *qspi = spi_master_get_devdata(spi->master);
470
471 ti_qspi_write(qspi, 0, QSPI_SPI_SWITCH_REG);
472 if (qspi->ctrl_base)
473 regmap_update_bits(qspi->ctrl_base, qspi->ctrl_reg,
Vignesh R1a3f2442019-01-29 13:14:22 +0530474 MEM_CS_MASK, 0);
Vignesh R4dea6c92015-12-11 09:39:57 +0530475 qspi->mmap_enabled = false;
476}
477
478static void ti_qspi_setup_mmap_read(struct spi_device *spi,
479 struct spi_flash_read_message *msg)
480{
481 struct ti_qspi *qspi = spi_master_get_devdata(spi->master);
482 u32 memval = msg->read_opcode;
483
484 switch (msg->data_nbits) {
485 case SPI_NBITS_QUAD:
486 memval |= QSPI_SETUP_RD_QUAD;
487 break;
488 case SPI_NBITS_DUAL:
489 memval |= QSPI_SETUP_RD_DUAL;
490 break;
491 default:
492 memval |= QSPI_SETUP_RD_NORMAL;
493 break;
494 }
495 memval |= ((msg->addr_width - 1) << QSPI_SETUP_ADDR_SHIFT |
496 msg->dummy_bytes << QSPI_SETUP_DUMMY_SHIFT);
497 ti_qspi_write(qspi, memval,
498 QSPI_SPI_SETUP_REG(spi->chip_select));
499}
500
Vignesh R5720ec02016-08-17 15:22:37 +0530501static int ti_qspi_spi_flash_read(struct spi_device *spi,
Vignesh R4dea6c92015-12-11 09:39:57 +0530502 struct spi_flash_read_message *msg)
503{
504 struct ti_qspi *qspi = spi_master_get_devdata(spi->master);
505 int ret = 0;
506
507 mutex_lock(&qspi->list_lock);
508
509 if (!qspi->mmap_enabled)
510 ti_qspi_enable_memory_map(spi);
511 ti_qspi_setup_mmap_read(spi, msg);
Vignesh R5720ec02016-08-17 15:22:37 +0530512
513 if (qspi->rx_chan) {
514 if (msg->cur_msg_mapped) {
515 ret = ti_qspi_dma_xfer_sg(qspi, msg->rx_sg, msg->from);
516 if (ret)
517 goto err_unlock;
518 } else {
519 dev_err(qspi->dev, "Invalid address for DMA\n");
520 ret = -EIO;
521 goto err_unlock;
522 }
523 } else {
524 memcpy_fromio(msg->buf, qspi->mmap_base + msg->from, msg->len);
525 }
Vignesh R4dea6c92015-12-11 09:39:57 +0530526 msg->retlen = msg->len;
527
Vignesh R5720ec02016-08-17 15:22:37 +0530528err_unlock:
Vignesh R4dea6c92015-12-11 09:39:57 +0530529 mutex_unlock(&qspi->list_lock);
530
531 return ret;
532}
533
Sourav Poddar505a1492013-08-20 18:55:48 +0530534static int ti_qspi_start_transfer_one(struct spi_master *master,
535 struct spi_message *m)
536{
537 struct ti_qspi *qspi = spi_master_get_devdata(master);
538 struct spi_device *spi = m->spi;
539 struct spi_transfer *t;
540 int status = 0, ret;
Ben Hutchings1ff77602016-04-12 12:58:14 +0100541 unsigned int frame_len_words, transfer_len_words;
542 int wlen;
Sourav Poddar505a1492013-08-20 18:55:48 +0530543
544 /* setup device control reg */
545 qspi->dc = 0;
546
547 if (spi->mode & SPI_CPHA)
548 qspi->dc |= QSPI_CKPHA(spi->chip_select);
549 if (spi->mode & SPI_CPOL)
550 qspi->dc |= QSPI_CKPOL(spi->chip_select);
551 if (spi->mode & SPI_CS_HIGH)
552 qspi->dc |= QSPI_CSPOL(spi->chip_select);
553
Ben Hutchingsea1b60f2016-04-12 12:56:25 +0100554 frame_len_words = 0;
555 list_for_each_entry(t, &m->transfers, transfer_list)
556 frame_len_words += t->len / (t->bits_per_word >> 3);
557 frame_len_words = min_t(unsigned int, frame_len_words, QSPI_FRAME);
Sourav Poddar505a1492013-08-20 18:55:48 +0530558
559 /* setup command reg */
560 qspi->cmd = 0;
561 qspi->cmd |= QSPI_EN_CS(spi->chip_select);
Ben Hutchingsea1b60f2016-04-12 12:56:25 +0100562 qspi->cmd |= QSPI_FLEN(frame_len_words);
Sourav Poddar505a1492013-08-20 18:55:48 +0530563
Sourav Poddar505a1492013-08-20 18:55:48 +0530564 ti_qspi_write(qspi, qspi->dc, QSPI_SPI_DC_REG);
565
566 mutex_lock(&qspi->list_lock);
567
Vignesh R4dea6c92015-12-11 09:39:57 +0530568 if (qspi->mmap_enabled)
569 ti_qspi_disable_memory_map(spi);
570
Sourav Poddar505a1492013-08-20 18:55:48 +0530571 list_for_each_entry(t, &m->transfers, transfer_list) {
Ben Hutchingsea1b60f2016-04-12 12:56:25 +0100572 qspi->cmd = ((qspi->cmd & ~QSPI_WLEN_MASK) |
573 QSPI_WLEN(t->bits_per_word));
Sourav Poddar505a1492013-08-20 18:55:48 +0530574
Ben Hutchings1ff77602016-04-12 12:58:14 +0100575 wlen = t->bits_per_word >> 3;
576 transfer_len_words = min(t->len / wlen, frame_len_words);
577
578 ret = qspi_transfer_msg(qspi, t, transfer_len_words * wlen);
Sourav Poddar505a1492013-08-20 18:55:48 +0530579 if (ret) {
580 dev_dbg(qspi->dev, "transfer message failed\n");
Wei Yongjunb6460362013-09-01 09:01:00 +0800581 mutex_unlock(&qspi->list_lock);
Sourav Poddar505a1492013-08-20 18:55:48 +0530582 return -EINVAL;
583 }
584
Ben Hutchings1ff77602016-04-12 12:58:14 +0100585 m->actual_length += transfer_len_words * wlen;
586 frame_len_words -= transfer_len_words;
587 if (frame_len_words == 0)
588 break;
Sourav Poddar505a1492013-08-20 18:55:48 +0530589 }
590
591 mutex_unlock(&qspi->list_lock);
592
Vignesh Rbc27a532015-10-12 13:22:02 +0530593 ti_qspi_write(qspi, qspi->cmd | QSPI_INVAL, QSPI_SPI_CMD_REG);
Sourav Poddar505a1492013-08-20 18:55:48 +0530594 m->status = status;
595 spi_finalize_current_message(master);
596
Sourav Poddar505a1492013-08-20 18:55:48 +0530597 return status;
598}
599
Sourav Poddar505a1492013-08-20 18:55:48 +0530600static int ti_qspi_runtime_resume(struct device *dev)
601{
602 struct ti_qspi *qspi;
Sourav Poddar505a1492013-08-20 18:55:48 +0530603
Sourav Poddarf17414c2013-12-20 18:22:57 +0530604 qspi = dev_get_drvdata(dev);
Sourav Poddar505a1492013-08-20 18:55:48 +0530605 ti_qspi_restore_ctx(qspi);
606
607 return 0;
608}
609
610static const struct of_device_id ti_qspi_match[] = {
611 {.compatible = "ti,dra7xxx-qspi" },
Sourav Poddar09222fc2013-08-27 19:42:24 +0530612 {.compatible = "ti,am4372-qspi" },
Sourav Poddar505a1492013-08-20 18:55:48 +0530613 {},
614};
Sourav Poddare1432d32013-08-27 12:41:20 +0530615MODULE_DEVICE_TABLE(of, ti_qspi_match);
Sourav Poddar505a1492013-08-20 18:55:48 +0530616
617static int ti_qspi_probe(struct platform_device *pdev)
618{
619 struct ti_qspi *qspi;
620 struct spi_master *master;
Vignesh R4dea6c92015-12-11 09:39:57 +0530621 struct resource *r, *res_mmap;
Sourav Poddar505a1492013-08-20 18:55:48 +0530622 struct device_node *np = pdev->dev.of_node;
623 u32 max_freq;
624 int ret = 0, num_cs, irq;
Vignesh R5720ec02016-08-17 15:22:37 +0530625 dma_cap_mask_t mask;
Sourav Poddar505a1492013-08-20 18:55:48 +0530626
627 master = spi_alloc_master(&pdev->dev, sizeof(*qspi));
628 if (!master)
629 return -ENOMEM;
630
Sourav Poddar633795b2013-09-24 20:41:23 +0530631 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_RX_DUAL | SPI_RX_QUAD;
Sourav Poddar505a1492013-08-20 18:55:48 +0530632
Sourav Poddar505a1492013-08-20 18:55:48 +0530633 master->flags = SPI_MASTER_HALF_DUPLEX;
634 master->setup = ti_qspi_setup;
635 master->auto_runtime_pm = true;
636 master->transfer_one_message = ti_qspi_start_transfer_one;
637 master->dev.of_node = pdev->dev.of_node;
Axel Linaa188f92014-02-05 21:59:18 +0800638 master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(16) |
639 SPI_BPW_MASK(8);
Vignesh R5720ec02016-08-17 15:22:37 +0530640 master->spi_flash_read = ti_qspi_spi_flash_read;
Sourav Poddar505a1492013-08-20 18:55:48 +0530641
642 if (!of_property_read_u32(np, "num-cs", &num_cs))
643 master->num_chipselect = num_cs;
644
Sourav Poddar505a1492013-08-20 18:55:48 +0530645 qspi = spi_master_get_devdata(master);
646 qspi->master = master;
647 qspi->dev = &pdev->dev;
Wei Yongjun160a0612013-11-11 14:13:41 +0800648 platform_set_drvdata(pdev, qspi);
Sourav Poddar505a1492013-08-20 18:55:48 +0530649
Sourav Poddar6b3938a2013-12-06 19:54:43 +0530650 r = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qspi_base");
651 if (r == NULL) {
652 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
653 if (r == NULL) {
654 dev_err(&pdev->dev, "missing platform data\n");
655 return -ENODEV;
656 }
657 }
658
659 res_mmap = platform_get_resource_byname(pdev,
660 IORESOURCE_MEM, "qspi_mmap");
661 if (res_mmap == NULL) {
662 res_mmap = platform_get_resource(pdev, IORESOURCE_MEM, 1);
663 if (res_mmap == NULL) {
664 dev_err(&pdev->dev,
665 "memory mapped resource not required\n");
Sourav Poddar6b3938a2013-12-06 19:54:43 +0530666 }
667 }
668
Sourav Poddar505a1492013-08-20 18:55:48 +0530669 irq = platform_get_irq(pdev, 0);
670 if (irq < 0) {
671 dev_err(&pdev->dev, "no irq resource?\n");
672 return irq;
673 }
674
Sourav Poddar505a1492013-08-20 18:55:48 +0530675 mutex_init(&qspi->list_lock);
676
677 qspi->base = devm_ioremap_resource(&pdev->dev, r);
678 if (IS_ERR(qspi->base)) {
679 ret = PTR_ERR(qspi->base);
680 goto free_master;
681 }
682
Sourav Poddar6b3938a2013-12-06 19:54:43 +0530683
Vignesh R4dea6c92015-12-11 09:39:57 +0530684 if (of_property_read_bool(np, "syscon-chipselects")) {
685 qspi->ctrl_base =
686 syscon_regmap_lookup_by_phandle(np,
687 "syscon-chipselects");
688 if (IS_ERR(qspi->ctrl_base))
689 return PTR_ERR(qspi->ctrl_base);
690 ret = of_property_read_u32_index(np,
691 "syscon-chipselects",
692 1, &qspi->ctrl_reg);
693 if (ret) {
694 dev_err(&pdev->dev,
695 "couldn't get ctrl_mod reg index\n");
696 return ret;
Sourav Poddar6b3938a2013-12-06 19:54:43 +0530697 }
698 }
699
Sourav Poddar505a1492013-08-20 18:55:48 +0530700 qspi->fclk = devm_clk_get(&pdev->dev, "fck");
701 if (IS_ERR(qspi->fclk)) {
702 ret = PTR_ERR(qspi->fclk);
703 dev_err(&pdev->dev, "could not get clk: %d\n", ret);
704 }
705
Sourav Poddar505a1492013-08-20 18:55:48 +0530706 pm_runtime_use_autosuspend(&pdev->dev);
707 pm_runtime_set_autosuspend_delay(&pdev->dev, QSPI_AUTOSUSPEND_TIMEOUT);
708 pm_runtime_enable(&pdev->dev);
709
710 if (!of_property_read_u32(np, "spi-max-frequency", &max_freq))
711 qspi->spi_max_frequency = max_freq;
712
Vignesh R5720ec02016-08-17 15:22:37 +0530713 dma_cap_zero(mask);
714 dma_cap_set(DMA_MEMCPY, mask);
Sourav Poddar505a1492013-08-20 18:55:48 +0530715
Vignesh R5720ec02016-08-17 15:22:37 +0530716 qspi->rx_chan = dma_request_chan_by_mask(&mask);
717 if (!qspi->rx_chan) {
718 dev_err(qspi->dev,
719 "No Rx DMA available, trying mmap mode\n");
720 ret = 0;
721 goto no_dma;
722 }
723 master->dma_rx = qspi->rx_chan;
724 init_completion(&qspi->transfer_complete);
725 if (res_mmap)
726 qspi->mmap_phys_base = (dma_addr_t)res_mmap->start;
727
728no_dma:
729 if (!qspi->rx_chan && res_mmap) {
730 qspi->mmap_base = devm_ioremap_resource(&pdev->dev, res_mmap);
731 if (IS_ERR(qspi->mmap_base)) {
732 dev_info(&pdev->dev,
733 "mmap failed with error %ld using PIO mode\n",
734 PTR_ERR(qspi->mmap_base));
735 qspi->mmap_base = NULL;
736 master->spi_flash_read = NULL;
737 }
738 }
739 qspi->mmap_enabled = false;
740
741 ret = devm_spi_register_master(&pdev->dev, master);
742 if (!ret)
743 return 0;
Sourav Poddar505a1492013-08-20 18:55:48 +0530744
745free_master:
746 spi_master_put(master);
747 return ret;
748}
749
750static int ti_qspi_remove(struct platform_device *pdev)
751{
Jean-Jacques Hiblot3ac066e2016-05-31 17:56:23 +0200752 struct ti_qspi *qspi = platform_get_drvdata(pdev);
753 int rc;
754
755 rc = spi_master_suspend(qspi->master);
756 if (rc)
757 return rc;
758
Felipe Balbie6b51402015-10-29 08:57:30 -0500759 pm_runtime_put_sync(&pdev->dev);
Sourav Poddarcbcabb72013-11-19 18:37:16 +0530760 pm_runtime_disable(&pdev->dev);
761
Vignesh R5720ec02016-08-17 15:22:37 +0530762 if (qspi->rx_chan)
763 dma_release_channel(qspi->rx_chan);
764
Sourav Poddar505a1492013-08-20 18:55:48 +0530765 return 0;
766}
767
768static const struct dev_pm_ops ti_qspi_pm_ops = {
769 .runtime_resume = ti_qspi_runtime_resume,
770};
771
772static struct platform_driver ti_qspi_driver = {
773 .probe = ti_qspi_probe,
Mark Browndabefd52013-10-07 12:02:26 +0100774 .remove = ti_qspi_remove,
Sourav Poddar505a1492013-08-20 18:55:48 +0530775 .driver = {
Axel Lin5a33d302014-01-12 15:02:32 +0800776 .name = "ti-qspi",
Sourav Poddar505a1492013-08-20 18:55:48 +0530777 .pm = &ti_qspi_pm_ops,
778 .of_match_table = ti_qspi_match,
779 }
780};
781
782module_platform_driver(ti_qspi_driver);
783
784MODULE_AUTHOR("Sourav Poddar <sourav.poddar@ti.com>");
785MODULE_LICENSE("GPL v2");
786MODULE_DESCRIPTION("TI QSPI controller driver");
Axel Lin5a33d302014-01-12 15:02:32 +0800787MODULE_ALIAS("platform:ti-qspi");