blob: b0beeece4ab1bef5eb491aa2fa54c9f37f72fd06 [file] [log] [blame]
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001/* Copyright (c) 2012-2017, The Linux Foundation. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#ifndef __VIDC_HFI_API_H__
15#define __VIDC_HFI_API_H__
16
17#include <linux/log2.h>
18#include <linux/platform_device.h>
19#include <linux/types.h>
20#include <media/msm_vidc.h>
21#include "msm_vidc_resources.h"
22
Chinmay Sawarkarcbd3f592017-04-10 15:42:30 -070023#define CONTAINS(__a, __sz, __t) (\
24 (__t >= __a) && \
25 (__t < __a + __sz) \
26)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080027
Chinmay Sawarkarcbd3f592017-04-10 15:42:30 -070028#define OVERLAPS(__t, __tsz, __a, __asz) (\
29 (__t <= __a) && \
30 (__t + __tsz >= __a + __asz) \
31)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080032
33#define HAL_BUFFERFLAG_EOS 0x00000001
34#define HAL_BUFFERFLAG_STARTTIME 0x00000002
35#define HAL_BUFFERFLAG_DECODEONLY 0x00000004
36#define HAL_BUFFERFLAG_DATACORRUPT 0x00000008
37#define HAL_BUFFERFLAG_ENDOFFRAME 0x00000010
38#define HAL_BUFFERFLAG_SYNCFRAME 0x00000020
39#define HAL_BUFFERFLAG_EXTRADATA 0x00000040
40#define HAL_BUFFERFLAG_CODECCONFIG 0x00000080
41#define HAL_BUFFERFLAG_TIMESTAMPINVALID 0x00000100
42#define HAL_BUFFERFLAG_READONLY 0x00000200
43#define HAL_BUFFERFLAG_ENDOFSUBFRAME 0x00000400
44#define HAL_BUFFERFLAG_EOSEQ 0x00200000
45#define HAL_BUFFERFLAG_MBAFF 0x08000000
46#define HAL_BUFFERFLAG_YUV_601_709_CSC_CLAMP 0x10000000
47#define HAL_BUFFERFLAG_DROP_FRAME 0x20000000
48#define HAL_BUFFERFLAG_TS_DISCONTINUITY 0x40000000
49#define HAL_BUFFERFLAG_TS_ERROR 0x80000000
50
51
52
53#define HAL_DEBUG_MSG_LOW 0x00000001
54#define HAL_DEBUG_MSG_MEDIUM 0x00000002
55#define HAL_DEBUG_MSG_HIGH 0x00000004
56#define HAL_DEBUG_MSG_ERROR 0x00000008
57#define HAL_DEBUG_MSG_FATAL 0x00000010
58#define MAX_PROFILE_COUNT 16
59
60#define HAL_MAX_MATRIX_COEFFS 9
61#define HAL_MAX_BIAS_COEFFS 3
62#define HAL_MAX_LIMIT_COEFFS 6
63#define VENUS_VERSION_LENGTH 128
64
65/* 16 encoder and 16 decoder sessions */
66#define VIDC_MAX_SESSIONS 32
67
68enum vidc_status {
69 VIDC_ERR_NONE = 0x0,
70 VIDC_ERR_FAIL = 0x80000000,
71 VIDC_ERR_ALLOC_FAIL,
72 VIDC_ERR_ILLEGAL_OP,
73 VIDC_ERR_BAD_PARAM,
74 VIDC_ERR_BAD_HANDLE,
75 VIDC_ERR_NOT_SUPPORTED,
76 VIDC_ERR_BAD_STATE,
77 VIDC_ERR_MAX_CLIENTS,
78 VIDC_ERR_IFRAME_EXPECTED,
79 VIDC_ERR_HW_FATAL,
80 VIDC_ERR_BITSTREAM_ERR,
81 VIDC_ERR_INDEX_NOMORE,
82 VIDC_ERR_SEQHDR_PARSE_FAIL,
83 VIDC_ERR_INSUFFICIENT_BUFFER,
84 VIDC_ERR_BAD_POWER_STATE,
85 VIDC_ERR_NO_VALID_SESSION,
86 VIDC_ERR_TIMEOUT,
87 VIDC_ERR_CMDQFULL,
88 VIDC_ERR_START_CODE_NOT_FOUND,
89 VIDC_ERR_CLIENT_PRESENT = 0x90000001,
90 VIDC_ERR_CLIENT_FATAL,
91 VIDC_ERR_CMD_QUEUE_FULL,
92 VIDC_ERR_UNUSED = 0x10000000
93};
94
95enum hal_extradata_id {
96 HAL_EXTRADATA_NONE,
97 HAL_EXTRADATA_MB_QUANTIZATION,
98 HAL_EXTRADATA_INTERLACE_VIDEO,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080099 HAL_EXTRADATA_TIMESTAMP,
100 HAL_EXTRADATA_S3D_FRAME_PACKING,
101 HAL_EXTRADATA_FRAME_RATE,
102 HAL_EXTRADATA_PANSCAN_WINDOW,
103 HAL_EXTRADATA_RECOVERY_POINT_SEI,
104 HAL_EXTRADATA_MULTISLICE_INFO,
105 HAL_EXTRADATA_INDEX,
106 HAL_EXTRADATA_NUM_CONCEALED_MB,
107 HAL_EXTRADATA_METADATA_FILLER,
108 HAL_EXTRADATA_ASPECT_RATIO,
109 HAL_EXTRADATA_MPEG2_SEQDISP,
110 HAL_EXTRADATA_STREAM_USERDATA,
111 HAL_EXTRADATA_FRAME_QP,
112 HAL_EXTRADATA_FRAME_BITS_INFO,
113 HAL_EXTRADATA_INPUT_CROP,
114 HAL_EXTRADATA_DIGITAL_ZOOM,
115 HAL_EXTRADATA_LTR_INFO,
116 HAL_EXTRADATA_METADATA_MBI,
117 HAL_EXTRADATA_VQZIP_SEI,
118 HAL_EXTRADATA_YUV_STATS,
119 HAL_EXTRADATA_ROI_QP,
120 HAL_EXTRADATA_OUTPUT_CROP,
121 HAL_EXTRADATA_MASTERING_DISPLAY_COLOUR_SEI,
122 HAL_EXTRADATA_CONTENT_LIGHT_LEVEL_SEI,
123 HAL_EXTRADATA_PQ_INFO,
124 HAL_EXTRADATA_VUI_DISPLAY_INFO,
125 HAL_EXTRADATA_VPX_COLORSPACE,
126};
127
128enum hal_property {
129 HAL_CONFIG_FRAME_RATE = 0x04000001,
130 HAL_PARAM_UNCOMPRESSED_FORMAT_SELECT,
131 HAL_PARAM_UNCOMPRESSED_PLANE_ACTUAL_CONSTRAINTS_INFO,
132 HAL_PARAM_UNCOMPRESSED_PLANE_ACTUAL_INFO,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800133 HAL_PARAM_INDEX_EXTRADATA,
134 HAL_PARAM_FRAME_SIZE,
135 HAL_CONFIG_REALTIME,
136 HAL_PARAM_BUFFER_COUNT_ACTUAL,
137 HAL_PARAM_BUFFER_SIZE_MINIMUM,
138 HAL_PARAM_NAL_STREAM_FORMAT_SELECT,
139 HAL_PARAM_VDEC_OUTPUT_ORDER,
140 HAL_PARAM_VDEC_PICTURE_TYPE_DECODE,
141 HAL_PARAM_VDEC_OUTPUT2_KEEP_ASPECT_RATIO,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800142 HAL_PARAM_VDEC_MULTI_STREAM,
143 HAL_PARAM_VDEC_DISPLAY_PICTURE_BUFFER_COUNT,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800144 HAL_CONFIG_VDEC_MB_ERROR_MAP_REPORTING,
145 HAL_PARAM_VDEC_CONTINUE_DATA_TRANSFER,
146 HAL_CONFIG_VDEC_MB_ERROR_MAP,
147 HAL_CONFIG_VENC_REQUEST_IFRAME,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800148 HAL_CONFIG_VENC_TARGET_BITRATE,
149 HAL_PARAM_PROFILE_LEVEL_CURRENT,
150 HAL_PARAM_VENC_H264_ENTROPY_CONTROL,
151 HAL_PARAM_VENC_RATE_CONTROL,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800152 HAL_PARAM_VENC_H264_DEBLOCK_CONTROL,
153 HAL_PARAM_VENC_TEMPORAL_SPATIAL_TRADEOFF,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800154 HAL_PARAM_VENC_SESSION_QP_RANGE,
155 HAL_CONFIG_VENC_INTRA_PERIOD,
156 HAL_CONFIG_VENC_IDR_PERIOD,
157 HAL_CONFIG_VPE_OPERATIONS,
158 HAL_PARAM_VENC_INTRA_REFRESH,
159 HAL_PARAM_VENC_MULTI_SLICE_CONTROL,
160 HAL_CONFIG_VPE_DEINTERLACE,
161 HAL_SYS_DEBUG_CONFIG,
162 HAL_CONFIG_BUFFER_REQUIREMENTS,
163 HAL_CONFIG_PRIORITY,
164 HAL_CONFIG_BATCH_INFO,
165 HAL_PARAM_METADATA_PASS_THROUGH,
166 HAL_SYS_IDLE_INDICATOR,
167 HAL_PARAM_UNCOMPRESSED_FORMAT_SUPPORTED,
168 HAL_PARAM_INTERLACE_FORMAT_SUPPORTED,
169 HAL_PARAM_CHROMA_SITE,
170 HAL_PARAM_PROPERTIES_SUPPORTED,
171 HAL_PARAM_PROFILE_LEVEL_SUPPORTED,
172 HAL_PARAM_CAPABILITY_SUPPORTED,
173 HAL_PARAM_NAL_STREAM_FORMAT_SUPPORTED,
174 HAL_PARAM_MULTI_VIEW_FORMAT,
175 HAL_PARAM_MAX_SEQUENCE_HEADER_SIZE,
176 HAL_PARAM_CODEC_SUPPORTED,
177 HAL_PARAM_VDEC_MULTI_VIEW_SELECT,
178 HAL_PARAM_VDEC_MB_QUANTIZATION,
179 HAL_PARAM_VDEC_NUM_CONCEALED_MB,
180 HAL_PARAM_VDEC_H264_ENTROPY_SWITCHING,
181 HAL_PARAM_VENC_SLICE_DELIVERY_MODE,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800182 HAL_CONFIG_BUFFER_COUNT_ACTUAL,
183 HAL_CONFIG_VDEC_MULTI_STREAM,
184 HAL_PARAM_VENC_MULTI_SLICE_INFO,
185 HAL_CONFIG_VENC_TIMESTAMP_SCALE,
186 HAL_PARAM_VENC_SYNC_FRAME_SEQUENCE_HEADER,
187 HAL_PARAM_VDEC_SYNC_FRAME_DECODE,
188 HAL_PARAM_VENC_H264_ENTROPY_CABAC_MODEL,
189 HAL_CONFIG_VENC_MAX_BITRATE,
190 HAL_PARAM_VENC_H264_VUI_TIMING_INFO,
Umesh Pandey7fce7ee2017-03-13 17:59:48 -0700191 HAL_PARAM_VENC_GENERATE_AUDNAL,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800192 HAL_PARAM_BUFFER_ALLOC_MODE,
193 HAL_PARAM_VDEC_FRAME_ASSEMBLY,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800194 HAL_PARAM_VENC_PRESERVE_TEXT_QUALITY,
195 HAL_PARAM_VDEC_CONCEAL_COLOR,
196 HAL_PARAM_VDEC_SCS_THRESHOLD,
197 HAL_PARAM_GET_BUFFER_REQUIREMENTS,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800198 HAL_PARAM_VENC_LTRMODE,
199 HAL_CONFIG_VENC_MARKLTRFRAME,
200 HAL_CONFIG_VENC_USELTRFRAME,
201 HAL_CONFIG_VENC_LTRPERIOD,
202 HAL_CONFIG_VENC_HIER_P_NUM_FRAMES,
203 HAL_PARAM_VENC_HIER_P_MAX_ENH_LAYERS,
204 HAL_PARAM_VENC_DISABLE_RC_TIMESTAMP,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800205 HAL_PARAM_VENC_SEARCH_RANGE,
206 HAL_PARAM_VPE_COLOR_SPACE_CONVERSION,
207 HAL_PARAM_VENC_VPX_ERROR_RESILIENCE_MODE,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800208 HAL_CONFIG_VENC_PERF_MODE,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800209 HAL_PARAM_VDEC_NON_SECURE_OUTPUT2,
210 HAL_PARAM_VENC_HIER_P_HYBRID_MODE,
211 HAL_PARAM_VENC_MBI_STATISTICS_MODE,
212 HAL_PARAM_SYNC_BASED_INTERRUPT,
213 HAL_CONFIG_VENC_FRAME_QP,
214 HAL_CONFIG_VENC_BASELAYER_PRIORITYID,
215 HAL_PARAM_VENC_VQZIP_SEI,
216 HAL_PROPERTY_PARAM_VENC_ASPECT_RATIO,
217 HAL_CONFIG_VDEC_ENTROPY,
218 HAL_PARAM_VENC_BITRATE_TYPE,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800219 HAL_PARAM_VENC_LOW_LATENCY,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800220 HAL_CONFIG_VENC_BLUR_RESOLUTION,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800221 HAL_PARAM_VENC_H264_TRANSFORM_8x8,
222 HAL_PARAM_VENC_VIDEO_SIGNAL_INFO,
223 HAL_PARAM_VENC_IFRAMESIZE_TYPE,
Praneeth Paladugu238977b2016-12-06 12:51:26 -0800224 HAL_PARAM_VIDEO_CORES_USAGE,
225 HAL_PARAM_VIDEO_WORK_MODE,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800226};
227
228enum hal_domain {
229 HAL_VIDEO_DOMAIN_VPE,
230 HAL_VIDEO_DOMAIN_ENCODER,
231 HAL_VIDEO_DOMAIN_DECODER,
232 HAL_UNUSED_DOMAIN = 0x10000000,
233};
234
235enum multi_stream {
236 HAL_VIDEO_DECODER_NONE = 0x00000000,
237 HAL_VIDEO_DECODER_PRIMARY = 0x00000001,
238 HAL_VIDEO_DECODER_SECONDARY = 0x00000002,
239 HAL_VIDEO_DECODER_BOTH_OUTPUTS = 0x00000004,
240 HAL_VIDEO_UNUSED_OUTPUTS = 0x10000000,
241};
242
243enum hal_core_capabilities {
244 HAL_VIDEO_ENCODER_ROTATION_CAPABILITY = 0x00000001,
245 HAL_VIDEO_ENCODER_SCALING_CAPABILITY = 0x00000002,
246 HAL_VIDEO_ENCODER_DEINTERLACE_CAPABILITY = 0x00000004,
247 HAL_VIDEO_DECODER_MULTI_STREAM_CAPABILITY = 0x00000008,
248 HAL_VIDEO_UNUSED_CAPABILITY = 0x10000000,
249};
250
251enum hal_default_properties {
252 HAL_VIDEO_DYNAMIC_BUF_MODE = 0x00000001,
253 HAL_VIDEO_CONTINUE_DATA_TRANSFER = 0x00000002,
254};
255
256enum hal_video_codec {
257 HAL_VIDEO_CODEC_UNKNOWN = 0x00000000,
258 HAL_VIDEO_CODEC_MVC = 0x00000001,
259 HAL_VIDEO_CODEC_H264 = 0x00000002,
260 HAL_VIDEO_CODEC_H263 = 0x00000004,
261 HAL_VIDEO_CODEC_MPEG1 = 0x00000008,
262 HAL_VIDEO_CODEC_MPEG2 = 0x00000010,
263 HAL_VIDEO_CODEC_MPEG4 = 0x00000020,
264 HAL_VIDEO_CODEC_DIVX_311 = 0x00000040,
265 HAL_VIDEO_CODEC_DIVX = 0x00000080,
266 HAL_VIDEO_CODEC_VC1 = 0x00000100,
267 HAL_VIDEO_CODEC_SPARK = 0x00000200,
268 HAL_VIDEO_CODEC_VP6 = 0x00000400,
269 HAL_VIDEO_CODEC_VP7 = 0x00000800,
270 HAL_VIDEO_CODEC_VP8 = 0x00001000,
271 HAL_VIDEO_CODEC_HEVC = 0x00002000,
272 HAL_VIDEO_CODEC_VP9 = 0x00004000,
273 HAL_VIDEO_CODEC_HEVC_HYBRID = 0x80000000,
274 HAL_UNUSED_CODEC = 0x10000000,
275};
276
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800277enum hal_mpeg2_profile {
278 HAL_MPEG2_PROFILE_SIMPLE = 0x00000001,
279 HAL_MPEG2_PROFILE_MAIN = 0x00000002,
280 HAL_MPEG2_PROFILE_422 = 0x00000004,
281 HAL_MPEG2_PROFILE_SNR = 0x00000008,
282 HAL_MPEG2_PROFILE_SPATIAL = 0x00000010,
283 HAL_MPEG2_PROFILE_HIGH = 0x00000020,
284 HAL_UNUSED_MPEG2_PROFILE = 0x10000000,
285};
286
287enum hal_mpeg2_level {
288 HAL_MPEG2_LEVEL_LL = 0x00000001,
289 HAL_MPEG2_LEVEL_ML = 0x00000002,
290 HAL_MPEG2_LEVEL_H14 = 0x00000004,
291 HAL_MPEG2_LEVEL_HL = 0x00000008,
292 HAL_UNUSED_MEPG2_LEVEL = 0x10000000,
293};
294
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800295enum hal_h264_profile {
296 HAL_H264_PROFILE_BASELINE = 0x00000001,
297 HAL_H264_PROFILE_MAIN = 0x00000002,
298 HAL_H264_PROFILE_HIGH = 0x00000004,
299 HAL_H264_PROFILE_EXTENDED = 0x00000008,
300 HAL_H264_PROFILE_HIGH10 = 0x00000010,
301 HAL_H264_PROFILE_HIGH422 = 0x00000020,
302 HAL_H264_PROFILE_HIGH444 = 0x00000040,
303 HAL_H264_PROFILE_CONSTRAINED_BASE = 0x00000080,
304 HAL_H264_PROFILE_CONSTRAINED_HIGH = 0x00000100,
305 HAL_UNUSED_H264_PROFILE = 0x10000000,
306};
307
308enum hal_h264_level {
Vaibhav Deshu Venkatesh234b4dc2017-03-21 16:54:28 -0700309 HAL_H264_LEVEL_UNKNOWN = 0x00000000,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800310 HAL_H264_LEVEL_1 = 0x00000001,
311 HAL_H264_LEVEL_1b = 0x00000002,
312 HAL_H264_LEVEL_11 = 0x00000004,
313 HAL_H264_LEVEL_12 = 0x00000008,
314 HAL_H264_LEVEL_13 = 0x00000010,
315 HAL_H264_LEVEL_2 = 0x00000020,
316 HAL_H264_LEVEL_21 = 0x00000040,
317 HAL_H264_LEVEL_22 = 0x00000080,
318 HAL_H264_LEVEL_3 = 0x00000100,
319 HAL_H264_LEVEL_31 = 0x00000200,
320 HAL_H264_LEVEL_32 = 0x00000400,
321 HAL_H264_LEVEL_4 = 0x00000800,
322 HAL_H264_LEVEL_41 = 0x00001000,
323 HAL_H264_LEVEL_42 = 0x00002000,
324 HAL_H264_LEVEL_5 = 0x00004000,
325 HAL_H264_LEVEL_51 = 0x00008000,
326 HAL_H264_LEVEL_52 = 0x00010000,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800327};
328
329enum hal_hevc_profile {
330 HAL_HEVC_PROFILE_MAIN = 0x00000001,
331 HAL_HEVC_PROFILE_MAIN10 = 0x00000002,
332 HAL_HEVC_PROFILE_MAIN_STILL_PIC = 0x00000004,
333 HAL_UNUSED_HEVC_PROFILE = 0x10000000,
334};
335
336enum hal_hevc_level {
Vaibhav Deshu Venkatesh234b4dc2017-03-21 16:54:28 -0700337 HAL_HEVC_TIER_LEVEL_UNKNOWN = 0x00000000,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800338 HAL_HEVC_MAIN_TIER_LEVEL_1 = 0x10000001,
339 HAL_HEVC_MAIN_TIER_LEVEL_2 = 0x10000002,
340 HAL_HEVC_MAIN_TIER_LEVEL_2_1 = 0x10000004,
341 HAL_HEVC_MAIN_TIER_LEVEL_3 = 0x10000008,
342 HAL_HEVC_MAIN_TIER_LEVEL_3_1 = 0x10000010,
343 HAL_HEVC_MAIN_TIER_LEVEL_4 = 0x10000020,
344 HAL_HEVC_MAIN_TIER_LEVEL_4_1 = 0x10000040,
345 HAL_HEVC_MAIN_TIER_LEVEL_5 = 0x10000080,
346 HAL_HEVC_MAIN_TIER_LEVEL_5_1 = 0x10000100,
347 HAL_HEVC_MAIN_TIER_LEVEL_5_2 = 0x10000200,
348 HAL_HEVC_MAIN_TIER_LEVEL_6 = 0x10000400,
349 HAL_HEVC_MAIN_TIER_LEVEL_6_1 = 0x10000800,
350 HAL_HEVC_MAIN_TIER_LEVEL_6_2 = 0x10001000,
351 HAL_HEVC_HIGH_TIER_LEVEL_1 = 0x20000001,
352 HAL_HEVC_HIGH_TIER_LEVEL_2 = 0x20000002,
353 HAL_HEVC_HIGH_TIER_LEVEL_2_1 = 0x20000004,
354 HAL_HEVC_HIGH_TIER_LEVEL_3 = 0x20000008,
355 HAL_HEVC_HIGH_TIER_LEVEL_3_1 = 0x20000010,
356 HAL_HEVC_HIGH_TIER_LEVEL_4 = 0x20000020,
357 HAL_HEVC_HIGH_TIER_LEVEL_4_1 = 0x20000040,
358 HAL_HEVC_HIGH_TIER_LEVEL_5 = 0x20000080,
359 HAL_HEVC_HIGH_TIER_LEVEL_5_1 = 0x20000100,
360 HAL_HEVC_HIGH_TIER_LEVEL_5_2 = 0x20000200,
361 HAL_HEVC_HIGH_TIER_LEVEL_6 = 0x20000400,
362 HAL_HEVC_HIGH_TIER_LEVEL_6_1 = 0x20000800,
363 HAL_HEVC_HIGH_TIER_LEVEL_6_2 = 0x20001000,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800364};
365
366enum hal_hevc_tier {
367 HAL_HEVC_TIER_MAIN = 0x00000001,
368 HAL_HEVC_TIER_HIGH = 0x00000002,
369 HAL_UNUSED_HEVC_TIER = 0x10000000,
370};
371
372enum hal_vpx_profile {
373 HAL_VPX_PROFILE_SIMPLE = 0x00000001,
374 HAL_VPX_PROFILE_ADVANCED = 0x00000002,
375 HAL_VPX_PROFILE_VERSION_0 = 0x00000004,
376 HAL_VPX_PROFILE_VERSION_1 = 0x00000008,
377 HAL_VPX_PROFILE_VERSION_2 = 0x00000010,
378 HAL_VPX_PROFILE_VERSION_3 = 0x00000020,
379 HAL_VPX_PROFILE_UNUSED = 0x10000000,
380};
381
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800382struct hal_frame_rate {
383 enum hal_buffer buffer_type;
384 u32 frame_rate;
385};
386
387enum hal_uncompressed_format {
388 HAL_COLOR_FORMAT_MONOCHROME = 0x00000001,
389 HAL_COLOR_FORMAT_NV12 = 0x00000002,
390 HAL_COLOR_FORMAT_NV21 = 0x00000004,
391 HAL_COLOR_FORMAT_NV12_4x4TILE = 0x00000008,
392 HAL_COLOR_FORMAT_NV21_4x4TILE = 0x00000010,
393 HAL_COLOR_FORMAT_YUYV = 0x00000020,
394 HAL_COLOR_FORMAT_YVYU = 0x00000040,
395 HAL_COLOR_FORMAT_UYVY = 0x00000080,
396 HAL_COLOR_FORMAT_VYUY = 0x00000100,
397 HAL_COLOR_FORMAT_RGB565 = 0x00000200,
398 HAL_COLOR_FORMAT_BGR565 = 0x00000400,
399 HAL_COLOR_FORMAT_RGB888 = 0x00000800,
400 HAL_COLOR_FORMAT_BGR888 = 0x00001000,
401 HAL_COLOR_FORMAT_NV12_UBWC = 0x00002000,
402 HAL_COLOR_FORMAT_NV12_TP10_UBWC = 0x00004000,
403 HAL_COLOR_FORMAT_RGBA8888 = 0x00008000,
404 HAL_COLOR_FORMAT_RGBA8888_UBWC = 0x00010000,
405 HAL_UNUSED_COLOR = 0x10000000,
406};
407
408enum hal_statistics_mode_type {
409 HAL_STATISTICS_MODE_DEFAULT = 0x00000001,
410 HAL_STATISTICS_MODE_1 = 0x00000002,
411 HAL_STATISTICS_MODE_2 = 0x00000004,
412 HAL_STATISTICS_MODE_3 = 0x00000008,
413};
414
415enum hal_ssr_trigger_type {
416 SSR_ERR_FATAL = 1,
417 SSR_SW_DIV_BY_ZERO,
418 SSR_HW_WDOG_IRQ,
419};
420
421struct hal_uncompressed_format_select {
422 enum hal_buffer buffer_type;
423 enum hal_uncompressed_format format;
424};
425
426struct hal_uncompressed_plane_actual {
427 int actual_stride;
428 u32 actual_plane_buffer_height;
429};
430
431struct hal_uncompressed_plane_actual_info {
432 enum hal_buffer buffer_type;
433 u32 num_planes;
434 struct hal_uncompressed_plane_actual rg_plane_format[1];
435};
436
437struct hal_uncompressed_plane_constraints {
438 u32 stride_multiples;
439 u32 max_stride;
440 u32 min_plane_buffer_height_multiple;
441 u32 buffer_alignment;
442};
443
444struct hal_uncompressed_plane_actual_constraints_info {
445 enum hal_buffer buffer_type;
446 u32 num_planes;
447 struct hal_uncompressed_plane_constraints rg_plane_format[1];
448};
449
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800450struct hal_frame_size {
451 enum hal_buffer buffer_type;
452 u32 width;
453 u32 height;
454};
455
456struct hal_enable {
457 bool enable;
458};
459
460struct hal_buffer_count_actual {
461 enum hal_buffer buffer_type;
462 u32 buffer_count_actual;
Praneeth Paladugudefea4e2017-02-09 23:44:08 -0800463 u32 buffer_count_min_host;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800464};
465
466struct hal_buffer_size_minimum {
467 enum hal_buffer buffer_type;
468 u32 buffer_size;
469};
470
471struct hal_buffer_display_hold_count_actual {
472 enum hal_buffer buffer_type;
473 u32 hold_count;
474};
475
476enum hal_nal_stream_format {
477 HAL_NAL_FORMAT_STARTCODES = 0x00000001,
478 HAL_NAL_FORMAT_ONE_NAL_PER_BUFFER = 0x00000002,
479 HAL_NAL_FORMAT_ONE_BYTE_LENGTH = 0x00000004,
480 HAL_NAL_FORMAT_TWO_BYTE_LENGTH = 0x00000008,
481 HAL_NAL_FORMAT_FOUR_BYTE_LENGTH = 0x00000010,
482};
483
484enum hal_output_order {
485 HAL_OUTPUT_ORDER_DISPLAY,
486 HAL_OUTPUT_ORDER_DECODE,
487 HAL_UNUSED_OUTPUT = 0x10000000,
488};
489
490enum hal_picture {
491 HAL_PICTURE_I = 0x01,
492 HAL_PICTURE_P = 0x02,
493 HAL_PICTURE_B = 0x04,
494 HAL_PICTURE_IDR = 0x08,
495 HAL_PICTURE_CRA = 0x10,
496 HAL_FRAME_NOTCODED = 0x7F002000,
497 HAL_FRAME_YUV = 0x7F004000,
498 HAL_UNUSED_PICT = 0x10000000,
499};
500
501struct hal_extradata_enable {
502 u32 enable;
503 enum hal_extradata_id index;
504};
505
506struct hal_enable_picture {
507 u32 picture_type;
508};
509
510struct hal_multi_stream {
511 enum hal_buffer buffer_type;
512 u32 enable;
513 u32 width;
514 u32 height;
515};
516
517struct hal_display_picture_buffer_count {
518 u32 enable;
519 u32 count;
520};
521
522struct hal_mb_error_map {
523 u32 error_map_size;
524 u8 rg_error_map[1];
525};
526
527struct hal_request_iframe {
528 u32 enable;
529};
530
531struct hal_bitrate {
532 u32 bit_rate;
533 u32 layer_id;
534};
535
536struct hal_profile_level {
537 u32 profile;
538 u32 level;
539};
540
541struct hal_profile_level_supported {
542 u32 profile_count;
543 struct hal_profile_level profile_level[MAX_PROFILE_COUNT];
544};
545
546enum hal_h264_entropy {
547 HAL_H264_ENTROPY_CAVLC = 1,
548 HAL_H264_ENTROPY_CABAC = 2,
549 HAL_UNUSED_ENTROPY = 0x10000000,
550};
551
552enum hal_h264_cabac_model {
553 HAL_H264_CABAC_MODEL_0 = 1,
554 HAL_H264_CABAC_MODEL_1 = 2,
555 HAL_H264_CABAC_MODEL_2 = 4,
556 HAL_UNUSED_CABAC = 0x10000000,
557};
558
559struct hal_h264_entropy_control {
560 enum hal_h264_entropy entropy_mode;
561 enum hal_h264_cabac_model cabac_model;
562};
563
564enum hal_rate_control {
565 HAL_RATE_CONTROL_OFF,
566 HAL_RATE_CONTROL_VBR_VFR,
567 HAL_RATE_CONTROL_VBR_CFR,
568 HAL_RATE_CONTROL_CBR_VFR,
569 HAL_RATE_CONTROL_CBR_CFR,
570 HAL_RATE_CONTROL_MBR_CFR,
571 HAL_RATE_CONTROL_MBR_VFR,
572 HAL_UNUSED_RC = 0x10000000,
573};
574
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800575enum hal_h264_db_mode {
576 HAL_H264_DB_MODE_DISABLE,
577 HAL_H264_DB_MODE_SKIP_SLICE_BOUNDARY,
578 HAL_H264_DB_MODE_ALL_BOUNDARY,
579 HAL_UNUSED_H264_DB = 0x10000000,
580};
581
582struct hal_h264_db_control {
583 enum hal_h264_db_mode mode;
584 int slice_alpha_offset;
585 int slice_beta_offset;
586};
587
588struct hal_temporal_spatial_tradeoff {
589 u32 ts_factor;
590};
591
592struct hal_quantization {
593 u32 qpi;
594 u32 qpp;
595 u32 qpb;
596 u32 layer_id;
597};
598
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800599struct hal_quantization_range {
Praneeth Paladugu7fbd2792017-01-27 13:39:03 -0800600 u32 qpi_min;
601 u32 qpp_min;
602 u32 qpb_min;
603 u32 qpi_max;
604 u32 qpp_max;
605 u32 qpb_max;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800606 u32 layer_id;
607};
608
609struct hal_intra_period {
610 u32 pframes;
611 u32 bframes;
612};
613
614struct hal_idr_period {
615 u32 idr_period;
616};
617
618enum hal_rotate {
619 HAL_ROTATE_NONE,
620 HAL_ROTATE_90,
621 HAL_ROTATE_180,
622 HAL_ROTATE_270,
623 HAL_UNUSED_ROTATE = 0x10000000,
624};
625
626enum hal_flip {
627 HAL_FLIP_NONE,
628 HAL_FLIP_HORIZONTAL,
629 HAL_FLIP_VERTICAL,
630 HAL_UNUSED_FLIP = 0x10000000,
631};
632
633struct hal_operations {
634 enum hal_rotate rotate;
635 enum hal_flip flip;
636};
637
638enum hal_intra_refresh_mode {
639 HAL_INTRA_REFRESH_NONE,
640 HAL_INTRA_REFRESH_CYCLIC,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800641 HAL_INTRA_REFRESH_RANDOM,
642 HAL_UNUSED_INTRA = 0x10000000,
643};
644
645struct hal_intra_refresh {
646 enum hal_intra_refresh_mode mode;
Saurabh Kothawadeabed16c2017-03-22 17:06:40 -0700647 u32 ir_mbs;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800648};
649
650enum hal_multi_slice {
651 HAL_MULTI_SLICE_OFF,
652 HAL_MULTI_SLICE_BY_MB_COUNT,
653 HAL_MULTI_SLICE_BY_BYTE_COUNT,
654 HAL_MULTI_SLICE_GOB,
655 HAL_UNUSED_SLICE = 0x10000000,
656};
657
658struct hal_multi_slice_control {
659 enum hal_multi_slice multi_slice;
660 u32 slice_size;
661};
662
663struct hal_debug_config {
664 u32 debug_config;
665};
666
667struct hal_buffer_requirements {
668 enum hal_buffer buffer_type;
669 u32 buffer_size;
670 u32 buffer_region_size;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800671 u32 buffer_count_min;
Praneeth Paladugudefea4e2017-02-09 23:44:08 -0800672 u32 buffer_count_min_host;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800673 u32 buffer_count_actual;
674 u32 contiguous;
675 u32 buffer_alignment;
676};
677
678enum hal_priority {/* Priority increases with number */
679 HAL_PRIORITY_LOW = 10,
680 HAL_PRIOIRTY_MEDIUM = 20,
681 HAL_PRIORITY_HIGH = 30,
682 HAL_UNUSED_PRIORITY = 0x10000000,
683};
684
685struct hal_batch_info {
686 u32 input_batch_count;
687 u32 output_batch_count;
688};
689
690struct hal_metadata_pass_through {
691 u32 enable;
692 u32 size;
693};
694
695struct hal_uncompressed_format_supported {
696 enum hal_buffer buffer_type;
697 u32 format_entries;
698 u32 rg_format_info[1];
699};
700
701enum hal_interlace_format {
702 HAL_INTERLACE_FRAME_PROGRESSIVE = 0x01,
703 HAL_INTERLACE_INTERLEAVE_FRAME_TOPFIELDFIRST = 0x02,
704 HAL_INTERLACE_INTERLEAVE_FRAME_BOTTOMFIELDFIRST = 0x04,
705 HAL_INTERLACE_FRAME_TOPFIELDFIRST = 0x08,
706 HAL_INTERLACE_FRAME_BOTTOMFIELDFIRST = 0x10,
707 HAL_UNUSED_INTERLACE = 0x10000000,
708};
709
710struct hal_interlace_format_supported {
711 enum hal_buffer buffer_type;
712 enum hal_interlace_format format;
713};
714
715enum hal_chroma_site {
716 HAL_CHROMA_SITE_0,
717 HAL_CHROMA_SITE_1,
718 HAL_UNUSED_CHROMA = 0x10000000,
719};
720
721struct hal_properties_supported {
722 u32 num_properties;
723 u32 rg_properties[1];
724};
725
726enum hal_capability {
727 HAL_CAPABILITY_FRAME_WIDTH = 0x1,
728 HAL_CAPABILITY_FRAME_HEIGHT,
729 HAL_CAPABILITY_MBS_PER_FRAME,
730 HAL_CAPABILITY_MBS_PER_SECOND,
731 HAL_CAPABILITY_FRAMERATE,
732 HAL_CAPABILITY_SCALE_X,
733 HAL_CAPABILITY_SCALE_Y,
734 HAL_CAPABILITY_BITRATE,
735 HAL_CAPABILITY_BFRAME,
736 HAL_CAPABILITY_PEAKBITRATE,
737 HAL_CAPABILITY_HIER_P_NUM_ENH_LAYERS,
738 HAL_CAPABILITY_ENC_LTR_COUNT,
739 HAL_CAPABILITY_SECURE_OUTPUT2_THRESHOLD,
740 HAL_CAPABILITY_HIER_B_NUM_ENH_LAYERS,
741 HAL_CAPABILITY_LCU_SIZE,
742 HAL_CAPABILITY_HIER_P_HYBRID_NUM_ENH_LAYERS,
743 HAL_CAPABILITY_MBS_PER_SECOND_POWER_SAVE,
Praneeth Paladugu520c7592017-01-26 13:53:14 -0800744 HAL_CAPABILITY_EXTRADATA,
745 HAL_CAPABILITY_PROFILE,
746 HAL_CAPABILITY_LEVEL,
747 HAL_CAPABILITY_I_FRAME_QP,
748 HAL_CAPABILITY_P_FRAME_QP,
749 HAL_CAPABILITY_B_FRAME_QP,
750 HAL_CAPABILITY_RATE_CONTROL_MODES,
751 HAL_CAPABILITY_BLUR_WIDTH,
752 HAL_CAPABILITY_BLUR_HEIGHT,
753 HAL_CAPABILITY_SLICE_DELIVERY_MODES,
754 HAL_CAPABILITY_SLICE_BYTE,
755 HAL_CAPABILITY_SLICE_MB,
756 HAL_CAPABILITY_SECURE,
757 HAL_CAPABILITY_MAX_NUM_B_FRAMES,
758 HAL_CAPABILITY_MAX_VIDEOCORES,
759 HAL_CAPABILITY_MAX_WORKMODES,
760 HAL_CAPABILITY_UBWC_CR_STATS,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800761 HAL_UNUSED_CAPABILITY = 0x10000000,
762};
763
764struct hal_capability_supported {
765 enum hal_capability capability_type;
766 u32 min;
767 u32 max;
768 u32 step_size;
769};
770
771struct hal_capability_supported_info {
772 u32 num_capabilities;
773 struct hal_capability_supported rg_data[1];
774};
775
776struct hal_nal_stream_format_supported {
777 u32 nal_stream_format_supported;
778};
779
780struct hal_nal_stream_format_select {
781 u32 nal_stream_format_select;
782};
783
784struct hal_multi_view_format {
785 u32 views;
786 u32 rg_view_order[1];
787};
788
789enum hal_buffer_layout_type {
790 HAL_BUFFER_LAYOUT_TOP_BOTTOM,
791 HAL_BUFFER_LAYOUT_SEQ,
792 HAL_UNUSED_BUFFER_LAYOUT = 0x10000000,
793};
794
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800795struct hal_aspect_ratio {
796 u32 aspect_width;
797 u32 aspect_height;
798};
799
800struct hal_codec_supported {
801 u32 decoder_codec_supported;
802 u32 encoder_codec_supported;
803};
804
805struct hal_multi_view_select {
806 u32 view_index;
807};
808
809struct hal_timestamp_scale {
810 u32 time_stamp_scale;
811};
812
813
814struct hal_h264_vui_timing_info {
815 u32 enable;
816 u32 fixed_frame_rate;
817 u32 time_scale;
818};
819
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800820struct hal_preserve_text_quality {
821 u32 enable;
822};
823
Praneeth Paladugu238977b2016-12-06 12:51:26 -0800824enum hal_core_id {
825 VIDC_CORE_ID_DEFAULT = 0,
826 VIDC_CORE_ID_1 = 1, /* 0b01 */
827 VIDC_CORE_ID_2 = 2, /* 0b10 */
828 VIDC_CORE_ID_3 = 3, /* 0b11 */
829 VIDC_CORE_ID_UNUSED = 0x10000000,
830};
831
832struct hal_videocores_usage_info {
833 u32 video_core_enable_mask;
834};
835
836enum hal_work_mode {
837 VIDC_WORK_MODE_1,
838 VIDC_WORK_MODE_2,
839 VIDC_WORK_MODE_UNUSED = 0x10000000,
840};
841
842struct hal_video_work_mode {
843 u32 video_work_mode;
844};
845
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800846struct hal_vpe_color_space_conversion {
847 u32 csc_matrix[HAL_MAX_MATRIX_COEFFS];
848 u32 csc_bias[HAL_MAX_BIAS_COEFFS];
849 u32 csc_limit[HAL_MAX_LIMIT_COEFFS];
850};
851
852struct hal_video_signal_info {
853 u32 color_space;
854 u32 transfer_chars;
855 u32 matrix_coeffs;
856 bool full_range;
857};
858
859enum hal_iframesize_type {
860 HAL_IFRAMESIZE_TYPE_DEFAULT,
861 HAL_IFRAMESIZE_TYPE_MEDIUM,
862 HAL_IFRAMESIZE_TYPE_HUGE,
863 HAL_IFRAMESIZE_TYPE_UNLIMITED,
864};
865
866enum vidc_resource_id {
867 VIDC_RESOURCE_NONE,
868 VIDC_RESOURCE_OCMEM,
869 VIDC_RESOURCE_VMEM,
870 VIDC_UNUSED_RESOURCE = 0x10000000,
871};
872
873struct vidc_resource_hdr {
874 enum vidc_resource_id resource_id;
875 void *resource_handle;
876 u32 size;
877};
878
879struct vidc_buffer_addr_info {
880 enum hal_buffer buffer_type;
881 u32 buffer_size;
882 u32 num_buffers;
883 ion_phys_addr_t align_device_addr;
884 ion_phys_addr_t extradata_addr;
885 u32 extradata_size;
886 u32 response_required;
887};
888
889/* Needs to be exactly the same as hfi_buffer_info */
890struct hal_buffer_info {
891 u32 buffer_addr;
892 u32 extra_data_addr;
893};
894
895struct vidc_frame_plane_config {
896 u32 left;
897 u32 top;
898 u32 width;
899 u32 height;
900 u32 stride;
901 u32 scan_lines;
902};
903
904struct vidc_uncompressed_frame_config {
905 struct vidc_frame_plane_config luma_plane;
906 struct vidc_frame_plane_config chroma_plane;
907};
908
909struct vidc_frame_data {
910 enum hal_buffer buffer_type;
911 ion_phys_addr_t device_addr;
912 ion_phys_addr_t extradata_addr;
913 int64_t timestamp;
914 u32 flags;
915 u32 offset;
916 u32 alloc_len;
917 u32 filled_len;
918 u32 mark_target;
919 u32 mark_data;
920 u32 clnt_data;
921 u32 extradata_size;
922};
923
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800924struct hal_fw_info {
925 char version[VENUS_VERSION_LENGTH];
926 phys_addr_t base_addr;
927 int register_base;
928 int register_size;
929 int irq;
930};
931
932enum hal_flush {
933 HAL_FLUSH_INPUT,
934 HAL_FLUSH_OUTPUT,
935 HAL_FLUSH_ALL,
936 HAL_UNUSED_FLUSH = 0x10000000,
937};
938
939enum hal_event_type {
940 HAL_EVENT_SEQ_CHANGED_SUFFICIENT_RESOURCES,
941 HAL_EVENT_SEQ_CHANGED_INSUFFICIENT_RESOURCES,
942 HAL_EVENT_RELEASE_BUFFER_REFERENCE,
943 HAL_UNUSED_SEQCHG = 0x10000000,
944};
945
946enum buffer_mode_type {
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800947 HAL_BUFFER_MODE_DYNAMIC = 0x100,
Chinmay Sawarkar2de3f772017-02-07 12:03:44 -0800948 HAL_BUFFER_MODE_STATIC = 0x001,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800949};
950
951struct hal_buffer_alloc_mode {
952 enum hal_buffer buffer_type;
953 enum buffer_mode_type buffer_mode;
954};
955
956enum ltr_mode {
957 HAL_LTR_MODE_DISABLE,
958 HAL_LTR_MODE_MANUAL,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800959};
960
961struct hal_ltr_mode {
962 enum ltr_mode mode;
963 u32 count;
964 u32 trust_mode;
965};
966
967struct hal_ltr_use {
968 u32 ref_ltr;
969 u32 use_constraint;
970 u32 frames;
971};
972
973struct hal_ltr_mark {
974 u32 mark_frame;
975};
976
977enum hal_perf_mode {
978 HAL_PERF_MODE_POWER_SAVE,
979 HAL_PERF_MODE_POWER_MAX_QUALITY,
980};
981
982struct hal_hybrid_hierp {
983 u32 layers;
984};
985
986struct hal_scs_threshold {
987 u32 threshold_value;
988};
989
990struct buffer_requirements {
991 struct hal_buffer_requirements buffer[HAL_BUFFER_MAX];
992};
993
994union hal_get_property {
995 struct hal_frame_rate frame_rate;
996 struct hal_uncompressed_format_select format_select;
997 struct hal_uncompressed_plane_actual plane_actual;
998 struct hal_uncompressed_plane_actual_info plane_actual_info;
999 struct hal_uncompressed_plane_constraints plane_constraints;
1000 struct hal_uncompressed_plane_actual_constraints_info
1001 plane_constraints_info;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001002 struct hal_frame_size frame_size;
1003 struct hal_enable enable;
1004 struct hal_buffer_count_actual buffer_count_actual;
1005 struct hal_extradata_enable extradata_enable;
1006 struct hal_enable_picture enable_picture;
1007 struct hal_multi_stream multi_stream;
1008 struct hal_display_picture_buffer_count display_picture_buffer_count;
1009 struct hal_mb_error_map mb_error_map;
1010 struct hal_request_iframe request_iframe;
1011 struct hal_bitrate bitrate;
1012 struct hal_profile_level profile_level;
1013 struct hal_profile_level_supported profile_level_supported;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001014 struct hal_h264_db_control h264_db_control;
1015 struct hal_temporal_spatial_tradeoff temporal_spatial_tradeoff;
1016 struct hal_quantization quantization;
1017 struct hal_quantization_range quantization_range;
1018 struct hal_intra_period intra_period;
1019 struct hal_idr_period idr_period;
1020 struct hal_operations operations;
1021 struct hal_intra_refresh intra_refresh;
1022 struct hal_multi_slice_control multi_slice_control;
1023 struct hal_debug_config debug_config;
1024 struct hal_batch_info batch_info;
1025 struct hal_metadata_pass_through metadata_pass_through;
1026 struct hal_uncompressed_format_supported uncompressed_format_supported;
1027 struct hal_interlace_format_supported interlace_format_supported;
1028 struct hal_properties_supported properties_supported;
1029 struct hal_capability_supported capability_supported;
1030 struct hal_capability_supported_info capability_supported_info;
1031 struct hal_nal_stream_format_supported nal_stream_format_supported;
1032 struct hal_nal_stream_format_select nal_stream_format_select;
1033 struct hal_multi_view_format multi_view_format;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001034 struct hal_codec_supported codec_supported;
1035 struct hal_multi_view_select multi_view_select;
1036 struct hal_timestamp_scale timestamp_scale;
1037 struct hal_h264_vui_timing_info h264_vui_timing_info;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001038 struct hal_preserve_text_quality preserve_text_quality;
1039 struct hal_buffer_info buffer_info;
1040 struct hal_buffer_alloc_mode buffer_alloc_mode;
1041 struct buffer_requirements buf_req;
1042 enum hal_h264_entropy h264_entropy;
1043};
1044
1045/* HAL Response */
1046#define IS_HAL_SYS_CMD(cmd) ((cmd) >= HAL_SYS_INIT_DONE && \
1047 (cmd) <= HAL_SYS_ERROR)
1048#define IS_HAL_SESSION_CMD(cmd) ((cmd) >= HAL_SESSION_EVENT_CHANGE && \
1049 (cmd) <= HAL_SESSION_ERROR)
1050enum hal_command_response {
1051 /* SYSTEM COMMANDS_DONE*/
1052 HAL_SYS_INIT_DONE,
1053 HAL_SYS_SET_RESOURCE_DONE,
1054 HAL_SYS_RELEASE_RESOURCE_DONE,
1055 HAL_SYS_PING_ACK_DONE,
1056 HAL_SYS_PC_PREP_DONE,
1057 HAL_SYS_IDLE,
1058 HAL_SYS_DEBUG,
1059 HAL_SYS_WATCHDOG_TIMEOUT,
1060 HAL_SYS_ERROR,
1061 /* SESSION COMMANDS_DONE */
1062 HAL_SESSION_EVENT_CHANGE,
1063 HAL_SESSION_LOAD_RESOURCE_DONE,
1064 HAL_SESSION_INIT_DONE,
1065 HAL_SESSION_END_DONE,
1066 HAL_SESSION_ABORT_DONE,
1067 HAL_SESSION_START_DONE,
1068 HAL_SESSION_STOP_DONE,
1069 HAL_SESSION_ETB_DONE,
1070 HAL_SESSION_FTB_DONE,
1071 HAL_SESSION_FLUSH_DONE,
1072 HAL_SESSION_SUSPEND_DONE,
1073 HAL_SESSION_RESUME_DONE,
1074 HAL_SESSION_SET_PROP_DONE,
1075 HAL_SESSION_GET_PROP_DONE,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001076 HAL_SESSION_RELEASE_BUFFER_DONE,
1077 HAL_SESSION_RELEASE_RESOURCE_DONE,
1078 HAL_SESSION_PROPERTY_INFO,
1079 HAL_SESSION_ERROR,
1080 HAL_RESPONSE_UNUSED = 0x10000000,
1081};
1082
1083struct vidc_hal_ebd {
1084 u32 timestamp_hi;
1085 u32 timestamp_lo;
1086 u32 flags;
1087 enum vidc_status status;
1088 u32 mark_target;
1089 u32 mark_data;
1090 u32 stats;
1091 u32 offset;
1092 u32 alloc_len;
1093 u32 filled_len;
1094 enum hal_picture picture_type;
1095 ion_phys_addr_t packet_buffer;
1096 ion_phys_addr_t extra_data_buffer;
1097};
1098
1099struct vidc_hal_fbd {
1100 u32 stream_id;
1101 u32 view_id;
1102 u32 timestamp_hi;
1103 u32 timestamp_lo;
1104 u32 flags1;
1105 u32 mark_target;
1106 u32 mark_data;
1107 u32 stats;
1108 u32 alloc_len1;
1109 u32 filled_len1;
1110 u32 offset1;
1111 u32 frame_width;
1112 u32 frame_height;
1113 u32 start_x_coord;
1114 u32 start_y_coord;
1115 u32 input_tag;
1116 u32 input_tag1;
1117 enum hal_picture picture_type;
1118 ion_phys_addr_t packet_buffer1;
1119 ion_phys_addr_t extra_data_buffer;
1120 u32 flags2;
1121 u32 alloc_len2;
1122 u32 filled_len2;
1123 u32 offset2;
1124 ion_phys_addr_t packet_buffer2;
1125 u32 flags3;
1126 u32 alloc_len3;
1127 u32 filled_len3;
1128 u32 offset3;
1129 ion_phys_addr_t packet_buffer3;
1130 enum hal_buffer buffer_type;
1131};
1132
1133struct msm_vidc_capability {
1134 enum hal_domain domain;
1135 enum hal_video_codec codec;
1136 struct hal_capability_supported width;
1137 struct hal_capability_supported height;
1138 struct hal_capability_supported mbs_per_frame;
1139 struct hal_capability_supported mbs_per_sec;
1140 struct hal_capability_supported frame_rate;
1141 struct hal_capability_supported scale_x;
1142 struct hal_capability_supported scale_y;
1143 struct hal_capability_supported bitrate;
1144 struct hal_capability_supported bframe;
1145 struct hal_capability_supported peakbitrate;
1146 struct hal_capability_supported hier_p;
1147 struct hal_capability_supported ltr_count;
1148 struct hal_capability_supported secure_output2_threshold;
1149 struct hal_capability_supported hier_b;
1150 struct hal_capability_supported lcu_size;
1151 struct hal_capability_supported hier_p_hybrid;
1152 struct hal_capability_supported mbs_per_sec_power_save;
Praneeth Paladugu520c7592017-01-26 13:53:14 -08001153 struct hal_capability_supported extradata;
1154 struct hal_capability_supported profile;
1155 struct hal_capability_supported level;
1156 struct hal_capability_supported i_qp;
1157 struct hal_capability_supported p_qp;
1158 struct hal_capability_supported b_qp;
1159 struct hal_capability_supported rc_modes;
1160 struct hal_capability_supported blur_width;
1161 struct hal_capability_supported blur_height;
1162 struct hal_capability_supported slice_delivery_mode;
1163 struct hal_capability_supported slice_bytes;
1164 struct hal_capability_supported slice_mbs;
1165 struct hal_capability_supported secure;
1166 struct hal_capability_supported max_num_b_frames;
1167 struct hal_capability_supported max_video_cores;
1168 struct hal_capability_supported max_work_modes;
1169 struct hal_capability_supported ubwc_cr_stats;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001170 struct hal_profile_level_supported profile_level;
1171 struct hal_uncompressed_format_supported uncomp_format;
1172 struct hal_interlace_format_supported HAL_format;
1173 struct hal_nal_stream_format_supported nal_stream_format;
1174 struct hal_intra_refresh intra_refresh;
1175 enum buffer_mode_type alloc_mode_out;
1176 enum buffer_mode_type alloc_mode_in;
1177 u32 pixelprocess_capabilities;
1178};
1179
1180struct vidc_hal_sys_init_done {
1181 u32 dec_codec_supported;
1182 u32 enc_codec_supported;
1183 u32 codec_count;
1184 struct msm_vidc_capability *capabilities;
1185 u32 max_sessions_supported;
1186};
1187
1188struct vidc_hal_session_init_done {
1189 struct msm_vidc_capability capability;
1190};
1191
1192struct msm_vidc_cb_cmd_done {
1193 u32 device_id;
1194 void *session_id;
1195 enum vidc_status status;
1196 u32 size;
1197 union {
1198 struct vidc_resource_hdr resource_hdr;
1199 struct vidc_buffer_addr_info buffer_addr_info;
1200 struct vidc_frame_plane_config frame_plane_config;
1201 struct vidc_uncompressed_frame_config uncompressed_frame_config;
1202 struct vidc_frame_data frame_data;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001203 struct vidc_hal_ebd ebd;
1204 struct vidc_hal_fbd fbd;
1205 struct vidc_hal_sys_init_done sys_init_done;
1206 struct vidc_hal_session_init_done session_init_done;
1207 struct hal_buffer_info buffer_info;
1208 union hal_get_property property;
1209 enum hal_flush flush_type;
1210 } data;
1211};
1212
1213struct msm_vidc_cb_event {
1214 u32 device_id;
1215 void *session_id;
1216 enum vidc_status status;
1217 u32 height;
1218 u32 width;
1219 enum msm_vidc_pixel_depth bit_depth;
1220 u32 hal_event_type;
1221 ion_phys_addr_t packet_buffer;
1222 ion_phys_addr_t extra_data_buffer;
1223 u32 pic_struct;
1224 u32 colour_space;
Chinmay Sawarkarb3c6ccb2017-02-23 18:01:32 -08001225 u32 profile;
1226 u32 level;
1227 u32 entropy_mode;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001228};
1229
1230struct msm_vidc_cb_data_done {
1231 u32 device_id;
1232 void *session_id;
1233 enum vidc_status status;
1234 u32 size;
1235 u32 clnt_data;
1236 union {
1237 struct vidc_hal_ebd input_done;
1238 struct vidc_hal_fbd output_done;
1239 };
1240};
1241
1242struct msm_vidc_cb_info {
1243 enum hal_command_response response_type;
1244 union {
1245 struct msm_vidc_cb_cmd_done cmd;
1246 struct msm_vidc_cb_event event;
1247 struct msm_vidc_cb_data_done data;
1248 } response;
1249};
1250
1251enum msm_vidc_hfi_type {
1252 VIDC_HFI_VENUS,
1253};
1254
1255enum msm_vidc_thermal_level {
1256 VIDC_THERMAL_NORMAL = 0,
1257 VIDC_THERMAL_LOW,
1258 VIDC_THERMAL_HIGH,
1259 VIDC_THERMAL_CRITICAL
1260};
1261
1262enum vidc_vote_data_session {
1263 VIDC_BUS_VOTE_DATA_SESSION_INVALID = 0,
1264 /*
1265 * No declarations exist. Values generated by VIDC_VOTE_DATA_SESSION_VAL
1266 * describe the enumerations e.g.:
1267 *
1268 * enum vidc_bus_vote_data_session_type h264_decoder_session =
1269 * VIDC_VOTE_DATA_SESSION_VAL(HAL_VIDEO_CODEC_H264,
1270 * HAL_VIDEO_DOMAIN_DECODER);
1271 */
1272};
1273
1274/*
1275 * Careful modifying VIDC_VOTE_DATA_SESSION_VAL().
1276 *
1277 * This macro assigns two bits to each codec: the lower bit denoting the codec
1278 * type, and the higher bit denoting session type.
1279 */
1280static inline enum vidc_vote_data_session VIDC_VOTE_DATA_SESSION_VAL(
1281 enum hal_video_codec c, enum hal_domain d) {
1282 if (d != HAL_VIDEO_DOMAIN_ENCODER && d != HAL_VIDEO_DOMAIN_DECODER)
1283 return VIDC_BUS_VOTE_DATA_SESSION_INVALID;
1284
1285 return (1 << ilog2(c) * 2) | ((d - 1) << (ilog2(c) * 2 + 1));
1286}
1287
1288struct msm_vidc_gov_data {
1289 struct vidc_bus_vote_data *data;
1290 u32 data_count;
1291 int imem_size;
1292};
1293
1294enum msm_vidc_power_mode {
1295 VIDC_POWER_NORMAL = 0,
1296 VIDC_POWER_LOW,
1297 VIDC_POWER_TURBO
1298};
1299
1300struct vidc_bus_vote_data {
1301 enum hal_domain domain;
1302 enum hal_video_codec codec;
1303 enum hal_uncompressed_format color_formats[2];
1304 int num_formats; /* 1 = DPB-OPB unified; 2 = split */
1305 int height, width, fps;
1306 enum msm_vidc_power_mode power_mode;
1307 struct imem_ab_table *imem_ab_tbl;
1308 u32 imem_ab_tbl_size;
1309 unsigned long core_freq;
1310};
1311
1312struct vidc_clk_scale_data {
1313 enum vidc_vote_data_session session[VIDC_MAX_SESSIONS];
1314 enum msm_vidc_power_mode power_mode[VIDC_MAX_SESSIONS];
1315 u32 load[VIDC_MAX_SESSIONS];
1316 int num_sessions;
1317};
1318
1319struct hal_index_extradata_input_crop_payload {
1320 u32 size;
1321 u32 version;
1322 u32 port_index;
1323 u32 left;
1324 u32 top;
1325 u32 width;
1326 u32 height;
1327};
1328
1329struct hal_cmd_sys_get_property_packet {
1330 u32 size;
1331 u32 packet_type;
1332 u32 num_properties;
1333 u32 rg_property_data[1];
1334};
1335
1336#define call_hfi_op(q, op, args...) \
1337 (((q) && (q)->op) ? ((q)->op(args)) : 0)
1338
1339struct hfi_device {
1340 void *hfi_device_data;
1341
1342 /*Add function pointers for all the hfi functions below*/
1343 int (*core_init)(void *device);
1344 int (*core_release)(void *device);
1345 int (*core_ping)(void *device);
1346 int (*core_trigger_ssr)(void *device, enum hal_ssr_trigger_type);
1347 int (*session_init)(void *device, void *session_id,
1348 enum hal_domain session_type, enum hal_video_codec codec_type,
1349 void **new_session);
1350 int (*session_end)(void *session);
1351 int (*session_abort)(void *session);
1352 int (*session_set_buffers)(void *sess,
1353 struct vidc_buffer_addr_info *buffer_info);
1354 int (*session_release_buffers)(void *sess,
1355 struct vidc_buffer_addr_info *buffer_info);
1356 int (*session_load_res)(void *sess);
1357 int (*session_release_res)(void *sess);
1358 int (*session_start)(void *sess);
1359 int (*session_continue)(void *sess);
1360 int (*session_stop)(void *sess);
1361 int (*session_etb)(void *sess, struct vidc_frame_data *input_frame);
1362 int (*session_ftb)(void *sess, struct vidc_frame_data *output_frame);
1363 int (*session_process_batch)(void *sess,
1364 int num_etbs, struct vidc_frame_data etbs[],
1365 int num_ftbs, struct vidc_frame_data ftbs[]);
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001366 int (*session_get_buf_req)(void *sess);
1367 int (*session_flush)(void *sess, enum hal_flush flush_mode);
1368 int (*session_set_property)(void *sess, enum hal_property ptype,
1369 void *pdata);
1370 int (*session_get_property)(void *sess, enum hal_property ptype);
Praneeth Paladugub71968b2015-08-19 20:47:57 -07001371 int (*scale_clocks)(void *dev, u32 freq);
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001372 int (*vote_bus)(void *dev, struct vidc_bus_vote_data *data,
1373 int num_data);
1374 int (*get_fw_info)(void *dev, struct hal_fw_info *fw_info);
1375 int (*session_clean)(void *sess);
1376 int (*get_core_capabilities)(void *dev);
1377 int (*suspend)(void *dev);
1378 int (*flush_debug_queue)(void *dev);
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001379 enum hal_default_properties (*get_default_properties)(void *dev);
1380};
1381
1382typedef void (*hfi_cmd_response_callback) (enum hal_command_response cmd,
1383 void *data);
1384typedef void (*msm_vidc_callback) (u32 response, void *callback);
1385
1386struct hfi_device *vidc_hfi_initialize(enum msm_vidc_hfi_type hfi_type,
1387 u32 device_id, struct msm_vidc_platform_resources *res,
1388 hfi_cmd_response_callback callback);
1389void vidc_hfi_deinitialize(enum msm_vidc_hfi_type hfi_type,
1390 struct hfi_device *hdev);
1391u32 vidc_get_hfi_domain(enum hal_domain hal_domain);
1392u32 vidc_get_hfi_codec(enum hal_video_codec hal_codec);
1393enum hal_domain vidc_get_hal_domain(u32 hfi_domain);
1394enum hal_video_codec vidc_get_hal_codec(u32 hfi_codec);
1395
1396#endif /*__VIDC_HFI_API_H__ */