blob: 353563e0234210a6746425364b070df608f56e79 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001config ARM
2 bool
3 default y
Scott Wood1d8f51d2016-09-22 03:35:18 -05004 select ARCH_CLOCKSOURCE_DATA
Dan Williams21266be2015-11-19 18:19:29 -08005 select ARCH_HAS_DEVMEM_IS_ALLOWED
Kees Cook2b68f6c2015-04-14 15:48:00 -07006 select ARCH_HAS_ELF_RANDOMIZE
Mark Rutland3d067702012-10-30 12:13:42 +00007 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Russell King171b3f02013-09-12 21:24:42 +01008 select ARCH_HAVE_CUSTOM_GPIO_H
Riku Voipio957e3fa2014-12-12 16:57:44 -08009 select ARCH_HAS_GCOV_PROFILE_ALL
Mark Salterd7018842013-10-07 22:07:58 -040010 select ARCH_MIGHT_HAVE_PC_PARPORT
Peter Zijlstra4badad32014-06-06 19:53:16 +020011 select ARCH_SUPPORTS_ATOMIC_RMW
Kim Phillips017f1612013-11-06 05:15:24 +010012 select ARCH_USE_BUILTIN_BSWAP
Will Deacon0cbad9c2013-10-09 17:19:22 +010013 select ARCH_USE_CMPXCHG_LOCKREF
Russell Kingb1b3f492012-10-06 17:12:25 +010014 select ARCH_WANT_IPC_PARSE_VERSION
Lina Iyer03014652017-12-13 22:37:36 +000015 select ARM_PSCI_FW if PM
Stephen Boydee951c62012-10-29 19:19:34 +010016 select BUILDTIME_EXTABLE_SORT if MMU
Russell King171b3f02013-09-12 21:24:42 +010017 select CLONE_BACKWARDS
Russell Kingb1b3f492012-10-06 17:12:25 +010018 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacondce5c9e2013-12-17 19:50:16 +010019 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
Borislav Petkovb01aec92015-05-21 19:59:31 +020020 select EDAC_SUPPORT
21 select EDAC_ATOMIC_SCRUB
Laura Abbott36d0fd22014-10-09 15:26:42 -070022 select GENERIC_ALLOCATOR
Uwe Kleine-König4477ca42013-03-21 21:02:37 +010023 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
Russell Kingb1b3f492012-10-06 17:12:25 +010024 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Ard Biesheuvel29373672015-09-01 08:59:28 +020025 select GENERIC_EARLY_IOREMAP
Russell King171b3f02013-09-12 21:24:42 +010026 select GENERIC_IDLE_POLL_SETUP
Russell Kingb1b3f492012-10-06 17:12:25 +010027 select GENERIC_IRQ_PROBE
28 select GENERIC_IRQ_SHOW
Geert Uytterhoeven7c070052015-04-01 13:37:11 +010029 select GENERIC_IRQ_SHOW_LEVEL
Russell Kingb1b3f492012-10-06 17:12:25 +010030 select GENERIC_PCI_IOMAP
Stephen Boyd38ff87f2013-06-01 23:39:40 -070031 select GENERIC_SCHED_CLOCK
Russell Kingb1b3f492012-10-06 17:12:25 +010032 select GENERIC_SMP_IDLE_THREAD
33 select GENERIC_STRNCPY_FROM_USER
34 select GENERIC_STRNLEN_USER
Marc Zyngiera71b0922014-08-26 11:03:18 +010035 select HANDLE_DOMAIN_IRQ
Russell Kingb1b3f492012-10-06 17:12:25 +010036 select HARDIRQS_SW_RESEND
AKASHI Takahiro7a017722014-02-25 18:16:24 +090037 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
Yalin Wang0b7857d2015-01-16 02:45:55 +010038 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
Kees Cookdfd45b62016-06-23 15:06:53 -070039 select HAVE_ARCH_HARDENED_USERCOPY
Arnd Bergmann437682ee2015-11-19 13:30:42 +010040 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
41 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
Daniel Cashmane0c25d92016-01-14 15:19:57 -080042 select HAVE_ARCH_MMAP_RND_BITS if MMU
Kees Cook91702172013-11-09 00:51:56 +010043 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
Wade Farnsworth0693bf62012-04-04 16:19:47 +010044 select HAVE_ARCH_TRACEHOOK
Jens Wiklanderb329f952016-01-04 15:42:55 +010045 select HAVE_ARM_SMCCC if CPU_V7
Daniel Borkmann60777762016-05-13 19:08:28 +020046 select HAVE_CBPF_JIT
Russell King51aaf812014-04-22 22:26:27 +010047 select HAVE_CC_STACKPROTECTOR
Russell King171b3f02013-09-12 21:24:42 +010048 select HAVE_CONTEXT_TRACKING
Russell Kingb1b3f492012-10-06 17:12:25 +010049 select HAVE_C_RECORDMCOUNT
50 select HAVE_DEBUG_KMEMLEAK
51 select HAVE_DMA_API_DEBUG
Russell Kingb1b3f492012-10-06 17:12:25 +010052 select HAVE_DMA_CONTIGUOUS if MMU
Arnd Bergmann437682ee2015-11-19 13:30:42 +010053 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
Will Deacondce5c9e2013-12-17 19:50:16 +010054 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
Jiri Slaby5f56a5d2016-05-20 17:00:16 -070055 select HAVE_EXIT_THREAD
Russell Kingb1b3f492012-10-06 17:12:25 +010056 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
57 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
58 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
Jeevan Shrirambea31992017-10-10 15:21:01 -070059 select HAVE_FUTEX_CMPXCHG if FUTEX
Emese Revfy6b90bd42016-05-24 00:09:38 +020060 select HAVE_GCC_PLUGINS
Russell Kingb1b3f492012-10-06 17:12:25 +010061 select HAVE_GENERIC_DMA_COHERENT
Russell Kingb1b3f492012-10-06 17:12:25 +010062 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
63 select HAVE_IDE if PCI || ISA || PCMCIA
Russell King87c46b62013-05-04 14:38:59 +010064 select HAVE_IRQ_TIME_ACCOUNTING
Russell Kingb1b3f492012-10-06 17:12:25 +010065 select HAVE_KERNEL_GZIP
Kyungsik Leef9b493a2013-07-08 16:01:48 -070066 select HAVE_KERNEL_LZ4
Russell Kingb1b3f492012-10-06 17:12:25 +010067 select HAVE_KERNEL_LZMA
68 select HAVE_KERNEL_LZO
69 select HAVE_KERNEL_XZ
Arnd Bergmanncb1293e2015-05-26 15:40:44 +010070 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
Ananth N Mavinakayanahalli9edddaa2008-03-04 14:28:37 -080071 select HAVE_KRETPROBES if (HAVE_KPROBES)
Russell Kingb1b3f492012-10-06 17:12:25 +010072 select HAVE_MEMBLOCK
Ard Biesheuvel7d485f62014-11-24 16:54:35 +010073 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070074 select HAVE_NMI
Russell Kingb1b3f492012-10-06 17:12:25 +010075 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
Wang Nan0dc016d2015-01-09 14:37:36 +080076 select HAVE_OPTPROBES if !THUMB2_KERNEL
Jamie Iles7ada1892010-02-02 20:24:58 +010077 select HAVE_PERF_EVENTS
Will Deacon49863892013-09-26 12:36:35 +010078 select HAVE_PERF_REGS
79 select HAVE_PERF_USER_STACK_DUMP
Steve Cappera0ad5492014-10-09 15:29:18 -070080 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
Will Deacone513f8b2010-06-25 12:24:53 +010081 select HAVE_REGS_AND_STACK_ACCESS_API
Russell Kingb1b3f492012-10-06 17:12:25 +010082 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinasaf1839e2012-10-08 16:28:08 -070083 select HAVE_UID16
Kevin Hilman31c1fc82013-09-16 15:28:22 -070084 select HAVE_VIRT_CPU_ACCOUNTING_GEN
Thomas Gleixnerda0ec6f2013-08-14 20:43:17 +010085 select IRQ_FORCED_THREADING
Russell King171b3f02013-09-12 21:24:42 +010086 select MODULES_USE_ELF_REL
Santosh Shilimkar84f452b2013-06-30 00:28:46 -040087 select NO_BOOTMEM
Arnd Bergmannaa7d5f12015-11-19 13:20:54 +010088 select OF_EARLY_FLATTREE if OF
89 select OF_RESERVED_MEM if OF
Russell King171b3f02013-09-12 21:24:42 +010090 select OLD_SIGACTION
91 select OLD_SIGSUSPEND3
Russell Kingb1b3f492012-10-06 17:12:25 +010092 select PERF_USE_VMALLOC
93 select RTC_LIB
94 select SYS_SUPPORTS_APM_EMULATION
Russell King171b3f02013-09-12 21:24:42 +010095 # Above selects are sorted alphabetically; please add new ones
96 # according to that. Thanks.
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 help
98 The ARM series is a line of low-power-consumption RISC chip designs
Martin Michlmayrf6c89652006-02-08 21:09:07 +000099 licensed by ARM Ltd and targeted at embedded applications and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000101 manufactured, but legacy ARM-based PC hardware remains popular in
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 Europe. There is an ARM Linux project with a web page at
103 <http://www.arm.linux.org.uk/>.
104
Russell King74facff2011-06-02 11:16:22 +0100105config ARM_HAS_SG_CHAIN
Laura Abbott308c09f2014-08-08 14:23:25 -0700106 select ARCH_HAS_SG_CHAIN
Russell King74facff2011-06-02 11:16:22 +0100107 bool
108
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200109config NEED_SG_DMA_LENGTH
110 bool
111
112config ARM_DMA_USE_IOMMU
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200113 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100114 select ARM_HAS_SG_CHAIN
115 select NEED_SG_DMA_LENGTH
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200116
Seung-Woo Kim60460ab2013-02-06 13:21:14 +0900117if ARM_DMA_USE_IOMMU
118
119config ARM_DMA_IOMMU_ALIGNMENT
120 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
121 range 4 9
Charan Teja Reddy761240d2017-04-13 10:52:53 +0530122 default 9
Seung-Woo Kim60460ab2013-02-06 13:21:14 +0900123 help
124 DMA mapping framework by default aligns all buffers to the smallest
125 PAGE_SIZE order which is greater than or equal to the requested buffer
126 size. This works well for buffers up to a few hundreds kilobytes, but
127 for larger buffers it just a waste of address space. Drivers which has
128 relatively small addressing window (like 64Mib) might run out of
129 virtual space with just a few allocations.
130
131 With this parameter you can specify the maximum PAGE_SIZE order for
132 DMA IOMMU buffers. Larger buffers will be aligned only to this
133 specified order. The order is expressed as a power of two multiplied
134 by the PAGE_SIZE.
135
136endif
137
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100138config MIGHT_HAVE_PCI
139 bool
140
Ralf Baechle75e71532007-02-09 17:08:58 +0000141config SYS_SUPPORTS_APM_EMULATION
142 bool
143
Linus Walleijbc581772009-09-15 17:30:37 +0100144config HAVE_TCM
145 bool
146 select GENERIC_ALLOCATOR
147
Russell Kinge119bff2010-01-10 17:23:29 +0000148config HAVE_PROC_CPU
149 bool
150
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700151config NO_IOPORT_MAP
Al Viro5ea81762007-02-11 15:41:31 +0000152 bool
Al Viro5ea81762007-02-11 15:41:31 +0000153
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154config EISA
155 bool
156 ---help---
157 The Extended Industry Standard Architecture (EISA) bus was
158 developed as an open alternative to the IBM MicroChannel bus.
159
160 The EISA bus provided some of the features of the IBM MicroChannel
161 bus while maintaining backward compatibility with cards made for
162 the older ISA bus. The EISA bus saw limited use between 1988 and
163 1995 when it was made obsolete by the PCI bus.
164
165 Say Y here if you are building a kernel for an EISA-based machine.
166
167 Otherwise, say N.
168
169config SBUS
170 bool
171
Russell Kingf16fb1e2007-04-28 09:59:37 +0100172config STACKTRACE_SUPPORT
173 bool
174 default y
175
176config LOCKDEP_SUPPORT
177 bool
178 default y
179
Russell King7ad1bcb2006-08-27 12:07:02 +0100180config TRACE_IRQFLAGS_SUPPORT
181 bool
Arnd Bergmanncb1293e2015-05-26 15:40:44 +0100182 default !CPU_V7M
Russell King7ad1bcb2006-08-27 12:07:02 +0100183
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184config RWSEM_XCHGADD_ALGORITHM
185 bool
Will Deacon8a874112014-05-02 17:06:19 +0100186 default y
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
David Howellsf0d1b0b2006-12-08 02:37:49 -0800188config ARCH_HAS_ILOG2_U32
189 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800190
191config ARCH_HAS_ILOG2_U64
192 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800193
Eduardo Valentin4a1b5732013-06-13 22:58:52 +0100194config ARCH_HAS_BANDGAP
195 bool
196
Stefan Agnera5f4c562015-08-13 00:01:52 +0100197config FIX_EARLYCON_MEM
198 def_bool y if MMU
199
Akinobu Mitab89c3b12006-03-26 01:39:19 -0800200config GENERIC_HWEIGHT
201 bool
202 default y
203
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204config GENERIC_CALIBRATE_DELAY
205 bool
206 default y
207
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100208config ARCH_MAY_HAVE_PC_FDC
209 bool
210
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800211config ZONE_DMA
212 bool
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800213
FUJITA Tomonoriccd7ab72010-03-10 15:23:23 -0800214config NEED_DMA_MAP_STATE
215 def_bool y
216
David A. Longc7edc9e2014-03-07 11:23:04 -0500217config ARCH_SUPPORTS_UPROBES
218 def_bool y
219
Rob Herring58af4a22012-03-20 14:33:01 -0500220config ARCH_HAS_DMA_SET_COHERENT_MASK
221 bool
222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223config GENERIC_ISA_DMA
224 bool
225
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226config FIQ
227 bool
228
Rob Herring13a50452012-02-07 09:28:22 -0600229config NEED_RET_TO_USER
230 bool
231
Al Viro034d2f52005-12-19 16:27:59 -0500232config ARCH_MTD_XIP
233 bool
234
Laura Abbott10ce13b2013-04-05 14:12:53 -0700235config ARCH_WANT_KMAP_ATOMIC_FLUSH
236 bool
237
Hyok S. Choic760fc12006-03-27 15:18:50 +0100238config VECTORS_BASE
239 hex
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900240 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
Hyok S. Choic760fc12006-03-27 15:18:50 +0100241 default DRAM_BASE if REMAP_VECTORS_TO_RAM
242 default 0x00000000
243 help
Russell King19accfd2013-07-04 11:40:32 +0100244 The base address of exception vectors. This must be two pages
245 in size.
Hyok S. Choic760fc12006-03-27 15:18:50 +0100246
Russell Kingdc21af92011-01-04 19:09:43 +0000247config ARM_PATCH_PHYS_VIRT
Russell Kingc1beced2011-08-10 10:23:45 +0100248 bool "Patch physical to virtual translations at runtime" if EMBEDDED
249 default y
Nicolas Pitreb511d752011-02-21 06:53:35 +0100250 depends on !XIP_KERNEL && MMU
Russell Kingdc21af92011-01-04 19:09:43 +0000251 help
Russell King111e9a52011-05-12 10:02:42 +0100252 Patch phys-to-virt and virt-to-phys translation functions at
253 boot and module load time according to the position of the
254 kernel in system memory.
Russell Kingdc21af92011-01-04 19:09:43 +0000255
Russell King111e9a52011-05-12 10:02:42 +0100256 This can only be used with non-XIP MMU kernels where the base
Nicolas Pitredaece592011-08-12 00:14:29 +0100257 of physical memory is at a 16MB boundary.
Russell Kingdc21af92011-01-04 19:09:43 +0000258
Russell Kingc1beced2011-08-10 10:23:45 +0100259 Only disable this option if you know that you do not require
260 this feature (eg, building a kernel for a single machine) and
261 you need to shrink the kernel to the minimal size.
262
Rob Herringc334bc12012-03-04 22:03:33 -0600263config NEED_MACH_IO_H
264 bool
265 help
266 Select this when mach/io.h is required to provide special
267 definitions for this platform. The need for mach/io.h should
268 be avoided when possible.
269
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400270config NEED_MACH_MEMORY_H
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400271 bool
Russell King111e9a52011-05-12 10:02:42 +0100272 help
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400273 Select this when mach/memory.h is required to provide special
274 definitions for this platform. The need for mach/memory.h should
275 be avoided when possible.
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400276
277config PHYS_OFFSET
Nicolas Pitre974c0722011-12-02 23:09:42 +0100278 hex "Physical address of main memory" if MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100279 depends on !ARM_PATCH_PHYS_VIRT
Nicolas Pitre974c0722011-12-02 23:09:42 +0100280 default DRAM_BASE if !MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100281 default 0x00000000 if ARCH_EBSA110 || \
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100282 ARCH_FOOTBRIDGE || \
283 ARCH_INTEGRATOR || \
284 ARCH_IOP13XX || \
285 ARCH_KS8695 || \
Linus Walleij8f2c0062016-08-10 14:30:35 +0200286 ARCH_REALVIEW
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100287 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
288 default 0x20000000 if ARCH_S5PV210
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700289 default 0xc0000000 if ARCH_SA1100
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400290 help
291 Please provide the physical address corresponding to the
292 location of main memory in your system.
Russell Kingcada3c02011-01-04 19:39:29 +0000293
Simon Glass87e040b2011-08-16 23:44:26 +0100294config GENERIC_BUG
295 def_bool y
296 depends on BUG
297
Kirill A. Shutemov1bcad262015-04-14 15:45:42 -0700298config PGTABLE_LEVELS
299 int
300 default 3 if ARM_LPAE
301 default 2
302
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303source "init/Kconfig"
304
Matt Helsleydc52ddc2008-10-18 20:27:21 -0700305source "kernel/Kconfig.freezer"
306
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307menu "System Type"
308
Hyok S. Choi3c427972009-07-24 12:35:00 +0100309config MMU
310 bool "MMU-based Paged Memory Management Support"
311 default y
312 help
313 Select if you want MMU-based virtualised addressing space
314 support by paged memory management. If unsure, say 'Y'.
315
Daniel Cashmane0c25d92016-01-14 15:19:57 -0800316config ARCH_MMAP_RND_BITS_MIN
317 default 8
318
319config ARCH_MMAP_RND_BITS_MAX
320 default 14 if PAGE_OFFSET=0x40000000
321 default 15 if PAGE_OFFSET=0x80000000
322 default 16
323
Russell Kingccf50e22010-03-15 19:03:06 +0000324#
325# The "ARM system type" choice list is ordered alphabetically by option
326# text. Please add new entries in the option alphabetic order.
327#
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328choice
329 prompt "ARM system type"
Arnd Bergmann70722802015-12-17 17:45:47 +0100330 default ARM_SINGLE_ARMV7M if !MMU
Arnd Bergmann1420b222013-02-14 13:33:36 +0100331 default ARCH_MULTIPLATFORM if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
Rob Herring387798b2012-09-06 13:41:12 -0500333config ARCH_MULTIPLATFORM
334 bool "Allow multiple platforms to be selected"
Russell Kingb1b3f492012-10-06 17:12:25 +0100335 depends on MMU
Olof Johansson42dc8362014-03-09 12:46:59 -0700336 select ARM_HAS_SG_CHAIN
Rob Herring387798b2012-09-06 13:41:12 -0500337 select ARM_PATCH_PHYS_VIRT
338 select AUTO_ZRELADDR
Rob Herring6d0add42014-04-16 08:42:13 -0500339 select CLKSRC_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600340 select COMMON_CLK
Rob Herringddb902c2013-11-22 09:29:37 -0600341 select GENERIC_CLOCKEVENTS
Will Deacon08d38be2014-05-27 23:26:35 +0100342 select MIGHT_HAVE_PCI
Rob Herring387798b2012-09-06 13:41:12 -0500343 select MULTI_IRQ_HANDLER
Kishon Vijay Abraham Ie13688f2016-09-14 15:49:06 +0530344 select PCI_DOMAINS if PCI
Dinh Nguyen66314222012-07-18 16:07:18 -0600345 select SPARSE_IRQ
346 select USE_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600347
Stefan Agner9c77bc42015-05-20 00:03:51 +0200348config ARM_SINGLE_ARMV7M
349 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
350 depends on !MMU
Stefan Agner9c77bc42015-05-20 00:03:51 +0200351 select ARM_NVIC
Stefan Agner499f1642015-05-21 00:35:44 +0200352 select AUTO_ZRELADDR
Stefan Agner9c77bc42015-05-20 00:03:51 +0200353 select CLKSRC_OF
354 select COMMON_CLK
355 select CPU_V7M
356 select GENERIC_CLOCKEVENTS
357 select NO_IOPORT_MAP
358 select SPARSE_IRQ
359 select USE_OF
360
Russell King788c9702009-04-26 14:21:59 +0100361config ARCH_GEMINI
362 bool "Cortina Systems Gemini"
Linus Walleijf3372c02013-10-01 12:57:20 +0200363 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100364 select CPU_FA526
Linus Walleijf3372c02013-10-01 12:57:20 +0200365 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200366 select GPIOLIB
Russell King788c9702009-04-26 14:21:59 +0100367 help
368 Support for the Cortina Systems Gemini family SoCs
369
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370config ARCH_EBSA110
371 bool "EBSA-110"
Russell Kingb1b3f492012-10-06 17:12:25 +0100372 select ARCH_USES_GETTIMEOFFSET
Russell Kingc7508152008-10-26 10:55:14 +0000373 select CPU_SA110
Russell Kingf7e68bb2005-05-05 14:49:01 +0100374 select ISA
Rob Herringc334bc12012-03-04 22:03:33 -0600375 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400376 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700377 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 help
379 This is an evaluation board for the StrongARM processor available
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000380 from Digital. It has limited hardware on-board, including an
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 Ethernet interface, two PCMCIA sockets, two serial ports and a
382 parallel port.
383
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000384config ARCH_EP93XX
385 bool "EP93xx-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100386 select ARCH_HAS_HOLES_MEMORYMODEL
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000387 select ARM_AMBA
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700388 select ARM_PATCH_PHYS_VIRT
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000389 select ARM_VIC
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700390 select AUTO_ZRELADDR
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100391 select CLKDEV_LOOKUP
Linus Walleij000bc172015-06-15 14:34:03 +0200392 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100393 select CPU_ARM920T
Linus Walleij000bc172015-06-15 14:34:03 +0200394 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200395 select GPIOLIB
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000396 help
397 This enables support for the Cirrus EP93xx series of CPUs.
398
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399config ARCH_FOOTBRIDGE
400 bool "FootBridge"
Russell Kingc7508152008-10-26 10:55:14 +0000401 select CPU_SA110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 select FOOTBRIDGE
Russell King4e8d7632011-01-28 21:00:39 +0000403 select GENERIC_CLOCKEVENTS
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200404 select HAVE_IDE
Rob Herring8ef6e622012-03-01 20:48:12 -0600405 select NEED_MACH_IO_H if !MMU
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400406 select NEED_MACH_MEMORY_H
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000407 help
408 Support for systems based on the DC21285 companion chip
409 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100411config ARCH_NETX
412 bool "Hilscher NetX based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100413 select ARM_VIC
Russell King234b6ced2011-05-08 14:09:47 +0100414 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000415 select CPU_ARM926T
Uwe Kleine-König2fcfe6b2008-12-09 21:57:24 +0100416 select GENERIC_CLOCKEVENTS
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000417 help
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100418 This enables support for systems based on the Hilscher NetX Soc
419
Russell King3b938be2007-05-12 11:25:44 +0100420config ARCH_IOP13XX
421 bool "IOP13xx-based"
422 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100423 select CPU_XSC3
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400424 select NEED_MACH_MEMORY_H
Rob Herring13a50452012-02-07 09:28:22 -0600425 select NEED_RET_TO_USER
Russell Kingb1b3f492012-10-06 17:12:25 +0100426 select PCI
427 select PLAT_IOP
428 select VMSPLIT_1G
Thomas Gleixner37ebbcf2014-05-07 15:44:04 +0000429 select SPARSE_IRQ
Russell King3b938be2007-05-12 11:25:44 +0100430 help
431 Support for Intel's IOP13XX (XScale) family of processors.
432
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100433config ARCH_IOP32X
434 bool "IOP32x-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100435 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000436 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200437 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200438 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600439 select NEED_RET_TO_USER
Russell Kingf7e68bb2005-05-05 14:49:01 +0100440 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100441 select PLAT_IOP
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000442 help
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100443 Support for Intel's 80219 and IOP32X (XScale) family of
444 processors.
445
446config ARCH_IOP33X
447 bool "IOP33x-based"
448 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000449 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200450 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200451 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600452 select NEED_RET_TO_USER
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100453 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100454 select PLAT_IOP
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100455 help
456 Support for Intel's IOP33X (XScale) family of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457
Russell King3b938be2007-05-12 11:25:44 +0100458config ARCH_IXP4XX
459 bool "IXP4xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100460 depends on MMU
Rob Herring58af4a22012-03-20 14:33:01 -0500461 select ARCH_HAS_DMA_SET_COHERENT_MASK
Russell King51aaf812014-04-22 22:26:27 +0100462 select ARCH_SUPPORTS_BIG_ENDIAN
Russell King234b6ced2011-05-08 14:09:47 +0100463 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000464 select CPU_XSCALE
Russell Kingb1b3f492012-10-06 17:12:25 +0100465 select DMABOUNCE if PCI
Russell King3b938be2007-05-12 11:25:44 +0100466 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200467 select GPIOLIB
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100468 select MIGHT_HAVE_PCI
Rob Herringc334bc12012-03-04 22:03:33 -0600469 select NEED_MACH_IO_H
Florian Fainelli9296d942013-04-09 14:29:26 +0200470 select USB_EHCI_BIG_ENDIAN_DESC
Russell King171b3f02013-09-12 21:24:42 +0100471 select USB_EHCI_BIG_ENDIAN_MMIO
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100472 help
Russell King3b938be2007-05-12 11:25:44 +0100473 Support for Intel's IXP4XX (XScale) family of processors.
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100474
Saeed Bisharaedabd382009-08-06 15:12:43 +0300475config ARCH_DOVE
476 bool "Marvell Dove"
Sebastian Hesselbarth756b2532013-05-02 19:56:12 +0100477 select CPU_PJ4
Saeed Bisharaedabd382009-08-06 15:12:43 +0300478 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200479 select GPIOLIB
Russell King0f81bd42012-09-09 20:34:13 +0100480 select MIGHT_HAVE_PCI
Arnd Bergmannb8cd3372015-12-02 22:27:04 +0100481 select MULTI_IRQ_HANDLER
Russell King171b3f02013-09-12 21:24:42 +0100482 select MVEBU_MBUS
Sebastian Hesselbarth9139acd2012-11-19 10:39:55 +0100483 select PINCTRL
484 select PINCTRL_DOVE
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200485 select PLAT_ORION_LEGACY
Arnd Bergmann5cdbe5d2015-12-02 22:27:05 +0100486 select SPARSE_IRQ
Russell Kingc5d431e2015-12-08 10:58:09 +0000487 select PM_GENERIC_DOMAINS if PM
Saeed Bisharaedabd382009-08-06 15:12:43 +0300488 help
489 Support for the Marvell Dove SoC 88AP510
490
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100491config ARCH_KS8695
492 bool "Micrel/Kendin KS8695"
Linus Walleijc7e783d2012-08-29 20:27:22 +0200493 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100494 select CPU_ARM922T
Linus Walleijc7e783d2012-08-29 20:27:22 +0200495 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200496 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100497 select NEED_MACH_MEMORY_H
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100498 help
499 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
500 System-on-Chip devices.
501
Russell King788c9702009-04-26 14:21:59 +0100502config ARCH_W90X900
503 bool "Nuvoton W90X900 CPU"
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100504 select CLKDEV_LOOKUP
Russell King6fa5d5f2011-05-08 15:34:39 +0100505 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100506 select CPU_ARM926T
wanzongshun58b53692009-08-14 15:36:44 +0100507 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200508 select GPIOLIB
Lennert Buytenhek777f9be2008-06-22 22:45:02 +0200509 help
wanzongshuna8bc4ea2009-08-14 15:38:29 +0100510 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
511 At present, the w90x900 has been renamed nuc900, regarding
512 the ARM series product line, you can login the following
513 link address to know more.
514
515 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
516 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400517
Russell King93e22562012-10-12 14:20:52 +0100518config ARCH_LPC32XX
519 bool "NXP LPC32XX"
Russell King93e22562012-10-12 14:20:52 +0100520 select ARM_AMBA
Russell King40737232011-01-06 22:32:52 +0000521 select CLKDEV_LOOKUP
Vladimir Zapolskiyc227f122015-11-20 03:05:10 +0200522 select CLKSRC_LPC32XX
523 select COMMON_CLK
Russell King93e22562012-10-12 14:20:52 +0100524 select CPU_ARM926T
525 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200526 select GPIOLIB
Vladimir Zapolskiy8cb17b52016-04-25 04:00:38 +0300527 select MULTI_IRQ_HANDLER
528 select SPARSE_IRQ
Russell King93e22562012-10-12 14:20:52 +0100529 select USE_OF
530 help
531 Support for the NXP LPC32XX family of processors
532
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533config ARCH_PXA
eric miao2c8086a2007-09-11 19:13:17 -0700534 bool "PXA2xx/PXA3xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100535 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100536 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100537 select ARM_CPU_SUSPEND if PM
538 select AUTO_ZRELADDR
Robert Jarzmika1c0a6a2015-02-07 22:54:03 +0100539 select COMMON_CLK
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100540 select CLKDEV_LOOKUP
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200541 select CLKSRC_PXA
Russell King234b6ced2011-05-08 14:09:47 +0100542 select CLKSRC_MMIO
Robert Jarzmik6f6caea2014-07-14 18:52:03 +0200543 select CLKSRC_OF
Arnd Bergmann2f202862016-01-29 15:06:29 +0100544 select CPU_XSCALE if !CPU_XSC3
Eric Miao981d0f32007-07-24 01:22:43 +0100545 select GENERIC_CLOCKEVENTS
Haojian Zhuang157d2642011-10-17 20:37:52 +0800546 select GPIO_PXA
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200547 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100548 select HAVE_IDE
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100549 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100550 select MULTI_IRQ_HANDLER
Eric Miaobd5ce432009-01-20 12:06:01 +0800551 select PLAT_PXA
Haojian Zhuang6ac6b812010-08-20 15:23:59 +0800552 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000553 help
eric miao2c8086a2007-09-11 19:13:17 -0700554 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555
Jeevan Shriramc62ea4d2017-02-15 01:30:02 -0800556config ARCH_QCOM
557 bool "Qualcomm MSM (non-multiplatform)"
Runmin Wang88a6fcb2017-04-19 15:28:07 -0700558 select GPIOLIB
Jeevan Shriramc62ea4d2017-02-15 01:30:02 -0800559 select CPU_V7
560 select AUTO_ZRELADDR
561 select HAVE_SMP
562 select CLKDEV_LOOKUP
563 select GENERIC_CLOCKEVENTS
564 select GENERIC_ALLOCATOR
Jeevan Shriramad58f2b2017-02-15 22:32:06 -0800565 select ARM_GIC
Jeevan Shriramc62ea4d2017-02-15 01:30:02 -0800566 select ARM_PATCH_PHYS_VIRT
567 select ARM_HAS_SG_CHAIN
568 select ARCH_HAS_OPP
569 select SOC_BUS
570 select MULTI_IRQ_HANDLER
571 select PM_OPP
572 select SPARSE_IRQ
573 select USE_OF
574 select PINCTRL
Laura Abbott10ce13b2013-04-05 14:12:53 -0700575 select ARCH_WANT_KMAP_ATOMIC_FLUSH
Xiaoyu Yec8a2a852017-11-09 12:20:22 -0800576 select SND_SOC_COMPRESS
Chinkit Kumar,Kirti Kumar Parmar71d44ab2018-05-04 15:34:34 +0530577 select SND_HWDEP
Jeevan Shriramc62ea4d2017-02-15 01:30:02 -0800578 help
579 Support for Qualcomm MSM/QSD based systems. This runs on the
580 apps processor of the MSM/QSD and depends on a shared memory
581 interface to the modem processor which runs the baseband
582 stack and controls some vital subsystems
583 (clock and power control, etc).
584
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585config ARCH_RPC
586 bool "RiscPC"
Russell King868e87c2015-09-28 10:31:50 +0100587 depends on MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 select ARCH_ACORN
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100589 select ARCH_MAY_HAVE_PC_FDC
Russell King07f841b2008-10-01 17:11:06 +0100590 select ARCH_SPARSEMEM_ENABLE
John Stultz5cfc8ee2010-03-24 00:22:36 +0000591 select ARCH_USES_GETTIMEOFFSET
Arnd Bergmannfa04e202014-02-26 17:39:12 +0100592 select CPU_SA110
Russell Kingb1b3f492012-10-06 17:12:25 +0100593 select FIQ
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200594 select HAVE_IDE
Russell Kingb1b3f492012-10-06 17:12:25 +0100595 select HAVE_PATA_PLATFORM
596 select ISA_DMA_API
Rob Herringc334bc12012-03-04 22:03:33 -0600597 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400598 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700599 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 help
601 On the Acorn Risc-PC, Linux can support the internal IDE disk and
602 CD-ROM interface, serial and parallel port, and the floppy drive.
603
604config ARCH_SA1100
605 bool "SA1100-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100606 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100607 select ARCH_SPARSEMEM_ENABLE
608 select CLKDEV_LOOKUP
609 select CLKSRC_MMIO
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200610 select CLKSRC_PXA
611 select CLKSRC_OF if OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100612 select CPU_FREQ
613 select CPU_SA1100
614 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200615 select GPIOLIB
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200616 select HAVE_IDE
Dmitry Eremin-Solenikov1eca42b2014-11-28 15:56:54 +0100617 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100618 select ISA
Dmitry Eremin-Solenikovaffcab32014-11-28 15:55:16 +0100619 select MULTI_IRQ_HANDLER
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400620 select NEED_MACH_MEMORY_H
Russell King375dec92012-02-23 14:29:33 +0100621 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000622 help
623 Support for StrongARM 11x0 based boards.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900625config ARCH_S3C24XX
626 bool "Samsung S3C24XX SoCs"
Arnd Bergmann335cce72014-03-13 14:11:16 +0100627 select ATAGS
Russell Kingb1b3f492012-10-06 17:12:25 +0100628 select CLKDEV_LOOKUP
Tomasz Figa42805062013-04-28 02:25:01 +0200629 select CLKSRC_SAMSUNG_PWM
Romain Naour7f78b6e2013-01-09 18:47:04 -0800630 select GENERIC_CLOCKEVENTS
Tomasz Figa880cf072013-06-19 01:22:20 +0900631 select GPIO_SAMSUNG
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200632 select GPIOLIB
Kukjin Kim20676c12010-11-13 16:08:32 +0900633 select HAVE_S3C2410_I2C if I2C
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900634 select HAVE_S3C2410_WATCHDOG if WATCHDOG
Russell Kingb1b3f492012-10-06 17:12:25 +0100635 select HAVE_S3C_RTC if RTC_CLASS
Heiko Stuebner17453dd2013-03-07 12:38:25 +0900636 select MULTI_IRQ_HANDLER
Rob Herringc334bc12012-03-04 22:03:33 -0600637 select NEED_MACH_IO_H
Tomasz Figacd8dc7a2013-06-15 09:01:49 +0900638 select SAMSUNG_ATAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 help
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900640 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
641 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
642 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
643 Samsung SMDK2410 development board (and derivatives).
Ben Dooks63b1f512010-04-30 16:32:26 +0900644
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100645config ARCH_DAVINCI
646 bool "TI DaVinci"
Russell Kingb1b3f492012-10-06 17:12:25 +0100647 select ARCH_HAS_HOLES_MEMORYMODEL
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100648 select CLKDEV_LOOKUP
Arnd Bergmannce32c5c2016-02-01 21:35:57 +0100649 select CPU_ARM926T
David Brownell20e99692009-05-07 09:31:42 -0700650 select GENERIC_ALLOCATOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100651 select GENERIC_CLOCKEVENTS
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100652 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200653 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100654 select HAVE_IDE
Sekhar Nori689e3312012-08-28 15:27:52 +0530655 select USE_OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100656 select ZONE_DMA
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100657 help
658 Support for TI's DaVinci platform.
659
Tony Lindgrena0694862013-01-11 11:24:20 -0800660config ARCH_OMAP1
661 bool "TI OMAP1"
Arnd Bergmann00a36692012-06-07 18:50:51 -0600662 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100663 select ARCH_HAS_HOLES_MEMORYMODEL
Tony Lindgrena0694862013-01-11 11:24:20 -0800664 select ARCH_OMAP
Tony Priske9a91de2012-08-03 21:00:06 +1200665 select CLKDEV_LOOKUP
viresh kumarcee37e52010-04-01 12:31:05 +0100666 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100667 select GENERIC_CLOCKEVENTS
Tony Lindgrena0694862013-01-11 11:24:20 -0800668 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200669 select GPIOLIB
Tony Lindgrena0694862013-01-11 11:24:20 -0800670 select HAVE_IDE
671 select IRQ_DOMAIN
Tony Lindgrenb6943312015-05-20 09:01:21 -0700672 select MULTI_IRQ_HANDLER
Tony Lindgrena0694862013-01-11 11:24:20 -0800673 select NEED_MACH_IO_H if PCCARD
674 select NEED_MACH_MEMORY_H
Tony Lindgren685e2d02015-05-20 09:01:21 -0700675 select SPARSE_IRQ
Alexey Charkov21f47fb2010-12-23 13:11:21 +0100676 help
Tony Lindgrena0694862013-01-11 11:24:20 -0800677 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
Binghua Duan02c981c2011-07-08 17:40:12 +0800678
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679endchoice
680
Rob Herring387798b2012-09-06 13:41:12 -0500681menu "Multiple platform selection"
682 depends on ARCH_MULTIPLATFORM
683
684comment "CPU Core family selection"
685
Arnd Bergmannf8afae42014-03-25 22:19:00 +0100686config ARCH_MULTI_V4
687 bool "ARMv4 based platforms (FA526)"
688 depends on !ARCH_MULTI_V6_V7
689 select ARCH_MULTI_V4_V5
690 select CPU_FA526
691
Rob Herring387798b2012-09-06 13:41:12 -0500692config ARCH_MULTI_V4T
693 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500694 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100695 select ARCH_MULTI_V4_V5
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200696 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
697 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
698 CPU_ARM925T || CPU_ARM940T)
Rob Herring387798b2012-09-06 13:41:12 -0500699
700config ARCH_MULTI_V5
701 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500702 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100703 select ARCH_MULTI_V4_V5
Andrew Lunn12567bb2014-02-22 20:14:54 +0100704 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200705 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
706 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
Rob Herring387798b2012-09-06 13:41:12 -0500707
708config ARCH_MULTI_V4_V5
709 bool
710
711config ARCH_MULTI_V6
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800712 bool "ARMv6 based platforms (ARM11)"
Rob Herring387798b2012-09-06 13:41:12 -0500713 select ARCH_MULTI_V6_V7
Rob Herring42f47542014-01-31 14:26:04 -0600714 select CPU_V6K
Rob Herring387798b2012-09-06 13:41:12 -0500715
716config ARCH_MULTI_V7
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800717 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
Rob Herring387798b2012-09-06 13:41:12 -0500718 default y
719 select ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100720 select CPU_V7
Rob Herring90bc8ac2014-01-31 15:32:02 -0600721 select HAVE_SMP
Rob Herring387798b2012-09-06 13:41:12 -0500722
723config ARCH_MULTI_V6_V7
724 bool
Rob Herring9352b052014-01-31 15:36:10 -0600725 select MIGHT_HAVE_CACHE_L2X0
Rob Herring387798b2012-09-06 13:41:12 -0500726
727config ARCH_MULTI_CPU_AUTO
728 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
729 select ARCH_MULTI_V5
730
731endmenu
732
Rob Herring05e2a3d2013-12-05 10:04:54 -0600733config ARCH_VIRT
Masahiro Yamadae3246542015-11-16 12:06:10 +0900734 bool "Dummy Virtual Machine"
735 depends on ARCH_MULTI_V7
Rob Herring4b8b5f22013-12-05 10:10:34 -0600736 select ARM_AMBA
Rob Herring05e2a3d2013-12-05 10:04:54 -0600737 select ARM_GIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -0500738 select ARM_GIC_V2M if PCI
Jean-Philippe Brucker0b28f1d2015-10-01 13:47:18 +0100739 select ARM_GIC_V3
Rob Herring05e2a3d2013-12-05 10:04:54 -0600740 select ARM_PSCI
Rob Herring4b8b5f22013-12-05 10:10:34 -0600741 select HAVE_ARM_ARCH_TIMER
Rob Herring05e2a3d2013-12-05 10:04:54 -0600742
Russell Kingccf50e22010-03-15 19:03:06 +0000743#
744# This is sorted alphabetically by mach-* pathname. However, plat-*
745# Kconfigs may be included either alphabetically (according to the
746# plat- suffix) or along side the corresponding mach-* source.
747#
Gregory CLEMENT3e93a222012-06-04 18:38:56 +0200748source "arch/arm/mach-mvebu/Kconfig"
749
Tsahee Zidenberg445d9b32015-03-12 13:53:00 +0200750source "arch/arm/mach-alpine/Kconfig"
751
Lars Persson590b4602016-02-11 17:06:19 +0100752source "arch/arm/mach-artpec/Kconfig"
753
Oleksij Rempeld9bfc862014-11-24 12:08:27 +0100754source "arch/arm/mach-asm9260/Kconfig"
755
Russell King95b8f202010-01-14 11:43:54 +0000756source "arch/arm/mach-at91/Kconfig"
757
Anders Berg1d22924e2014-05-23 11:08:35 +0200758source "arch/arm/mach-axxia/Kconfig"
759
Christian Daudt8ac49e02012-11-19 09:46:10 -0800760source "arch/arm/mach-bcm/Kconfig"
761
Sebastian Hesselbarth1c37fa12013-09-09 14:36:19 +0200762source "arch/arm/mach-berlin/Kconfig"
763
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764source "arch/arm/mach-clps711x/Kconfig"
765
Anton Vorontsovd94f9442010-03-25 17:12:41 +0300766source "arch/arm/mach-cns3xxx/Kconfig"
767
Russell King95b8f202010-01-14 11:43:54 +0000768source "arch/arm/mach-davinci/Kconfig"
769
Baruch Siachdf8d7422015-01-14 10:40:30 +0200770source "arch/arm/mach-digicolor/Kconfig"
771
Russell King95b8f202010-01-14 11:43:54 +0000772source "arch/arm/mach-dove/Kconfig"
773
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000774source "arch/arm/mach-ep93xx/Kconfig"
775
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776source "arch/arm/mach-footbridge/Kconfig"
777
Paulius Zaleckas59d3a192009-03-26 10:06:08 +0200778source "arch/arm/mach-gemini/Kconfig"
779
Rob Herring387798b2012-09-06 13:41:12 -0500780source "arch/arm/mach-highbank/Kconfig"
781
Haojian Zhuang389ee0c2013-12-20 10:52:56 +0800782source "arch/arm/mach-hisi/Kconfig"
783
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784source "arch/arm/mach-integrator/Kconfig"
785
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100786source "arch/arm/mach-iop32x/Kconfig"
787
788source "arch/arm/mach-iop33x/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789
Dan Williams285f5fa2006-12-07 02:59:39 +0100790source "arch/arm/mach-iop13xx/Kconfig"
791
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792source "arch/arm/mach-ixp4xx/Kconfig"
793
Santosh Shilimkar828989a2013-06-10 11:27:13 -0400794source "arch/arm/mach-keystone/Kconfig"
795
Russell King95b8f202010-01-14 11:43:54 +0000796source "arch/arm/mach-ks8695/Kconfig"
797
Carlo Caione3b8f5032014-09-10 22:16:59 +0200798source "arch/arm/mach-meson/Kconfig"
799
Jonas Jensen17723fd32013-12-18 13:58:45 +0100800source "arch/arm/mach-moxart/Kconfig"
801
Joel Stanley8c2ed9b2016-03-21 17:22:31 +1030802source "arch/arm/mach-aspeed/Kconfig"
803
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200804source "arch/arm/mach-mv78xx0/Kconfig"
805
Shawn Guo3995eb82012-09-13 19:48:07 +0800806source "arch/arm/mach-imx/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807
Matthias Bruggerf682a212014-05-13 01:06:13 +0200808source "arch/arm/mach-mediatek/Kconfig"
809
Shawn Guo1d3f33d2010-12-13 20:55:03 +0800810source "arch/arm/mach-mxs/Kconfig"
811
Russell King95b8f202010-01-14 11:43:54 +0000812source "arch/arm/mach-netx/Kconfig"
Eric Miao49cbe782009-01-20 14:15:18 +0800813
Russell King95b8f202010-01-14 11:43:54 +0000814source "arch/arm/mach-nomadik/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000815
Daniel Tang9851ca52013-06-11 18:40:17 +1000816source "arch/arm/mach-nspire/Kconfig"
817
Tony Lindgrend48af152005-07-10 19:58:17 +0100818source "arch/arm/plat-omap/Kconfig"
819
820source "arch/arm/mach-omap1/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821
Tony Lindgren1dbae812005-11-10 14:26:51 +0000822source "arch/arm/mach-omap2/Kconfig"
823
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400824source "arch/arm/mach-orion5x/Kconfig"
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400825
Rob Herring387798b2012-09-06 13:41:12 -0500826source "arch/arm/mach-picoxcell/Kconfig"
827
Russell King95b8f202010-01-14 11:43:54 +0000828source "arch/arm/mach-pxa/Kconfig"
829source "arch/arm/plat-pxa/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
Russell King95b8f202010-01-14 11:43:54 +0000831source "arch/arm/mach-mmp/Kconfig"
832
Neil Armstrong8c9184b2016-03-03 10:42:15 +0100833source "arch/arm/mach-oxnas/Kconfig"
834
Kumar Gala8fc1b0f2014-01-21 17:14:10 -0600835source "arch/arm/mach-qcom/Kconfig"
836
Russell King95b8f202010-01-14 11:43:54 +0000837source "arch/arm/mach-realview/Kconfig"
838
Heiko Stuebnerd63dc052013-06-02 23:09:41 +0200839source "arch/arm/mach-rockchip/Kconfig"
840
Russell King95b8f202010-01-14 11:43:54 +0000841source "arch/arm/mach-sa1100/Kconfig"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300842
Rob Herring387798b2012-09-06 13:41:12 -0500843source "arch/arm/mach-socfpga/Kconfig"
844
Arnd Bergmanna7ed0992012-12-02 15:12:47 +0100845source "arch/arm/mach-spear/Kconfig"
Ben Dooksa21765a2007-02-11 18:31:01 +0100846
Srinivas Kandagatla65ebcc12013-06-25 12:15:10 +0100847source "arch/arm/mach-sti/Kconfig"
848
Kukjin Kim85fd6d62012-02-06 09:38:19 +0900849source "arch/arm/mach-s3c24xx/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850
Ben Dooks431107e2010-01-26 10:11:04 +0900851source "arch/arm/mach-s3c64xx/Kconfig"
Ben Dooksa08ab632008-10-21 14:06:39 +0100852
Kukjin Kim170f4e42010-02-24 16:40:44 +0900853source "arch/arm/mach-s5pv210/Kconfig"
854
Kukjin Kim83014572011-11-06 13:54:56 +0900855source "arch/arm/mach-exynos/Kconfig"
Rob Herringe509b282014-06-10 09:06:09 -0500856source "arch/arm/plat-samsung/Kconfig"
Changhwan Youncc0e72b2010-07-16 12:15:38 +0900857
Russell King882d01f2010-03-02 23:40:15 +0000858source "arch/arm/mach-shmobile/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859
Maxime Ripard3b526342012-11-08 12:40:16 +0100860source "arch/arm/mach-sunxi/Kconfig"
861
Barry Song156a0992012-08-23 13:41:58 +0800862source "arch/arm/mach-prima2/Kconfig"
863
Marc Gonzalezd6de5b02015-12-15 10:41:13 +0100864source "arch/arm/mach-tango/Kconfig"
865
Erik Gillingc5f80062010-01-21 16:53:02 -0800866source "arch/arm/mach-tegra/Kconfig"
867
Russell King95b8f202010-01-14 11:43:54 +0000868source "arch/arm/mach-u300/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869
Masahiro Yamadaba56a982015-05-08 13:07:11 +0900870source "arch/arm/mach-uniphier/Kconfig"
871
Russell King95b8f202010-01-14 11:43:54 +0000872source "arch/arm/mach-ux500/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873
874source "arch/arm/mach-versatile/Kconfig"
875
Russell Kingceade892010-02-11 21:44:53 +0000876source "arch/arm/mach-vexpress/Kconfig"
Russell King420c34e2011-01-18 20:08:06 +0000877source "arch/arm/plat-versatile/Kconfig"
Russell Kingceade892010-02-11 21:44:53 +0000878
Tony Prisk6f35f9a2012-10-11 20:13:09 +1300879source "arch/arm/mach-vt8500/Kconfig"
880
wanzongshun7ec80dd2008-12-03 03:55:38 +0100881source "arch/arm/mach-w90x900/Kconfig"
882
Jun Nieacede512015-04-28 17:18:05 +0800883source "arch/arm/mach-zx/Kconfig"
884
Josh Cartwright9a45eb62012-11-19 11:38:29 -0600885source "arch/arm/mach-zynq/Kconfig"
886
Stefan Agner499f1642015-05-21 00:35:44 +0200887# ARMv7-M architecture
888config ARCH_EFM32
889 bool "Energy Micro efm32"
890 depends on ARM_SINGLE_ARMV7M
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200891 select GPIOLIB
Stefan Agner499f1642015-05-21 00:35:44 +0200892 help
893 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
894 processors.
895
896config ARCH_LPC18XX
897 bool "NXP LPC18xx/LPC43xx"
898 depends on ARM_SINGLE_ARMV7M
899 select ARCH_HAS_RESET_CONTROLLER
900 select ARM_AMBA
901 select CLKSRC_LPC32XX
902 select PINCTRL
903 help
904 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
905 high performance microcontrollers.
906
907config ARCH_STM32
908 bool "STMicrolectronics STM32"
909 depends on ARM_SINGLE_ARMV7M
910 select ARCH_HAS_RESET_CONTROLLER
911 select ARMV7M_SYSTICK
Maxime Coquelin25263182015-05-22 23:50:52 +0200912 select CLKSRC_STM32
Maxime Coquelinf64e9802015-10-14 18:32:42 +0200913 select PINCTRL
Stefan Agner499f1642015-05-21 00:35:44 +0200914 select RESET_CONTROLLER
Alexandre TORGUE47f91512016-09-20 18:00:58 +0200915 select STM32_EXTI
Stefan Agner499f1642015-05-21 00:35:44 +0200916 help
917 Support for STMicroelectronics STM32 processors.
918
Maxime Coquelinfa65fc62015-10-14 18:21:32 +0200919config MACH_STM32F429
920 bool "STMicrolectronics STM32F429"
921 depends on ARCH_STM32
922 default y
923
Vladimir Murzin18471192016-04-25 09:49:13 +0100924config ARCH_MPS2
Baruch Siach17bd2742016-07-17 11:35:29 +0300925 bool "ARM MPS2 platform"
Vladimir Murzin18471192016-04-25 09:49:13 +0100926 depends on ARM_SINGLE_ARMV7M
927 select ARM_AMBA
928 select CLKSRC_MPS2
929 help
930 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
931 with a range of available cores like Cortex-M3/M4/M7.
932
933 Please, note that depends which Application Note is used memory map
934 for the platform may vary, so adjustment of RAM base might be needed.
935
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936# Definitions to make life easier
937config ARCH_ACORN
938 bool
939
Lennert Buytenhek7ae1f7e2006-09-18 23:12:53 +0100940config PLAT_IOP
941 bool
Mikael Pettersson469d30442009-10-29 11:46:54 -0700942 select GENERIC_CLOCKEVENTS
Lennert Buytenhek7ae1f7e2006-09-18 23:12:53 +0100943
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400944config PLAT_ORION
945 bool
Russell Kingbfe45e02011-05-08 15:33:30 +0100946 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100947 select COMMON_CLK
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100948 select GENERIC_IRQ_CHIP
Andrew Lunn278b45b2012-06-27 13:40:04 +0200949 select IRQ_DOMAIN
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400950
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200951config PLAT_ORION_LEGACY
952 bool
953 select PLAT_ORION
954
Eric Miaobd5ce432009-01-20 12:06:01 +0800955config PLAT_PXA
956 bool
957
Russell Kingf4b8b312010-01-14 12:48:06 +0000958config PLAT_VERSATILE
959 bool
960
Alexandre Courbotd9a1bea2013-11-24 15:30:46 +0900961source "arch/arm/firmware/Kconfig"
962
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963source arch/arm/mm/Kconfig
964
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100965config IWMMXT
Sebastian Hesselbarthd93003e2014-04-24 22:58:30 +0100966 bool "Enable iWMMXt support"
967 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
968 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100969 help
970 Enable support for iWMMXt context switching at run time if
971 running on a CPU that supports it.
972
eric miao52108642010-12-13 09:42:34 +0100973config MULTI_IRQ_HANDLER
974 bool
975 help
976 Allow each machine to specify it's own IRQ handler at run time.
977
Hyok S. Choi3b93e7b2006-06-22 11:48:56 +0100978if !MMU
979source "arch/arm/Kconfig-nommu"
980endif
981
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100982config PJ4B_ERRATA_4742
983 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
984 depends on CPU_PJ4B && MACH_ARMADA_370
985 default y
986 help
987 When coming out of either a Wait for Interrupt (WFI) or a Wait for
988 Event (WFE) IDLE states, a specific timing sensitivity exists between
989 the retiring WFI/WFE instructions and the newly issued subsequent
990 instructions. This sensitivity can result in a CPU hang scenario.
991 Workaround:
992 The software must insert either a Data Synchronization Barrier (DSB)
993 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
994 instruction
995
Will Deaconf0c4b8d2012-04-20 17:20:08 +0100996config ARM_ERRATA_326103
997 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
998 depends on CPU_V6
999 help
1000 Executing a SWP instruction to read-only memory does not set bit 11
1001 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1002 treat the access as a read, preventing a COW from occurring and
1003 causing the faulting task to livelock.
1004
Catalin Marinas9cba3cc2009-04-30 17:06:03 +01001005config ARM_ERRATA_411920
1006 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
Russell Kinge399b1a2011-01-17 15:08:32 +00001007 depends on CPU_V6 || CPU_V6K
Catalin Marinas9cba3cc2009-04-30 17:06:03 +01001008 help
1009 Invalidation of the Instruction Cache operation can
1010 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1011 It does not affect the MPCore. This option enables the ARM Ltd.
1012 recommended workaround.
1013
Catalin Marinas7ce236f2009-04-30 17:06:09 +01001014config ARM_ERRATA_430973
1015 bool "ARM errata: Stale prediction on replaced interworking branch"
1016 depends on CPU_V7
1017 help
1018 This option enables the workaround for the 430973 Cortex-A8
Russell King79403cd2015-04-13 16:14:37 +01001019 r1p* erratum. If a code sequence containing an ARM/Thumb
Catalin Marinas7ce236f2009-04-30 17:06:09 +01001020 interworking branch is replaced with another code sequence at the
1021 same virtual address, whether due to self-modifying code or virtual
1022 to physical address re-mapping, Cortex-A8 does not recover from the
1023 stale interworking branch prediction. This results in Cortex-A8
1024 executing the new code sequence in the incorrect ARM or Thumb state.
1025 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1026 and also flushes the branch target cache at every context switch.
1027 Note that setting specific bits in the ACTLR register may not be
1028 available in non-secure mode.
1029
Catalin Marinas855c5512009-04-30 17:06:15 +01001030config ARM_ERRATA_458693
1031 bool "ARM errata: Processor deadlock when a false hazard is created"
1032 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001033 depends on !ARCH_MULTIPLATFORM
Catalin Marinas855c5512009-04-30 17:06:15 +01001034 help
1035 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1036 erratum. For very specific sequences of memory operations, it is
1037 possible for a hazard condition intended for a cache line to instead
1038 be incorrectly associated with a different cache line. This false
1039 hazard might then cause a processor deadlock. The workaround enables
1040 the L1 caching of the NEON accesses and disables the PLD instruction
1041 in the ACTLR register. Note that setting specific bits in the ACTLR
1042 register may not be available in non-secure mode.
1043
Catalin Marinas0516e462009-04-30 17:06:20 +01001044config ARM_ERRATA_460075
1045 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1046 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001047 depends on !ARCH_MULTIPLATFORM
Catalin Marinas0516e462009-04-30 17:06:20 +01001048 help
1049 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1050 erratum. Any asynchronous access to the L2 cache may encounter a
1051 situation in which recent store transactions to the L2 cache are lost
1052 and overwritten with stale memory contents from external memory. The
1053 workaround disables the write-allocate mode for the L2 cache via the
1054 ACTLR register. Note that setting specific bits in the ACTLR register
1055 may not be available in non-secure mode.
1056
Will Deacon9f050272010-09-14 09:51:43 +01001057config ARM_ERRATA_742230
1058 bool "ARM errata: DMB operation may be faulty"
1059 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001060 depends on !ARCH_MULTIPLATFORM
Will Deacon9f050272010-09-14 09:51:43 +01001061 help
1062 This option enables the workaround for the 742230 Cortex-A9
1063 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1064 between two write operations may not ensure the correct visibility
1065 ordering of the two writes. This workaround sets a specific bit in
1066 the diagnostic register of the Cortex-A9 which causes the DMB
1067 instruction to behave as a DSB, ensuring the correct behaviour of
1068 the two writes.
1069
Will Deacona672e992010-09-14 09:53:02 +01001070config ARM_ERRATA_742231
1071 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1072 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001073 depends on !ARCH_MULTIPLATFORM
Will Deacona672e992010-09-14 09:53:02 +01001074 help
1075 This option enables the workaround for the 742231 Cortex-A9
1076 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1077 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1078 accessing some data located in the same cache line, may get corrupted
1079 data due to bad handling of the address hazard when the line gets
1080 replaced from one of the CPUs at the same time as another CPU is
1081 accessing it. This workaround sets specific bits in the diagnostic
1082 register of the Cortex-A9 which reduces the linefill issuing
1083 capabilities of the processor.
1084
Jon Medhurst69155792013-06-07 10:35:35 +01001085config ARM_ERRATA_643719
1086 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1087 depends on CPU_V7 && SMP
Russell Kinge5a5de42015-04-02 23:58:55 +01001088 default y
Jon Medhurst69155792013-06-07 10:35:35 +01001089 help
1090 This option enables the workaround for the 643719 Cortex-A9 (prior to
1091 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1092 register returns zero when it should return one. The workaround
1093 corrects this value, ensuring cache maintenance operations which use
1094 it behave as intended and avoiding data corruption.
1095
Will Deaconcdf357f2010-08-05 11:20:51 +01001096config ARM_ERRATA_720789
1097 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
Dave Martine66dc742011-12-08 13:37:46 +01001098 depends on CPU_V7
Will Deaconcdf357f2010-08-05 11:20:51 +01001099 help
1100 This option enables the workaround for the 720789 Cortex-A9 (prior to
1101 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1102 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1103 As a consequence of this erratum, some TLB entries which should be
1104 invalidated are not, resulting in an incoherency in the system page
1105 tables. The workaround changes the TLB flushing routines to invalidate
1106 entries regardless of the ASID.
Will Deacon475d92f2010-09-28 14:02:02 +01001107
1108config ARM_ERRATA_743622
1109 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1110 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001111 depends on !ARCH_MULTIPLATFORM
Will Deacon475d92f2010-09-28 14:02:02 +01001112 help
1113 This option enables the workaround for the 743622 Cortex-A9
Will Deaconefbc74a2012-02-24 12:12:38 +01001114 (r2p*) erratum. Under very rare conditions, a faulty
Will Deacon475d92f2010-09-28 14:02:02 +01001115 optimisation in the Cortex-A9 Store Buffer may lead to data
1116 corruption. This workaround sets a specific bit in the diagnostic
1117 register of the Cortex-A9 which disables the Store Buffer
1118 optimisation, preventing the defect from occurring. This has no
1119 visible impact on the overall performance or power consumption of the
1120 processor.
1121
Will Deacon9a27c272011-02-18 16:36:35 +01001122config ARM_ERRATA_751472
1123 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
Dave Martinba90c512011-12-08 13:41:06 +01001124 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001125 depends on !ARCH_MULTIPLATFORM
Will Deacon9a27c272011-02-18 16:36:35 +01001126 help
1127 This option enables the workaround for the 751472 Cortex-A9 (prior
1128 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1129 completion of a following broadcasted operation if the second
1130 operation is received by a CPU before the ICIALLUIS has completed,
1131 potentially leading to corrupted entries in the cache or TLB.
1132
Will Deaconfcbdc5fe2011-02-28 18:15:16 +01001133config ARM_ERRATA_754322
1134 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1135 depends on CPU_V7
1136 help
1137 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1138 r3p*) erratum. A speculative memory access may cause a page table walk
1139 which starts prior to an ASID switch but completes afterwards. This
1140 can populate the micro-TLB with a stale entry which may be hit with
1141 the new ASID. This workaround places two dsb instructions in the mm
1142 switching code so that no page table walks can cross the ASID switch.
1143
Will Deacon5dab26af2011-03-04 12:38:54 +01001144config ARM_ERRATA_754327
1145 bool "ARM errata: no automatic Store Buffer drain"
1146 depends on CPU_V7 && SMP
1147 help
1148 This option enables the workaround for the 754327 Cortex-A9 (prior to
1149 r2p0) erratum. The Store Buffer does not have any automatic draining
1150 mechanism and therefore a livelock may occur if an external agent
1151 continuously polls a memory location waiting to observe an update.
1152 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1153 written polling loops from denying visibility of updates to memory.
1154
Catalin Marinas145e10e2011-08-15 11:04:41 +01001155config ARM_ERRATA_364296
1156 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
Fabio Estevamfd832472013-07-09 18:34:01 +01001157 depends on CPU_V6
Catalin Marinas145e10e2011-08-15 11:04:41 +01001158 help
1159 This options enables the workaround for the 364296 ARM1136
1160 r0p2 erratum (possible cache data corruption with
1161 hit-under-miss enabled). It sets the undocumented bit 31 in
1162 the auxiliary control register and the FI bit in the control
1163 register, thus disabling hit-under-miss without putting the
1164 processor into full low interrupt latency mode. ARM11MPCore
1165 is not affected.
1166
Will Deaconf630c1b2011-09-15 11:45:15 +01001167config ARM_ERRATA_764369
1168 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1169 depends on CPU_V7 && SMP
1170 help
1171 This option enables the workaround for erratum 764369
1172 affecting Cortex-A9 MPCore with two or more processors (all
1173 current revisions). Under certain timing circumstances, a data
1174 cache line maintenance operation by MVA targeting an Inner
1175 Shareable memory region may fail to proceed up to either the
1176 Point of Coherency or to the Point of Unification of the
1177 system. This workaround adds a DSB instruction before the
1178 relevant cache maintenance functions and sets a specific bit
1179 in the diagnostic control register of the SCU.
1180
Simon Horman7253b852012-09-28 02:12:45 +01001181config ARM_ERRATA_775420
1182 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1183 depends on CPU_V7
1184 help
1185 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1186 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1187 operation aborts with MMU exception, it might cause the processor
1188 to deadlock. This workaround puts DSB before executing ISB if
1189 an abort may occur on cache maintenance.
1190
Catalin Marinas93dc6882013-03-26 23:35:04 +01001191config ARM_ERRATA_798181
1192 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1193 depends on CPU_V7 && SMP
1194 help
1195 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1196 adequately shooting down all use of the old entries. This
1197 option enables the Linux kernel workaround for this erratum
1198 which sends an IPI to the CPUs that are running the same ASID
1199 as the one being invalidated.
1200
Will Deacon84b65042013-08-20 17:29:55 +01001201config ARM_ERRATA_773022
1202 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1203 depends on CPU_V7
1204 help
1205 This option enables the workaround for the 773022 Cortex-A15
1206 (up to r0p4) erratum. In certain rare sequences of code, the
1207 loop buffer may deliver incorrect instructions. This
1208 workaround disables the loop buffer to avoid the erratum.
1209
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001210config ARM_ERRATA_818325_852422
1211 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1212 depends on CPU_V7
1213 help
1214 This option enables the workaround for:
1215 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1216 instruction might deadlock. Fixed in r0p1.
1217 - Cortex-A12 852422: Execution of a sequence of instructions might
1218 lead to either a data corruption or a CPU deadlock. Not fixed in
1219 any Cortex-A12 cores yet.
1220 This workaround for all both errata involves setting bit[12] of the
1221 Feature Register. This bit disables an optimisation applied to a
1222 sequence of 2 instructions that use opposing condition codes.
1223
Doug Anderson416bcf22016-04-07 00:26:05 +01001224config ARM_ERRATA_821420
1225 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1226 depends on CPU_V7
1227 help
1228 This option enables the workaround for the 821420 Cortex-A12
1229 (all revs) erratum. In very rare timing conditions, a sequence
1230 of VMOV to Core registers instructions, for which the second
1231 one is in the shadow of a branch or abort, can lead to a
1232 deadlock when the VMOV instructions are issued out-of-order.
1233
Doug Anderson9f6f9352016-04-07 00:27:26 +01001234config ARM_ERRATA_825619
1235 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1236 depends on CPU_V7
1237 help
1238 This option enables the workaround for the 825619 Cortex-A12
1239 (all revs) erratum. Within rare timing constraints, executing a
1240 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1241 and Device/Strongly-Ordered loads and stores might cause deadlock
1242
1243config ARM_ERRATA_852421
1244 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1245 depends on CPU_V7
1246 help
1247 This option enables the workaround for the 852421 Cortex-A17
1248 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1249 execution of a DMB ST instruction might fail to properly order
1250 stores from GroupA and stores from GroupB.
1251
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001252config ARM_ERRATA_852423
1253 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1254 depends on CPU_V7
1255 help
1256 This option enables the workaround for:
1257 - Cortex-A17 852423: Execution of a sequence of instructions might
1258 lead to either a data corruption or a CPU deadlock. Not fixed in
1259 any Cortex-A17 cores yet.
1260 This is identical to Cortex-A12 erratum 852422. It is a separate
1261 config option from the A12 erratum due to the way errata are checked
1262 for and handled.
1263
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264endmenu
1265
1266source "arch/arm/common/Kconfig"
1267
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268menu "Bus support"
1269
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270config ISA
1271 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 help
1273 Find out whether you have ISA slots on your motherboard. ISA is the
1274 name of a bus system, i.e. the way the CPU talks to the other stuff
1275 inside your box. Other bus systems are PCI, EISA, MicroChannel
1276 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1277 newer boards don't support it. If you have ISA, say Y, otherwise N.
1278
Russell King065909b2006-01-04 15:44:16 +00001279# Select ISA DMA controller support
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280config ISA_DMA
1281 bool
Russell King065909b2006-01-04 15:44:16 +00001282 select ISA_DMA_API
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283
Russell King065909b2006-01-04 15:44:16 +00001284# Select ISA DMA interface
Al Viro5cae8412005-05-04 05:39:22 +01001285config ISA_DMA_API
1286 bool
Al Viro5cae8412005-05-04 05:39:22 +01001287
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288config PCI
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +01001289 bool "PCI support" if MIGHT_HAVE_PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 help
1291 Find out whether you have a PCI motherboard. PCI is the name of a
1292 bus system, i.e. the way the CPU talks to the other stuff inside
1293 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1294 VESA. If you have PCI, say Y, otherwise N.
1295
Anton Vorontsov52882172010-04-19 13:20:49 +01001296config PCI_DOMAINS
1297 bool
1298 depends on PCI
1299
Lorenzo Pieralisi8c7d14742014-11-21 11:29:26 +00001300config PCI_DOMAINS_GENERIC
1301 def_bool PCI_DOMAINS
1302
Marcelo Roberto Jimenezb080ac82010-12-16 21:34:51 +01001303config PCI_NANOENGINE
1304 bool "BSE nanoEngine PCI support"
1305 depends on SA1100_NANOENGINE
1306 help
1307 Enable PCI on the BSE nanoEngine board.
1308
Matthew Wilcox36e23592007-07-10 10:54:40 -06001309config PCI_SYSCALL
1310 def_bool PCI
1311
Mike Rapoporta0113a92007-11-25 08:55:34 +01001312config PCI_HOST_ITE8152
1313 bool
1314 depends on PCI && MACH_ARMCORE
1315 default y
1316 select DMABOUNCE
1317
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318source "drivers/pci/Kconfig"
1319
1320source "drivers/pcmcia/Kconfig"
1321
1322endmenu
1323
1324menu "Kernel Features"
1325
Dave Martin3b556582011-12-07 15:38:04 +00001326config HAVE_SMP
1327 bool
1328 help
1329 This option should be selected by machines which have an SMP-
1330 capable CPU.
1331
1332 The only effect of this option is to make the SMP-related
1333 options available to the user for configuration.
1334
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335config SMP
Russell Kingbb2d8132011-05-12 09:52:02 +01001336 bool "Symmetric Multi-Processing"
Russell Kingfbb4dda2011-01-17 18:01:58 +00001337 depends on CPU_V6K || CPU_V7
Russell Kingbc282482009-05-17 18:58:34 +01001338 depends on GENERIC_CLOCKEVENTS
Dave Martin3b556582011-12-07 15:38:04 +00001339 depends on HAVE_SMP
Jonathan Austin801bb212013-02-22 18:56:04 +00001340 depends on MMU || ARM_MPU
Arnd Bergmann03617482015-05-26 15:36:58 +01001341 select IRQ_WORK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342 help
1343 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08001344 a system with only one CPU, say N. If you have a system with more
1345 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346
Robert Graffham4a474152014-01-23 15:55:29 -08001347 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 machines, but will use only one CPU of a multiprocessor machine. If
Robert Graffham4a474152014-01-23 15:55:29 -08001349 you say Y here, the kernel will run on many, but not all,
1350 uniprocessor machines. On a uniprocessor machine, the kernel
1351 will run faster if you say N here.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352
Paul Bolle395cf962011-08-15 02:02:26 +02001353 See also <file:Documentation/x86/i386/IO-APIC.txt>,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
Justin P. Mattock50a23e62010-10-16 10:36:23 -07001355 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356
1357 If you don't know what to do here, say N.
1358
Russell Kingf00ec482010-09-04 10:47:48 +01001359config SMP_ON_UP
Russell King5744ff42015-02-13 11:04:21 +00001360 bool "Allow booting SMP kernel on uniprocessor systems"
Jonathan Austin801bb212013-02-22 18:56:04 +00001361 depends on SMP && !XIP_KERNEL && MMU
Russell Kingf00ec482010-09-04 10:47:48 +01001362 default y
1363 help
1364 SMP kernels contain instructions which fail on non-SMP processors.
1365 Enabling this option allows the kernel to modify itself to make
1366 these instructions safe. Disabling it allows about 1K of space
1367 savings.
1368
1369 If you don't know what to do here, say Y.
1370
Vincent Guittotc9018aa2011-08-08 13:21:59 +01001371config ARM_CPU_TOPOLOGY
1372 bool "Support cpu topology definition"
1373 depends on SMP && CPU_V7
1374 default y
1375 help
1376 Support ARM cpu topology definition. The MPIDR register defines
1377 affinity between processors which is then used to describe the cpu
1378 topology of an ARM System.
1379
1380config SCHED_MC
1381 bool "Multi-core scheduler support"
1382 depends on ARM_CPU_TOPOLOGY
1383 help
1384 Multi-core scheduler support improves the CPU scheduler's decision
1385 making when dealing with multi-core CPU chips at a cost of slightly
1386 increased overhead in some places. If unsure say N here.
1387
1388config SCHED_SMT
1389 bool "SMT scheduler support"
1390 depends on ARM_CPU_TOPOLOGY
1391 help
1392 Improves the CPU scheduler's decision making when dealing with
1393 MultiThreading at a cost of slightly increased overhead in some
1394 places. If unsure say N here.
1395
Russell Kinga8cbcd92009-05-16 11:51:14 +01001396config HAVE_ARM_SCU
1397 bool
Russell Kinga8cbcd92009-05-16 11:51:14 +01001398 help
1399 This option enables support for the ARM system coherency unit
1400
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001401config HAVE_ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001402 bool "Architected timer support"
1403 depends on CPU_V7
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001404 select ARM_ARCH_TIMER
Will Deacon0c4034622013-11-19 15:46:17 +01001405 select GENERIC_CLOCKEVENTS
Marc Zyngier022c03a2012-01-11 17:25:17 +00001406 help
1407 This option enables support for the ARM architected timer
1408
Russell Kingf32f4ce2009-05-16 12:14:21 +01001409config HAVE_ARM_TWD
1410 bool
Rob Herringda4a6862013-02-06 21:17:47 -06001411 select CLKSRC_OF if OF
Russell Kingf32f4ce2009-05-16 12:14:21 +01001412 help
1413 This options enables support for the ARM timer and watchdog unit
1414
Kaushal Kumar9d5f2b32016-06-22 11:08:53 +05301415config ARCH_MSM8953_SOC_SETTINGS
1416 bool "Enable MSM8953 SOC settings"
1417 depends on ARCH_MSM8953
1418 help
1419 Enable MSM8953 SOC related settings, these generic MSM8953
1420 related settings are required for some of CPUSS sub-system
1421 functionality.
1422
1423 If you are not sure what to do, select 'N' here.
1424
Nicolas Pitree8db2882012-04-12 02:45:22 -04001425config MCPM
1426 bool "Multi-Cluster Power Management"
1427 depends on CPU_V7 && SMP
1428 help
1429 This option provides the common power management infrastructure
1430 for (multi-)cluster based systems, such as big.LITTLE based
1431 systems.
1432
Haojian Zhuangebf4a5c2014-04-15 14:52:00 +08001433config MCPM_QUAD_CLUSTER
1434 bool
1435 depends on MCPM
1436 help
1437 To avoid wasting resources unnecessarily, MCPM only supports up
1438 to 2 clusters by default.
1439 Platforms with 3 or 4 clusters that use MCPM must select this
1440 option to allow the additional clusters to be managed.
1441
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001442config BIG_LITTLE
1443 bool "big.LITTLE support (Experimental)"
1444 depends on CPU_V7 && SMP
1445 select MCPM
1446 help
1447 This option enables support selections for the big.LITTLE
1448 system architecture.
1449
1450config BL_SWITCHER
1451 bool "big.LITTLE switcher support"
Arnd Bergmann6c044fe2015-11-19 15:49:23 +01001452 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
Russell King51aaf812014-04-22 22:26:27 +01001453 select CPU_PM
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001454 help
1455 The big.LITTLE "switcher" provides the core functionality to
1456 transparently handle transition between a cluster of A15's
1457 and a cluster of A7's in a big.LITTLE system.
1458
Nicolas Pitreb22537c2012-04-12 03:04:28 -04001459config BL_SWITCHER_DUMMY_IF
1460 tristate "Simple big.LITTLE switcher user interface"
1461 depends on BL_SWITCHER && DEBUG_KERNEL
1462 help
1463 This is a simple and dummy char dev interface to control
1464 the big.LITTLE switcher core code. It is meant for
1465 debugging purposes only.
1466
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001467choice
1468 prompt "Memory split"
Russell King006fa252014-02-26 19:40:46 +00001469 depends on MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001470 default VMSPLIT_3G
1471 help
1472 Select the desired split between kernel and user memory.
1473
1474 If you are not absolutely sure what you are doing, leave this
1475 option alone!
1476
1477 config VMSPLIT_3G
1478 bool "3G/1G user/kernel split"
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001479 config VMSPLIT_3G_OPT
1480 bool "3G/1G user/kernel split (for full 1G low memory)"
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001481 config VMSPLIT_2G
1482 bool "2G/2G user/kernel split"
1483 config VMSPLIT_1G
1484 bool "1G/3G user/kernel split"
1485endchoice
1486
1487config PAGE_OFFSET
1488 hex
Russell King006fa252014-02-26 19:40:46 +00001489 default PHYS_OFFSET if !MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001490 default 0x40000000 if VMSPLIT_1G
1491 default 0x80000000 if VMSPLIT_2G
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001492 default 0xB0000000 if VMSPLIT_3G_OPT
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001493 default 0xC0000000
1494
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495config NR_CPUS
1496 int "Maximum number of CPUs (2-32)"
1497 range 2 32
1498 depends on SMP
1499 default "4"
1500
Russell Kinga054a812005-11-02 22:24:33 +00001501config HOTPLUG_CPU
Russell King00b7ded2012-10-22 22:54:30 +01001502 bool "Support for hot-pluggable CPUs"
Maria Yuf039fe32017-09-26 16:39:34 +08001503 select GENERIC_IRQ_MIGRATION
Stephen Rothwell40b31362013-05-21 13:49:35 +10001504 depends on SMP
Russell Kinga054a812005-11-02 22:24:33 +00001505 help
1506 Say Y here to experiment with turning CPUs off and on. CPUs
1507 can be controlled through /sys/devices/system/cpu.
1508
Will Deacon2bdd4242012-12-12 19:20:52 +00001509config ARM_PSCI
1510 bool "Support for the ARM Power State Coordination Interface (PSCI)"
Jens Wiklandere6796602016-01-04 15:46:47 +01001511 depends on HAVE_ARM_SMCCC
Mark Rutlandbe120392015-07-31 15:46:19 +01001512 select ARM_PSCI_FW
Will Deacon2bdd4242012-12-12 19:20:52 +00001513 help
1514 Say Y here if you want Linux to communicate with system firmware
1515 implementing the PSCI specification for CPU-centric power
1516 management operations described in ARM document number ARM DEN
1517 0022A ("Power State Coordination Interface System Software on
1518 ARM processors").
1519
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001520# The GPIO number here must be sorted by descending number. In case of
1521# a multiplatform kernel, we just want the highest value required by the
1522# selected platforms.
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001523config ARCH_NR_GPIO
1524 int
Gregory Fongb35d2e52015-05-28 19:14:10 -07001525 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
Jeevan Shriramc62ea4d2017-02-15 01:30:02 -08001526 ARCH_ZYNQ || ARCH_QCOM
Tomasz Figaaa425872014-07-03 13:17:12 +02001527 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1528 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
Boris BREZILLONeb171a92014-04-10 15:52:46 +02001529 default 416 if ARCH_SUNXI
Olof Johansson06b851e2013-04-02 18:33:58 -07001530 default 392 if ARCH_U8500
Tony Prisk01bb9142013-03-09 18:22:30 +13001531 default 352 if ARCH_VT8500
Heiko Stuebner7b5da4c2014-05-26 00:13:51 +02001532 default 288 if ARCH_ROCKCHIP
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001533 default 264 if MACH_H4700
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001534 default 0
1535 help
1536 Maximum number of GPIOs in the system.
1537
1538 If unsure, leave the default value.
1539
Uwe Kleine-Königd45a3982009-08-13 20:38:17 +02001540source kernel/Kconfig.preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541
Russell Kingc9218b12013-04-27 23:31:10 +01001542config HZ_FIXED
Russell Kingf8065812006-03-02 22:41:59 +00001543 int
Kukjin Kim070b8b42014-07-02 07:50:15 +09001544 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
Kukjin Kima73ddc62011-05-11 16:27:51 +09001545 ARCH_S5PV210 || ARCH_EXYNOS4
Alexandre Belloni1164f672015-03-13 22:57:24 +01001546 default 128 if SOC_AT91RM9200
Russell King47d84682013-09-10 23:47:55 +01001547 default 0
Russell Kingc9218b12013-04-27 23:31:10 +01001548
1549choice
Russell King47d84682013-09-10 23:47:55 +01001550 depends on HZ_FIXED = 0
Russell Kingc9218b12013-04-27 23:31:10 +01001551 prompt "Timer frequency"
1552
1553config HZ_100
1554 bool "100 Hz"
1555
1556config HZ_200
1557 bool "200 Hz"
1558
1559config HZ_250
1560 bool "250 Hz"
1561
1562config HZ_300
1563 bool "300 Hz"
1564
1565config HZ_500
1566 bool "500 Hz"
1567
1568config HZ_1000
1569 bool "1000 Hz"
1570
1571endchoice
1572
1573config HZ
1574 int
Russell King47d84682013-09-10 23:47:55 +01001575 default HZ_FIXED if HZ_FIXED != 0
Russell Kingc9218b12013-04-27 23:31:10 +01001576 default 100 if HZ_100
1577 default 200 if HZ_200
1578 default 250 if HZ_250
1579 default 300 if HZ_300
1580 default 500 if HZ_500
1581 default 1000
1582
1583config SCHED_HRTICK
1584 def_bool HIGH_RES_TIMERS
Russell Kingf8065812006-03-02 22:41:59 +00001585
Catalin Marinas16c79652009-07-24 12:33:02 +01001586config THUMB2_KERNEL
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001587 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +01001588 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001589 default y if CPU_THUMBONLY
Catalin Marinas16c79652009-07-24 12:33:02 +01001590 select AEABI
1591 select ARM_ASM_UNIFIED
Arnd Bergmann89bace62011-06-10 14:12:21 +00001592 select ARM_UNWIND
Catalin Marinas16c79652009-07-24 12:33:02 +01001593 help
1594 By enabling this option, the kernel will be compiled in
1595 Thumb-2 mode. A compiler/assembler that understand the unified
1596 ARM-Thumb syntax is needed.
1597
1598 If unsure, say N.
1599
Dave Martin6f685c52011-03-03 11:41:12 +01001600config THUMB2_AVOID_R_ARM_THM_JUMP11
1601 bool "Work around buggy Thumb-2 short branch relocations in gas"
1602 depends on THUMB2_KERNEL && MODULES
1603 default y
1604 help
1605 Various binutils versions can resolve Thumb-2 branches to
1606 locally-defined, preemptible global symbols as short-range "b.n"
1607 branch instructions.
1608
1609 This is a problem, because there's no guarantee the final
1610 destination of the symbol, or any candidate locations for a
1611 trampoline, are within range of the branch. For this reason, the
1612 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1613 relocation in modules at all, and it makes little sense to add
1614 support.
1615
1616 The symptom is that the kernel fails with an "unsupported
1617 relocation" error when loading some modules.
1618
1619 Until fixed tools are available, passing
1620 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1621 code which hits this problem, at the cost of a bit of extra runtime
1622 stack usage in some cases.
1623
1624 The problem is described in more detail at:
1625 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1626
1627 Only Thumb-2 kernels are affected.
1628
1629 Unless you are sure your tools don't have this problem, say Y.
1630
Catalin Marinas0becb082009-07-24 12:32:53 +01001631config ARM_ASM_UNIFIED
1632 bool
1633
Nicolas Pitre42f25bd2015-12-12 02:49:21 +01001634config ARM_PATCH_IDIV
1635 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1636 depends on CPU_32v7 && !XIP_KERNEL
1637 default y
1638 help
1639 The ARM compiler inserts calls to __aeabi_idiv() and
1640 __aeabi_uidiv() when it needs to perform division on signed
1641 and unsigned integers. Some v7 CPUs have support for the sdiv
1642 and udiv instructions that can be used to implement those
1643 functions.
1644
1645 Enabling this option allows the kernel to modify itself to
1646 replace the first two instructions of these library functions
1647 with the sdiv or udiv plus "bx lr" instructions when the CPU
1648 it is running on supports them. Typically this will be faster
1649 and less power intensive than running the original library
1650 code to do integer division.
1651
Nicolas Pitre704bdda02006-01-14 16:33:50 +00001652config AEABI
1653 bool "Use the ARM EABI to compile the kernel"
1654 help
1655 This option allows for the kernel to be compiled using the latest
1656 ARM ABI (aka EABI). This is only useful if you are using a user
1657 space environment that is also compiled with EABI.
1658
1659 Since there are major incompatibilities between the legacy ABI and
1660 EABI, especially with regard to structure member alignment, this
1661 option also changes the kernel syscall calling convention to
1662 disambiguate both ABIs and allow for backward compatibility support
1663 (selected with CONFIG_OABI_COMPAT).
1664
1665 To use this you need GCC version 4.0.0 or later.
1666
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001667config OABI_COMPAT
Russell Kinga73a3ff2006-02-08 21:09:55 +00001668 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001669 depends on AEABI && !THUMB2_KERNEL
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001670 help
1671 This option preserves the old syscall interface along with the
1672 new (ARM EABI) one. It also provides a compatibility layer to
1673 intercept syscalls that have structure arguments which layout
1674 in memory differs between the legacy ABI and the new ARM EABI
1675 (only for non "thumb" binaries). This option adds a tiny
1676 overhead to all syscalls and produces a slightly larger kernel.
Kees Cook91702172013-11-09 00:51:56 +01001677
1678 The seccomp filter system will not be available when this is
1679 selected, since there is no way yet to sensibly distinguish
1680 between calling conventions during filtering.
1681
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001682 If you know you'll be using only pure EABI user space then you
1683 can say N here. If this option is not selected and you attempt
1684 to execute a legacy ABI binary then the result will be
1685 UNPREDICTABLE (in fact it can be predicted that it won't work
Kees Cookb02f8462013-11-09 00:31:11 +01001686 at all). If in doubt say N.
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001687
Mel Gormaneb335752009-05-13 17:34:48 +01001688config ARCH_HAS_HOLES_MEMORYMODEL
Mel Gormane80d6a22008-08-14 11:10:14 +01001689 bool
Mel Gormane80d6a22008-08-14 11:10:14 +01001690
Russell King05944d72006-11-30 20:43:51 +00001691config ARCH_SPARSEMEM_ENABLE
1692 bool
1693
Russell King07a2f732008-10-01 21:39:58 +01001694config ARCH_SPARSEMEM_DEFAULT
1695 def_bool ARCH_SPARSEMEM_ENABLE
1696
Russell King05944d72006-11-30 20:43:51 +00001697config ARCH_SELECT_MEMORY_MODEL
Russell Kingbe370302010-05-07 17:40:33 +01001698 def_bool ARCH_SPARSEMEM_ENABLE
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07001699
Will Deacon7b7bf492011-05-19 13:21:14 +01001700config HAVE_ARCH_PFN_VALID
1701 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1702
Steve Capperb8cd51a2014-10-09 15:29:20 -07001703config HAVE_GENERIC_RCU_GUP
1704 def_bool y
1705 depends on ARM_LPAE
1706
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001707config HIGHMEM
Russell Kinge8db89a2011-05-12 09:53:05 +01001708 bool "High Memory Support"
1709 depends on MMU
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001710 help
1711 The address space of ARM processors is only 4 Gigabytes large
1712 and it has to accommodate user address space, kernel address
1713 space as well as some memory mapped IO. That means that, if you
1714 have a large amount of physical memory and/or IO, not all of the
1715 memory can be "permanently mapped" by the kernel. The physical
1716 memory that is not permanently mapped is called "high memory".
1717
1718 Depending on the selected kernel/user memory split, minimum
1719 vmalloc space and actual amount of RAM, you may not need this
1720 option which should result in a slightly faster kernel.
1721
1722 If unsure, say n.
1723
Russell King65cec8e2009-08-17 20:02:06 +01001724config HIGHPTE
Russell King9a431bd2015-06-25 10:44:08 +01001725 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
Russell King65cec8e2009-08-17 20:02:06 +01001726 depends on HIGHMEM
Russell King9a431bd2015-06-25 10:44:08 +01001727 default y
Russell Kingb4d103d2015-06-25 10:49:45 +01001728 help
1729 The VM uses one page of physical memory for each page table.
1730 For systems with a lot of processes, this can use a lot of
1731 precious low memory, eventually leading to low memory being
1732 consumed by page tables. Setting this option will allow
1733 user-space 2nd level page tables to reside in high memory.
Russell King65cec8e2009-08-17 20:02:06 +01001734
Russell Kinga5e090a2015-08-19 20:40:41 +01001735config CPU_SW_DOMAIN_PAN
1736 bool "Enable use of CPU domains to implement privileged no-access"
1737 depends on MMU && !ARM_LPAE
Jamie Iles1b8873a2010-02-02 20:25:44 +01001738 default y
1739 help
Russell Kinga5e090a2015-08-19 20:40:41 +01001740 Increase kernel security by ensuring that normal kernel accesses
1741 are unable to access userspace addresses. This can help prevent
1742 use-after-free bugs becoming an exploitable privilege escalation
1743 by ensuring that magic values (such as LIST_POISON) will always
1744 fault when dereferenced.
1745
1746 CPUs with low-vector mappings use a best-efforts implementation.
1747 Their lower 1MB needs to remain accessible for the vectors, but
1748 the remainder of userspace will become appropriately inaccessible.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749
1750config HW_PERF_EVENTS
Mark Rutlandfa8ad782015-07-06 12:23:53 +01001751 def_bool y
1752 depends on ARM_PMU
Jamie Iles1b8873a2010-02-02 20:25:44 +01001753
Catalin Marinas1355e2a2012-07-25 14:32:38 +01001754config SYS_SUPPORTS_HUGETLBFS
1755 def_bool y
1756 depends on ARM_LPAE
1757
Catalin Marinas8d962502012-07-25 14:39:26 +01001758config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1759 def_bool y
1760 depends on ARM_LPAE
1761
Steven Capper4bfab202013-07-26 14:58:22 +01001762config ARCH_WANT_GENERAL_HUGETLB
1763 def_bool y
1764
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001765config ARM_MODULE_PLTS
1766 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1767 depends on MODULES
1768 help
1769 Allocate PLTs when loading modules so that jumps and calls whose
1770 targets are too far away for their relative offsets to be encoded
1771 in the instructions themselves can be bounced via veneers in the
1772 module's PLT. This allows modules to be allocated in the generic
1773 vmalloc area after the dedicated module memory area has been
1774 exhausted. The modules will use slightly more memory, but after
1775 rounding up to page size, the actual memory footprint is usually
1776 the same.
1777
1778 Say y if you are getting out of memory errors while loading modules
1779
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780source "mm/Kconfig"
1781
Susheel Khiani27b49b42015-09-04 15:24:58 +05301782choice
1783 prompt "Virtual Memory Reclaim"
Zhenhua Huang46fa7282018-09-18 18:14:58 +08001784 default ENABLE_VMALLOC_SAVING
Susheel Khiani27b49b42015-09-04 15:24:58 +05301785 help
1786 Select the method of reclaiming virtual memory
1787
1788config ENABLE_VMALLOC_SAVING
1789 bool "Reclaim memory for each subsystem"
1790 help
1791 Enable this config to reclaim the virtual space belonging
1792 to any subsystem which is expected to have a lifetime of
1793 the entire system. This feature allows lowmem to be non-
1794 contiguous.
1795
1796config NO_VM_RECLAIM
1797 bool "Do not reclaim memory"
1798 help
1799 Do not reclaim any memory. This might result in less lowmem
1800 and wasting virtual memory space which could otherwise be
1801 reclaimed by using any of the other two config options.
1802
1803endchoice
1804
Magnus Dammc1b2d972010-07-05 10:00:11 +01001805config FORCE_MAX_ZONEORDER
Ulrich Hecht36d6c922015-08-14 15:51:06 +02001806 int "Maximum zone order"
Yegor Yefremov898f08e2012-10-08 14:37:53 -07001807 default "12" if SOC_AM33XX
Uwe Kleine-König6d85e2b2011-11-17 14:36:23 +01001808 default "9" if SA1111 || ARCH_EFM32
Magnus Dammc1b2d972010-07-05 10:00:11 +01001809 default "11"
1810 help
1811 The kernel memory allocator divides physically contiguous memory
1812 blocks into "zones", where each zone is a power of two number of
1813 pages. This option selects the largest power of two that the kernel
1814 keeps in the memory allocator. If you need to allocate very large
1815 blocks of physically contiguous memory, then you may need to
1816 increase this value.
1817
1818 This config option is actually maximum order plus one. For example,
1819 a value of 11 means that the largest free memory block is 2^10 pages.
1820
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821config ALIGNMENT_TRAP
1822 bool
Hyok S. Choif12d0d72006-09-26 17:36:37 +09001823 depends on CPU_CP15_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824 default y if !ARCH_EBSA110
Russell Kinge119bff2010-01-10 17:23:29 +00001825 select HAVE_PROC_CPU if PROC_FS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826 help
Matt LaPlante84eb8d02006-10-03 22:53:09 +02001827 ARM processors cannot fetch/store information which is not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1829 address divisible by 4. On 32-bit ARM processors, these non-aligned
1830 fetch/store instructions will be emulated in software if you say
1831 here, which has a severe performance impact. This is necessary for
1832 correct operation of some network protocols. With an IP-only
1833 configuration it is safe to say N, otherwise say Y.
1834
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001835config UACCESS_WITH_MEMCPY
Linus Walleij38ef2ad2012-09-10 16:36:37 +01001836 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1837 depends on MMU
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001838 default y if CPU_FEROCEON
1839 help
1840 Implement faster copy_to_user and clear_user methods for CPU
1841 cores where a 8-word STM instruction give significantly higher
1842 memory write throughput than a sequence of individual 32bit stores.
1843
1844 A possible side effect is a slight increase in scheduling latency
1845 between threads sharing the same address space if they invoke
1846 such copy operations with large buffers.
1847
1848 However, if the CPU data cache is using a write-allocate mode,
1849 this option is unlikely to provide any performance gain.
1850
Nicolas Pitre70c70d92010-08-26 15:08:35 -07001851config SECCOMP
1852 bool
1853 prompt "Enable seccomp to safely compute untrusted bytecode"
1854 ---help---
1855 This kernel feature is useful for number crunching applications
1856 that may need to compute untrusted bytecode during their
1857 execution. By using pipes or other transports made available to
1858 the process as file descriptors supporting the read/write
1859 syscalls, it's possible to isolate those applications in
1860 their own address space using seccomp. Once seccomp is
1861 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1862 and the task is only allowed to execute a few safe syscalls
1863 defined by each seccomp mode.
1864
Stefano Stabellini06e62952013-10-15 15:47:14 +00001865config SWIOTLB
1866 def_bool y
1867
1868config IOMMU_HELPER
1869 def_bool SWIOTLB
1870
Stefano Stabellini02c24332015-11-23 10:32:57 +00001871config PARAVIRT
1872 bool "Enable paravirtualization code"
1873 help
1874 This changes the kernel so it can modify itself when it is run
1875 under a hypervisor, potentially improving performance significantly
1876 over full virtualization.
1877
1878config PARAVIRT_TIME_ACCOUNTING
1879 bool "Paravirtual steal time accounting"
1880 select PARAVIRT
1881 default n
1882 help
1883 Select this option to enable fine granularity task steal time
1884 accounting. Time spent executing other tasks in parallel with
1885 the current vCPU is discounted from the vCPU power. To account for
1886 that, there can be a small performance impact.
1887
1888 If in doubt, say N here.
1889
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001890config XEN_DOM0
1891 def_bool y
1892 depends on XEN
1893
1894config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001895 bool "Xen guest support on ARM"
Ian Campbell85323a92013-03-07 07:17:25 +00001896 depends on ARM && AEABI && OF
Arnd Bergmannf880b672012-10-09 10:33:52 +00001897 depends on CPU_V7 && !CPU_V6
Ian Campbell85323a92013-03-07 07:17:25 +00001898 depends on !GENERIC_ATOMIC64
Uwe Kleine-König7693dec2014-03-03 09:25:52 -05001899 depends on MMU
Russell King51aaf812014-04-22 22:26:27 +01001900 select ARCH_DMA_ADDR_T_64BIT
Stefano Stabellini17b7ab82013-04-24 18:47:18 +00001901 select ARM_PSCI
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001902 select SWIOTLB_XEN
Stefano Stabellini02c24332015-11-23 10:32:57 +00001903 select PARAVIRT
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001904 help
1905 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1906
Dima Zavin1bffa8f2011-08-23 15:56:50 -07001907config ARM_FLUSH_CONSOLE_ON_RESTART
1908 bool "Force flush the console on restart"
1909 help
1910 If the console is locked while the system is rebooted, the messages
1911 in the temporary logbuffer would not have propogated to all the
1912 console drivers. This option forces the console lock to be
1913 released if it failed to be acquired, which will cause all the
1914 pending messages to be flushed.
1915
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916endmenu
1917
1918menu "Boot options"
1919
Grant Likely9eb8f672011-04-28 14:27:20 -06001920config USE_OF
1921 bool "Flattened Device Tree support"
Russell Kingb1b3f492012-10-06 17:12:25 +01001922 select IRQ_DOMAIN
Grant Likely9eb8f672011-04-28 14:27:20 -06001923 select OF
Grant Likely9eb8f672011-04-28 14:27:20 -06001924 help
1925 Include support for flattened device tree machine descriptions.
1926
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001927config ATAGS
1928 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1929 default y
1930 help
1931 This is the traditional way of passing data to the kernel at boot
1932 time. If you are solely relying on the flattened device tree (or
1933 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1934 to remove ATAGS support from your kernel binary. If unsure,
1935 leave this to y.
1936
1937config DEPRECATED_PARAM_STRUCT
1938 bool "Provide old way to pass kernel parameters"
1939 depends on ATAGS
1940 help
1941 This was deprecated in 2001 and announced to live on for 5 years.
1942 Some old boot loaders still use this way.
1943
Erik Gillingf6a3adb2013-03-25 15:04:41 -07001944config BUILD_ARM_APPENDED_DTB_IMAGE
1945 bool "Build a concatenated zImage/dtb by default"
1946 depends on OF
1947 help
Colin Crossf0e7eaef2013-04-17 16:58:36 -07001948 Enabling this option will cause a concatenated zImage and list of
1949 DTBs to be built by default (instead of a standalone zImage.)
1950 The image will built in arch/arm/boot/zImage-dtb
Dmitry Shmidtd3f0abe2017-03-28 13:30:18 -07001951choice
1952 prompt "Appended DTB Kernel Image name"
1953 depends on BUILD_ARM_APPENDED_DTB_IMAGE
1954 default ZIMG_DTB
1955 help
1956 Enabling this option will cause a specific kernel image Image or
1957 Image.gz to be used for final image creation.
1958 The image will built in arch/arm/boot/IMAGE-NAME-dtb
1959
1960 config ZIMG_DTB
1961 bool "zImage-dtb"
1962 config IMG_DTB
1963 bool "Image-dtb"
1964endchoice
1965
1966config BUILD_ARM_APPENDED_KERNEL_IMAGE_NAME
1967 string
1968 depends on BUILD_ARM_APPENDED_DTB_IMAGE
1969 default "zImage-dtb" if ZIMG_DTB
1970 default "Image-dtb" if IMG_DTB
Erik Gillingf6a3adb2013-03-25 15:04:41 -07001971
Colin Crossf0e7eaef2013-04-17 16:58:36 -07001972config BUILD_ARM_APPENDED_DTB_IMAGE_NAMES
1973 string "Default dtb names"
Erik Gillingf6a3adb2013-03-25 15:04:41 -07001974 depends on BUILD_ARM_APPENDED_DTB_IMAGE
1975 help
Colin Crossf0e7eaef2013-04-17 16:58:36 -07001976 Space separated list of names of dtbs to append when
1977 building a concatenated zImage-dtb.
Erik Gillingf6a3adb2013-03-25 15:04:41 -07001978
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979# Compressed boot loader in ROM. Yes, we really want to ask about
1980# TEXT and BSS so we preserve their values in the config files.
1981config ZBOOT_ROM_TEXT
1982 hex "Compressed ROM boot loader base address"
1983 default "0"
1984 help
1985 The physical address at which the ROM-able zImage is to be
1986 placed in the target. Platforms which normally make use of
1987 ROM-able zImage formats normally set this to a suitable
1988 value in their defconfig file.
1989
1990 If ZBOOT_ROM is not enabled, this has no effect.
1991
1992config ZBOOT_ROM_BSS
1993 hex "Compressed ROM boot loader BSS address"
1994 default "0"
1995 help
Dan Fandrichf8c440b2006-09-20 23:28:51 +01001996 The base address of an area of read/write memory in the target
1997 for the ROM-able zImage which must be available while the
1998 decompressor is running. It must be large enough to hold the
1999 entire decompressed kernel plus an additional 128 KiB.
2000 Platforms which normally make use of ROM-able zImage formats
2001 normally set this to a suitable value in their defconfig file.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002002
2003 If ZBOOT_ROM is not enabled, this has no effect.
2004
2005config ZBOOT_ROM
2006 bool "Compressed boot loader in ROM/flash"
2007 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
Russell King10968132014-01-01 11:59:44 +00002008 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
Linus Torvalds1da177e2005-04-16 15:20:36 -07002009 help
2010 Say Y here if you intend to execute your compressed kernel image
2011 (zImage) directly from ROM or flash. If unsure, say N.
2012
John Bonesioe2a6a3a2011-05-27 18:45:50 -04002013config ARM_APPENDED_DTB
2014 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
Russell King10968132014-01-01 11:59:44 +00002015 depends on OF
John Bonesioe2a6a3a2011-05-27 18:45:50 -04002016 help
2017 With this option, the boot code will look for a device tree binary
2018 (DTB) appended to zImage
2019 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
2020
2021 This is meant as a backward compatibility convenience for those
2022 systems with a bootloader that can't be upgraded to accommodate
2023 the documented boot protocol using a device tree.
2024
2025 Beware that there is very little in terms of protection against
2026 this option being confused by leftover garbage in memory that might
2027 look like a DTB header after a reboot if no actual DTB is appended
2028 to zImage. Do not leave this option active in a production kernel
2029 if you don't intend to always append a DTB. Proper passing of the
2030 location into r2 of a bootloader provided DTB is always preferable
2031 to this option.
2032
Nicolas Pitreb90b9a32011-09-13 22:37:07 -04002033config ARM_ATAG_DTB_COMPAT
2034 bool "Supplement the appended DTB with traditional ATAG information"
2035 depends on ARM_APPENDED_DTB
2036 help
2037 Some old bootloaders can't be updated to a DTB capable one, yet
2038 they provide ATAGs with memory configuration, the ramdisk address,
2039 the kernel cmdline string, etc. Such information is dynamically
2040 provided by the bootloader and can't always be stored in a static
2041 DTB. To allow a device tree enabled kernel to be used with such
2042 bootloaders, this option allows zImage to extract the information
2043 from the ATAG list and store it at run time into the appended DTB.
2044
Genoud Richardd0f34a112012-06-26 16:37:59 +01002045choice
2046 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2047 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2048
2049config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2050 bool "Use bootloader kernel arguments if available"
2051 help
2052 Uses the command-line options passed by the boot loader instead of
2053 the device tree bootargs property. If the boot loader doesn't provide
2054 any, the device tree bootargs property will be used.
2055
2056config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2057 bool "Extend with bootloader kernel arguments"
2058 help
2059 The command-line arguments provided by the boot loader will be
2060 appended to the the device tree bootargs property.
2061
2062endchoice
2063
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064config CMDLINE
2065 string "Default kernel command string"
2066 default ""
2067 help
2068 On some architectures (EBSA110 and CATS), there is currently no way
2069 for the boot loader to pass arguments to the kernel. For these
2070 architectures, you should supply some command-line options at build
2071 time by entering them here. As a minimum, you should specify the
2072 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2073
Victor Boivie4394c122011-05-04 17:07:55 +01002074choice
2075 prompt "Kernel command line type" if CMDLINE != ""
2076 default CMDLINE_FROM_BOOTLOADER
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01002077 depends on ATAGS
Victor Boivie4394c122011-05-04 17:07:55 +01002078
2079config CMDLINE_FROM_BOOTLOADER
2080 bool "Use bootloader kernel arguments if available"
2081 help
2082 Uses the command-line options passed by the boot loader. If
2083 the boot loader doesn't provide any, the default kernel command
2084 string provided in CMDLINE will be used.
2085
2086config CMDLINE_EXTEND
2087 bool "Extend bootloader kernel arguments"
2088 help
2089 The command-line arguments provided by the boot loader will be
2090 appended to the default kernel command string.
2091
Alexander Holler92d20402010-02-16 19:04:53 +01002092config CMDLINE_FORCE
2093 bool "Always use the default kernel command string"
Alexander Holler92d20402010-02-16 19:04:53 +01002094 help
2095 Always use the default kernel command string, even if the boot
2096 loader passes other arguments to the kernel.
2097 This is useful if you cannot or don't want to change the
2098 command-line options your boot loader passes to the kernel.
Victor Boivie4394c122011-05-04 17:07:55 +01002099endchoice
Alexander Holler92d20402010-02-16 19:04:53 +01002100
Linus Torvalds1da177e2005-04-16 15:20:36 -07002101config XIP_KERNEL
2102 bool "Kernel Execute-In-Place from ROM"
Russell King10968132014-01-01 11:59:44 +00002103 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104 help
2105 Execute-In-Place allows the kernel to run from non-volatile storage
2106 directly addressable by the CPU, such as NOR flash. This saves RAM
2107 space since the text section of the kernel is not loaded from flash
2108 to RAM. Read-write sections, such as the data section and stack,
2109 are still copied to RAM. The XIP kernel is not compressed since
2110 it has to run directly from flash, so it will take more space to
2111 store it. The flash address used to link the kernel object files,
2112 and for storing it, is configuration dependent. Therefore, if you
2113 say Y here, you must know the proper physical address where to
2114 store the kernel image depending on your own flash memory usage.
2115
2116 Also note that the make target becomes "make xipImage" rather than
2117 "make zImage" or "make Image". The final kernel binary to put in
2118 ROM memory will be arch/arm/boot/xipImage.
2119
2120 If unsure, say N.
2121
2122config XIP_PHYS_ADDR
2123 hex "XIP Kernel Physical Location"
2124 depends on XIP_KERNEL
2125 default "0x00080000"
2126 help
2127 This is the physical address in your flash memory the kernel will
2128 be linked for and stored to. This address is dependent on your
2129 own flash usage.
2130
Richard Purdiec587e4a2007-02-06 21:29:00 +01002131config KEXEC
2132 bool "Kexec system call (EXPERIMENTAL)"
Stephen Warren19ab4282013-06-14 16:14:14 +01002133 depends on (!SMP || PM_SLEEP_SMP)
Arnd Bergmanncb1293e2015-05-26 15:40:44 +01002134 depends on !CPU_V7M
Dave Young2965faa2015-09-09 15:38:55 -07002135 select KEXEC_CORE
Richard Purdiec587e4a2007-02-06 21:29:00 +01002136 help
2137 kexec is a system call that implements the ability to shutdown your
2138 current kernel, and to start another kernel. It is like a reboot
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02002139 but it is independent of the system firmware. And like a reboot
Richard Purdiec587e4a2007-02-06 21:29:00 +01002140 you can start any kernel with it, not just Linux.
2141
2142 It is an ongoing process to be certain the hardware in a machine
2143 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02002144 initially work for you.
Richard Purdiec587e4a2007-02-06 21:29:00 +01002145
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002146config ATAGS_PROC
2147 bool "Export atags in procfs"
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01002148 depends on ATAGS && KEXEC
Uli Luckasb98d7292008-02-22 16:45:18 +01002149 default y
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002150 help
2151 Should the atags used to boot the kernel be exported in an "atags"
2152 file in procfs. Useful with kexec.
2153
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002154config CRASH_DUMP
2155 bool "Build kdump crash kernel (EXPERIMENTAL)"
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002156 help
2157 Generate crash dump after being started by kexec. This should
2158 be normally only set in special crash dump kernels which are
2159 loaded in the main kernel with kexec-tools into a specially
2160 reserved region and then later executed after a crash by
2161 kdump/kexec. The crash dump kernel must be compiled to a
2162 memory address not used by the main kernel
2163
2164 For more details see Documentation/kdump/kdump.txt
2165
Eric Miaoe69edc792010-07-05 15:56:50 +02002166config AUTO_ZRELADDR
2167 bool "Auto calculation of the decompressed kernel image address"
Eric Miaoe69edc792010-07-05 15:56:50 +02002168 help
2169 ZRELADDR is the physical address where the decompressed kernel
2170 image will be placed. If AUTO_ZRELADDR is selected, the address
2171 will be determined at run-time by masking the current IP with
2172 0xf8000000. This assumes the zImage being placed in the first 128MB
2173 from start of memory.
2174
Roy Franz81a0bc32015-09-23 20:17:54 -07002175config EFI_STUB
2176 bool
2177
Prasad Sodagudi242163cb2014-06-14 10:36:44 +05302178config ARM_DECOMPRESSOR_LIMIT
2179 hex "Limit the decompressor memory area"
2180 default 0x3200000
2181 help
2182 Allows overriding of the memory size that decompressor maps with
2183 read, write and execute permissions to avoid speculative prefetch.
2184
2185 By default ARM_DECOMPRESSOR_LIMIT maps first 1GB of memory
2186 with read, write and execute permissions and reset of the memory
2187 as strongly ordered.
2188
Roy Franz81a0bc32015-09-23 20:17:54 -07002189config EFI
2190 bool "UEFI runtime support"
2191 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2192 select UCS2_STRING
2193 select EFI_PARAMS_FROM_FDT
2194 select EFI_STUB
2195 select EFI_ARMSTUB
2196 select EFI_RUNTIME_WRAPPERS
2197 ---help---
2198 This option provides support for runtime services provided
2199 by UEFI firmware (such as non-volatile variables, realtime
2200 clock, and platform reset). A UEFI stub is also provided to
2201 allow the kernel to be booted as an EFI application. This
2202 is only useful for kernels that may run on systems that have
2203 UEFI firmware.
2204
Linus Torvalds1da177e2005-04-16 15:20:36 -07002205endmenu
2206
Russell Kingac9d7ef2008-08-18 17:26:00 +01002207menu "CPU Power Management"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002208
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209source "drivers/cpufreq/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210
Russell Kingac9d7ef2008-08-18 17:26:00 +01002211source "drivers/cpuidle/Kconfig"
2212
2213endmenu
2214
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215menu "Floating point emulation"
2216
2217comment "At least one emulation must be selected"
2218
2219config FPE_NWFPE
2220 bool "NWFPE math emulation"
Dave Martin593c2522010-12-13 21:56:03 +01002221 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222 ---help---
2223 Say Y to include the NWFPE floating point emulator in the kernel.
2224 This is necessary to run most binaries. Linux does not currently
2225 support floating point hardware so you need to say Y here even if
2226 your machine has an FPA or floating point co-processor podule.
2227
2228 You may say N here if you are going to load the Acorn FPEmulator
2229 early in the bootup.
2230
2231config FPE_NWFPE_XP
2232 bool "Support extended precision"
Lennert Buytenhekbedf1422005-11-07 21:12:08 +00002233 depends on FPE_NWFPE
Linus Torvalds1da177e2005-04-16 15:20:36 -07002234 help
2235 Say Y to include 80-bit support in the kernel floating-point
2236 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2237 Note that gcc does not generate 80-bit operations by default,
2238 so in most cases this option only enlarges the size of the
2239 floating point emulator without any good reason.
2240
2241 You almost surely want to say N here.
2242
2243config FPE_FASTFPE
2244 bool "FastFPE math emulation (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08002245 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
Linus Torvalds1da177e2005-04-16 15:20:36 -07002246 ---help---
2247 Say Y here to include the FAST floating point emulator in the kernel.
2248 This is an experimental much faster emulator which now also has full
2249 precision for the mantissa. It does not support any exceptions.
2250 It is very simple, and approximately 3-6 times faster than NWFPE.
2251
2252 It should be sufficient for most programs. It may be not suitable
2253 for scientific calculations, but you have to check this for yourself.
2254 If you do not feel you need a faster FP emulation you should better
2255 choose NWFPE.
2256
2257config VFP
2258 bool "VFP-format floating point maths"
Russell Kinge399b1a2011-01-17 15:08:32 +00002259 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260 help
2261 Say Y to include VFP support code in the kernel. This is needed
2262 if your hardware includes a VFP unit.
2263
2264 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2265 release notes and additional status information.
2266
2267 Say N if your target does not have VFP hardware.
2268
Catalin Marinas25ebee02007-09-25 15:22:24 +01002269config VFPv3
2270 bool
2271 depends on VFP
2272 default y if CPU_V7
2273
Catalin Marinasb5872db2008-01-10 19:16:17 +01002274config NEON
2275 bool "Advanced SIMD (NEON) Extension support"
2276 depends on VFPv3 && CPU_V7
2277 help
2278 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2279 Extension.
2280
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002281config KERNEL_MODE_NEON
2282 bool "Support for NEON in kernel mode"
Russell Kingc4a30c32013-09-22 11:08:50 +01002283 depends on NEON && AEABI
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002284 help
2285 Say Y to include support for NEON in kernel mode.
2286
Linus Torvalds1da177e2005-04-16 15:20:36 -07002287endmenu
2288
2289menu "Userspace binary formats"
2290
2291source "fs/Kconfig.binfmt"
2292
Linus Torvalds1da177e2005-04-16 15:20:36 -07002293endmenu
2294
2295menu "Power management options"
2296
Russell Kingeceab4a2005-11-15 11:31:41 +00002297source "kernel/power/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002298
Johannes Bergf4cb5702007-12-08 02:14:00 +01002299config ARCH_SUSPEND_POSSIBLE
Ezequiel Garcia19a05192013-08-16 10:28:24 +01002300 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
Uwe Kleine-Königf0d75152012-02-01 10:00:00 +01002301 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
Johannes Bergf4cb5702007-12-08 02:14:00 +01002302 def_bool y
2303
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002304config ARM_CPU_SUSPEND
Lorenzo Pieralisi8b6f2492016-02-01 18:01:30 +01002305 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
Lorenzo Pieralisi1b9bdf52016-02-01 18:01:29 +01002306 depends on ARCH_SUSPEND_POSSIBLE
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002307
Sebastian Capella603fb422014-03-25 01:20:29 +01002308config ARCH_HIBERNATION_POSSIBLE
2309 bool
2310 depends on MMU
2311 default y if ARCH_SUSPEND_POSSIBLE
2312
Linus Torvalds1da177e2005-04-16 15:20:36 -07002313endmenu
2314
Sam Ravnborgd5950b42005-07-11 21:03:49 -07002315source "net/Kconfig"
2316
Uwe Kleine-Königac251502009-08-13 21:09:21 +02002317source "drivers/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002318
Kumar Gala916f7432015-02-26 15:49:09 -06002319source "drivers/firmware/Kconfig"
2320
Linus Torvalds1da177e2005-04-16 15:20:36 -07002321source "fs/Kconfig"
2322
Linus Torvalds1da177e2005-04-16 15:20:36 -07002323source "arch/arm/Kconfig.debug"
2324
2325source "security/Kconfig"
2326
2327source "crypto/Kconfig"
Ard Biesheuvel652ccae2015-03-10 09:47:44 +01002328if CRYPTO
2329source "arch/arm/crypto/Kconfig"
2330endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002331
2332source "lib/Kconfig"
Christoffer Dall749cf76c2013-01-20 18:28:06 -05002333
2334source "arch/arm/kvm/Kconfig"