blob: 7eccb0fc57bc080c3eaee8c8f830a2a7fb127cad [file] [log] [blame]
Andrew Victorb2c65612007-02-08 09:42:40 +01001/*
2 * arch/arm/mach-at91/at91sam9263.c
3 *
4 * Copyright (C) 2007 Atmel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12
13#include <linux/module.h>
14
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -040015#include <asm/proc-fns.h>
Russell King80b02c12009-01-08 10:01:47 +000016#include <asm/irq.h>
Andrew Victorb2c65612007-02-08 09:42:40 +010017#include <asm/mach/arch.h>
18#include <asm/mach/map.h>
David Howells9f97da72012-03-28 18:30:01 +010019#include <asm/system_misc.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010020#include <mach/at91sam9263.h>
21#include <mach/at91_pmc.h>
Andrew Victorb2c65612007-02-08 09:42:40 +010022
Jean-Christophe PLAGNIOL-VILLARDa510b9b2012-10-30 06:41:28 +080023#include "at91_aic.h"
Jean-Christophe PLAGNIOL-VILLARDf0995d02012-10-30 08:11:24 +080024#include "at91_rstc.h"
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080025#include "soc.h"
Andrew Victorb2c65612007-02-08 09:42:40 +010026#include "generic.h"
27#include "clock.h"
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080028#include "sam9_smc.h"
Daniel Lezcano5ad945e2013-09-22 22:29:57 +020029#include "pm.h"
Andrew Victorb2c65612007-02-08 09:42:40 +010030
Andrew Victorb2c65612007-02-08 09:42:40 +010031/* --------------------------------------------------------------------
32 * Clocks
33 * -------------------------------------------------------------------- */
34
35/*
36 * The peripheral clocks.
37 */
38static struct clk pioA_clk = {
39 .name = "pioA_clk",
40 .pmc_mask = 1 << AT91SAM9263_ID_PIOA,
41 .type = CLK_TYPE_PERIPHERAL,
42};
43static struct clk pioB_clk = {
44 .name = "pioB_clk",
45 .pmc_mask = 1 << AT91SAM9263_ID_PIOB,
46 .type = CLK_TYPE_PERIPHERAL,
47};
48static struct clk pioCDE_clk = {
49 .name = "pioCDE_clk",
50 .pmc_mask = 1 << AT91SAM9263_ID_PIOCDE,
51 .type = CLK_TYPE_PERIPHERAL,
52};
53static struct clk usart0_clk = {
54 .name = "usart0_clk",
55 .pmc_mask = 1 << AT91SAM9263_ID_US0,
56 .type = CLK_TYPE_PERIPHERAL,
57};
58static struct clk usart1_clk = {
59 .name = "usart1_clk",
60 .pmc_mask = 1 << AT91SAM9263_ID_US1,
61 .type = CLK_TYPE_PERIPHERAL,
62};
63static struct clk usart2_clk = {
64 .name = "usart2_clk",
65 .pmc_mask = 1 << AT91SAM9263_ID_US2,
66 .type = CLK_TYPE_PERIPHERAL,
67};
68static struct clk mmc0_clk = {
69 .name = "mci0_clk",
70 .pmc_mask = 1 << AT91SAM9263_ID_MCI0,
71 .type = CLK_TYPE_PERIPHERAL,
72};
73static struct clk mmc1_clk = {
74 .name = "mci1_clk",
75 .pmc_mask = 1 << AT91SAM9263_ID_MCI1,
76 .type = CLK_TYPE_PERIPHERAL,
77};
Andrew Victore8788ba2007-05-02 17:14:57 +010078static struct clk can_clk = {
79 .name = "can_clk",
80 .pmc_mask = 1 << AT91SAM9263_ID_CAN,
81 .type = CLK_TYPE_PERIPHERAL,
82};
Andrew Victorb2c65612007-02-08 09:42:40 +010083static struct clk twi_clk = {
84 .name = "twi_clk",
85 .pmc_mask = 1 << AT91SAM9263_ID_TWI,
86 .type = CLK_TYPE_PERIPHERAL,
87};
88static struct clk spi0_clk = {
89 .name = "spi0_clk",
90 .pmc_mask = 1 << AT91SAM9263_ID_SPI0,
91 .type = CLK_TYPE_PERIPHERAL,
92};
93static struct clk spi1_clk = {
94 .name = "spi1_clk",
95 .pmc_mask = 1 << AT91SAM9263_ID_SPI1,
96 .type = CLK_TYPE_PERIPHERAL,
97};
Andrew Victore8788ba2007-05-02 17:14:57 +010098static struct clk ssc0_clk = {
99 .name = "ssc0_clk",
100 .pmc_mask = 1 << AT91SAM9263_ID_SSC0,
101 .type = CLK_TYPE_PERIPHERAL,
102};
103static struct clk ssc1_clk = {
104 .name = "ssc1_clk",
105 .pmc_mask = 1 << AT91SAM9263_ID_SSC1,
106 .type = CLK_TYPE_PERIPHERAL,
107};
108static struct clk ac97_clk = {
109 .name = "ac97_clk",
110 .pmc_mask = 1 << AT91SAM9263_ID_AC97C,
111 .type = CLK_TYPE_PERIPHERAL,
112};
Andrew Victorb2c65612007-02-08 09:42:40 +0100113static struct clk tcb_clk = {
114 .name = "tcb_clk",
115 .pmc_mask = 1 << AT91SAM9263_ID_TCB,
116 .type = CLK_TYPE_PERIPHERAL,
117};
Andrew Victorbb1ad682008-09-18 19:42:37 +0100118static struct clk pwm_clk = {
119 .name = "pwm_clk",
Andrew Victore8788ba2007-05-02 17:14:57 +0100120 .pmc_mask = 1 << AT91SAM9263_ID_PWMC,
121 .type = CLK_TYPE_PERIPHERAL,
122};
Andrew Victor69b2e992007-02-14 08:44:43 +0100123static struct clk macb_clk = {
Jamie Iles865d6052011-08-09 16:51:11 +0200124 .name = "pclk",
Andrew Victorb2c65612007-02-08 09:42:40 +0100125 .pmc_mask = 1 << AT91SAM9263_ID_EMAC,
126 .type = CLK_TYPE_PERIPHERAL,
127};
Andrew Victore8788ba2007-05-02 17:14:57 +0100128static struct clk dma_clk = {
129 .name = "dma_clk",
130 .pmc_mask = 1 << AT91SAM9263_ID_DMA,
131 .type = CLK_TYPE_PERIPHERAL,
132};
133static struct clk twodge_clk = {
134 .name = "2dge_clk",
135 .pmc_mask = 1 << AT91SAM9263_ID_2DGE,
136 .type = CLK_TYPE_PERIPHERAL,
137};
Andrew Victorb2c65612007-02-08 09:42:40 +0100138static struct clk udc_clk = {
139 .name = "udc_clk",
140 .pmc_mask = 1 << AT91SAM9263_ID_UDP,
141 .type = CLK_TYPE_PERIPHERAL,
142};
143static struct clk isi_clk = {
144 .name = "isi_clk",
145 .pmc_mask = 1 << AT91SAM9263_ID_ISI,
146 .type = CLK_TYPE_PERIPHERAL,
147};
148static struct clk lcdc_clk = {
149 .name = "lcdc_clk",
Andrew Victor7f6e2d92007-02-22 07:34:56 +0100150 .pmc_mask = 1 << AT91SAM9263_ID_LCDC,
Andrew Victorb2c65612007-02-08 09:42:40 +0100151 .type = CLK_TYPE_PERIPHERAL,
152};
153static struct clk ohci_clk = {
154 .name = "ohci_clk",
155 .pmc_mask = 1 << AT91SAM9263_ID_UHP,
156 .type = CLK_TYPE_PERIPHERAL,
157};
158
159static struct clk *periph_clocks[] __initdata = {
160 &pioA_clk,
161 &pioB_clk,
162 &pioCDE_clk,
163 &usart0_clk,
164 &usart1_clk,
165 &usart2_clk,
166 &mmc0_clk,
167 &mmc1_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100168 &can_clk,
Andrew Victorb2c65612007-02-08 09:42:40 +0100169 &twi_clk,
170 &spi0_clk,
171 &spi1_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100172 &ssc0_clk,
173 &ssc1_clk,
174 &ac97_clk,
Andrew Victorb2c65612007-02-08 09:42:40 +0100175 &tcb_clk,
Andrew Victorbb1ad682008-09-18 19:42:37 +0100176 &pwm_clk,
Andrew Victor69b2e992007-02-14 08:44:43 +0100177 &macb_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100178 &twodge_clk,
Andrew Victorb2c65612007-02-08 09:42:40 +0100179 &udc_clk,
180 &isi_clk,
181 &lcdc_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100182 &dma_clk,
Andrew Victorb2c65612007-02-08 09:42:40 +0100183 &ohci_clk,
184 // irq0 .. irq1
185};
186
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100187static struct clk_lookup periph_clocks_lookups[] = {
Jamie Iles865d6052011-08-09 16:51:11 +0200188 /* One additional fake clock for macb_hclk */
189 CLKDEV_CON_ID("hclk", &macb_clk),
Bo Shen636036d22012-11-06 13:57:51 +0800190 CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.0", &ssc0_clk),
191 CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.1", &ssc1_clk),
Bo Shen099343c2012-11-07 11:41:41 +0800192 CLKDEV_CON_DEV_ID("pclk", "fff98000.ssc", &ssc0_clk),
193 CLKDEV_CON_DEV_ID("pclk", "fff9c000.ssc", &ssc1_clk),
Johan Hovoldbbd44f6b2013-02-07 16:31:58 +0100194 CLKDEV_CON_DEV_ID("hclk", "at91sam9263-lcdfb.0", &lcdc_clk),
Ludovic Desroches4cf33262012-05-21 12:23:27 +0200195 CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.0", &mmc0_clk),
196 CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.1", &mmc1_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100197 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
198 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
199 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tcb_clk),
Bo Shen302090a2012-10-15 17:30:28 +0800200 CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9260.0", &twi_clk),
Jean-Christophe PLAGNIOL-VILLARD0af43162011-08-30 03:29:28 +0200201 /* fake hclk clock */
202 CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
Jean-Christophe PLAGNIOL-VILLARD619d4a42011-11-13 13:00:58 +0800203 CLKDEV_CON_ID("pioA", &pioA_clk),
204 CLKDEV_CON_ID("pioB", &pioB_clk),
205 CLKDEV_CON_ID("pioC", &pioCDE_clk),
206 CLKDEV_CON_ID("pioD", &pioCDE_clk),
207 CLKDEV_CON_ID("pioE", &pioCDE_clk),
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800208 /* more usart lookup table for DT entries */
209 CLKDEV_CON_DEV_ID("usart", "ffffee00.serial", &mck),
210 CLKDEV_CON_DEV_ID("usart", "fff8c000.serial", &usart0_clk),
211 CLKDEV_CON_DEV_ID("usart", "fff90000.serial", &usart1_clk),
212 CLKDEV_CON_DEV_ID("usart", "fff94000.serial", &usart2_clk),
213 /* more tc lookup table for DT entries */
214 CLKDEV_CON_DEV_ID("t0_clk", "fff7c000.timer", &tcb_clk),
215 CLKDEV_CON_DEV_ID("hclk", "a00000.ohci", &ohci_clk),
216 CLKDEV_CON_DEV_ID("spi_clk", "fffa4000.spi", &spi0_clk),
217 CLKDEV_CON_DEV_ID("spi_clk", "fffa8000.spi", &spi1_clk),
Ludovic Desroches23e3b242012-11-19 12:19:53 +0100218 CLKDEV_CON_DEV_ID("mci_clk", "fff80000.mmc", &mmc0_clk),
219 CLKDEV_CON_DEV_ID("mci_clk", "fff84000.mmc", &mmc1_clk),
Ludovic Desrochesf7d19b92012-09-12 08:42:15 +0200220 CLKDEV_CON_DEV_ID(NULL, "fff88000.i2c", &twi_clk),
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800221 CLKDEV_CON_DEV_ID(NULL, "fffff200.gpio", &pioA_clk),
222 CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioB_clk),
223 CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioCDE_clk),
224 CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioCDE_clk),
225 CLKDEV_CON_DEV_ID(NULL, "fffffa00.gpio", &pioCDE_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100226};
227
228static struct clk_lookup usart_clocks_lookups[] = {
229 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
230 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
231 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
232 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
233};
234
Andrew Victorb2c65612007-02-08 09:42:40 +0100235/*
236 * The four programmable clocks.
237 * You must configure pin multiplexing to bring these signals out.
238 */
239static struct clk pck0 = {
240 .name = "pck0",
241 .pmc_mask = AT91_PMC_PCK0,
242 .type = CLK_TYPE_PROGRAMMABLE,
243 .id = 0,
244};
245static struct clk pck1 = {
246 .name = "pck1",
247 .pmc_mask = AT91_PMC_PCK1,
248 .type = CLK_TYPE_PROGRAMMABLE,
249 .id = 1,
250};
251static struct clk pck2 = {
252 .name = "pck2",
253 .pmc_mask = AT91_PMC_PCK2,
254 .type = CLK_TYPE_PROGRAMMABLE,
255 .id = 2,
256};
257static struct clk pck3 = {
258 .name = "pck3",
259 .pmc_mask = AT91_PMC_PCK3,
260 .type = CLK_TYPE_PROGRAMMABLE,
261 .id = 3,
262};
263
264static void __init at91sam9263_register_clocks(void)
265{
266 int i;
267
268 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
269 clk_register(periph_clocks[i]);
270
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100271 clkdev_add_table(periph_clocks_lookups,
272 ARRAY_SIZE(periph_clocks_lookups));
273 clkdev_add_table(usart_clocks_lookups,
274 ARRAY_SIZE(usart_clocks_lookups));
275
Andrew Victorb2c65612007-02-08 09:42:40 +0100276 clk_register(&pck0);
277 clk_register(&pck1);
278 clk_register(&pck2);
279 clk_register(&pck3);
280}
281
282/* --------------------------------------------------------------------
283 * GPIO
284 * -------------------------------------------------------------------- */
285
Jean-Christophe PLAGNIOL-VILLARD1a2d9152011-10-17 14:28:38 +0800286static struct at91_gpio_bank at91sam9263_gpio[] __initdata = {
Andrew Victorb2c65612007-02-08 09:42:40 +0100287 {
288 .id = AT91SAM9263_ID_PIOA,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800289 .regbase = AT91SAM9263_BASE_PIOA,
Andrew Victorb2c65612007-02-08 09:42:40 +0100290 }, {
291 .id = AT91SAM9263_ID_PIOB,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800292 .regbase = AT91SAM9263_BASE_PIOB,
Andrew Victorb2c65612007-02-08 09:42:40 +0100293 }, {
294 .id = AT91SAM9263_ID_PIOCDE,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800295 .regbase = AT91SAM9263_BASE_PIOC,
Andrew Victorb2c65612007-02-08 09:42:40 +0100296 }, {
297 .id = AT91SAM9263_ID_PIOCDE,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800298 .regbase = AT91SAM9263_BASE_PIOD,
Andrew Victorb2c65612007-02-08 09:42:40 +0100299 }, {
300 .id = AT91SAM9263_ID_PIOCDE,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800301 .regbase = AT91SAM9263_BASE_PIOE,
Andrew Victorb2c65612007-02-08 09:42:40 +0100302 }
303};
304
Andrew Victorb2c65612007-02-08 09:42:40 +0100305/* --------------------------------------------------------------------
306 * AT91SAM9263 processor initialization
307 * -------------------------------------------------------------------- */
308
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800309static void __init at91sam9263_map_io(void)
Andrew Victorb2c65612007-02-08 09:42:40 +0100310{
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800311 at91_init_sram(0, AT91SAM9263_SRAM0_BASE, AT91SAM9263_SRAM0_SIZE);
312 at91_init_sram(1, AT91SAM9263_SRAM1_BASE, AT91SAM9263_SRAM1_SIZE);
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800313}
Andrew Victorb2c65612007-02-08 09:42:40 +0100314
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800315static void __init at91sam9263_ioremap_registers(void)
316{
Jean-Christophe PLAGNIOL-VILLARDf22deee2011-11-01 01:23:20 +0800317 at91_ioremap_shdwc(AT91SAM9263_BASE_SHDWC);
Jean-Christophe PLAGNIOL-VILLARDe9f68b52011-11-18 01:25:52 +0800318 at91_ioremap_rstc(AT91SAM9263_BASE_RSTC);
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +0800319 at91_ioremap_ramc(0, AT91SAM9263_BASE_SDRAMC0, 512);
320 at91_ioremap_ramc(1, AT91SAM9263_BASE_SDRAMC1, 512);
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800321 at91sam926x_ioremap_pit(AT91SAM9263_BASE_PIT);
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +0800322 at91sam9_ioremap_smc(0, AT91SAM9263_BASE_SMC0);
323 at91sam9_ioremap_smc(1, AT91SAM9263_BASE_SMC1);
Jean-Christophe PLAGNIOL-VILLARD4342d642011-11-27 23:15:50 +0800324 at91_ioremap_matrix(AT91SAM9263_BASE_MATRIX);
Jean-Christophe PLAGNIOL-VILLARD6b625892013-10-16 16:24:57 +0200325 at91_pm_set_standby(at91sam9_sdram_standby);
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800326}
327
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800328static void __init at91sam9263_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800329{
Jean-Christophe PLAGNIOL-VILLARD0d781712012-02-05 20:25:32 +0800330 arm_pm_idle = at91sam9_idle;
Russell King1b2073e2011-11-03 09:53:29 +0000331 arm_pm_restart = at91sam9_alt_restart;
Andrew Victorb2c65612007-02-08 09:42:40 +0100332
Johan Hovold94c4c792013-10-16 11:56:15 +0200333 at91_sysirq_mask_rtt(AT91SAM9263_BASE_RTT0);
334 at91_sysirq_mask_rtt(AT91SAM9263_BASE_RTT1);
335
Andrew Victorb2c65612007-02-08 09:42:40 +0100336 /* Register GPIO subsystem */
337 at91_gpio_init(at91sam9263_gpio, 5);
338}
339
340/* --------------------------------------------------------------------
341 * Interrupt initialization
342 * -------------------------------------------------------------------- */
343
344/*
345 * The default interrupt priority levels (0 = lowest, 7 = highest).
346 */
347static unsigned int at91sam9263_default_irq_priority[NR_AIC_IRQS] __initdata = {
348 7, /* Advanced Interrupt Controller (FIQ) */
349 7, /* System Peripherals */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100350 1, /* Parallel IO Controller A */
351 1, /* Parallel IO Controller B */
352 1, /* Parallel IO Controller C, D and E */
Andrew Victorb2c65612007-02-08 09:42:40 +0100353 0,
354 0,
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100355 5, /* USART 0 */
356 5, /* USART 1 */
357 5, /* USART 2 */
Andrew Victorb2c65612007-02-08 09:42:40 +0100358 0, /* Multimedia Card Interface 0 */
359 0, /* Multimedia Card Interface 1 */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100360 3, /* CAN */
361 6, /* Two-Wire Interface */
362 5, /* Serial Peripheral Interface 0 */
363 5, /* Serial Peripheral Interface 1 */
364 4, /* Serial Synchronous Controller 0 */
365 4, /* Serial Synchronous Controller 1 */
366 5, /* AC97 Controller */
Andrew Victorb2c65612007-02-08 09:42:40 +0100367 0, /* Timer Counter 0, 1 and 2 */
368 0, /* Pulse Width Modulation Controller */
369 3, /* Ethernet */
370 0,
371 0, /* 2D Graphic Engine */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100372 2, /* USB Device Port */
Andrew Victorb2c65612007-02-08 09:42:40 +0100373 0, /* Image Sensor Interface */
374 3, /* LDC Controller */
375 0, /* DMA Controller */
376 0,
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100377 2, /* USB Host port */
Andrew Victorb2c65612007-02-08 09:42:40 +0100378 0, /* Advanced Interrupt Controller (IRQ0) */
379 0, /* Advanced Interrupt Controller (IRQ1) */
380};
381
Ludovic Desroches84ddb082013-03-22 13:24:09 +0000382AT91_SOC_START(at91sam9263)
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800383 .map_io = at91sam9263_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800384 .default_irq_priority = at91sam9263_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARD546c8302013-06-01 16:40:11 +0200385 .extern_irq = (1 << AT91SAM9263_ID_IRQ0) | (1 << AT91SAM9263_ID_IRQ1),
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800386 .ioremap_registers = at91sam9263_ioremap_registers,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800387 .register_clocks = at91sam9263_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800388 .init = at91sam9263_initialize,
Jean-Christophe PLAGNIOL-VILLARD8d39e0fd02012-08-16 17:36:55 +0800389AT91_SOC_END