blob: c7a3c0275bee3f02324a054dad8e2038cfe3f56a [file] [log] [blame]
Tejun Heoedb33662005-07-28 10:36:22 +09001/*
2 * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
3 *
4 * Copyright 2005 Tejun Heo
5 *
6 * Based on preview driver from Silicon Image.
7 *
Tejun Heoedb33662005-07-28 10:36:22 +09008 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2, or (at your option) any
11 * later version.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 */
19
20#include <linux/kernel.h>
21#include <linux/module.h>
22#include <linux/pci.h>
23#include <linux/blkdev.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050027#include <linux/device.h>
Tejun Heoedb33662005-07-28 10:36:22 +090028#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050029#include <scsi/scsi_cmnd.h>
Tejun Heoedb33662005-07-28 10:36:22 +090030#include <linux/libata.h>
Tejun Heoedb33662005-07-28 10:36:22 +090031
32#define DRV_NAME "sata_sil24"
Jeff Garzik8676ce02006-06-26 20:41:33 -040033#define DRV_VERSION "0.3"
Tejun Heoedb33662005-07-28 10:36:22 +090034
Tejun Heoedb33662005-07-28 10:36:22 +090035/*
36 * Port request block (PRB) 32 bytes
37 */
38struct sil24_prb {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040039 __le16 ctrl;
40 __le16 prot;
41 __le32 rx_cnt;
Tejun Heoedb33662005-07-28 10:36:22 +090042 u8 fis[6 * 4];
43};
44
45/*
46 * Scatter gather entry (SGE) 16 bytes
47 */
48struct sil24_sge {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040049 __le64 addr;
50 __le32 cnt;
51 __le32 flags;
Tejun Heoedb33662005-07-28 10:36:22 +090052};
53
54/*
55 * Port multiplier
56 */
57struct sil24_port_multiplier {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040058 __le32 diag;
59 __le32 sactive;
Tejun Heoedb33662005-07-28 10:36:22 +090060};
61
62enum {
63 /*
64 * Global controller registers (128 bytes @ BAR0)
65 */
66 /* 32 bit regs */
67 HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
68 HOST_CTRL = 0x40,
69 HOST_IRQ_STAT = 0x44,
70 HOST_PHY_CFG = 0x48,
71 HOST_BIST_CTRL = 0x50,
72 HOST_BIST_PTRN = 0x54,
73 HOST_BIST_STAT = 0x58,
74 HOST_MEM_BIST_STAT = 0x5c,
75 HOST_FLASH_CMD = 0x70,
76 /* 8 bit regs */
77 HOST_FLASH_DATA = 0x74,
78 HOST_TRANSITION_DETECT = 0x75,
79 HOST_GPIO_CTRL = 0x76,
80 HOST_I2C_ADDR = 0x78, /* 32 bit */
81 HOST_I2C_DATA = 0x7c,
82 HOST_I2C_XFER_CNT = 0x7e,
83 HOST_I2C_CTRL = 0x7f,
84
85 /* HOST_SLOT_STAT bits */
86 HOST_SSTAT_ATTN = (1 << 31),
87
Tejun Heo7dafc3f2006-04-11 22:32:18 +090088 /* HOST_CTRL bits */
89 HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
90 HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
91 HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
92 HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
93 HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
Tejun Heod2298dc2006-07-03 16:07:27 +090094 HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
Tejun Heo7dafc3f2006-04-11 22:32:18 +090095
Tejun Heoedb33662005-07-28 10:36:22 +090096 /*
97 * Port registers
98 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
99 */
100 PORT_REGS_SIZE = 0x2000,
Tejun Heo135da342006-05-31 18:27:57 +0900101
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900102 PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
Tejun Heo135da342006-05-31 18:27:57 +0900103 PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
Tejun Heoedb33662005-07-28 10:36:22 +0900104
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900105 PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900106 PORT_PMP_STATUS = 0x0000, /* port device status offset */
107 PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
108 PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
109
Tejun Heoedb33662005-07-28 10:36:22 +0900110 /* 32 bit regs */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900111 PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
112 PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
113 PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
114 PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
115 PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
Tejun Heoedb33662005-07-28 10:36:22 +0900116 PORT_ACTIVATE_UPPER_ADDR= 0x101c,
Tejun Heo83bbecc2005-08-17 13:09:18 +0900117 PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
118 PORT_CMD_ERR = 0x1024, /* command error number */
Tejun Heoedb33662005-07-28 10:36:22 +0900119 PORT_FIS_CFG = 0x1028,
120 PORT_FIFO_THRES = 0x102c,
121 /* 16 bit regs */
122 PORT_DECODE_ERR_CNT = 0x1040,
123 PORT_DECODE_ERR_THRESH = 0x1042,
124 PORT_CRC_ERR_CNT = 0x1044,
125 PORT_CRC_ERR_THRESH = 0x1046,
126 PORT_HSHK_ERR_CNT = 0x1048,
127 PORT_HSHK_ERR_THRESH = 0x104a,
128 /* 32 bit regs */
129 PORT_PHY_CFG = 0x1050,
130 PORT_SLOT_STAT = 0x1800,
131 PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900132 PORT_CONTEXT = 0x1e04,
Tejun Heoedb33662005-07-28 10:36:22 +0900133 PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
134 PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
135 PORT_SCONTROL = 0x1f00,
136 PORT_SSTATUS = 0x1f04,
137 PORT_SERROR = 0x1f08,
138 PORT_SACTIVE = 0x1f0c,
139
140 /* PORT_CTRL_STAT bits */
141 PORT_CS_PORT_RST = (1 << 0), /* port reset */
142 PORT_CS_DEV_RST = (1 << 1), /* device reset */
143 PORT_CS_INIT = (1 << 2), /* port initialize */
144 PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
Tejun Heod10cb352005-11-16 16:56:49 +0900145 PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900146 PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
Tejun Heoe382eb12005-08-17 13:09:13 +0900147 PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900148 PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
Tejun Heoe382eb12005-08-17 13:09:13 +0900149 PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
Tejun Heoedb33662005-07-28 10:36:22 +0900150
151 /* PORT_IRQ_STAT/ENABLE_SET/CLR */
152 /* bits[11:0] are masked */
153 PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
154 PORT_IRQ_ERROR = (1 << 1), /* command execution error */
155 PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
156 PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
157 PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
158 PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900159 PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
160 PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
161 PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
162 PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
163 PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
Tejun Heo3b9f1d02006-04-11 22:32:18 +0900164 PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
Tejun Heoedb33662005-07-28 10:36:22 +0900165
Tejun Heo88ce7552006-05-15 20:58:32 +0900166 DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
Tejun Heo05429252006-05-31 18:28:20 +0900167 PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
168 PORT_IRQ_UNK_FIS,
Tejun Heo88ce7552006-05-15 20:58:32 +0900169
Tejun Heoedb33662005-07-28 10:36:22 +0900170 /* bits[27:16] are unmasked (raw) */
171 PORT_IRQ_RAW_SHIFT = 16,
172 PORT_IRQ_MASKED_MASK = 0x7ff,
173 PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
174
175 /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
176 PORT_IRQ_STEER_SHIFT = 30,
177 PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
178
179 /* PORT_CMD_ERR constants */
180 PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
181 PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
182 PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
183 PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
184 PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
185 PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
186 PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
187 PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
188 PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
189 PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
190 PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
191 PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
192 PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
193 PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
194 PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
195 PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
196 PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
197 PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
198 PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
Tejun Heo64008802006-04-11 22:32:18 +0900199 PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
Tejun Heoedb33662005-07-28 10:36:22 +0900200 PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900201 PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
Tejun Heoedb33662005-07-28 10:36:22 +0900202
Tejun Heod10cb352005-11-16 16:56:49 +0900203 /* bits of PRB control field */
204 PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
205 PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
206 PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
207 PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
208 PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
209
210 /* PRB protocol field */
211 PRB_PROT_PACKET = (1 << 0),
212 PRB_PROT_TCQ = (1 << 1),
213 PRB_PROT_NCQ = (1 << 2),
214 PRB_PROT_READ = (1 << 3),
215 PRB_PROT_WRITE = (1 << 4),
216 PRB_PROT_TRANSPARENT = (1 << 5),
217
Tejun Heoedb33662005-07-28 10:36:22 +0900218 /*
219 * Other constants
220 */
221 SGE_TRM = (1 << 31), /* Last SGE in chain */
Tejun Heod10cb352005-11-16 16:56:49 +0900222 SGE_LNK = (1 << 30), /* linked list
223 Points to SGT, not SGE */
224 SGE_DRD = (1 << 29), /* discard data read (/dev/null)
225 data address ignored */
Tejun Heoedb33662005-07-28 10:36:22 +0900226
Tejun Heoaee10a02006-05-15 21:03:56 +0900227 SIL24_MAX_CMDS = 31,
228
Tejun Heoedb33662005-07-28 10:36:22 +0900229 /* board id */
230 BID_SIL3124 = 0,
231 BID_SIL3132 = 1,
Tejun Heo042c21f2005-10-09 09:35:46 -0400232 BID_SIL3131 = 2,
Tejun Heoedb33662005-07-28 10:36:22 +0900233
Tejun Heo9466d852006-04-11 22:32:18 +0900234 /* host flags */
235 SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heoaee10a02006-05-15 21:03:56 +0900236 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo05429252006-05-31 18:28:20 +0900237 ATA_FLAG_NCQ | ATA_FLAG_SKIP_D2H_BSY,
Tejun Heo37024e82006-04-11 22:32:19 +0900238 SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
Tejun Heo9466d852006-04-11 22:32:18 +0900239
Tejun Heoedb33662005-07-28 10:36:22 +0900240 IRQ_STAT_4PORTS = 0xf,
241};
242
Tejun Heo69ad1852005-11-18 14:16:45 +0900243struct sil24_ata_block {
Tejun Heoedb33662005-07-28 10:36:22 +0900244 struct sil24_prb prb;
245 struct sil24_sge sge[LIBATA_MAX_PRD];
246};
247
Tejun Heo69ad1852005-11-18 14:16:45 +0900248struct sil24_atapi_block {
249 struct sil24_prb prb;
250 u8 cdb[16];
251 struct sil24_sge sge[LIBATA_MAX_PRD - 1];
252};
253
254union sil24_cmd_block {
255 struct sil24_ata_block ata;
256 struct sil24_atapi_block atapi;
257};
258
Tejun Heo88ce7552006-05-15 20:58:32 +0900259static struct sil24_cerr_info {
260 unsigned int err_mask, action;
261 const char *desc;
262} sil24_cerr_db[] = {
263 [0] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
264 "device error" },
265 [PORT_CERR_DEV] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
266 "device error via D2H FIS" },
267 [PORT_CERR_SDB] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
268 "device error via SDB FIS" },
269 [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
270 "error in data FIS" },
271 [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
272 "failed to transmit command FIS" },
273 [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
274 "protocol mismatch" },
275 [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
276 "data directon mismatch" },
277 [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
278 "ran out of SGEs while writing" },
279 [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
280 "ran out of SGEs while reading" },
281 [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
282 "invalid data directon for ATAPI CDB" },
283 [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
284 "SGT no on qword boundary" },
285 [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
286 "PCI target abort while fetching SGT" },
287 [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
288 "PCI master abort while fetching SGT" },
289 [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
290 "PCI parity error while fetching SGT" },
291 [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
292 "PRB not on qword boundary" },
293 [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
294 "PCI target abort while fetching PRB" },
295 [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
296 "PCI master abort while fetching PRB" },
297 [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
298 "PCI parity error while fetching PRB" },
299 [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
300 "undefined error while transferring data" },
301 [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
302 "PCI target abort while transferring data" },
303 [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
304 "PCI master abort while transferring data" },
305 [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
306 "PCI parity error while transferring data" },
307 [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
308 "FIS received while sending service FIS" },
309};
310
Tejun Heoedb33662005-07-28 10:36:22 +0900311/*
312 * ap->private_data
313 *
314 * The preview driver always returned 0 for status. We emulate it
315 * here from the previous interrupt.
316 */
317struct sil24_port_priv {
Tejun Heo69ad1852005-11-18 14:16:45 +0900318 union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
Tejun Heoedb33662005-07-28 10:36:22 +0900319 dma_addr_t cmd_block_dma; /* DMA base addr for them */
Tejun Heo6a575fa2005-10-06 11:43:39 +0900320 struct ata_taskfile tf; /* Cached taskfile registers */
Tejun Heoedb33662005-07-28 10:36:22 +0900321};
322
Jeff Garzikcca39742006-08-24 03:19:22 -0400323/* ap->host->private_data */
Tejun Heoedb33662005-07-28 10:36:22 +0900324struct sil24_host_priv {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100325 void __iomem *host_base; /* global controller control (128 bytes @BAR0) */
326 void __iomem *port_base; /* port registers (4 * 8192 bytes @BAR2) */
Tejun Heoedb33662005-07-28 10:36:22 +0900327};
328
Tejun Heo69ad1852005-11-18 14:16:45 +0900329static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev);
Tejun Heoedb33662005-07-28 10:36:22 +0900330static u8 sil24_check_status(struct ata_port *ap);
Tejun Heoedb33662005-07-28 10:36:22 +0900331static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg);
332static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
Tejun Heo7f726d12005-10-07 01:43:19 +0900333static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
Tejun Heoedb33662005-07-28 10:36:22 +0900334static void sil24_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900335static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900336static void sil24_irq_clear(struct ata_port *ap);
David Howells7d12e782006-10-05 14:55:46 +0100337static irqreturn_t sil24_interrupt(int irq, void *dev_instance);
Tejun Heo88ce7552006-05-15 20:58:32 +0900338static void sil24_freeze(struct ata_port *ap);
339static void sil24_thaw(struct ata_port *ap);
340static void sil24_error_handler(struct ata_port *ap);
341static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900342static int sil24_port_start(struct ata_port *ap);
Tejun Heoedb33662005-07-28 10:36:22 +0900343static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700344#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +0900345static int sil24_pci_device_resume(struct pci_dev *pdev);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700346#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900347
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500348static const struct pci_device_id sil24_pci_tbl[] = {
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400349 { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
350 { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
351 { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
352 { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
353 { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
354
Tejun Heo1fcce8392005-10-09 09:31:33 -0400355 { } /* terminate list */
Tejun Heoedb33662005-07-28 10:36:22 +0900356};
357
358static struct pci_driver sil24_pci_driver = {
359 .name = DRV_NAME,
360 .id_table = sil24_pci_tbl,
361 .probe = sil24_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900362 .remove = ata_pci_remove_one,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700363#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +0900364 .suspend = ata_pci_device_suspend,
365 .resume = sil24_pci_device_resume,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700366#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900367};
368
Jeff Garzik193515d2005-11-07 00:59:37 -0500369static struct scsi_host_template sil24_sht = {
Tejun Heoedb33662005-07-28 10:36:22 +0900370 .module = THIS_MODULE,
371 .name = DRV_NAME,
372 .ioctl = ata_scsi_ioctl,
373 .queuecommand = ata_scsi_queuecmd,
Tejun Heoaee10a02006-05-15 21:03:56 +0900374 .change_queue_depth = ata_scsi_change_queue_depth,
375 .can_queue = SIL24_MAX_CMDS,
Tejun Heoedb33662005-07-28 10:36:22 +0900376 .this_id = ATA_SHT_THIS_ID,
377 .sg_tablesize = LIBATA_MAX_PRD,
Tejun Heoedb33662005-07-28 10:36:22 +0900378 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
379 .emulated = ATA_SHT_EMULATED,
380 .use_clustering = ATA_SHT_USE_CLUSTERING,
381 .proc_name = DRV_NAME,
382 .dma_boundary = ATA_DMA_BOUNDARY,
383 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900384 .slave_destroy = ata_scsi_slave_destroy,
Tejun Heoedb33662005-07-28 10:36:22 +0900385 .bios_param = ata_std_bios_param,
Tejun Heod2298dc2006-07-03 16:07:27 +0900386 .suspend = ata_scsi_device_suspend,
387 .resume = ata_scsi_device_resume,
Tejun Heoedb33662005-07-28 10:36:22 +0900388};
389
Jeff Garzik057ace52005-10-22 14:27:05 -0400390static const struct ata_port_operations sil24_ops = {
Tejun Heoedb33662005-07-28 10:36:22 +0900391 .port_disable = ata_port_disable,
392
Tejun Heo69ad1852005-11-18 14:16:45 +0900393 .dev_config = sil24_dev_config,
394
Tejun Heoedb33662005-07-28 10:36:22 +0900395 .check_status = sil24_check_status,
396 .check_altstatus = sil24_check_status,
Tejun Heoedb33662005-07-28 10:36:22 +0900397 .dev_select = ata_noop_dev_select,
398
Tejun Heo7f726d12005-10-07 01:43:19 +0900399 .tf_read = sil24_tf_read,
400
Tejun Heoedb33662005-07-28 10:36:22 +0900401 .qc_prep = sil24_qc_prep,
402 .qc_issue = sil24_qc_issue,
403
Tejun Heoedb33662005-07-28 10:36:22 +0900404 .irq_handler = sil24_interrupt,
405 .irq_clear = sil24_irq_clear,
406
407 .scr_read = sil24_scr_read,
408 .scr_write = sil24_scr_write,
409
Tejun Heo88ce7552006-05-15 20:58:32 +0900410 .freeze = sil24_freeze,
411 .thaw = sil24_thaw,
412 .error_handler = sil24_error_handler,
413 .post_internal_cmd = sil24_post_internal_cmd,
414
Tejun Heoedb33662005-07-28 10:36:22 +0900415 .port_start = sil24_port_start,
Tejun Heoedb33662005-07-28 10:36:22 +0900416};
417
Tejun Heo042c21f2005-10-09 09:35:46 -0400418/*
Jeff Garzikcca39742006-08-24 03:19:22 -0400419 * Use bits 30-31 of port_flags to encode available port numbers.
Tejun Heo042c21f2005-10-09 09:35:46 -0400420 * Current maxium is 4.
421 */
422#define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
423#define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
424
Tejun Heoedb33662005-07-28 10:36:22 +0900425static struct ata_port_info sil24_port_info[] = {
426 /* sil_3124 */
427 {
428 .sht = &sil24_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400429 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
Tejun Heo37024e82006-04-11 22:32:19 +0900430 SIL24_FLAG_PCIX_IRQ_WOC,
Tejun Heoedb33662005-07-28 10:36:22 +0900431 .pio_mask = 0x1f, /* pio0-4 */
432 .mwdma_mask = 0x07, /* mwdma0-2 */
433 .udma_mask = 0x3f, /* udma0-5 */
434 .port_ops = &sil24_ops,
435 },
Jeff Garzik2e9edbf2006-03-24 09:56:57 -0500436 /* sil_3132 */
Tejun Heoedb33662005-07-28 10:36:22 +0900437 {
438 .sht = &sil24_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400439 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
Tejun Heo042c21f2005-10-09 09:35:46 -0400440 .pio_mask = 0x1f, /* pio0-4 */
441 .mwdma_mask = 0x07, /* mwdma0-2 */
442 .udma_mask = 0x3f, /* udma0-5 */
443 .port_ops = &sil24_ops,
444 },
445 /* sil_3131/sil_3531 */
446 {
447 .sht = &sil24_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400448 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
Tejun Heoedb33662005-07-28 10:36:22 +0900449 .pio_mask = 0x1f, /* pio0-4 */
450 .mwdma_mask = 0x07, /* mwdma0-2 */
451 .udma_mask = 0x3f, /* udma0-5 */
452 .port_ops = &sil24_ops,
453 },
454};
455
Tejun Heoaee10a02006-05-15 21:03:56 +0900456static int sil24_tag(int tag)
457{
458 if (unlikely(ata_tag_internal(tag)))
459 return 0;
460 return tag;
461}
462
Tejun Heo69ad1852005-11-18 14:16:45 +0900463static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev)
464{
465 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
466
Tejun Heo6e7846e2006-02-12 23:32:58 +0900467 if (dev->cdb_len == 16)
Tejun Heo69ad1852005-11-18 14:16:45 +0900468 writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
469 else
470 writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
471}
472
Tejun Heo6a575fa2005-10-06 11:43:39 +0900473static inline void sil24_update_tf(struct ata_port *ap)
474{
475 struct sil24_port_priv *pp = ap->private_data;
Al Viro4b4a5ea2005-10-29 06:38:44 +0100476 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
477 struct sil24_prb __iomem *prb = port;
478 u8 fis[6 * 4];
Tejun Heo6a575fa2005-10-06 11:43:39 +0900479
Al Viro4b4a5ea2005-10-29 06:38:44 +0100480 memcpy_fromio(fis, prb->fis, 6 * 4);
481 ata_tf_from_fis(fis, &pp->tf);
Tejun Heo6a575fa2005-10-06 11:43:39 +0900482}
483
Tejun Heoedb33662005-07-28 10:36:22 +0900484static u8 sil24_check_status(struct ata_port *ap)
485{
Tejun Heo6a575fa2005-10-06 11:43:39 +0900486 struct sil24_port_priv *pp = ap->private_data;
487 return pp->tf.command;
Tejun Heoedb33662005-07-28 10:36:22 +0900488}
489
Tejun Heoedb33662005-07-28 10:36:22 +0900490static int sil24_scr_map[] = {
491 [SCR_CONTROL] = 0,
492 [SCR_STATUS] = 1,
493 [SCR_ERROR] = 2,
494 [SCR_ACTIVE] = 3,
495};
496
497static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg)
498{
Al Viro4b4a5ea2005-10-29 06:38:44 +0100499 void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900500 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100501 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900502 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
503 return readl(scr_addr + sil24_scr_map[sc_reg] * 4);
504 }
505 return 0xffffffffU;
506}
507
508static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
509{
Al Viro4b4a5ea2005-10-29 06:38:44 +0100510 void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900511 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100512 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900513 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
514 writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
515 }
516}
517
Tejun Heo7f726d12005-10-07 01:43:19 +0900518static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
519{
520 struct sil24_port_priv *pp = ap->private_data;
521 *tf = pp->tf;
522}
523
Tejun Heob5bc4212006-04-11 22:32:19 +0900524static int sil24_init_port(struct ata_port *ap)
525{
526 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
527 u32 tmp;
528
529 writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
530 ata_wait_register(port + PORT_CTRL_STAT,
531 PORT_CS_INIT, PORT_CS_INIT, 10, 100);
532 tmp = ata_wait_register(port + PORT_CTRL_STAT,
533 PORT_CS_RDY, 0, 10, 100);
534
535 if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY)
536 return -EIO;
537 return 0;
538}
539
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900540static int sil24_softreset(struct ata_port *ap, unsigned int *class)
Tejun Heoca451602005-11-18 14:14:01 +0900541{
542 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
543 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo69ad1852005-11-18 14:16:45 +0900544 struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
Tejun Heoca451602005-11-18 14:14:01 +0900545 dma_addr_t paddr = pp->cmd_block_dma;
Tejun Heo88ce7552006-05-15 20:58:32 +0900546 u32 mask, irq_stat;
Tejun Heo643be972006-04-11 22:22:29 +0900547 const char *reason;
Tejun Heoca451602005-11-18 14:14:01 +0900548
Tejun Heo07b73472006-02-10 23:58:48 +0900549 DPRINTK("ENTER\n");
550
Tejun Heo81952c52006-05-15 20:57:47 +0900551 if (ata_port_offline(ap)) {
Tejun Heo10d996a2006-03-11 11:42:34 +0900552 DPRINTK("PHY reports no device\n");
553 *class = ATA_DEV_NONE;
554 goto out;
555 }
556
Tejun Heo2555d6c2006-04-11 22:32:19 +0900557 /* put the port into known state */
558 if (sil24_init_port(ap)) {
559 reason ="port not ready";
560 goto err;
561 }
562
Tejun Heo0eaa6052006-04-11 22:32:19 +0900563 /* do SRST */
Tejun Heobad28a32006-04-11 22:32:19 +0900564 prb->ctrl = cpu_to_le16(PRB_CTRL_SRST);
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900565 prb->fis[1] = 0; /* no PMP yet */
Tejun Heoca451602005-11-18 14:14:01 +0900566
567 writel((u32)paddr, port + PORT_CMD_ACTIVATE);
Tejun Heo26ec6342006-04-11 22:32:19 +0900568 writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
Tejun Heoca451602005-11-18 14:14:01 +0900569
Tejun Heo7dd29dd2006-04-11 22:22:30 +0900570 mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
571 irq_stat = ata_wait_register(port + PORT_IRQ_STAT, mask, 0x0,
572 100, ATA_TMOUT_BOOT / HZ * 1000);
Tejun Heoca451602005-11-18 14:14:01 +0900573
Tejun Heo7dd29dd2006-04-11 22:22:30 +0900574 writel(irq_stat, port + PORT_IRQ_STAT); /* clear IRQs */
575 irq_stat >>= PORT_IRQ_RAW_SHIFT;
Tejun Heoca451602005-11-18 14:14:01 +0900576
Tejun Heo10d996a2006-03-11 11:42:34 +0900577 if (!(irq_stat & PORT_IRQ_COMPLETE)) {
Tejun Heo643be972006-04-11 22:22:29 +0900578 if (irq_stat & PORT_IRQ_ERROR)
579 reason = "SRST command error";
580 else
581 reason = "timeout";
582 goto err;
Tejun Heo07b73472006-02-10 23:58:48 +0900583 }
Tejun Heo10d996a2006-03-11 11:42:34 +0900584
585 sil24_update_tf(ap);
586 *class = ata_dev_classify(&pp->tf);
587
Tejun Heo07b73472006-02-10 23:58:48 +0900588 if (*class == ATA_DEV_UNKNOWN)
589 *class = ATA_DEV_NONE;
590
Tejun Heo10d996a2006-03-11 11:42:34 +0900591 out:
Tejun Heo07b73472006-02-10 23:58:48 +0900592 DPRINTK("EXIT, class=%u\n", *class);
Tejun Heoca451602005-11-18 14:14:01 +0900593 return 0;
Tejun Heo643be972006-04-11 22:22:29 +0900594
595 err:
Tejun Heof15a1da2006-05-15 20:57:56 +0900596 ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo643be972006-04-11 22:22:29 +0900597 return -EIO;
Tejun Heoca451602005-11-18 14:14:01 +0900598}
599
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900600static int sil24_hardreset(struct ata_port *ap, unsigned int *class)
Tejun Heo489ff4c2006-02-10 23:58:48 +0900601{
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900602 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
603 const char *reason;
Tejun Heoe8e008e2006-05-31 18:27:59 +0900604 int tout_msec, rc;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900605 u32 tmp;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900606
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900607 /* sil24 does the right thing(tm) without any protection */
Tejun Heo3c567b72006-05-15 20:57:23 +0900608 sata_set_spd(ap);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900609
610 tout_msec = 100;
Tejun Heo81952c52006-05-15 20:57:47 +0900611 if (ata_port_online(ap))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900612 tout_msec = 5000;
613
614 writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
615 tmp = ata_wait_register(port + PORT_CTRL_STAT,
616 PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);
617
Tejun Heoe8e008e2006-05-31 18:27:59 +0900618 /* SStatus oscillates between zero and valid status after
619 * DEV_RST, debounce it.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900620 */
Tejun Heoe9c83912006-07-03 16:07:26 +0900621 rc = sata_phy_debounce(ap, sata_deb_timing_long);
Tejun Heoe8e008e2006-05-31 18:27:59 +0900622 if (rc) {
623 reason = "PHY debouncing failed";
624 goto err;
625 }
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900626
627 if (tmp & PORT_CS_DEV_RST) {
Tejun Heo81952c52006-05-15 20:57:47 +0900628 if (ata_port_offline(ap))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900629 return 0;
630 reason = "link not ready";
631 goto err;
632 }
633
Tejun Heoe8e008e2006-05-31 18:27:59 +0900634 /* Sil24 doesn't store signature FIS after hardreset, so we
635 * can't wait for BSY to clear. Some devices take a long time
636 * to get ready and those devices will choke if we don't wait
637 * for BSY clearance here. Tell libata to perform follow-up
638 * softreset.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900639 */
Tejun Heoe8e008e2006-05-31 18:27:59 +0900640 return -EAGAIN;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900641
642 err:
Tejun Heof15a1da2006-05-15 20:57:56 +0900643 ata_port_printk(ap, KERN_ERR, "hardreset failed (%s)\n", reason);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900644 return -EIO;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900645}
646
Tejun Heoedb33662005-07-28 10:36:22 +0900647static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
Tejun Heo69ad1852005-11-18 14:16:45 +0900648 struct sil24_sge *sge)
Tejun Heoedb33662005-07-28 10:36:22 +0900649{
Jeff Garzik972c26b2005-10-18 22:14:54 -0400650 struct scatterlist *sg;
651 unsigned int idx = 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900652
Jeff Garzik972c26b2005-10-18 22:14:54 -0400653 ata_for_each_sg(sg, qc) {
Tejun Heoedb33662005-07-28 10:36:22 +0900654 sge->addr = cpu_to_le64(sg_dma_address(sg));
655 sge->cnt = cpu_to_le32(sg_dma_len(sg));
Jeff Garzik972c26b2005-10-18 22:14:54 -0400656 if (ata_sg_is_last(sg, qc))
657 sge->flags = cpu_to_le32(SGE_TRM);
658 else
659 sge->flags = 0;
660
661 sge++;
662 idx++;
Tejun Heoedb33662005-07-28 10:36:22 +0900663 }
664}
665
666static void sil24_qc_prep(struct ata_queued_cmd *qc)
667{
668 struct ata_port *ap = qc->ap;
669 struct sil24_port_priv *pp = ap->private_data;
Tejun Heoaee10a02006-05-15 21:03:56 +0900670 union sil24_cmd_block *cb;
Tejun Heo69ad1852005-11-18 14:16:45 +0900671 struct sil24_prb *prb;
672 struct sil24_sge *sge;
Tejun Heobad28a32006-04-11 22:32:19 +0900673 u16 ctrl = 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900674
Tejun Heoaee10a02006-05-15 21:03:56 +0900675 cb = &pp->cmd_block[sil24_tag(qc->tag)];
676
Tejun Heoedb33662005-07-28 10:36:22 +0900677 switch (qc->tf.protocol) {
678 case ATA_PROT_PIO:
679 case ATA_PROT_DMA:
Tejun Heoaee10a02006-05-15 21:03:56 +0900680 case ATA_PROT_NCQ:
Tejun Heoedb33662005-07-28 10:36:22 +0900681 case ATA_PROT_NODATA:
Tejun Heo69ad1852005-11-18 14:16:45 +0900682 prb = &cb->ata.prb;
683 sge = cb->ata.sge;
Tejun Heoedb33662005-07-28 10:36:22 +0900684 break;
Tejun Heo69ad1852005-11-18 14:16:45 +0900685
686 case ATA_PROT_ATAPI:
687 case ATA_PROT_ATAPI_DMA:
688 case ATA_PROT_ATAPI_NODATA:
689 prb = &cb->atapi.prb;
690 sge = cb->atapi.sge;
691 memset(cb->atapi.cdb, 0, 32);
Tejun Heo6e7846e2006-02-12 23:32:58 +0900692 memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
Tejun Heo69ad1852005-11-18 14:16:45 +0900693
694 if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
695 if (qc->tf.flags & ATA_TFLAG_WRITE)
Tejun Heobad28a32006-04-11 22:32:19 +0900696 ctrl = PRB_CTRL_PACKET_WRITE;
Tejun Heo69ad1852005-11-18 14:16:45 +0900697 else
Tejun Heobad28a32006-04-11 22:32:19 +0900698 ctrl = PRB_CTRL_PACKET_READ;
699 }
Tejun Heo69ad1852005-11-18 14:16:45 +0900700 break;
701
Tejun Heoedb33662005-07-28 10:36:22 +0900702 default:
Tejun Heo69ad1852005-11-18 14:16:45 +0900703 prb = NULL; /* shut up, gcc */
704 sge = NULL;
Tejun Heoedb33662005-07-28 10:36:22 +0900705 BUG();
706 }
707
Tejun Heobad28a32006-04-11 22:32:19 +0900708 prb->ctrl = cpu_to_le16(ctrl);
Tejun Heoedb33662005-07-28 10:36:22 +0900709 ata_tf_to_fis(&qc->tf, prb->fis, 0);
710
711 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo69ad1852005-11-18 14:16:45 +0900712 sil24_fill_sg(qc, sge);
Tejun Heoedb33662005-07-28 10:36:22 +0900713}
714
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900715static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
Tejun Heoedb33662005-07-28 10:36:22 +0900716{
717 struct ata_port *ap = qc->ap;
718 struct sil24_port_priv *pp = ap->private_data;
Tejun Heoaee10a02006-05-15 21:03:56 +0900719 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
720 unsigned int tag = sil24_tag(qc->tag);
721 dma_addr_t paddr;
722 void __iomem *activate;
Tejun Heoedb33662005-07-28 10:36:22 +0900723
Tejun Heoaee10a02006-05-15 21:03:56 +0900724 paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
725 activate = port + PORT_CMD_ACTIVATE + tag * 8;
726
727 writel((u32)paddr, activate);
728 writel((u64)paddr >> 32, activate + 4);
Tejun Heo26ec6342006-04-11 22:32:19 +0900729
Tejun Heoedb33662005-07-28 10:36:22 +0900730 return 0;
731}
732
733static void sil24_irq_clear(struct ata_port *ap)
734{
735 /* unused */
736}
737
Tejun Heo88ce7552006-05-15 20:58:32 +0900738static void sil24_freeze(struct ata_port *ap)
Tejun Heo7d1ce682005-11-18 14:09:05 +0900739{
Al Viro4b4a5ea2005-10-29 06:38:44 +0100740 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
Tejun Heo87466182005-08-17 13:08:57 +0900741
Tejun Heo88ce7552006-05-15 20:58:32 +0900742 /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
743 * PORT_IRQ_ENABLE instead.
Tejun Heoc0ab4242005-11-18 14:22:03 +0900744 */
Tejun Heo88ce7552006-05-15 20:58:32 +0900745 writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
746}
Tejun Heo87466182005-08-17 13:08:57 +0900747
Tejun Heo88ce7552006-05-15 20:58:32 +0900748static void sil24_thaw(struct ata_port *ap)
749{
750 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
751 u32 tmp;
752
753 /* clear IRQ */
754 tmp = readl(port + PORT_IRQ_STAT);
755 writel(tmp, port + PORT_IRQ_STAT);
756
757 /* turn IRQ back on */
758 writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
759}
760
761static void sil24_error_intr(struct ata_port *ap)
762{
763 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
764 struct ata_eh_info *ehi = &ap->eh_info;
765 int freeze = 0;
766 u32 irq_stat;
767
768 /* on error, we need to clear IRQ explicitly */
769 irq_stat = readl(port + PORT_IRQ_STAT);
770 writel(irq_stat, port + PORT_IRQ_STAT);
771
772 /* first, analyze and record host port events */
773 ata_ehi_clear_desc(ehi);
774
775 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
776
Tejun Heo05429252006-05-31 18:28:20 +0900777 if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
778 ata_ehi_hotplugged(ehi);
779 ata_ehi_push_desc(ehi, ", %s",
780 irq_stat & PORT_IRQ_PHYRDY_CHG ?
781 "PHY RDY changed" : "device exchanged");
Tejun Heo88ce7552006-05-15 20:58:32 +0900782 freeze = 1;
Tejun Heo6a575fa2005-10-06 11:43:39 +0900783 }
784
Tejun Heo88ce7552006-05-15 20:58:32 +0900785 if (irq_stat & PORT_IRQ_UNK_FIS) {
786 ehi->err_mask |= AC_ERR_HSM;
787 ehi->action |= ATA_EH_SOFTRESET;
788 ata_ehi_push_desc(ehi , ", unknown FIS");
789 freeze = 1;
Albert Leea22e2eb2005-12-05 15:38:02 +0800790 }
Tejun Heo88ce7552006-05-15 20:58:32 +0900791
792 /* deal with command error */
793 if (irq_stat & PORT_IRQ_ERROR) {
794 struct sil24_cerr_info *ci = NULL;
795 unsigned int err_mask = 0, action = 0;
796 struct ata_queued_cmd *qc;
797 u32 cerr;
798
799 /* analyze CMD_ERR */
800 cerr = readl(port + PORT_CMD_ERR);
801 if (cerr < ARRAY_SIZE(sil24_cerr_db))
802 ci = &sil24_cerr_db[cerr];
803
804 if (ci && ci->desc) {
805 err_mask |= ci->err_mask;
806 action |= ci->action;
807 ata_ehi_push_desc(ehi, ", %s", ci->desc);
808 } else {
809 err_mask |= AC_ERR_OTHER;
810 action |= ATA_EH_SOFTRESET;
811 ata_ehi_push_desc(ehi, ", unknown command error %d",
812 cerr);
813 }
814
815 /* record error info */
816 qc = ata_qc_from_tag(ap, ap->active_tag);
817 if (qc) {
Tejun Heo88ce7552006-05-15 20:58:32 +0900818 sil24_update_tf(ap);
819 qc->err_mask |= err_mask;
820 } else
821 ehi->err_mask |= err_mask;
822
823 ehi->action |= action;
824 }
825
826 /* freeze or abort */
827 if (freeze)
828 ata_port_freeze(ap);
829 else
830 ata_port_abort(ap);
Tejun Heo87466182005-08-17 13:08:57 +0900831}
832
Tejun Heoaee10a02006-05-15 21:03:56 +0900833static void sil24_finish_qc(struct ata_queued_cmd *qc)
834{
835 if (qc->flags & ATA_QCFLAG_RESULT_TF)
836 sil24_update_tf(qc->ap);
837}
838
Tejun Heoedb33662005-07-28 10:36:22 +0900839static inline void sil24_host_intr(struct ata_port *ap)
840{
Al Viro4b4a5ea2005-10-29 06:38:44 +0100841 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
Tejun Heoaee10a02006-05-15 21:03:56 +0900842 u32 slot_stat, qc_active;
843 int rc;
Tejun Heoedb33662005-07-28 10:36:22 +0900844
845 slot_stat = readl(port + PORT_SLOT_STAT);
Tejun Heo37024e82006-04-11 22:32:19 +0900846
Tejun Heo88ce7552006-05-15 20:58:32 +0900847 if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
848 sil24_error_intr(ap);
849 return;
850 }
Tejun Heo37024e82006-04-11 22:32:19 +0900851
Tejun Heo88ce7552006-05-15 20:58:32 +0900852 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
853 writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
854
Tejun Heoaee10a02006-05-15 21:03:56 +0900855 qc_active = slot_stat & ~HOST_SSTAT_ATTN;
856 rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
857 if (rc > 0)
858 return;
859 if (rc < 0) {
860 struct ata_eh_info *ehi = &ap->eh_info;
861 ehi->err_mask |= AC_ERR_HSM;
862 ehi->action |= ATA_EH_SOFTRESET;
863 ata_port_freeze(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +0900864 return;
865 }
866
867 if (ata_ratelimit())
868 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heoaee10a02006-05-15 21:03:56 +0900869 "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
870 slot_stat, ap->active_tag, ap->sactive);
Tejun Heoedb33662005-07-28 10:36:22 +0900871}
872
David Howells7d12e782006-10-05 14:55:46 +0100873static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
Tejun Heoedb33662005-07-28 10:36:22 +0900874{
Jeff Garzikcca39742006-08-24 03:19:22 -0400875 struct ata_host *host = dev_instance;
876 struct sil24_host_priv *hpriv = host->private_data;
Tejun Heoedb33662005-07-28 10:36:22 +0900877 unsigned handled = 0;
878 u32 status;
879 int i;
880
881 status = readl(hpriv->host_base + HOST_IRQ_STAT);
882
Tejun Heo06460ae2005-08-17 13:08:52 +0900883 if (status == 0xffffffff) {
884 printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
885 "PCI fault or device removal?\n");
886 goto out;
887 }
888
Tejun Heoedb33662005-07-28 10:36:22 +0900889 if (!(status & IRQ_STAT_4PORTS))
890 goto out;
891
Jeff Garzikcca39742006-08-24 03:19:22 -0400892 spin_lock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +0900893
Jeff Garzikcca39742006-08-24 03:19:22 -0400894 for (i = 0; i < host->n_ports; i++)
Tejun Heoedb33662005-07-28 10:36:22 +0900895 if (status & (1 << i)) {
Jeff Garzikcca39742006-08-24 03:19:22 -0400896 struct ata_port *ap = host->ports[i];
Tejun Heo198e0fe2006-04-02 18:51:52 +0900897 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
Jeff Garzikcca39742006-08-24 03:19:22 -0400898 sil24_host_intr(host->ports[i]);
Tejun Heo3cc45712005-08-17 13:08:47 +0900899 handled++;
900 } else
901 printk(KERN_ERR DRV_NAME
902 ": interrupt from disabled port %d\n", i);
Tejun Heoedb33662005-07-28 10:36:22 +0900903 }
904
Jeff Garzikcca39742006-08-24 03:19:22 -0400905 spin_unlock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +0900906 out:
907 return IRQ_RETVAL(handled);
908}
909
Tejun Heo88ce7552006-05-15 20:58:32 +0900910static void sil24_error_handler(struct ata_port *ap)
911{
912 struct ata_eh_context *ehc = &ap->eh_context;
913
914 if (sil24_init_port(ap)) {
915 ata_eh_freeze_port(ap);
916 ehc->i.action |= ATA_EH_HARDRESET;
917 }
918
919 /* perform recovery */
Tejun Heof5914a42006-05-31 18:27:48 +0900920 ata_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
921 ata_std_postreset);
Tejun Heo88ce7552006-05-15 20:58:32 +0900922}
923
924static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
925{
926 struct ata_port *ap = qc->ap;
927
928 if (qc->flags & ATA_QCFLAG_FAILED)
929 qc->err_mask |= AC_ERR_OTHER;
930
931 /* make DMA engine forget about the failed command */
932 if (qc->err_mask)
933 sil24_init_port(ap);
934}
935
Tejun Heoedb33662005-07-28 10:36:22 +0900936static int sil24_port_start(struct ata_port *ap)
937{
Jeff Garzikcca39742006-08-24 03:19:22 -0400938 struct device *dev = ap->host->dev;
Tejun Heoedb33662005-07-28 10:36:22 +0900939 struct sil24_port_priv *pp;
Tejun Heo69ad1852005-11-18 14:16:45 +0900940 union sil24_cmd_block *cb;
Tejun Heoaee10a02006-05-15 21:03:56 +0900941 size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
Tejun Heoedb33662005-07-28 10:36:22 +0900942 dma_addr_t cb_dma;
Tejun Heo24dc5f32007-01-20 16:00:28 +0900943 int rc;
Tejun Heoedb33662005-07-28 10:36:22 +0900944
Tejun Heo24dc5f32007-01-20 16:00:28 +0900945 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heoedb33662005-07-28 10:36:22 +0900946 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900947 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +0900948
Tejun Heo6a575fa2005-10-06 11:43:39 +0900949 pp->tf.command = ATA_DRDY;
950
Tejun Heo24dc5f32007-01-20 16:00:28 +0900951 cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500952 if (!cb)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900953 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +0900954 memset(cb, 0, cb_size);
955
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500956 rc = ata_pad_alloc(ap, dev);
957 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900958 return rc;
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500959
Tejun Heoedb33662005-07-28 10:36:22 +0900960 pp->cmd_block = cb;
961 pp->cmd_block_dma = cb_dma;
962
963 ap->private_data = pp;
964
965 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900966}
967
Tejun Heo2a41a612006-07-03 16:07:27 +0900968static void sil24_init_controller(struct pci_dev *pdev, int n_ports,
Jeff Garzikcca39742006-08-24 03:19:22 -0400969 unsigned long port_flags,
Tejun Heo2a41a612006-07-03 16:07:27 +0900970 void __iomem *host_base,
971 void __iomem *port_base)
972{
973 u32 tmp;
974 int i;
975
976 /* GPIO off */
977 writel(0, host_base + HOST_FLASH_CMD);
978
979 /* clear global reset & mask interrupts during initialization */
980 writel(0, host_base + HOST_CTRL);
981
982 /* init ports */
983 for (i = 0; i < n_ports; i++) {
984 void __iomem *port = port_base + i * PORT_REGS_SIZE;
985
986 /* Initial PHY setting */
987 writel(0x20c, port + PORT_PHY_CFG);
988
989 /* Clear port RST */
990 tmp = readl(port + PORT_CTRL_STAT);
991 if (tmp & PORT_CS_PORT_RST) {
992 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
993 tmp = ata_wait_register(port + PORT_CTRL_STAT,
994 PORT_CS_PORT_RST,
995 PORT_CS_PORT_RST, 10, 100);
996 if (tmp & PORT_CS_PORT_RST)
997 dev_printk(KERN_ERR, &pdev->dev,
998 "failed to clear port RST\n");
999 }
1000
1001 /* Configure IRQ WoC */
Jeff Garzikcca39742006-08-24 03:19:22 -04001002 if (port_flags & SIL24_FLAG_PCIX_IRQ_WOC)
Tejun Heo2a41a612006-07-03 16:07:27 +09001003 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
1004 else
1005 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
1006
1007 /* Zero error counters. */
1008 writel(0x8000, port + PORT_DECODE_ERR_THRESH);
1009 writel(0x8000, port + PORT_CRC_ERR_THRESH);
1010 writel(0x8000, port + PORT_HSHK_ERR_THRESH);
1011 writel(0x0000, port + PORT_DECODE_ERR_CNT);
1012 writel(0x0000, port + PORT_CRC_ERR_CNT);
1013 writel(0x0000, port + PORT_HSHK_ERR_CNT);
1014
1015 /* Always use 64bit activation */
1016 writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
1017
1018 /* Clear port multiplier enable and resume bits */
Tejun Heo28c8f3b2006-10-16 08:47:18 +09001019 writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME,
1020 port + PORT_CTRL_CLR);
Tejun Heo2a41a612006-07-03 16:07:27 +09001021 }
1022
1023 /* Turn on interrupts */
1024 writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1025}
1026
Tejun Heoedb33662005-07-28 10:36:22 +09001027static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1028{
1029 static int printed_version = 0;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001030 struct device *dev = &pdev->dev;
Tejun Heoedb33662005-07-28 10:36:22 +09001031 unsigned int board_id = (unsigned int)ent->driver_data;
Tejun Heo042c21f2005-10-09 09:35:46 -04001032 struct ata_port_info *pinfo = &sil24_port_info[board_id];
Tejun Heo24dc5f32007-01-20 16:00:28 +09001033 struct ata_probe_ent *probe_ent;
1034 struct sil24_host_priv *hpriv;
1035 void __iomem *host_base;
1036 void __iomem *port_base;
Tejun Heoedb33662005-07-28 10:36:22 +09001037 int i, rc;
Tejun Heo37024e82006-04-11 22:32:19 +09001038 u32 tmp;
Tejun Heoedb33662005-07-28 10:36:22 +09001039
1040 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001041 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Tejun Heoedb33662005-07-28 10:36:22 +09001042
Tejun Heo24dc5f32007-01-20 16:00:28 +09001043 rc = pcim_enable_device(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001044 if (rc)
1045 return rc;
1046
1047 rc = pci_request_regions(pdev, DRV_NAME);
1048 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001049 return rc;
Tejun Heoedb33662005-07-28 10:36:22 +09001050
Jeff Garzik142877b2006-03-22 23:30:34 -05001051 /* map mmio registers */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001052 host_base = pcim_iomap(pdev, 0, 0);
1053 port_base = pcim_iomap(pdev, 2, 0);
1054 if (!host_base || !port_base)
1055 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001056
1057 /* allocate & init probe_ent and hpriv */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001058 probe_ent = devm_kzalloc(dev, sizeof(*probe_ent), GFP_KERNEL);
1059 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1060 if (!probe_ent || !hpriv)
1061 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001062
Tejun Heoedb33662005-07-28 10:36:22 +09001063 probe_ent->dev = pci_dev_to_dev(pdev);
1064 INIT_LIST_HEAD(&probe_ent->node);
1065
Tejun Heo042c21f2005-10-09 09:35:46 -04001066 probe_ent->sht = pinfo->sht;
Jeff Garzikcca39742006-08-24 03:19:22 -04001067 probe_ent->port_flags = pinfo->flags;
Tejun Heo042c21f2005-10-09 09:35:46 -04001068 probe_ent->pio_mask = pinfo->pio_mask;
Tejun Heofbfda6e2006-03-05 23:03:42 +09001069 probe_ent->mwdma_mask = pinfo->mwdma_mask;
Tejun Heo042c21f2005-10-09 09:35:46 -04001070 probe_ent->udma_mask = pinfo->udma_mask;
1071 probe_ent->port_ops = pinfo->port_ops;
Jeff Garzikcca39742006-08-24 03:19:22 -04001072 probe_ent->n_ports = SIL24_FLAG2NPORTS(pinfo->flags);
Tejun Heoedb33662005-07-28 10:36:22 +09001073
1074 probe_ent->irq = pdev->irq;
Thomas Gleixner1d6f3592006-07-01 19:29:42 -07001075 probe_ent->irq_flags = IRQF_SHARED;
Tejun Heoedb33662005-07-28 10:36:22 +09001076 probe_ent->private_data = hpriv;
1077
Tejun Heoedb33662005-07-28 10:36:22 +09001078 hpriv->host_base = host_base;
1079 hpriv->port_base = port_base;
1080
1081 /*
1082 * Configure the device
1083 */
Tejun Heo26ec6342006-04-11 22:32:19 +09001084 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1085 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1086 if (rc) {
1087 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1088 if (rc) {
1089 dev_printk(KERN_ERR, &pdev->dev,
1090 "64-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001091 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001092 }
1093 }
1094 } else {
1095 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1096 if (rc) {
1097 dev_printk(KERN_ERR, &pdev->dev,
1098 "32-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001099 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001100 }
1101 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1102 if (rc) {
1103 dev_printk(KERN_ERR, &pdev->dev,
1104 "32-bit consistent DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001105 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001106 }
Tejun Heoedb33662005-07-28 10:36:22 +09001107 }
1108
Tejun Heo37024e82006-04-11 22:32:19 +09001109 /* Apply workaround for completion IRQ loss on PCI-X errata */
Jeff Garzikcca39742006-08-24 03:19:22 -04001110 if (probe_ent->port_flags & SIL24_FLAG_PCIX_IRQ_WOC) {
Tejun Heo37024e82006-04-11 22:32:19 +09001111 tmp = readl(host_base + HOST_CTRL);
1112 if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
1113 dev_printk(KERN_INFO, &pdev->dev,
1114 "Applying completion IRQ loss on PCI-X "
1115 "errata fix\n");
1116 else
Jeff Garzikcca39742006-08-24 03:19:22 -04001117 probe_ent->port_flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
Tejun Heo37024e82006-04-11 22:32:19 +09001118 }
1119
Tejun Heoedb33662005-07-28 10:36:22 +09001120 for (i = 0; i < probe_ent->n_ports; i++) {
Tejun Heo2a41a612006-07-03 16:07:27 +09001121 unsigned long portu =
1122 (unsigned long)port_base + i * PORT_REGS_SIZE;
Tejun Heoedb33662005-07-28 10:36:22 +09001123
Tejun Heo135da342006-05-31 18:27:57 +09001124 probe_ent->port[i].cmd_addr = portu;
Tejun Heoedb33662005-07-28 10:36:22 +09001125 probe_ent->port[i].scr_addr = portu + PORT_SCONTROL;
1126
1127 ata_std_ports(&probe_ent->port[i]);
Tejun Heoedb33662005-07-28 10:36:22 +09001128 }
1129
Jeff Garzikcca39742006-08-24 03:19:22 -04001130 sil24_init_controller(pdev, probe_ent->n_ports, probe_ent->port_flags,
Tejun Heo2a41a612006-07-03 16:07:27 +09001131 host_base, port_base);
Tejun Heoedb33662005-07-28 10:36:22 +09001132
1133 pci_set_master(pdev);
1134
Tejun Heo24dc5f32007-01-20 16:00:28 +09001135 if (!ata_device_add(probe_ent))
1136 return -ENODEV;
Tejun Heoedb33662005-07-28 10:36:22 +09001137
Tejun Heo24dc5f32007-01-20 16:00:28 +09001138 devm_kfree(dev, probe_ent);
Tejun Heoedb33662005-07-28 10:36:22 +09001139 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +09001140}
1141
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001142#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +09001143static int sil24_pci_device_resume(struct pci_dev *pdev)
1144{
Jeff Garzikcca39742006-08-24 03:19:22 -04001145 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1146 struct sil24_host_priv *hpriv = host->private_data;
Tejun Heo553c4aa2006-12-26 19:39:50 +09001147 int rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001148
Tejun Heo553c4aa2006-12-26 19:39:50 +09001149 rc = ata_pci_device_do_resume(pdev);
1150 if (rc)
1151 return rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001152
1153 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
1154 writel(HOST_CTRL_GLOBAL_RST, hpriv->host_base + HOST_CTRL);
1155
Jeff Garzikcca39742006-08-24 03:19:22 -04001156 sil24_init_controller(pdev, host->n_ports, host->ports[0]->flags,
Tejun Heod2298dc2006-07-03 16:07:27 +09001157 hpriv->host_base, hpriv->port_base);
1158
Jeff Garzikcca39742006-08-24 03:19:22 -04001159 ata_host_resume(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001160
1161 return 0;
1162}
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001163#endif
Tejun Heod2298dc2006-07-03 16:07:27 +09001164
Tejun Heoedb33662005-07-28 10:36:22 +09001165static int __init sil24_init(void)
1166{
Pavel Roskinb7887192006-08-10 18:13:18 +09001167 return pci_register_driver(&sil24_pci_driver);
Tejun Heoedb33662005-07-28 10:36:22 +09001168}
1169
1170static void __exit sil24_exit(void)
1171{
1172 pci_unregister_driver(&sil24_pci_driver);
1173}
1174
1175MODULE_AUTHOR("Tejun Heo");
1176MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1177MODULE_LICENSE("GPL");
1178MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
1179
1180module_init(sil24_init);
1181module_exit(sil24_exit);