blob: 60cd9e70090981076fcaec5bcb55cfd92ececdc9 [file] [log] [blame]
Wu Fengguang079d88c2010-03-08 10:44:23 +08001/*
2 *
3 * patch_hdmi.c - routines for HDMI/DisplayPort codecs
4 *
5 * Copyright(c) 2008-2010 Intel Corporation. All rights reserved.
Takashi Iwai84eb01b2010-09-07 12:27:25 +02006 * Copyright (c) 2006 ATI Technologies Inc.
7 * Copyright (c) 2008 NVIDIA Corp. All rights reserved.
8 * Copyright (c) 2008 Wei Ni <wni@nvidia.com>
Anssi Hannula5a6135842013-10-24 21:10:35 +03009 * Copyright (c) 2013 Anssi Hannula <anssi.hannula@iki.fi>
Wu Fengguang079d88c2010-03-08 10:44:23 +080010 *
11 * Authors:
12 * Wu Fengguang <wfg@linux.intel.com>
13 *
14 * Maintained by:
15 * Wu Fengguang <wfg@linux.intel.com>
16 *
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License as published by the Free
19 * Software Foundation; either version 2 of the License, or (at your option)
20 * any later version.
21 *
22 * This program is distributed in the hope that it will be useful, but
23 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
24 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
25 * for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software Foundation,
29 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
Takashi Iwai84eb01b2010-09-07 12:27:25 +020032#include <linux/init.h>
33#include <linux/delay.h>
34#include <linux/slab.h>
Paul Gortmaker65a77212011-07-15 13:13:37 -040035#include <linux/module.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020036#include <sound/core.h>
David Henningsson07acecc2011-05-19 11:46:03 +020037#include <sound/jack.h>
Wang Xingchao433968d2012-09-06 10:02:37 +080038#include <sound/asoundef.h>
Takashi Iwaid45e6882012-07-31 11:36:00 +020039#include <sound/tlv.h>
David Henningsson25adc132015-08-19 10:48:58 +020040#include <sound/hdaudio.h>
41#include <sound/hda_i915.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020042#include "hda_codec.h"
43#include "hda_local.h"
Takashi Iwai1835a0f2011-10-27 22:12:46 +020044#include "hda_jack.h"
Takashi Iwai84eb01b2010-09-07 12:27:25 +020045
Takashi Iwai0ebaa242011-01-11 18:11:04 +010046static bool static_hdmi_pcm;
47module_param(static_hdmi_pcm, bool, 0644);
48MODULE_PARM_DESC(static_hdmi_pcm, "Don't restrict PCM parameters per ELD info");
49
Takashi Iwai7639a062015-03-03 10:07:24 +010050#define is_haswell(codec) ((codec)->core.vendor_id == 0x80862807)
51#define is_broadwell(codec) ((codec)->core.vendor_id == 0x80862808)
52#define is_skylake(codec) ((codec)->core.vendor_id == 0x80862809)
Lu, Hane2656412015-11-11 16:54:27 +080053#define is_broxton(codec) ((codec)->core.vendor_id == 0x8086280a)
Libin Yang432ac1a2014-12-16 13:17:34 +080054#define is_haswell_plus(codec) (is_haswell(codec) || is_broadwell(codec) \
Lu, Hane2656412015-11-11 16:54:27 +080055 || is_skylake(codec) || is_broxton(codec))
Mengdong Lin75dcbe42014-01-08 15:55:32 -050056
Takashi Iwai7639a062015-03-03 10:07:24 +010057#define is_valleyview(codec) ((codec)->core.vendor_id == 0x80862882)
58#define is_cherryview(codec) ((codec)->core.vendor_id == 0x80862883)
Libin Yangca2e7222014-08-19 16:20:12 +080059#define is_valleyview_plus(codec) (is_valleyview(codec) || is_cherryview(codec))
Mengdong Linfb87fa32013-09-04 16:36:57 -040060
Stephen Warren384a48d2011-06-01 11:14:21 -060061struct hdmi_spec_per_cvt {
62 hda_nid_t cvt_nid;
63 int assigned;
64 unsigned int channels_min;
65 unsigned int channels_max;
66 u32 rates;
67 u64 formats;
68 unsigned int maxbps;
69};
70
Takashi Iwai4eea3092013-02-07 18:18:19 +010071/* max. connections to a widget */
72#define HDA_MAX_CONNECTIONS 32
73
Stephen Warren384a48d2011-06-01 11:14:21 -060074struct hdmi_spec_per_pin {
75 hda_nid_t pin_nid;
76 int num_mux_nids;
77 hda_nid_t mux_nids[HDA_MAX_CONNECTIONS];
Mengdong Lin2df67422014-03-20 13:01:06 +080078 int mux_idx;
Anssi Hannula1df5a062013-10-05 02:25:40 +030079 hda_nid_t cvt_nid;
Wu Fengguang744626d2011-11-16 16:29:47 +080080
81 struct hda_codec *codec;
Stephen Warren384a48d2011-06-01 11:14:21 -060082 struct hdmi_eld sink_eld;
Takashi Iwaia4e9a382013-10-17 18:21:12 +020083 struct mutex lock;
Wu Fengguang744626d2011-11-16 16:29:47 +080084 struct delayed_work work;
David Henningsson92c69e72013-02-19 16:11:26 +010085 struct snd_kcontrol *eld_ctl;
Wu Fengguangc6e84532011-11-18 16:59:32 -060086 int repoll_count;
Takashi Iwaib0540872013-09-02 12:33:02 +020087 bool setup; /* the stream has been set up by prepare callback */
88 int channels; /* current number of channels */
Takashi Iwai1a6003b2012-09-06 17:42:08 +020089 bool non_pcm;
Takashi Iwaid45e6882012-07-31 11:36:00 +020090 bool chmap_set; /* channel-map override by ALSA API? */
91 unsigned char chmap[8]; /* ALSA API channel-map */
Jie Yangcd6a6502015-05-27 19:45:45 +080092#ifdef CONFIG_SND_PROC_FS
Takashi Iwaia4e9a382013-10-17 18:21:12 +020093 struct snd_info_entry *proc_entry;
94#endif
Stephen Warren384a48d2011-06-01 11:14:21 -060095};
96
Anssi Hannula307229d2013-10-24 21:10:34 +030097struct cea_channel_speaker_allocation;
98
99/* operations used by generic code that can be overridden by patches */
100struct hdmi_ops {
101 int (*pin_get_eld)(struct hda_codec *codec, hda_nid_t pin_nid,
102 unsigned char *buf, int *eld_size);
103
104 /* get and set channel assigned to each HDMI ASP (audio sample packet) slot */
105 int (*pin_get_slot_channel)(struct hda_codec *codec, hda_nid_t pin_nid,
106 int asp_slot);
107 int (*pin_set_slot_channel)(struct hda_codec *codec, hda_nid_t pin_nid,
108 int asp_slot, int channel);
109
110 void (*pin_setup_infoframe)(struct hda_codec *codec, hda_nid_t pin_nid,
111 int ca, int active_channels, int conn_type);
112
113 /* enable/disable HBR (HD passthrough) */
114 int (*pin_hbr_setup)(struct hda_codec *codec, hda_nid_t pin_nid, bool hbr);
115
116 int (*setup_stream)(struct hda_codec *codec, hda_nid_t cvt_nid,
117 hda_nid_t pin_nid, u32 stream_tag, int format);
118
119 /* Helpers for producing the channel map TLVs. These can be overridden
120 * for devices that have non-standard mapping requirements. */
121 int (*chmap_cea_alloc_validate_get_type)(struct cea_channel_speaker_allocation *cap,
122 int channels);
123 void (*cea_alloc_to_tlv_chmap)(struct cea_channel_speaker_allocation *cap,
124 unsigned int *chmap, int channels);
125
126 /* check that the user-given chmap is supported */
127 int (*chmap_validate)(int ca, int channels, unsigned char *chmap);
128};
129
Wu Fengguang079d88c2010-03-08 10:44:23 +0800130struct hdmi_spec {
131 int num_cvts;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100132 struct snd_array cvts; /* struct hdmi_spec_per_cvt */
133 hda_nid_t cvt_nids[4]; /* only for haswell fix */
Stephen Warren384a48d2011-06-01 11:14:21 -0600134
Wu Fengguang079d88c2010-03-08 10:44:23 +0800135 int num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100136 struct snd_array pins; /* struct hdmi_spec_per_pin */
Takashi Iwaibbbc7e82015-02-27 17:43:19 +0100137 struct hda_pcm *pcm_rec[16];
Takashi Iwaid45e6882012-07-31 11:36:00 +0200138 unsigned int channels_max; /* max over all cvts */
Wu Fengguang079d88c2010-03-08 10:44:23 +0800139
David Henningsson4bd038f2013-02-19 16:11:25 +0100140 struct hdmi_eld temp_eld;
Anssi Hannula307229d2013-10-24 21:10:34 +0300141 struct hdmi_ops ops;
Stephen Warren75fae112014-01-30 11:52:16 -0700142
143 bool dyn_pin_out;
144
Wu Fengguang079d88c2010-03-08 10:44:23 +0800145 /*
Anssi Hannula5a6135842013-10-24 21:10:35 +0300146 * Non-generic VIA/NVIDIA specific
Wu Fengguang079d88c2010-03-08 10:44:23 +0800147 */
148 struct hda_multi_out multiout;
Takashi Iwaid0b12522012-06-15 14:34:42 +0200149 struct hda_pcm_stream pcm_playback;
David Henningsson25adc132015-08-19 10:48:58 +0200150
151 /* i915/powerwell (Haswell+/Valleyview+) specific */
152 struct i915_audio_component_audio_ops i915_audio_ops;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800153};
154
155
156struct hdmi_audio_infoframe {
157 u8 type; /* 0x84 */
158 u8 ver; /* 0x01 */
159 u8 len; /* 0x0a */
160
Wu Fengguang53d7d692010-09-21 14:25:49 +0800161 u8 checksum;
162
Wu Fengguang079d88c2010-03-08 10:44:23 +0800163 u8 CC02_CT47; /* CC in bits 0:2, CT in 4:7 */
164 u8 SS01_SF24;
165 u8 CXT04;
166 u8 CA;
167 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800168};
169
170struct dp_audio_infoframe {
171 u8 type; /* 0x84 */
172 u8 len; /* 0x1b */
173 u8 ver; /* 0x11 << 2 */
174
175 u8 CC02_CT47; /* match with HDMI infoframe from this on */
176 u8 SS01_SF24;
177 u8 CXT04;
178 u8 CA;
179 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800180};
181
Takashi Iwai2b203db2011-02-11 12:17:30 +0100182union audio_infoframe {
183 struct hdmi_audio_infoframe hdmi;
184 struct dp_audio_infoframe dp;
185 u8 bytes[0];
186};
187
Wu Fengguang079d88c2010-03-08 10:44:23 +0800188/*
189 * CEA speaker placement:
190 *
191 * FLH FCH FRH
192 * FLW FL FLC FC FRC FR FRW
193 *
194 * LFE
195 * TC
196 *
197 * RL RLC RC RRC RR
198 *
199 * The Left/Right Surround channel _notions_ LS/RS in SMPTE 320M corresponds to
200 * CEA RL/RR; The SMPTE channel _assignment_ C/LFE is swapped to CEA LFE/FC.
201 */
202enum cea_speaker_placement {
203 FL = (1 << 0), /* Front Left */
204 FC = (1 << 1), /* Front Center */
205 FR = (1 << 2), /* Front Right */
206 FLC = (1 << 3), /* Front Left Center */
207 FRC = (1 << 4), /* Front Right Center */
208 RL = (1 << 5), /* Rear Left */
209 RC = (1 << 6), /* Rear Center */
210 RR = (1 << 7), /* Rear Right */
211 RLC = (1 << 8), /* Rear Left Center */
212 RRC = (1 << 9), /* Rear Right Center */
213 LFE = (1 << 10), /* Low Frequency Effect */
214 FLW = (1 << 11), /* Front Left Wide */
215 FRW = (1 << 12), /* Front Right Wide */
216 FLH = (1 << 13), /* Front Left High */
217 FCH = (1 << 14), /* Front Center High */
218 FRH = (1 << 15), /* Front Right High */
219 TC = (1 << 16), /* Top Center */
220};
221
222/*
223 * ELD SA bits in the CEA Speaker Allocation data block
224 */
225static int eld_speaker_allocation_bits[] = {
226 [0] = FL | FR,
227 [1] = LFE,
228 [2] = FC,
229 [3] = RL | RR,
230 [4] = RC,
231 [5] = FLC | FRC,
232 [6] = RLC | RRC,
233 /* the following are not defined in ELD yet */
234 [7] = FLW | FRW,
235 [8] = FLH | FRH,
236 [9] = TC,
237 [10] = FCH,
238};
239
240struct cea_channel_speaker_allocation {
241 int ca_index;
242 int speakers[8];
243
244 /* derived values, just for convenience */
245 int channels;
246 int spk_mask;
247};
248
249/*
250 * ALSA sequence is:
251 *
252 * surround40 surround41 surround50 surround51 surround71
253 * ch0 front left = = = =
254 * ch1 front right = = = =
255 * ch2 rear left = = = =
256 * ch3 rear right = = = =
257 * ch4 LFE center center center
258 * ch5 LFE LFE
259 * ch6 side left
260 * ch7 side right
261 *
262 * surround71 = {FL, FR, RLC, RRC, FC, LFE, RL, RR}
263 */
264static int hdmi_channel_mapping[0x32][8] = {
265 /* stereo */
266 [0x00] = { 0x00, 0x11, 0xf2, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
267 /* 2.1 */
268 [0x01] = { 0x00, 0x11, 0x22, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
269 /* Dolby Surround */
270 [0x02] = { 0x00, 0x11, 0x23, 0xf2, 0xf4, 0xf5, 0xf6, 0xf7 },
271 /* surround40 */
272 [0x08] = { 0x00, 0x11, 0x24, 0x35, 0xf3, 0xf2, 0xf6, 0xf7 },
273 /* 4ch */
274 [0x03] = { 0x00, 0x11, 0x23, 0x32, 0x44, 0xf5, 0xf6, 0xf7 },
275 /* surround41 */
Jerry Zhou9396d312010-09-21 14:44:51 +0800276 [0x09] = { 0x00, 0x11, 0x24, 0x35, 0x42, 0xf3, 0xf6, 0xf7 },
Wu Fengguang079d88c2010-03-08 10:44:23 +0800277 /* surround50 */
278 [0x0a] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0xf2, 0xf6, 0xf7 },
279 /* surround51 */
280 [0x0b] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0x52, 0xf6, 0xf7 },
281 /* 7.1 */
282 [0x13] = { 0x00, 0x11, 0x26, 0x37, 0x43, 0x52, 0x64, 0x75 },
283};
284
285/*
286 * This is an ordered list!
287 *
288 * The preceding ones have better chances to be selected by
Wu Fengguang53d7d692010-09-21 14:25:49 +0800289 * hdmi_channel_allocation().
Wu Fengguang079d88c2010-03-08 10:44:23 +0800290 */
291static struct cea_channel_speaker_allocation channel_allocations[] = {
292/* channel: 7 6 5 4 3 2 1 0 */
293{ .ca_index = 0x00, .speakers = { 0, 0, 0, 0, 0, 0, FR, FL } },
294 /* 2.1 */
295{ .ca_index = 0x01, .speakers = { 0, 0, 0, 0, 0, LFE, FR, FL } },
296 /* Dolby Surround */
297{ .ca_index = 0x02, .speakers = { 0, 0, 0, 0, FC, 0, FR, FL } },
298 /* surround40 */
299{ .ca_index = 0x08, .speakers = { 0, 0, RR, RL, 0, 0, FR, FL } },
300 /* surround41 */
301{ .ca_index = 0x09, .speakers = { 0, 0, RR, RL, 0, LFE, FR, FL } },
302 /* surround50 */
303{ .ca_index = 0x0a, .speakers = { 0, 0, RR, RL, FC, 0, FR, FL } },
304 /* surround51 */
305{ .ca_index = 0x0b, .speakers = { 0, 0, RR, RL, FC, LFE, FR, FL } },
306 /* 6.1 */
307{ .ca_index = 0x0f, .speakers = { 0, RC, RR, RL, FC, LFE, FR, FL } },
308 /* surround71 */
309{ .ca_index = 0x13, .speakers = { RRC, RLC, RR, RL, FC, LFE, FR, FL } },
310
311{ .ca_index = 0x03, .speakers = { 0, 0, 0, 0, FC, LFE, FR, FL } },
312{ .ca_index = 0x04, .speakers = { 0, 0, 0, RC, 0, 0, FR, FL } },
313{ .ca_index = 0x05, .speakers = { 0, 0, 0, RC, 0, LFE, FR, FL } },
314{ .ca_index = 0x06, .speakers = { 0, 0, 0, RC, FC, 0, FR, FL } },
315{ .ca_index = 0x07, .speakers = { 0, 0, 0, RC, FC, LFE, FR, FL } },
316{ .ca_index = 0x0c, .speakers = { 0, RC, RR, RL, 0, 0, FR, FL } },
317{ .ca_index = 0x0d, .speakers = { 0, RC, RR, RL, 0, LFE, FR, FL } },
318{ .ca_index = 0x0e, .speakers = { 0, RC, RR, RL, FC, 0, FR, FL } },
319{ .ca_index = 0x10, .speakers = { RRC, RLC, RR, RL, 0, 0, FR, FL } },
320{ .ca_index = 0x11, .speakers = { RRC, RLC, RR, RL, 0, LFE, FR, FL } },
321{ .ca_index = 0x12, .speakers = { RRC, RLC, RR, RL, FC, 0, FR, FL } },
322{ .ca_index = 0x14, .speakers = { FRC, FLC, 0, 0, 0, 0, FR, FL } },
323{ .ca_index = 0x15, .speakers = { FRC, FLC, 0, 0, 0, LFE, FR, FL } },
324{ .ca_index = 0x16, .speakers = { FRC, FLC, 0, 0, FC, 0, FR, FL } },
325{ .ca_index = 0x17, .speakers = { FRC, FLC, 0, 0, FC, LFE, FR, FL } },
326{ .ca_index = 0x18, .speakers = { FRC, FLC, 0, RC, 0, 0, FR, FL } },
327{ .ca_index = 0x19, .speakers = { FRC, FLC, 0, RC, 0, LFE, FR, FL } },
328{ .ca_index = 0x1a, .speakers = { FRC, FLC, 0, RC, FC, 0, FR, FL } },
329{ .ca_index = 0x1b, .speakers = { FRC, FLC, 0, RC, FC, LFE, FR, FL } },
330{ .ca_index = 0x1c, .speakers = { FRC, FLC, RR, RL, 0, 0, FR, FL } },
331{ .ca_index = 0x1d, .speakers = { FRC, FLC, RR, RL, 0, LFE, FR, FL } },
332{ .ca_index = 0x1e, .speakers = { FRC, FLC, RR, RL, FC, 0, FR, FL } },
333{ .ca_index = 0x1f, .speakers = { FRC, FLC, RR, RL, FC, LFE, FR, FL } },
334{ .ca_index = 0x20, .speakers = { 0, FCH, RR, RL, FC, 0, FR, FL } },
335{ .ca_index = 0x21, .speakers = { 0, FCH, RR, RL, FC, LFE, FR, FL } },
336{ .ca_index = 0x22, .speakers = { TC, 0, RR, RL, FC, 0, FR, FL } },
337{ .ca_index = 0x23, .speakers = { TC, 0, RR, RL, FC, LFE, FR, FL } },
338{ .ca_index = 0x24, .speakers = { FRH, FLH, RR, RL, 0, 0, FR, FL } },
339{ .ca_index = 0x25, .speakers = { FRH, FLH, RR, RL, 0, LFE, FR, FL } },
340{ .ca_index = 0x26, .speakers = { FRW, FLW, RR, RL, 0, 0, FR, FL } },
341{ .ca_index = 0x27, .speakers = { FRW, FLW, RR, RL, 0, LFE, FR, FL } },
342{ .ca_index = 0x28, .speakers = { TC, RC, RR, RL, FC, 0, FR, FL } },
343{ .ca_index = 0x29, .speakers = { TC, RC, RR, RL, FC, LFE, FR, FL } },
344{ .ca_index = 0x2a, .speakers = { FCH, RC, RR, RL, FC, 0, FR, FL } },
345{ .ca_index = 0x2b, .speakers = { FCH, RC, RR, RL, FC, LFE, FR, FL } },
346{ .ca_index = 0x2c, .speakers = { TC, FCH, RR, RL, FC, 0, FR, FL } },
347{ .ca_index = 0x2d, .speakers = { TC, FCH, RR, RL, FC, LFE, FR, FL } },
348{ .ca_index = 0x2e, .speakers = { FRH, FLH, RR, RL, FC, 0, FR, FL } },
349{ .ca_index = 0x2f, .speakers = { FRH, FLH, RR, RL, FC, LFE, FR, FL } },
350{ .ca_index = 0x30, .speakers = { FRW, FLW, RR, RL, FC, 0, FR, FL } },
351{ .ca_index = 0x31, .speakers = { FRW, FLW, RR, RL, FC, LFE, FR, FL } },
352};
353
354
355/*
356 * HDMI routines
357 */
358
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100359#define get_pin(spec, idx) \
360 ((struct hdmi_spec_per_pin *)snd_array_elem(&spec->pins, idx))
361#define get_cvt(spec, idx) \
362 ((struct hdmi_spec_per_cvt *)snd_array_elem(&spec->cvts, idx))
Takashi Iwaibbbc7e82015-02-27 17:43:19 +0100363#define get_pcm_rec(spec, idx) ((spec)->pcm_rec[idx])
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100364
Takashi Iwai4e76a882014-02-25 12:21:03 +0100365static int pin_nid_to_pin_index(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800366{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100367 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600368 int pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800369
Stephen Warren384a48d2011-06-01 11:14:21 -0600370 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100371 if (get_pin(spec, pin_idx)->pin_nid == pin_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600372 return pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800373
Takashi Iwai4e76a882014-02-25 12:21:03 +0100374 codec_warn(codec, "HDMI: pin nid %d not registered\n", pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -0600375 return -EINVAL;
376}
377
Takashi Iwai4e76a882014-02-25 12:21:03 +0100378static int hinfo_to_pin_index(struct hda_codec *codec,
Stephen Warren384a48d2011-06-01 11:14:21 -0600379 struct hda_pcm_stream *hinfo)
380{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100381 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600382 int pin_idx;
383
384 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100385 if (get_pcm_rec(spec, pin_idx)->stream == hinfo)
Stephen Warren384a48d2011-06-01 11:14:21 -0600386 return pin_idx;
387
Takashi Iwai4e76a882014-02-25 12:21:03 +0100388 codec_warn(codec, "HDMI: hinfo %p not registered\n", hinfo);
Stephen Warren384a48d2011-06-01 11:14:21 -0600389 return -EINVAL;
390}
391
Takashi Iwai4e76a882014-02-25 12:21:03 +0100392static int cvt_nid_to_cvt_index(struct hda_codec *codec, hda_nid_t cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600393{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100394 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600395 int cvt_idx;
396
397 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100398 if (get_cvt(spec, cvt_idx)->cvt_nid == cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600399 return cvt_idx;
400
Takashi Iwai4e76a882014-02-25 12:21:03 +0100401 codec_warn(codec, "HDMI: cvt nid %d not registered\n", cvt_nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800402 return -EINVAL;
403}
404
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500405static int hdmi_eld_ctl_info(struct snd_kcontrol *kcontrol,
406 struct snd_ctl_elem_info *uinfo)
407{
408 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100409 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200410 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100411 struct hdmi_eld *eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500412 int pin_idx;
413
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500414 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
415
416 pin_idx = kcontrol->private_value;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200417 per_pin = get_pin(spec, pin_idx);
418 eld = &per_pin->sink_eld;
David Henningsson68e03de2013-02-19 16:11:23 +0100419
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200420 mutex_lock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100421 uinfo->count = eld->eld_valid ? eld->eld_size : 0;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200422 mutex_unlock(&per_pin->lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500423
424 return 0;
425}
426
427static int hdmi_eld_ctl_get(struct snd_kcontrol *kcontrol,
428 struct snd_ctl_elem_value *ucontrol)
429{
430 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100431 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200432 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100433 struct hdmi_eld *eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500434 int pin_idx;
435
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500436 pin_idx = kcontrol->private_value;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200437 per_pin = get_pin(spec, pin_idx);
438 eld = &per_pin->sink_eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500439
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200440 mutex_lock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100441 if (eld->eld_size > ARRAY_SIZE(ucontrol->value.bytes.data)) {
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200442 mutex_unlock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100443 snd_BUG();
444 return -EINVAL;
445 }
446
447 memset(ucontrol->value.bytes.data, 0,
448 ARRAY_SIZE(ucontrol->value.bytes.data));
449 if (eld->eld_valid)
450 memcpy(ucontrol->value.bytes.data, eld->eld_buffer,
451 eld->eld_size);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200452 mutex_unlock(&per_pin->lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500453
454 return 0;
455}
456
457static struct snd_kcontrol_new eld_bytes_ctl = {
458 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
459 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
460 .name = "ELD",
461 .info = hdmi_eld_ctl_info,
462 .get = hdmi_eld_ctl_get,
463};
464
465static int hdmi_create_eld_ctl(struct hda_codec *codec, int pin_idx,
466 int device)
467{
468 struct snd_kcontrol *kctl;
469 struct hdmi_spec *spec = codec->spec;
470 int err;
471
472 kctl = snd_ctl_new1(&eld_bytes_ctl, codec);
473 if (!kctl)
474 return -ENOMEM;
475 kctl->private_value = pin_idx;
476 kctl->id.device = device;
477
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100478 err = snd_hda_ctl_add(codec, get_pin(spec, pin_idx)->pin_nid, kctl);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500479 if (err < 0)
480 return err;
481
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100482 get_pin(spec, pin_idx)->eld_ctl = kctl;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500483 return 0;
484}
485
Wu Fengguang079d88c2010-03-08 10:44:23 +0800486#ifdef BE_PARANOID
487static void hdmi_get_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
488 int *packet_index, int *byte_index)
489{
490 int val;
491
492 val = snd_hda_codec_read(codec, pin_nid, 0,
493 AC_VERB_GET_HDMI_DIP_INDEX, 0);
494
495 *packet_index = val >> 5;
496 *byte_index = val & 0x1f;
497}
498#endif
499
500static void hdmi_set_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
501 int packet_index, int byte_index)
502{
503 int val;
504
505 val = (packet_index << 5) | (byte_index & 0x1f);
506
507 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_INDEX, val);
508}
509
510static void hdmi_write_dip_byte(struct hda_codec *codec, hda_nid_t pin_nid,
511 unsigned char val)
512{
513 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_DATA, val);
514}
515
Stephen Warren384a48d2011-06-01 11:14:21 -0600516static void hdmi_init_pin(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800517{
Stephen Warren75fae112014-01-30 11:52:16 -0700518 struct hdmi_spec *spec = codec->spec;
519 int pin_out;
520
Wu Fengguang079d88c2010-03-08 10:44:23 +0800521 /* Unmute */
522 if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
523 snd_hda_codec_write(codec, pin_nid, 0,
524 AC_VERB_SET_AMP_GAIN_MUTE, AMP_OUT_UNMUTE);
Stephen Warren75fae112014-01-30 11:52:16 -0700525
526 if (spec->dyn_pin_out)
527 /* Disable pin out until stream is active */
528 pin_out = 0;
529 else
530 /* Enable pin out: some machines with GM965 gets broken output
531 * when the pin is disabled or changed while using with HDMI
532 */
533 pin_out = PIN_OUT;
534
Wu Fengguang079d88c2010-03-08 10:44:23 +0800535 snd_hda_codec_write(codec, pin_nid, 0,
Stephen Warren75fae112014-01-30 11:52:16 -0700536 AC_VERB_SET_PIN_WIDGET_CONTROL, pin_out);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800537}
538
Stephen Warren384a48d2011-06-01 11:14:21 -0600539static int hdmi_get_channel_count(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800540{
Stephen Warren384a48d2011-06-01 11:14:21 -0600541 return 1 + snd_hda_codec_read(codec, cvt_nid, 0,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800542 AC_VERB_GET_CVT_CHAN_COUNT, 0);
543}
544
545static void hdmi_set_channel_count(struct hda_codec *codec,
Stephen Warren384a48d2011-06-01 11:14:21 -0600546 hda_nid_t cvt_nid, int chs)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800547{
Stephen Warren384a48d2011-06-01 11:14:21 -0600548 if (chs != hdmi_get_channel_count(codec, cvt_nid))
549 snd_hda_codec_write(codec, cvt_nid, 0,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800550 AC_VERB_SET_CVT_CHAN_COUNT, chs - 1);
551}
552
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200553/*
554 * ELD proc files
555 */
556
Jie Yangcd6a6502015-05-27 19:45:45 +0800557#ifdef CONFIG_SND_PROC_FS
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200558static void print_eld_info(struct snd_info_entry *entry,
559 struct snd_info_buffer *buffer)
560{
561 struct hdmi_spec_per_pin *per_pin = entry->private_data;
562
563 mutex_lock(&per_pin->lock);
564 snd_hdmi_print_eld_info(&per_pin->sink_eld, buffer);
565 mutex_unlock(&per_pin->lock);
566}
567
568static void write_eld_info(struct snd_info_entry *entry,
569 struct snd_info_buffer *buffer)
570{
571 struct hdmi_spec_per_pin *per_pin = entry->private_data;
572
573 mutex_lock(&per_pin->lock);
574 snd_hdmi_write_eld_info(&per_pin->sink_eld, buffer);
575 mutex_unlock(&per_pin->lock);
576}
577
578static int eld_proc_new(struct hdmi_spec_per_pin *per_pin, int index)
579{
580 char name[32];
581 struct hda_codec *codec = per_pin->codec;
582 struct snd_info_entry *entry;
583 int err;
584
585 snprintf(name, sizeof(name), "eld#%d.%d", codec->addr, index);
Takashi Iwai6efdd852015-02-27 16:09:22 +0100586 err = snd_card_proc_new(codec->card, name, &entry);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200587 if (err < 0)
588 return err;
589
590 snd_info_set_text_ops(entry, per_pin, print_eld_info);
591 entry->c.text.write = write_eld_info;
592 entry->mode |= S_IWUSR;
593 per_pin->proc_entry = entry;
594
595 return 0;
596}
597
598static void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
599{
Markus Elfring1947a112015-06-28 11:15:28 +0200600 if (!per_pin->codec->bus->shutdown) {
Takashi Iwaic560a672015-04-22 18:26:38 +0200601 snd_info_free_entry(per_pin->proc_entry);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200602 per_pin->proc_entry = NULL;
603 }
604}
605#else
Takashi Iwaib55447a2013-10-21 16:31:45 +0200606static inline int eld_proc_new(struct hdmi_spec_per_pin *per_pin,
607 int index)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200608{
609 return 0;
610}
Takashi Iwaib55447a2013-10-21 16:31:45 +0200611static inline void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200612{
613}
614#endif
Wu Fengguang079d88c2010-03-08 10:44:23 +0800615
616/*
617 * Channel mapping routines
618 */
619
620/*
621 * Compute derived values in channel_allocations[].
622 */
623static void init_channel_allocations(void)
624{
625 int i, j;
626 struct cea_channel_speaker_allocation *p;
627
628 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
629 p = channel_allocations + i;
630 p->channels = 0;
631 p->spk_mask = 0;
632 for (j = 0; j < ARRAY_SIZE(p->speakers); j++)
633 if (p->speakers[j]) {
634 p->channels++;
635 p->spk_mask |= p->speakers[j];
636 }
637 }
638}
639
Wang Xingchao72357c72012-09-06 10:02:36 +0800640static int get_channel_allocation_order(int ca)
641{
642 int i;
643
644 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
645 if (channel_allocations[i].ca_index == ca)
646 break;
647 }
648 return i;
649}
650
Wu Fengguang079d88c2010-03-08 10:44:23 +0800651/*
652 * The transformation takes two steps:
653 *
654 * eld->spk_alloc => (eld_speaker_allocation_bits[]) => spk_mask
655 * spk_mask => (channel_allocations[]) => ai->CA
656 *
657 * TODO: it could select the wrong CA from multiple candidates.
658*/
Takashi Iwai79514d42014-06-06 18:04:34 +0200659static int hdmi_channel_allocation(struct hda_codec *codec,
660 struct hdmi_eld *eld, int channels)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800661{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800662 int i;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800663 int ca = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800664 int spk_mask = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800665 char buf[SND_PRINT_CHANNEL_ALLOCATION_ADVISED_BUFSIZE];
666
667 /*
668 * CA defaults to 0 for basic stereo audio
669 */
670 if (channels <= 2)
671 return 0;
672
Wu Fengguang079d88c2010-03-08 10:44:23 +0800673 /*
674 * expand ELD's speaker allocation mask
675 *
676 * ELD tells the speaker mask in a compact(paired) form,
677 * expand ELD's notions to match the ones used by Audio InfoFrame.
678 */
679 for (i = 0; i < ARRAY_SIZE(eld_speaker_allocation_bits); i++) {
David Henningsson1613d6b2013-02-19 16:11:24 +0100680 if (eld->info.spk_alloc & (1 << i))
Wu Fengguang079d88c2010-03-08 10:44:23 +0800681 spk_mask |= eld_speaker_allocation_bits[i];
682 }
683
684 /* search for the first working match in the CA table */
685 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
686 if (channels == channel_allocations[i].channels &&
687 (spk_mask & channel_allocations[i].spk_mask) ==
688 channel_allocations[i].spk_mask) {
Wu Fengguang53d7d692010-09-21 14:25:49 +0800689 ca = channel_allocations[i].ca_index;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800690 break;
691 }
692 }
693
Anssi Hannula18e39182013-09-01 14:36:47 +0300694 if (!ca) {
695 /* if there was no match, select the regular ALSA channel
696 * allocation with the matching number of channels */
697 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
698 if (channels == channel_allocations[i].channels) {
699 ca = channel_allocations[i].ca_index;
700 break;
701 }
702 }
703 }
704
David Henningsson1613d6b2013-02-19 16:11:24 +0100705 snd_print_channel_allocation(eld->info.spk_alloc, buf, sizeof(buf));
Takashi Iwai79514d42014-06-06 18:04:34 +0200706 codec_dbg(codec, "HDMI: select CA 0x%x for %d-channel allocation: %s\n",
Wu Fengguang53d7d692010-09-21 14:25:49 +0800707 ca, channels, buf);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800708
Wu Fengguang53d7d692010-09-21 14:25:49 +0800709 return ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800710}
711
712static void hdmi_debug_channel_mapping(struct hda_codec *codec,
713 hda_nid_t pin_nid)
714{
715#ifdef CONFIG_SND_DEBUG_VERBOSE
Anssi Hannula307229d2013-10-24 21:10:34 +0300716 struct hdmi_spec *spec = codec->spec;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800717 int i;
Anssi Hannula307229d2013-10-24 21:10:34 +0300718 int channel;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800719
720 for (i = 0; i < 8; i++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300721 channel = spec->ops.pin_get_slot_channel(codec, pin_nid, i);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100722 codec_dbg(codec, "HDMI: ASP channel %d => slot %d\n",
Anssi Hannula307229d2013-10-24 21:10:34 +0300723 channel, i);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800724 }
725#endif
726}
727
Takashi Iwaid45e6882012-07-31 11:36:00 +0200728static void hdmi_std_setup_channel_mapping(struct hda_codec *codec,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800729 hda_nid_t pin_nid,
Wang Xingchao433968d2012-09-06 10:02:37 +0800730 bool non_pcm,
Wu Fengguang53d7d692010-09-21 14:25:49 +0800731 int ca)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800732{
Anssi Hannula307229d2013-10-24 21:10:34 +0300733 struct hdmi_spec *spec = codec->spec;
Anssi Hannula90f28002013-10-05 02:25:39 +0300734 struct cea_channel_speaker_allocation *ch_alloc;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800735 int i;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800736 int err;
Wang Xingchao72357c72012-09-06 10:02:36 +0800737 int order;
Wang Xingchao433968d2012-09-06 10:02:37 +0800738 int non_pcm_mapping[8];
Wu Fengguang079d88c2010-03-08 10:44:23 +0800739
Wang Xingchao72357c72012-09-06 10:02:36 +0800740 order = get_channel_allocation_order(ca);
Anssi Hannula90f28002013-10-05 02:25:39 +0300741 ch_alloc = &channel_allocations[order];
Wang Xingchao433968d2012-09-06 10:02:37 +0800742
Wu Fengguang079d88c2010-03-08 10:44:23 +0800743 if (hdmi_channel_mapping[ca][1] == 0) {
Anssi Hannula90f28002013-10-05 02:25:39 +0300744 int hdmi_slot = 0;
745 /* fill actual channel mappings in ALSA channel (i) order */
746 for (i = 0; i < ch_alloc->channels; i++) {
747 while (!ch_alloc->speakers[7 - hdmi_slot] && !WARN_ON(hdmi_slot >= 8))
748 hdmi_slot++; /* skip zero slots */
749
750 hdmi_channel_mapping[ca][i] = (i << 4) | hdmi_slot++;
751 }
752 /* fill the rest of the slots with ALSA channel 0xf */
753 for (hdmi_slot = 0; hdmi_slot < 8; hdmi_slot++)
754 if (!ch_alloc->speakers[7 - hdmi_slot])
755 hdmi_channel_mapping[ca][i++] = (0xf << 4) | hdmi_slot;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800756 }
757
Wang Xingchao433968d2012-09-06 10:02:37 +0800758 if (non_pcm) {
Anssi Hannula90f28002013-10-05 02:25:39 +0300759 for (i = 0; i < ch_alloc->channels; i++)
Anssi Hannula11f7c522013-10-05 02:25:41 +0300760 non_pcm_mapping[i] = (i << 4) | i;
Wang Xingchao433968d2012-09-06 10:02:37 +0800761 for (; i < 8; i++)
Anssi Hannula11f7c522013-10-05 02:25:41 +0300762 non_pcm_mapping[i] = (0xf << 4) | i;
Wang Xingchao433968d2012-09-06 10:02:37 +0800763 }
764
Wu Fengguang079d88c2010-03-08 10:44:23 +0800765 for (i = 0; i < 8; i++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300766 int slotsetup = non_pcm ? non_pcm_mapping[i] : hdmi_channel_mapping[ca][i];
767 int hdmi_slot = slotsetup & 0x0f;
768 int channel = (slotsetup & 0xf0) >> 4;
769 err = spec->ops.pin_set_slot_channel(codec, pin_nid, hdmi_slot, channel);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800770 if (err) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100771 codec_dbg(codec, "HDMI: channel mapping failed\n");
Wu Fengguang079d88c2010-03-08 10:44:23 +0800772 break;
773 }
774 }
Wu Fengguang079d88c2010-03-08 10:44:23 +0800775}
776
Takashi Iwaid45e6882012-07-31 11:36:00 +0200777struct channel_map_table {
778 unsigned char map; /* ALSA API channel map position */
Takashi Iwaid45e6882012-07-31 11:36:00 +0200779 int spk_mask; /* speaker position bit mask */
780};
781
782static struct channel_map_table map_tables[] = {
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300783 { SNDRV_CHMAP_FL, FL },
784 { SNDRV_CHMAP_FR, FR },
785 { SNDRV_CHMAP_RL, RL },
786 { SNDRV_CHMAP_RR, RR },
787 { SNDRV_CHMAP_LFE, LFE },
788 { SNDRV_CHMAP_FC, FC },
789 { SNDRV_CHMAP_RLC, RLC },
790 { SNDRV_CHMAP_RRC, RRC },
791 { SNDRV_CHMAP_RC, RC },
792 { SNDRV_CHMAP_FLC, FLC },
793 { SNDRV_CHMAP_FRC, FRC },
Anssi Hannula94908a32013-11-10 21:24:04 +0200794 { SNDRV_CHMAP_TFL, FLH },
795 { SNDRV_CHMAP_TFR, FRH },
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300796 { SNDRV_CHMAP_FLW, FLW },
797 { SNDRV_CHMAP_FRW, FRW },
798 { SNDRV_CHMAP_TC, TC },
Anssi Hannula94908a32013-11-10 21:24:04 +0200799 { SNDRV_CHMAP_TFC, FCH },
Takashi Iwaid45e6882012-07-31 11:36:00 +0200800 {} /* terminator */
801};
802
803/* from ALSA API channel position to speaker bit mask */
804static int to_spk_mask(unsigned char c)
805{
806 struct channel_map_table *t = map_tables;
807 for (; t->map; t++) {
808 if (t->map == c)
809 return t->spk_mask;
810 }
811 return 0;
812}
813
814/* from ALSA API channel position to CEA slot */
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300815static int to_cea_slot(int ordered_ca, unsigned char pos)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200816{
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300817 int mask = to_spk_mask(pos);
818 int i;
Takashi Iwaid45e6882012-07-31 11:36:00 +0200819
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300820 if (mask) {
821 for (i = 0; i < 8; i++) {
822 if (channel_allocations[ordered_ca].speakers[7 - i] == mask)
823 return i;
824 }
Takashi Iwaid45e6882012-07-31 11:36:00 +0200825 }
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300826
827 return -1;
Takashi Iwaid45e6882012-07-31 11:36:00 +0200828}
829
830/* from speaker bit mask to ALSA API channel position */
831static int spk_to_chmap(int spk)
832{
833 struct channel_map_table *t = map_tables;
834 for (; t->map; t++) {
835 if (t->spk_mask == spk)
836 return t->map;
837 }
838 return 0;
839}
840
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300841/* from CEA slot to ALSA API channel position */
842static int from_cea_slot(int ordered_ca, unsigned char slot)
843{
844 int mask = channel_allocations[ordered_ca].speakers[7 - slot];
845
846 return spk_to_chmap(mask);
847}
848
Takashi Iwaid45e6882012-07-31 11:36:00 +0200849/* get the CA index corresponding to the given ALSA API channel map */
850static int hdmi_manual_channel_allocation(int chs, unsigned char *map)
851{
852 int i, spks = 0, spk_mask = 0;
853
854 for (i = 0; i < chs; i++) {
855 int mask = to_spk_mask(map[i]);
856 if (mask) {
857 spk_mask |= mask;
858 spks++;
859 }
860 }
861
862 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
863 if ((chs == channel_allocations[i].channels ||
864 spks == channel_allocations[i].channels) &&
865 (spk_mask & channel_allocations[i].spk_mask) ==
866 channel_allocations[i].spk_mask)
867 return channel_allocations[i].ca_index;
868 }
869 return -1;
870}
871
872/* set up the channel slots for the given ALSA API channel map */
873static int hdmi_manual_setup_channel_mapping(struct hda_codec *codec,
874 hda_nid_t pin_nid,
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300875 int chs, unsigned char *map,
876 int ca)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200877{
Anssi Hannula307229d2013-10-24 21:10:34 +0300878 struct hdmi_spec *spec = codec->spec;
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300879 int ordered_ca = get_channel_allocation_order(ca);
Anssi Hannula11f7c522013-10-05 02:25:41 +0300880 int alsa_pos, hdmi_slot;
881 int assignments[8] = {[0 ... 7] = 0xf};
882
883 for (alsa_pos = 0; alsa_pos < chs; alsa_pos++) {
884
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300885 hdmi_slot = to_cea_slot(ordered_ca, map[alsa_pos]);
Anssi Hannula11f7c522013-10-05 02:25:41 +0300886
887 if (hdmi_slot < 0)
888 continue; /* unassigned channel */
889
890 assignments[hdmi_slot] = alsa_pos;
891 }
892
893 for (hdmi_slot = 0; hdmi_slot < 8; hdmi_slot++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300894 int err;
Anssi Hannula11f7c522013-10-05 02:25:41 +0300895
Anssi Hannula307229d2013-10-24 21:10:34 +0300896 err = spec->ops.pin_set_slot_channel(codec, pin_nid, hdmi_slot,
897 assignments[hdmi_slot]);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200898 if (err)
899 return -EINVAL;
900 }
901 return 0;
902}
903
904/* store ALSA API channel map from the current default map */
905static void hdmi_setup_fake_chmap(unsigned char *map, int ca)
906{
907 int i;
Anssi Hannula56cac412013-10-05 02:25:38 +0300908 int ordered_ca = get_channel_allocation_order(ca);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200909 for (i = 0; i < 8; i++) {
Anssi Hannula56cac412013-10-05 02:25:38 +0300910 if (i < channel_allocations[ordered_ca].channels)
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300911 map[i] = from_cea_slot(ordered_ca, hdmi_channel_mapping[ca][i] & 0x0f);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200912 else
913 map[i] = 0;
914 }
915}
916
917static void hdmi_setup_channel_mapping(struct hda_codec *codec,
918 hda_nid_t pin_nid, bool non_pcm, int ca,
Anssi Hannula20608732013-02-03 17:55:45 +0200919 int channels, unsigned char *map,
920 bool chmap_set)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200921{
Anssi Hannula20608732013-02-03 17:55:45 +0200922 if (!non_pcm && chmap_set) {
Takashi Iwaid45e6882012-07-31 11:36:00 +0200923 hdmi_manual_setup_channel_mapping(codec, pin_nid,
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300924 channels, map, ca);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200925 } else {
926 hdmi_std_setup_channel_mapping(codec, pin_nid, non_pcm, ca);
927 hdmi_setup_fake_chmap(map, ca);
928 }
Anssi Hannula980b2492013-10-05 02:25:44 +0300929
930 hdmi_debug_channel_mapping(codec, pin_nid);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200931}
Wu Fengguang079d88c2010-03-08 10:44:23 +0800932
Anssi Hannula307229d2013-10-24 21:10:34 +0300933static int hdmi_pin_set_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
934 int asp_slot, int channel)
935{
936 return snd_hda_codec_write(codec, pin_nid, 0,
937 AC_VERB_SET_HDMI_CHAN_SLOT,
938 (channel << 4) | asp_slot);
939}
940
941static int hdmi_pin_get_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
942 int asp_slot)
943{
944 return (snd_hda_codec_read(codec, pin_nid, 0,
945 AC_VERB_GET_HDMI_CHAN_SLOT,
946 asp_slot) & 0xf0) >> 4;
947}
948
Wu Fengguang079d88c2010-03-08 10:44:23 +0800949/*
950 * Audio InfoFrame routines
951 */
952
953/*
954 * Enable Audio InfoFrame Transmission
955 */
956static void hdmi_start_infoframe_trans(struct hda_codec *codec,
957 hda_nid_t pin_nid)
958{
959 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
960 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
961 AC_DIPXMIT_BEST);
962}
963
964/*
965 * Disable Audio InfoFrame Transmission
966 */
967static void hdmi_stop_infoframe_trans(struct hda_codec *codec,
968 hda_nid_t pin_nid)
969{
970 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
971 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
972 AC_DIPXMIT_DISABLE);
973}
974
975static void hdmi_debug_dip_size(struct hda_codec *codec, hda_nid_t pin_nid)
976{
977#ifdef CONFIG_SND_DEBUG_VERBOSE
978 int i;
979 int size;
980
981 size = snd_hdmi_get_eld_size(codec, pin_nid);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100982 codec_dbg(codec, "HDMI: ELD buf size is %d\n", size);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800983
984 for (i = 0; i < 8; i++) {
985 size = snd_hda_codec_read(codec, pin_nid, 0,
986 AC_VERB_GET_HDMI_DIP_SIZE, i);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100987 codec_dbg(codec, "HDMI: DIP GP[%d] buf size is %d\n", i, size);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800988 }
989#endif
990}
991
992static void hdmi_clear_dip_buffers(struct hda_codec *codec, hda_nid_t pin_nid)
993{
994#ifdef BE_PARANOID
995 int i, j;
996 int size;
997 int pi, bi;
998 for (i = 0; i < 8; i++) {
999 size = snd_hda_codec_read(codec, pin_nid, 0,
1000 AC_VERB_GET_HDMI_DIP_SIZE, i);
1001 if (size == 0)
1002 continue;
1003
1004 hdmi_set_dip_index(codec, pin_nid, i, 0x0);
1005 for (j = 1; j < 1000; j++) {
1006 hdmi_write_dip_byte(codec, pin_nid, 0x0);
1007 hdmi_get_dip_index(codec, pin_nid, &pi, &bi);
1008 if (pi != i)
Takashi Iwai4e76a882014-02-25 12:21:03 +01001009 codec_dbg(codec, "dip index %d: %d != %d\n",
Wu Fengguang079d88c2010-03-08 10:44:23 +08001010 bi, pi, i);
1011 if (bi == 0) /* byte index wrapped around */
1012 break;
1013 }
Takashi Iwai4e76a882014-02-25 12:21:03 +01001014 codec_dbg(codec,
Wu Fengguang079d88c2010-03-08 10:44:23 +08001015 "HDMI: DIP GP[%d] buf reported size=%d, written=%d\n",
1016 i, size, j);
1017 }
1018#endif
1019}
1020
Wu Fengguang53d7d692010-09-21 14:25:49 +08001021static void hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe *hdmi_ai)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001022{
Wu Fengguang53d7d692010-09-21 14:25:49 +08001023 u8 *bytes = (u8 *)hdmi_ai;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001024 u8 sum = 0;
1025 int i;
1026
Wu Fengguang53d7d692010-09-21 14:25:49 +08001027 hdmi_ai->checksum = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001028
Wu Fengguang53d7d692010-09-21 14:25:49 +08001029 for (i = 0; i < sizeof(*hdmi_ai); i++)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001030 sum += bytes[i];
1031
Wu Fengguang53d7d692010-09-21 14:25:49 +08001032 hdmi_ai->checksum = -sum;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001033}
1034
1035static void hdmi_fill_audio_infoframe(struct hda_codec *codec,
1036 hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +08001037 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001038{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001039 int i;
1040
1041 hdmi_debug_dip_size(codec, pin_nid);
1042 hdmi_clear_dip_buffers(codec, pin_nid); /* be paranoid */
1043
Wu Fengguang079d88c2010-03-08 10:44:23 +08001044 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001045 for (i = 0; i < size; i++)
1046 hdmi_write_dip_byte(codec, pin_nid, dip[i]);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001047}
1048
1049static bool hdmi_infoframe_uptodate(struct hda_codec *codec, hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +08001050 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001051{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001052 u8 val;
1053 int i;
1054
1055 if (snd_hda_codec_read(codec, pin_nid, 0, AC_VERB_GET_HDMI_DIP_XMIT, 0)
1056 != AC_DIPXMIT_BEST)
1057 return false;
1058
1059 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001060 for (i = 0; i < size; i++) {
Wu Fengguang079d88c2010-03-08 10:44:23 +08001061 val = snd_hda_codec_read(codec, pin_nid, 0,
1062 AC_VERB_GET_HDMI_DIP_DATA, 0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001063 if (val != dip[i])
Wu Fengguang079d88c2010-03-08 10:44:23 +08001064 return false;
1065 }
1066
1067 return true;
1068}
1069
Anssi Hannula307229d2013-10-24 21:10:34 +03001070static void hdmi_pin_setup_infoframe(struct hda_codec *codec,
1071 hda_nid_t pin_nid,
1072 int ca, int active_channels,
1073 int conn_type)
1074{
1075 union audio_infoframe ai;
1076
Mengdong Lincaaf5ef2014-03-11 17:12:52 -04001077 memset(&ai, 0, sizeof(ai));
Anssi Hannula307229d2013-10-24 21:10:34 +03001078 if (conn_type == 0) { /* HDMI */
1079 struct hdmi_audio_infoframe *hdmi_ai = &ai.hdmi;
1080
1081 hdmi_ai->type = 0x84;
1082 hdmi_ai->ver = 0x01;
1083 hdmi_ai->len = 0x0a;
1084 hdmi_ai->CC02_CT47 = active_channels - 1;
1085 hdmi_ai->CA = ca;
1086 hdmi_checksum_audio_infoframe(hdmi_ai);
1087 } else if (conn_type == 1) { /* DisplayPort */
1088 struct dp_audio_infoframe *dp_ai = &ai.dp;
1089
1090 dp_ai->type = 0x84;
1091 dp_ai->len = 0x1b;
1092 dp_ai->ver = 0x11 << 2;
1093 dp_ai->CC02_CT47 = active_channels - 1;
1094 dp_ai->CA = ca;
1095 } else {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001096 codec_dbg(codec, "HDMI: unknown connection type at pin %d\n",
Anssi Hannula307229d2013-10-24 21:10:34 +03001097 pin_nid);
1098 return;
1099 }
1100
1101 /*
1102 * sizeof(ai) is used instead of sizeof(*hdmi_ai) or
1103 * sizeof(*dp_ai) to avoid partial match/update problems when
1104 * the user switches between HDMI/DP monitors.
1105 */
1106 if (!hdmi_infoframe_uptodate(codec, pin_nid, ai.bytes,
1107 sizeof(ai))) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001108 codec_dbg(codec,
1109 "hdmi_pin_setup_infoframe: pin=%d channels=%d ca=0x%02x\n",
Anssi Hannula307229d2013-10-24 21:10:34 +03001110 pin_nid,
1111 active_channels, ca);
1112 hdmi_stop_infoframe_trans(codec, pin_nid);
1113 hdmi_fill_audio_infoframe(codec, pin_nid,
1114 ai.bytes, sizeof(ai));
1115 hdmi_start_infoframe_trans(codec, pin_nid);
1116 }
1117}
1118
Takashi Iwaib0540872013-09-02 12:33:02 +02001119static void hdmi_setup_audio_infoframe(struct hda_codec *codec,
1120 struct hdmi_spec_per_pin *per_pin,
1121 bool non_pcm)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001122{
Anssi Hannula307229d2013-10-24 21:10:34 +03001123 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001124 hda_nid_t pin_nid = per_pin->pin_nid;
Takashi Iwaib0540872013-09-02 12:33:02 +02001125 int channels = per_pin->channels;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001126 int active_channels;
Stephen Warren384a48d2011-06-01 11:14:21 -06001127 struct hdmi_eld *eld;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001128 int ca, ordered_ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001129
Takashi Iwaib0540872013-09-02 12:33:02 +02001130 if (!channels)
1131 return;
1132
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001133 if (is_haswell_plus(codec))
Mengdong Lin58f7d282013-09-04 16:37:12 -04001134 snd_hda_codec_write(codec, pin_nid, 0,
1135 AC_VERB_SET_AMP_GAIN_MUTE,
1136 AMP_OUT_UNMUTE);
1137
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001138 eld = &per_pin->sink_eld;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001139
Takashi Iwaid45e6882012-07-31 11:36:00 +02001140 if (!non_pcm && per_pin->chmap_set)
1141 ca = hdmi_manual_channel_allocation(channels, per_pin->chmap);
1142 else
Takashi Iwai79514d42014-06-06 18:04:34 +02001143 ca = hdmi_channel_allocation(codec, eld, channels);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001144 if (ca < 0)
1145 ca = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001146
Anssi Hannula1df5a062013-10-05 02:25:40 +03001147 ordered_ca = get_channel_allocation_order(ca);
1148 active_channels = channel_allocations[ordered_ca].channels;
1149
1150 hdmi_set_channel_count(codec, per_pin->cvt_nid, active_channels);
1151
Stephen Warren384a48d2011-06-01 11:14:21 -06001152 /*
Anssi Hannula39edac72013-10-07 19:24:52 +03001153 * always configure channel mapping, it may have been changed by the
1154 * user in the meantime
1155 */
1156 hdmi_setup_channel_mapping(codec, pin_nid, non_pcm, ca,
1157 channels, per_pin->chmap,
1158 per_pin->chmap_set);
1159
Anssi Hannula307229d2013-10-24 21:10:34 +03001160 spec->ops.pin_setup_infoframe(codec, pin_nid, ca, active_channels,
1161 eld->info.conn_type);
Wang Xingchao433968d2012-09-06 10:02:37 +08001162
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001163 per_pin->non_pcm = non_pcm;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001164}
1165
Wu Fengguang079d88c2010-03-08 10:44:23 +08001166/*
1167 * Unsolicited events
1168 */
1169
Takashi Iwaiefe47102013-11-07 13:38:23 +01001170static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll);
Takashi Iwai38faddb2010-07-28 14:21:55 +02001171
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001172static void check_presence_and_report(struct hda_codec *codec, hda_nid_t nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001173{
1174 struct hdmi_spec *spec = codec->spec;
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001175 int pin_idx = pin_nid_to_pin_index(codec, nid);
1176
David Henningsson20ce9022013-12-04 10:19:41 +08001177 if (pin_idx < 0)
1178 return;
David Henningsson20ce9022013-12-04 10:19:41 +08001179 if (hdmi_present_sense(get_pin(spec, pin_idx), 1))
1180 snd_hda_jack_report_sync(codec);
1181}
1182
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001183static void jack_callback(struct hda_codec *codec,
1184 struct hda_jack_callback *jack)
1185{
1186 check_presence_and_report(codec, jack->tbl->nid);
1187}
1188
David Henningsson20ce9022013-12-04 10:19:41 +08001189static void hdmi_intrinsic_event(struct hda_codec *codec, unsigned int res)
1190{
Takashi Iwai3a938972011-10-28 01:16:55 +02001191 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +02001192 struct hda_jack_tbl *jack;
Mengdong Lin2e59e5a2013-08-26 21:35:49 -04001193 int dev_entry = (res & AC_UNSOL_RES_DE) >> AC_UNSOL_RES_DE_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +02001194
1195 jack = snd_hda_jack_tbl_get_from_tag(codec, tag);
1196 if (!jack)
1197 return;
Takashi Iwai3a938972011-10-28 01:16:55 +02001198 jack->jack_dirty = 1;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001199
Takashi Iwai4e76a882014-02-25 12:21:03 +01001200 codec_dbg(codec,
Mengdong Lin2e59e5a2013-08-26 21:35:49 -04001201 "HDMI hot plug event: Codec=%d Pin=%d Device=%d Inactive=%d Presence_Detect=%d ELD_Valid=%d\n",
David Henningsson20ce9022013-12-04 10:19:41 +08001202 codec->addr, jack->nid, dev_entry, !!(res & AC_UNSOL_RES_IA),
Fengguang Wufae3d882012-04-10 17:00:35 +08001203 !!(res & AC_UNSOL_RES_PD), !!(res & AC_UNSOL_RES_ELDV));
Wu Fengguang079d88c2010-03-08 10:44:23 +08001204
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001205 check_presence_and_report(codec, jack->nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001206}
1207
1208static void hdmi_non_intrinsic_event(struct hda_codec *codec, unsigned int res)
1209{
1210 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
1211 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
1212 int cp_state = !!(res & AC_UNSOL_RES_CP_STATE);
1213 int cp_ready = !!(res & AC_UNSOL_RES_CP_READY);
1214
Takashi Iwai4e76a882014-02-25 12:21:03 +01001215 codec_info(codec,
Takashi Iwaie9ea8e82012-06-21 11:41:05 +02001216 "HDMI CP event: CODEC=%d TAG=%d SUBTAG=0x%x CP_STATE=%d CP_READY=%d\n",
Stephen Warren384a48d2011-06-01 11:14:21 -06001217 codec->addr,
Wu Fengguang079d88c2010-03-08 10:44:23 +08001218 tag,
1219 subtag,
1220 cp_state,
1221 cp_ready);
1222
1223 /* TODO */
1224 if (cp_state)
1225 ;
1226 if (cp_ready)
1227 ;
1228}
1229
1230
1231static void hdmi_unsol_event(struct hda_codec *codec, unsigned int res)
1232{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001233 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
1234 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
1235
Takashi Iwai3a938972011-10-28 01:16:55 +02001236 if (!snd_hda_jack_tbl_get_from_tag(codec, tag)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001237 codec_dbg(codec, "Unexpected HDMI event tag 0x%x\n", tag);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001238 return;
1239 }
1240
1241 if (subtag == 0)
1242 hdmi_intrinsic_event(codec, res);
1243 else
1244 hdmi_non_intrinsic_event(codec, res);
1245}
1246
Mengdong Lin58f7d282013-09-04 16:37:12 -04001247static void haswell_verify_D0(struct hda_codec *codec,
Wang Xingchao53b434f2013-06-18 10:41:53 +08001248 hda_nid_t cvt_nid, hda_nid_t nid)
David Henningsson83f26ad2013-04-10 12:26:07 +02001249{
Mengdong Lin58f7d282013-09-04 16:37:12 -04001250 int pwr;
David Henningsson83f26ad2013-04-10 12:26:07 +02001251
Wang Xingchao53b434f2013-06-18 10:41:53 +08001252 /* For Haswell, the converter 1/2 may keep in D3 state after bootup,
1253 * thus pins could only choose converter 0 for use. Make sure the
1254 * converters are in correct power state */
Takashi Iwaifd678ca2013-06-18 16:28:36 +02001255 if (!snd_hda_check_power_state(codec, cvt_nid, AC_PWRST_D0))
Wang Xingchao53b434f2013-06-18 10:41:53 +08001256 snd_hda_codec_write(codec, cvt_nid, 0, AC_VERB_SET_POWER_STATE, AC_PWRST_D0);
1257
Takashi Iwaifd678ca2013-06-18 16:28:36 +02001258 if (!snd_hda_check_power_state(codec, nid, AC_PWRST_D0)) {
David Henningsson83f26ad2013-04-10 12:26:07 +02001259 snd_hda_codec_write(codec, nid, 0, AC_VERB_SET_POWER_STATE,
1260 AC_PWRST_D0);
1261 msleep(40);
1262 pwr = snd_hda_codec_read(codec, nid, 0, AC_VERB_GET_POWER_STATE, 0);
1263 pwr = (pwr & AC_PWRST_ACTUAL) >> AC_PWRST_ACTUAL_SHIFT;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001264 codec_dbg(codec, "Haswell HDMI audio: Power for pin 0x%x is now D%d\n", nid, pwr);
David Henningsson83f26ad2013-04-10 12:26:07 +02001265 }
David Henningsson83f26ad2013-04-10 12:26:07 +02001266}
1267
Wu Fengguang079d88c2010-03-08 10:44:23 +08001268/*
1269 * Callbacks
1270 */
1271
Takashi Iwai92f10b32010-08-03 14:21:00 +02001272/* HBR should be Non-PCM, 8 channels */
1273#define is_hbr_format(format) \
1274 ((format & AC_FMT_TYPE_NON_PCM) && (format & AC_FMT_CHAN_MASK) == 7)
1275
Anssi Hannula307229d2013-10-24 21:10:34 +03001276static int hdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
1277 bool hbr)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001278{
Anssi Hannula307229d2013-10-24 21:10:34 +03001279 int pinctl, new_pinctl;
David Henningsson83f26ad2013-04-10 12:26:07 +02001280
Stephen Warren384a48d2011-06-01 11:14:21 -06001281 if (snd_hda_query_pin_caps(codec, pin_nid) & AC_PINCAP_HBR) {
1282 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001283 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1284
Anssi Hannula13122e62013-11-10 20:56:10 +02001285 if (pinctl < 0)
1286 return hbr ? -EINVAL : 0;
1287
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001288 new_pinctl = pinctl & ~AC_PINCTL_EPT;
Anssi Hannula307229d2013-10-24 21:10:34 +03001289 if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001290 new_pinctl |= AC_PINCTL_EPT_HBR;
1291 else
1292 new_pinctl |= AC_PINCTL_EPT_NATIVE;
1293
Takashi Iwai4e76a882014-02-25 12:21:03 +01001294 codec_dbg(codec,
1295 "hdmi_pin_hbr_setup: NID=0x%x, %spinctl=0x%x\n",
Stephen Warren384a48d2011-06-01 11:14:21 -06001296 pin_nid,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001297 pinctl == new_pinctl ? "" : "new-",
1298 new_pinctl);
1299
1300 if (pinctl != new_pinctl)
Stephen Warren384a48d2011-06-01 11:14:21 -06001301 snd_hda_codec_write(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001302 AC_VERB_SET_PIN_WIDGET_CONTROL,
1303 new_pinctl);
Anssi Hannula307229d2013-10-24 21:10:34 +03001304 } else if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001305 return -EINVAL;
Anssi Hannula307229d2013-10-24 21:10:34 +03001306
1307 return 0;
1308}
1309
1310static int hdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
1311 hda_nid_t pin_nid, u32 stream_tag, int format)
1312{
1313 struct hdmi_spec *spec = codec->spec;
1314 int err;
1315
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001316 if (is_haswell_plus(codec))
Anssi Hannula307229d2013-10-24 21:10:34 +03001317 haswell_verify_D0(codec, cvt_nid, pin_nid);
1318
1319 err = spec->ops.pin_hbr_setup(codec, pin_nid, is_hbr_format(format));
1320
1321 if (err) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001322 codec_dbg(codec, "hdmi_setup_stream: HBR is not supported\n");
Anssi Hannula307229d2013-10-24 21:10:34 +03001323 return err;
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001324 }
Wu Fengguang079d88c2010-03-08 10:44:23 +08001325
Stephen Warren384a48d2011-06-01 11:14:21 -06001326 snd_hda_codec_setup_stream(codec, cvt_nid, stream_tag, 0, format);
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001327 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001328}
1329
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001330static int hdmi_choose_cvt(struct hda_codec *codec,
1331 int pin_idx, int *cvt_id, int *mux_id)
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001332{
1333 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001334 struct hdmi_spec_per_pin *per_pin;
Stephen Warren384a48d2011-06-01 11:14:21 -06001335 struct hdmi_spec_per_cvt *per_cvt = NULL;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001336 int cvt_idx, mux_idx = 0;
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001337
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001338 per_pin = get_pin(spec, pin_idx);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001339
Stephen Warren384a48d2011-06-01 11:14:21 -06001340 /* Dynamically assign converter to stream */
1341 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001342 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001343
1344 /* Must not already be assigned */
1345 if (per_cvt->assigned)
1346 continue;
1347 /* Must be in pin's mux's list of converters */
1348 for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
1349 if (per_pin->mux_nids[mux_idx] == per_cvt->cvt_nid)
1350 break;
1351 /* Not in mux list */
1352 if (mux_idx == per_pin->num_mux_nids)
1353 continue;
1354 break;
1355 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001356
Stephen Warren384a48d2011-06-01 11:14:21 -06001357 /* No free converters */
1358 if (cvt_idx == spec->num_cvts)
1359 return -ENODEV;
1360
Mengdong Lin2df67422014-03-20 13:01:06 +08001361 per_pin->mux_idx = mux_idx;
1362
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001363 if (cvt_id)
1364 *cvt_id = cvt_idx;
1365 if (mux_id)
1366 *mux_id = mux_idx;
1367
1368 return 0;
1369}
1370
Mengdong Lin2df67422014-03-20 13:01:06 +08001371/* Assure the pin select the right convetor */
1372static void intel_verify_pin_cvt_connect(struct hda_codec *codec,
1373 struct hdmi_spec_per_pin *per_pin)
1374{
1375 hda_nid_t pin_nid = per_pin->pin_nid;
1376 int mux_idx, curr;
1377
1378 mux_idx = per_pin->mux_idx;
1379 curr = snd_hda_codec_read(codec, pin_nid, 0,
1380 AC_VERB_GET_CONNECT_SEL, 0);
1381 if (curr != mux_idx)
1382 snd_hda_codec_write_cache(codec, pin_nid, 0,
1383 AC_VERB_SET_CONNECT_SEL,
1384 mux_idx);
1385}
1386
Mengdong Lin300016b2013-11-04 01:13:13 -05001387/* Intel HDMI workaround to fix audio routing issue:
1388 * For some Intel display codecs, pins share the same connection list.
1389 * So a conveter can be selected by multiple pins and playback on any of these
1390 * pins will generate sound on the external display, because audio flows from
1391 * the same converter to the display pipeline. Also muting one pin may make
1392 * other pins have no sound output.
1393 * So this function assures that an assigned converter for a pin is not selected
1394 * by any other pins.
1395 */
1396static void intel_not_share_assigned_cvt(struct hda_codec *codec,
Mengdong Linf82d7d12013-09-21 20:34:45 -04001397 hda_nid_t pin_nid, int mux_idx)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001398{
1399 struct hdmi_spec *spec = codec->spec;
Takashi Iwai7639a062015-03-03 10:07:24 +01001400 hda_nid_t nid;
Mengdong Linf82d7d12013-09-21 20:34:45 -04001401 int cvt_idx, curr;
1402 struct hdmi_spec_per_cvt *per_cvt;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001403
Mengdong Linf82d7d12013-09-21 20:34:45 -04001404 /* configure all pins, including "no physical connection" ones */
Takashi Iwai7639a062015-03-03 10:07:24 +01001405 for_each_hda_codec_node(nid, codec) {
Mengdong Linf82d7d12013-09-21 20:34:45 -04001406 unsigned int wid_caps = get_wcaps(codec, nid);
1407 unsigned int wid_type = get_wcaps_type(wid_caps);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001408
Mengdong Linf82d7d12013-09-21 20:34:45 -04001409 if (wid_type != AC_WID_PIN)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001410 continue;
1411
Mengdong Linf82d7d12013-09-21 20:34:45 -04001412 if (nid == pin_nid)
1413 continue;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001414
Mengdong Linf82d7d12013-09-21 20:34:45 -04001415 curr = snd_hda_codec_read(codec, nid, 0,
1416 AC_VERB_GET_CONNECT_SEL, 0);
1417 if (curr != mux_idx)
1418 continue;
1419
1420 /* choose an unassigned converter. The conveters in the
1421 * connection list are in the same order as in the codec.
1422 */
1423 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
1424 per_cvt = get_cvt(spec, cvt_idx);
1425 if (!per_cvt->assigned) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001426 codec_dbg(codec,
1427 "choose cvt %d for pin nid %d\n",
Mengdong Linf82d7d12013-09-21 20:34:45 -04001428 cvt_idx, nid);
1429 snd_hda_codec_write_cache(codec, nid, 0,
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001430 AC_VERB_SET_CONNECT_SEL,
Mengdong Linf82d7d12013-09-21 20:34:45 -04001431 cvt_idx);
1432 break;
1433 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001434 }
1435 }
1436}
1437
1438/*
1439 * HDA PCM callbacks
1440 */
1441static int hdmi_pcm_open(struct hda_pcm_stream *hinfo,
1442 struct hda_codec *codec,
1443 struct snd_pcm_substream *substream)
1444{
1445 struct hdmi_spec *spec = codec->spec;
1446 struct snd_pcm_runtime *runtime = substream->runtime;
1447 int pin_idx, cvt_idx, mux_idx = 0;
1448 struct hdmi_spec_per_pin *per_pin;
1449 struct hdmi_eld *eld;
1450 struct hdmi_spec_per_cvt *per_cvt = NULL;
1451 int err;
1452
1453 /* Validate hinfo */
Takashi Iwai4e76a882014-02-25 12:21:03 +01001454 pin_idx = hinfo_to_pin_index(codec, hinfo);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001455 if (snd_BUG_ON(pin_idx < 0))
1456 return -EINVAL;
1457 per_pin = get_pin(spec, pin_idx);
1458 eld = &per_pin->sink_eld;
1459
1460 err = hdmi_choose_cvt(codec, pin_idx, &cvt_idx, &mux_idx);
1461 if (err < 0)
1462 return err;
1463
1464 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001465 /* Claim converter */
1466 per_cvt->assigned = 1;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001467 per_pin->cvt_nid = per_cvt->cvt_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06001468 hinfo->nid = per_cvt->cvt_nid;
1469
Takashi Iwaibddee962013-06-18 16:14:22 +02001470 snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
Stephen Warren384a48d2011-06-01 11:14:21 -06001471 AC_VERB_SET_CONNECT_SEL,
1472 mux_idx);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001473
1474 /* configure unused pins to choose other converters */
Libin Yangca2e7222014-08-19 16:20:12 +08001475 if (is_haswell_plus(codec) || is_valleyview_plus(codec))
Mengdong Lin300016b2013-11-04 01:13:13 -05001476 intel_not_share_assigned_cvt(codec, per_pin->pin_nid, mux_idx);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001477
Stephen Warren384a48d2011-06-01 11:14:21 -06001478 snd_hda_spdif_ctls_assign(codec, pin_idx, per_cvt->cvt_nid);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001479
Stephen Warren2def8172011-06-01 11:14:20 -06001480 /* Initially set the converter's capabilities */
Stephen Warren384a48d2011-06-01 11:14:21 -06001481 hinfo->channels_min = per_cvt->channels_min;
1482 hinfo->channels_max = per_cvt->channels_max;
1483 hinfo->rates = per_cvt->rates;
1484 hinfo->formats = per_cvt->formats;
1485 hinfo->maxbps = per_cvt->maxbps;
Stephen Warren2def8172011-06-01 11:14:20 -06001486
Stephen Warren384a48d2011-06-01 11:14:21 -06001487 /* Restrict capabilities by ELD if this isn't disabled */
Stephen Warrenc3d52102011-06-01 11:14:16 -06001488 if (!static_hdmi_pcm && eld->eld_valid) {
David Henningsson1613d6b2013-02-19 16:11:24 +01001489 snd_hdmi_eld_update_pcm_info(&eld->info, hinfo);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001490 if (hinfo->channels_min > hinfo->channels_max ||
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001491 !hinfo->rates || !hinfo->formats) {
1492 per_cvt->assigned = 0;
1493 hinfo->nid = 0;
1494 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001495 return -ENODEV;
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001496 }
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001497 }
Stephen Warren2def8172011-06-01 11:14:20 -06001498
1499 /* Store the updated parameters */
Takashi Iwai639cef02011-01-14 10:30:46 +01001500 runtime->hw.channels_min = hinfo->channels_min;
1501 runtime->hw.channels_max = hinfo->channels_max;
1502 runtime->hw.formats = hinfo->formats;
1503 runtime->hw.rates = hinfo->rates;
Takashi Iwai4fe2ca12011-01-14 10:33:26 +01001504
1505 snd_pcm_hw_constraint_step(substream->runtime, 0,
1506 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001507 return 0;
1508}
1509
1510/*
Wu Fengguang079d88c2010-03-08 10:44:23 +08001511 * HDA/HDMI auto parsing
1512 */
Stephen Warren384a48d2011-06-01 11:14:21 -06001513static int hdmi_read_pin_conn(struct hda_codec *codec, int pin_idx)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001514{
1515 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001516 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001517 hda_nid_t pin_nid = per_pin->pin_nid;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001518
1519 if (!(get_wcaps(codec, pin_nid) & AC_WCAP_CONN_LIST)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001520 codec_warn(codec,
1521 "HDMI: pin %d wcaps %#x does not support connection list\n",
Wu Fengguang079d88c2010-03-08 10:44:23 +08001522 pin_nid, get_wcaps(codec, pin_nid));
1523 return -EINVAL;
1524 }
1525
Stephen Warren384a48d2011-06-01 11:14:21 -06001526 per_pin->num_mux_nids = snd_hda_get_connections(codec, pin_nid,
1527 per_pin->mux_nids,
1528 HDA_MAX_CONNECTIONS);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001529
1530 return 0;
1531}
1532
Takashi Iwaiefe47102013-11-07 13:38:23 +01001533static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001534{
David Henningsson464837a2013-11-07 13:38:25 +01001535 struct hda_jack_tbl *jack;
Wu Fengguang744626d2011-11-16 16:29:47 +08001536 struct hda_codec *codec = per_pin->codec;
David Henningsson4bd038f2013-02-19 16:11:25 +01001537 struct hdmi_spec *spec = codec->spec;
1538 struct hdmi_eld *eld = &spec->temp_eld;
1539 struct hdmi_eld *pin_eld = &per_pin->sink_eld;
Wu Fengguang744626d2011-11-16 16:29:47 +08001540 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren5d44f922011-05-24 17:11:17 -06001541 /*
1542 * Always execute a GetPinSense verb here, even when called from
1543 * hdmi_intrinsic_event; for some NVIDIA HW, the unsolicited
1544 * response's PD bit is not the real PD value, but indicates that
1545 * the real PD value changed. An older version of the HD-audio
1546 * specification worked this way. Hence, we just ignore the data in
1547 * the unsolicited response to avoid custom WARs.
1548 */
David Henningssonda4a7a32013-12-18 10:46:04 +01001549 int present;
David Henningsson4bd038f2013-02-19 16:11:25 +01001550 bool update_eld = false;
1551 bool eld_changed = false;
Takashi Iwaiefe47102013-11-07 13:38:23 +01001552 bool ret;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001553
Takashi Iwai664c7152015-04-08 11:43:14 +02001554 snd_hda_power_up_pm(codec);
David Henningssonda4a7a32013-12-18 10:46:04 +01001555 present = snd_hda_pin_sense(codec, pin_nid);
1556
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001557 mutex_lock(&per_pin->lock);
David Henningsson4bd038f2013-02-19 16:11:25 +01001558 pin_eld->monitor_present = !!(present & AC_PINSENSE_PRESENCE);
1559 if (pin_eld->monitor_present)
1560 eld->eld_valid = !!(present & AC_PINSENSE_ELDV);
1561 else
1562 eld->eld_valid = false;
Stephen Warren5d44f922011-05-24 17:11:17 -06001563
Takashi Iwai4e76a882014-02-25 12:21:03 +01001564 codec_dbg(codec,
Stephen Warren384a48d2011-06-01 11:14:21 -06001565 "HDMI status: Codec=%d Pin=%d Presence_Detect=%d ELD_Valid=%d\n",
Mengdong Lin10250912013-03-28 05:21:28 -04001566 codec->addr, pin_nid, pin_eld->monitor_present, eld->eld_valid);
Stephen Warren5d44f922011-05-24 17:11:17 -06001567
David Henningsson4bd038f2013-02-19 16:11:25 +01001568 if (eld->eld_valid) {
Anssi Hannula307229d2013-10-24 21:10:34 +03001569 if (spec->ops.pin_get_eld(codec, pin_nid, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001570 &eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001571 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001572 else {
1573 memset(&eld->info, 0, sizeof(struct parsed_hdmi_eld));
Takashi Iwai79514d42014-06-06 18:04:34 +02001574 if (snd_hdmi_parse_eld(codec, &eld->info, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001575 eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001576 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001577 }
1578
David Henningsson4bd038f2013-02-19 16:11:25 +01001579 if (eld->eld_valid) {
Takashi Iwai79514d42014-06-06 18:04:34 +02001580 snd_hdmi_show_eld(codec, &eld->info);
David Henningsson4bd038f2013-02-19 16:11:25 +01001581 update_eld = true;
David Henningsson1613d6b2013-02-19 16:11:24 +01001582 }
Wu Fengguangc6e84532011-11-18 16:59:32 -06001583 else if (repoll) {
Takashi Iwai2f35c632015-02-27 22:43:26 +01001584 schedule_delayed_work(&per_pin->work,
1585 msecs_to_jiffies(300));
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001586 goto unlock;
Wu Fengguang744626d2011-11-16 16:29:47 +08001587 }
1588 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001589
Anssi Hannula6acce402014-10-19 19:25:19 +03001590 if (pin_eld->eld_valid != eld->eld_valid)
David Henningsson92c69e72013-02-19 16:11:26 +01001591 eld_changed = true;
Anssi Hannula6acce402014-10-19 19:25:19 +03001592
1593 if (pin_eld->eld_valid && !eld->eld_valid)
1594 update_eld = true;
1595
David Henningsson4bd038f2013-02-19 16:11:25 +01001596 if (update_eld) {
Takashi Iwaib0540872013-09-02 12:33:02 +02001597 bool old_eld_valid = pin_eld->eld_valid;
David Henningsson4bd038f2013-02-19 16:11:25 +01001598 pin_eld->eld_valid = eld->eld_valid;
Anssi Hannula6acce402014-10-19 19:25:19 +03001599 if (pin_eld->eld_size != eld->eld_size ||
David Henningsson92c69e72013-02-19 16:11:26 +01001600 memcmp(pin_eld->eld_buffer, eld->eld_buffer,
Anssi Hannula6acce402014-10-19 19:25:19 +03001601 eld->eld_size) != 0) {
David Henningsson4bd038f2013-02-19 16:11:25 +01001602 memcpy(pin_eld->eld_buffer, eld->eld_buffer,
1603 eld->eld_size);
Anssi Hannula6acce402014-10-19 19:25:19 +03001604 eld_changed = true;
1605 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001606 pin_eld->eld_size = eld->eld_size;
1607 pin_eld->info = eld->info;
Takashi Iwaib0540872013-09-02 12:33:02 +02001608
Anssi Hannula73420172013-10-25 01:45:18 +03001609 /*
1610 * Re-setup pin and infoframe. This is needed e.g. when
1611 * - sink is first plugged-in (infoframe is not set up if !monitor_present)
1612 * - transcoder can change during stream playback on Haswell
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001613 * and this can make HW reset converter selection on a pin.
Takashi Iwaib0540872013-09-02 12:33:02 +02001614 */
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001615 if (eld->eld_valid && !old_eld_valid && per_pin->setup) {
Libin Yangca2e7222014-08-19 16:20:12 +08001616 if (is_haswell_plus(codec) ||
1617 is_valleyview_plus(codec)) {
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001618 intel_verify_pin_cvt_connect(codec, per_pin);
1619 intel_not_share_assigned_cvt(codec, pin_nid,
1620 per_pin->mux_idx);
1621 }
1622
Takashi Iwaib0540872013-09-02 12:33:02 +02001623 hdmi_setup_audio_infoframe(codec, per_pin,
1624 per_pin->non_pcm);
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001625 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001626 }
David Henningsson92c69e72013-02-19 16:11:26 +01001627
1628 if (eld_changed)
Takashi Iwai6efdd852015-02-27 16:09:22 +01001629 snd_ctl_notify(codec->card,
David Henningsson92c69e72013-02-19 16:11:26 +01001630 SNDRV_CTL_EVENT_MASK_VALUE | SNDRV_CTL_EVENT_MASK_INFO,
1631 &per_pin->eld_ctl->id);
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001632 unlock:
Takashi Iwaiaff747e2013-11-07 16:39:37 +01001633 ret = !repoll || !pin_eld->monitor_present || pin_eld->eld_valid;
David Henningsson464837a2013-11-07 13:38:25 +01001634
1635 jack = snd_hda_jack_tbl_get(codec, pin_nid);
1636 if (jack)
1637 jack->block_report = !ret;
1638
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001639 mutex_unlock(&per_pin->lock);
Takashi Iwai664c7152015-04-08 11:43:14 +02001640 snd_hda_power_down_pm(codec);
Takashi Iwaiefe47102013-11-07 13:38:23 +01001641 return ret;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001642}
1643
Wu Fengguang744626d2011-11-16 16:29:47 +08001644static void hdmi_repoll_eld(struct work_struct *work)
1645{
1646 struct hdmi_spec_per_pin *per_pin =
1647 container_of(to_delayed_work(work), struct hdmi_spec_per_pin, work);
1648
Wu Fengguangc6e84532011-11-18 16:59:32 -06001649 if (per_pin->repoll_count++ > 6)
1650 per_pin->repoll_count = 0;
1651
Takashi Iwaiefe47102013-11-07 13:38:23 +01001652 if (hdmi_present_sense(per_pin, per_pin->repoll_count))
1653 snd_hda_jack_report_sync(per_pin->codec);
Wu Fengguang744626d2011-11-16 16:29:47 +08001654}
1655
Takashi Iwaic88d4e82013-02-08 17:10:04 -05001656static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
1657 hda_nid_t nid);
1658
Wu Fengguang079d88c2010-03-08 10:44:23 +08001659static int hdmi_add_pin(struct hda_codec *codec, hda_nid_t pin_nid)
1660{
1661 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001662 unsigned int caps, config;
1663 int pin_idx;
1664 struct hdmi_spec_per_pin *per_pin;
David Henningsson07acecc2011-05-19 11:46:03 +02001665 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001666
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001667 caps = snd_hda_query_pin_caps(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001668 if (!(caps & (AC_PINCAP_HDMI | AC_PINCAP_DP)))
1669 return 0;
1670
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001671 config = snd_hda_codec_get_pincfg(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001672 if (get_defcfg_connect(config) == AC_JACK_PORT_NONE)
1673 return 0;
1674
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001675 if (is_haswell_plus(codec))
Takashi Iwaic88d4e82013-02-08 17:10:04 -05001676 intel_haswell_fixup_connect_list(codec, pin_nid);
1677
Stephen Warren384a48d2011-06-01 11:14:21 -06001678 pin_idx = spec->num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001679 per_pin = snd_array_new(&spec->pins);
1680 if (!per_pin)
1681 return -ENOMEM;
Stephen Warren384a48d2011-06-01 11:14:21 -06001682
1683 per_pin->pin_nid = pin_nid;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001684 per_pin->non_pcm = false;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001685
Stephen Warren384a48d2011-06-01 11:14:21 -06001686 err = hdmi_read_pin_conn(codec, pin_idx);
1687 if (err < 0)
1688 return err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001689
Wu Fengguang079d88c2010-03-08 10:44:23 +08001690 spec->num_pins++;
1691
Stephen Warren384a48d2011-06-01 11:14:21 -06001692 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001693}
1694
Stephen Warren384a48d2011-06-01 11:14:21 -06001695static int hdmi_add_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001696{
1697 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001698 struct hdmi_spec_per_cvt *per_cvt;
1699 unsigned int chans;
1700 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001701
Stephen Warren384a48d2011-06-01 11:14:21 -06001702 chans = get_wcaps(codec, cvt_nid);
1703 chans = get_wcaps_channels(chans);
1704
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001705 per_cvt = snd_array_new(&spec->cvts);
1706 if (!per_cvt)
1707 return -ENOMEM;
Stephen Warren384a48d2011-06-01 11:14:21 -06001708
1709 per_cvt->cvt_nid = cvt_nid;
1710 per_cvt->channels_min = 2;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001711 if (chans <= 16) {
Stephen Warren384a48d2011-06-01 11:14:21 -06001712 per_cvt->channels_max = chans;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001713 if (chans > spec->channels_max)
1714 spec->channels_max = chans;
1715 }
Stephen Warren384a48d2011-06-01 11:14:21 -06001716
1717 err = snd_hda_query_supported_pcm(codec, cvt_nid,
1718 &per_cvt->rates,
1719 &per_cvt->formats,
1720 &per_cvt->maxbps);
1721 if (err < 0)
1722 return err;
1723
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001724 if (spec->num_cvts < ARRAY_SIZE(spec->cvt_nids))
1725 spec->cvt_nids[spec->num_cvts] = cvt_nid;
1726 spec->num_cvts++;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001727
1728 return 0;
1729}
1730
1731static int hdmi_parse_codec(struct hda_codec *codec)
1732{
1733 hda_nid_t nid;
1734 int i, nodes;
1735
Takashi Iwai7639a062015-03-03 10:07:24 +01001736 nodes = snd_hda_get_sub_nodes(codec, codec->core.afg, &nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001737 if (!nid || nodes < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001738 codec_warn(codec, "HDMI: failed to get afg sub nodes\n");
Wu Fengguang079d88c2010-03-08 10:44:23 +08001739 return -EINVAL;
1740 }
1741
1742 for (i = 0; i < nodes; i++, nid++) {
1743 unsigned int caps;
1744 unsigned int type;
1745
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001746 caps = get_wcaps(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001747 type = get_wcaps_type(caps);
1748
1749 if (!(caps & AC_WCAP_DIGITAL))
1750 continue;
1751
1752 switch (type) {
1753 case AC_WID_AUD_OUT:
Stephen Warren384a48d2011-06-01 11:14:21 -06001754 hdmi_add_cvt(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001755 break;
1756 case AC_WID_PIN:
Wu Fengguang3eaead52010-05-14 16:36:15 +08001757 hdmi_add_pin(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001758 break;
1759 }
1760 }
1761
Wu Fengguang079d88c2010-03-08 10:44:23 +08001762 return 0;
1763}
1764
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001765/*
1766 */
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001767static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
1768{
1769 struct hda_spdif_out *spdif;
1770 bool non_pcm;
1771
1772 mutex_lock(&codec->spdif_mutex);
1773 spdif = snd_hda_spdif_out_of_nid(codec, cvt_nid);
1774 non_pcm = !!(spdif->status & IEC958_AES0_NONAUDIO);
1775 mutex_unlock(&codec->spdif_mutex);
1776 return non_pcm;
1777}
1778
Libin Yangddd621f2015-09-02 14:11:40 +08001779/* There is a fixed mapping between audio pin node and display port
1780 * on current Intel platforms:
1781 * Pin Widget 5 - PORT B (port = 1 in i915 driver)
1782 * Pin Widget 6 - PORT C (port = 2 in i915 driver)
1783 * Pin Widget 7 - PORT D (port = 3 in i915 driver)
1784 */
1785static int intel_pin2port(hda_nid_t pin_nid)
1786{
1787 return pin_nid - 4;
1788}
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001789
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001790/*
1791 * HDMI callbacks
1792 */
1793
1794static int generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
1795 struct hda_codec *codec,
1796 unsigned int stream_tag,
1797 unsigned int format,
1798 struct snd_pcm_substream *substream)
1799{
Stephen Warren384a48d2011-06-01 11:14:21 -06001800 hda_nid_t cvt_nid = hinfo->nid;
1801 struct hdmi_spec *spec = codec->spec;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001802 int pin_idx = hinfo_to_pin_index(codec, hinfo);
Takashi Iwaib0540872013-09-02 12:33:02 +02001803 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
1804 hda_nid_t pin_nid = per_pin->pin_nid;
Libin Yangddd621f2015-09-02 14:11:40 +08001805 struct snd_pcm_runtime *runtime = substream->runtime;
1806 struct i915_audio_component *acomp = codec->bus->core.audio_component;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001807 bool non_pcm;
Stephen Warren75fae112014-01-30 11:52:16 -07001808 int pinctl;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001809
Libin Yangca2e7222014-08-19 16:20:12 +08001810 if (is_haswell_plus(codec) || is_valleyview_plus(codec)) {
Mengdong Lin2df67422014-03-20 13:01:06 +08001811 /* Verify pin:cvt selections to avoid silent audio after S3.
1812 * After S3, the audio driver restores pin:cvt selections
1813 * but this can happen before gfx is ready and such selection
1814 * is overlooked by HW. Thus multiple pins can share a same
1815 * default convertor and mute control will affect each other,
1816 * which can cause a resumed audio playback become silent
1817 * after S3.
1818 */
1819 intel_verify_pin_cvt_connect(codec, per_pin);
1820 intel_not_share_assigned_cvt(codec, pin_nid, per_pin->mux_idx);
1821 }
1822
Libin Yangddd621f2015-09-02 14:11:40 +08001823 /* Call sync_audio_rate to set the N/CTS/M manually if necessary */
1824 /* Todo: add DP1.2 MST audio support later */
1825 if (acomp && acomp->ops && acomp->ops->sync_audio_rate)
1826 acomp->ops->sync_audio_rate(acomp->dev,
1827 intel_pin2port(pin_nid),
1828 runtime->rate);
1829
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001830 non_pcm = check_non_pcm_per_cvt(codec, cvt_nid);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001831 mutex_lock(&per_pin->lock);
Takashi Iwaib0540872013-09-02 12:33:02 +02001832 per_pin->channels = substream->runtime->channels;
1833 per_pin->setup = true;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001834
Takashi Iwaib0540872013-09-02 12:33:02 +02001835 hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001836 mutex_unlock(&per_pin->lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001837
Stephen Warren75fae112014-01-30 11:52:16 -07001838 if (spec->dyn_pin_out) {
1839 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
1840 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1841 snd_hda_codec_write(codec, pin_nid, 0,
1842 AC_VERB_SET_PIN_WIDGET_CONTROL,
1843 pinctl | PIN_OUT);
1844 }
1845
Anssi Hannula307229d2013-10-24 21:10:34 +03001846 return spec->ops.setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001847}
1848
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001849static int generic_hdmi_playback_pcm_cleanup(struct hda_pcm_stream *hinfo,
1850 struct hda_codec *codec,
1851 struct snd_pcm_substream *substream)
1852{
1853 snd_hda_codec_cleanup_stream(codec, hinfo->nid);
1854 return 0;
1855}
1856
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001857static int hdmi_pcm_close(struct hda_pcm_stream *hinfo,
1858 struct hda_codec *codec,
1859 struct snd_pcm_substream *substream)
Stephen Warren384a48d2011-06-01 11:14:21 -06001860{
1861 struct hdmi_spec *spec = codec->spec;
1862 int cvt_idx, pin_idx;
1863 struct hdmi_spec_per_cvt *per_cvt;
1864 struct hdmi_spec_per_pin *per_pin;
Stephen Warren75fae112014-01-30 11:52:16 -07001865 int pinctl;
Stephen Warren384a48d2011-06-01 11:14:21 -06001866
Stephen Warren384a48d2011-06-01 11:14:21 -06001867 if (hinfo->nid) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001868 cvt_idx = cvt_nid_to_cvt_index(codec, hinfo->nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001869 if (snd_BUG_ON(cvt_idx < 0))
1870 return -EINVAL;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001871 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001872
1873 snd_BUG_ON(!per_cvt->assigned);
1874 per_cvt->assigned = 0;
1875 hinfo->nid = 0;
1876
Takashi Iwai4e76a882014-02-25 12:21:03 +01001877 pin_idx = hinfo_to_pin_index(codec, hinfo);
Stephen Warren384a48d2011-06-01 11:14:21 -06001878 if (snd_BUG_ON(pin_idx < 0))
1879 return -EINVAL;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001880 per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001881
Stephen Warren75fae112014-01-30 11:52:16 -07001882 if (spec->dyn_pin_out) {
1883 pinctl = snd_hda_codec_read(codec, per_pin->pin_nid, 0,
1884 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1885 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
1886 AC_VERB_SET_PIN_WIDGET_CONTROL,
1887 pinctl & ~PIN_OUT);
1888 }
1889
Stephen Warren384a48d2011-06-01 11:14:21 -06001890 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001891
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001892 mutex_lock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001893 per_pin->chmap_set = false;
1894 memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
Takashi Iwaib0540872013-09-02 12:33:02 +02001895
1896 per_pin->setup = false;
1897 per_pin->channels = 0;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001898 mutex_unlock(&per_pin->lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001899 }
Takashi Iwaid45e6882012-07-31 11:36:00 +02001900
Stephen Warren384a48d2011-06-01 11:14:21 -06001901 return 0;
1902}
1903
1904static const struct hda_pcm_ops generic_ops = {
1905 .open = hdmi_pcm_open,
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001906 .close = hdmi_pcm_close,
Stephen Warren384a48d2011-06-01 11:14:21 -06001907 .prepare = generic_hdmi_playback_pcm_prepare,
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001908 .cleanup = generic_hdmi_playback_pcm_cleanup,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001909};
1910
Takashi Iwaid45e6882012-07-31 11:36:00 +02001911/*
1912 * ALSA API channel-map control callbacks
1913 */
1914static int hdmi_chmap_ctl_info(struct snd_kcontrol *kcontrol,
1915 struct snd_ctl_elem_info *uinfo)
1916{
1917 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1918 struct hda_codec *codec = info->private_data;
1919 struct hdmi_spec *spec = codec->spec;
1920 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
1921 uinfo->count = spec->channels_max;
1922 uinfo->value.integer.min = 0;
1923 uinfo->value.integer.max = SNDRV_CHMAP_LAST;
1924 return 0;
1925}
1926
Anssi Hannula307229d2013-10-24 21:10:34 +03001927static int hdmi_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
1928 int channels)
1929{
1930 /* If the speaker allocation matches the channel count, it is OK.*/
1931 if (cap->channels != channels)
1932 return -1;
1933
1934 /* all channels are remappable freely */
1935 return SNDRV_CTL_TLVT_CHMAP_VAR;
1936}
1937
1938static void hdmi_cea_alloc_to_tlv_chmap(struct cea_channel_speaker_allocation *cap,
1939 unsigned int *chmap, int channels)
1940{
1941 int count = 0;
1942 int c;
1943
1944 for (c = 7; c >= 0; c--) {
1945 int spk = cap->speakers[c];
1946 if (!spk)
1947 continue;
1948
1949 chmap[count++] = spk_to_chmap(spk);
1950 }
1951
1952 WARN_ON(count != channels);
1953}
1954
Takashi Iwaid45e6882012-07-31 11:36:00 +02001955static int hdmi_chmap_ctl_tlv(struct snd_kcontrol *kcontrol, int op_flag,
1956 unsigned int size, unsigned int __user *tlv)
1957{
1958 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1959 struct hda_codec *codec = info->private_data;
1960 struct hdmi_spec *spec = codec->spec;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001961 unsigned int __user *dst;
1962 int chs, count = 0;
1963
1964 if (size < 8)
1965 return -ENOMEM;
1966 if (put_user(SNDRV_CTL_TLVT_CONTAINER, tlv))
1967 return -EFAULT;
1968 size -= 8;
1969 dst = tlv + 2;
Takashi Iwai498dab32012-09-10 16:08:40 +02001970 for (chs = 2; chs <= spec->channels_max; chs++) {
Anssi Hannula307229d2013-10-24 21:10:34 +03001971 int i;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001972 struct cea_channel_speaker_allocation *cap;
1973 cap = channel_allocations;
1974 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++, cap++) {
1975 int chs_bytes = chs * 4;
Anssi Hannula307229d2013-10-24 21:10:34 +03001976 int type = spec->ops.chmap_cea_alloc_validate_get_type(cap, chs);
1977 unsigned int tlv_chmap[8];
1978
1979 if (type < 0)
Takashi Iwaid45e6882012-07-31 11:36:00 +02001980 continue;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001981 if (size < 8)
1982 return -ENOMEM;
Anssi Hannula307229d2013-10-24 21:10:34 +03001983 if (put_user(type, dst) ||
Takashi Iwaid45e6882012-07-31 11:36:00 +02001984 put_user(chs_bytes, dst + 1))
1985 return -EFAULT;
1986 dst += 2;
1987 size -= 8;
1988 count += 8;
1989 if (size < chs_bytes)
1990 return -ENOMEM;
1991 size -= chs_bytes;
1992 count += chs_bytes;
Anssi Hannula307229d2013-10-24 21:10:34 +03001993 spec->ops.cea_alloc_to_tlv_chmap(cap, tlv_chmap, chs);
1994 if (copy_to_user(dst, tlv_chmap, chs_bytes))
1995 return -EFAULT;
1996 dst += chs;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001997 }
1998 }
1999 if (put_user(count, tlv + 1))
2000 return -EFAULT;
2001 return 0;
2002}
2003
2004static int hdmi_chmap_ctl_get(struct snd_kcontrol *kcontrol,
2005 struct snd_ctl_elem_value *ucontrol)
2006{
2007 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
2008 struct hda_codec *codec = info->private_data;
2009 struct hdmi_spec *spec = codec->spec;
2010 int pin_idx = kcontrol->private_value;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002011 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002012 int i;
2013
2014 for (i = 0; i < ARRAY_SIZE(per_pin->chmap); i++)
2015 ucontrol->value.integer.value[i] = per_pin->chmap[i];
2016 return 0;
2017}
2018
2019static int hdmi_chmap_ctl_put(struct snd_kcontrol *kcontrol,
2020 struct snd_ctl_elem_value *ucontrol)
2021{
2022 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
2023 struct hda_codec *codec = info->private_data;
2024 struct hdmi_spec *spec = codec->spec;
2025 int pin_idx = kcontrol->private_value;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002026 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002027 unsigned int ctl_idx;
2028 struct snd_pcm_substream *substream;
2029 unsigned char chmap[8];
Anssi Hannula307229d2013-10-24 21:10:34 +03002030 int i, err, ca, prepared = 0;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002031
2032 ctl_idx = snd_ctl_get_ioffidx(kcontrol, &ucontrol->id);
2033 substream = snd_pcm_chmap_substream(info, ctl_idx);
2034 if (!substream || !substream->runtime)
Takashi Iwai6f54c362013-01-15 14:44:41 +01002035 return 0; /* just for avoiding error from alsactl restore */
Takashi Iwaid45e6882012-07-31 11:36:00 +02002036 switch (substream->runtime->status->state) {
2037 case SNDRV_PCM_STATE_OPEN:
2038 case SNDRV_PCM_STATE_SETUP:
2039 break;
2040 case SNDRV_PCM_STATE_PREPARED:
2041 prepared = 1;
2042 break;
2043 default:
2044 return -EBUSY;
2045 }
2046 memset(chmap, 0, sizeof(chmap));
2047 for (i = 0; i < ARRAY_SIZE(chmap); i++)
2048 chmap[i] = ucontrol->value.integer.value[i];
2049 if (!memcmp(chmap, per_pin->chmap, sizeof(chmap)))
2050 return 0;
2051 ca = hdmi_manual_channel_allocation(ARRAY_SIZE(chmap), chmap);
2052 if (ca < 0)
2053 return -EINVAL;
Anssi Hannula307229d2013-10-24 21:10:34 +03002054 if (spec->ops.chmap_validate) {
2055 err = spec->ops.chmap_validate(ca, ARRAY_SIZE(chmap), chmap);
2056 if (err)
2057 return err;
2058 }
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002059 mutex_lock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002060 per_pin->chmap_set = true;
2061 memcpy(per_pin->chmap, chmap, sizeof(chmap));
2062 if (prepared)
Takashi Iwaib0540872013-09-02 12:33:02 +02002063 hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002064 mutex_unlock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002065
2066 return 0;
2067}
2068
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002069static int generic_hdmi_build_pcms(struct hda_codec *codec)
2070{
2071 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002072 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002073
Stephen Warren384a48d2011-06-01 11:14:21 -06002074 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2075 struct hda_pcm *info;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002076 struct hda_pcm_stream *pstr;
2077
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002078 info = snd_hda_codec_pcm_new(codec, "HDMI %d", pin_idx);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002079 if (!info)
2080 return -ENOMEM;
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002081 spec->pcm_rec[pin_idx] = info;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002082 info->pcm_type = HDA_PCM_TYPE_HDMI;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002083 info->own_chmap = true;
Stephen Warren384a48d2011-06-01 11:14:21 -06002084
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002085 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
Stephen Warren384a48d2011-06-01 11:14:21 -06002086 pstr->substreams = 1;
2087 pstr->ops = generic_ops;
2088 /* other pstr fields are set in open */
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002089 }
2090
2091 return 0;
2092}
2093
David Henningsson0b6c49b2011-08-23 16:56:03 +02002094static int generic_hdmi_build_jack(struct hda_codec *codec, int pin_idx)
2095{
Takashi Iwai31ef2252011-12-01 17:41:36 +01002096 char hdmi_str[32] = "HDMI/DP";
David Henningsson0b6c49b2011-08-23 16:56:03 +02002097 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002098 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2099 int pcmdev = get_pcm_rec(spec, pin_idx)->device;
Takashi Iwai909cadc2015-11-12 11:52:13 +01002100 bool phantom_jack;
David Henningsson0b6c49b2011-08-23 16:56:03 +02002101
Takashi Iwai31ef2252011-12-01 17:41:36 +01002102 if (pcmdev > 0)
2103 sprintf(hdmi_str + strlen(hdmi_str), ",pcm=%d", pcmdev);
Takashi Iwai909cadc2015-11-12 11:52:13 +01002104 phantom_jack = !is_jack_detectable(codec, per_pin->pin_nid);
2105 if (phantom_jack)
David Henningsson30efd8d2013-02-22 10:16:28 +01002106 strncat(hdmi_str, " Phantom",
2107 sizeof(hdmi_str) - strlen(hdmi_str) - 1);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002108
Takashi Iwai909cadc2015-11-12 11:52:13 +01002109 return snd_hda_jack_add_kctl(codec, per_pin->pin_nid, hdmi_str,
2110 phantom_jack);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002111}
2112
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002113static int generic_hdmi_build_controls(struct hda_codec *codec)
2114{
2115 struct hdmi_spec *spec = codec->spec;
2116 int err;
Stephen Warren384a48d2011-06-01 11:14:21 -06002117 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002118
Stephen Warren384a48d2011-06-01 11:14:21 -06002119 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002120 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002121
2122 err = generic_hdmi_build_jack(codec, pin_idx);
2123 if (err < 0)
2124 return err;
2125
Takashi Iwaidcda5802012-10-12 17:24:51 +02002126 err = snd_hda_create_dig_out_ctls(codec,
2127 per_pin->pin_nid,
2128 per_pin->mux_nids[0],
2129 HDA_PCM_TYPE_HDMI);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002130 if (err < 0)
2131 return err;
Stephen Warren384a48d2011-06-01 11:14:21 -06002132 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -05002133
2134 /* add control for ELD Bytes */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002135 err = hdmi_create_eld_ctl(codec, pin_idx,
2136 get_pcm_rec(spec, pin_idx)->device);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -05002137
2138 if (err < 0)
2139 return err;
Takashi Iwai31ef2252011-12-01 17:41:36 +01002140
Takashi Iwai82b1d732011-12-20 15:53:07 +01002141 hdmi_present_sense(per_pin, 0);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002142 }
2143
Takashi Iwaid45e6882012-07-31 11:36:00 +02002144 /* add channel maps */
2145 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002146 struct hda_pcm *pcm;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002147 struct snd_pcm_chmap *chmap;
2148 struct snd_kcontrol *kctl;
2149 int i;
Takashi Iwai2ca320e2013-08-22 09:55:36 +02002150
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002151 pcm = spec->pcm_rec[pin_idx];
2152 if (!pcm || !pcm->pcm)
Takashi Iwai2ca320e2013-08-22 09:55:36 +02002153 break;
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002154 err = snd_pcm_add_chmap_ctls(pcm->pcm,
Takashi Iwaid45e6882012-07-31 11:36:00 +02002155 SNDRV_PCM_STREAM_PLAYBACK,
2156 NULL, 0, pin_idx, &chmap);
2157 if (err < 0)
2158 return err;
2159 /* override handlers */
2160 chmap->private_data = codec;
2161 kctl = chmap->kctl;
2162 for (i = 0; i < kctl->count; i++)
2163 kctl->vd[i].access |= SNDRV_CTL_ELEM_ACCESS_WRITE;
2164 kctl->info = hdmi_chmap_ctl_info;
2165 kctl->get = hdmi_chmap_ctl_get;
2166 kctl->put = hdmi_chmap_ctl_put;
2167 kctl->tlv.c = hdmi_chmap_ctl_tlv;
2168 }
2169
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002170 return 0;
2171}
2172
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002173static int generic_hdmi_init_per_pins(struct hda_codec *codec)
2174{
2175 struct hdmi_spec *spec = codec->spec;
2176 int pin_idx;
2177
2178 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002179 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002180
2181 per_pin->codec = codec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002182 mutex_init(&per_pin->lock);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002183 INIT_DELAYED_WORK(&per_pin->work, hdmi_repoll_eld);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002184 eld_proc_new(per_pin, pin_idx);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002185 }
2186 return 0;
2187}
2188
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002189static int generic_hdmi_init(struct hda_codec *codec)
2190{
2191 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002192 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002193
Stephen Warren384a48d2011-06-01 11:14:21 -06002194 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002195 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06002196 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06002197
2198 hdmi_init_pin(codec, pin_nid);
Takashi Iwai62f949b2014-09-11 14:06:53 +02002199 snd_hda_jack_detect_enable_callback(codec, pin_nid,
David Henningsson20ce9022013-12-04 10:19:41 +08002200 codec->jackpoll_interval > 0 ? jack_callback : NULL);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002201 }
2202 return 0;
2203}
2204
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002205static void hdmi_array_init(struct hdmi_spec *spec, int nums)
2206{
2207 snd_array_init(&spec->pins, sizeof(struct hdmi_spec_per_pin), nums);
2208 snd_array_init(&spec->cvts, sizeof(struct hdmi_spec_per_cvt), nums);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002209}
2210
2211static void hdmi_array_free(struct hdmi_spec *spec)
2212{
2213 snd_array_free(&spec->pins);
2214 snd_array_free(&spec->cvts);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002215}
2216
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002217static void generic_hdmi_free(struct hda_codec *codec)
2218{
2219 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002220 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002221
David Henningsson25adc132015-08-19 10:48:58 +02002222 if (is_haswell_plus(codec) || is_valleyview_plus(codec))
2223 snd_hdac_i915_register_notifier(NULL);
2224
Stephen Warren384a48d2011-06-01 11:14:21 -06002225 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002226 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06002227
Takashi Iwai2f35c632015-02-27 22:43:26 +01002228 cancel_delayed_work_sync(&per_pin->work);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002229 eld_proc_free(per_pin);
Stephen Warren384a48d2011-06-01 11:14:21 -06002230 }
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002231
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002232 hdmi_array_free(spec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002233 kfree(spec);
2234}
2235
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002236#ifdef CONFIG_PM
2237static int generic_hdmi_resume(struct hda_codec *codec)
2238{
2239 struct hdmi_spec *spec = codec->spec;
2240 int pin_idx;
2241
Pierre Ossmana2833682014-06-18 21:48:09 +02002242 codec->patch_ops.init(codec);
Takashi Iwaieeecd9d2015-02-25 15:18:50 +01002243 regcache_sync(codec->core.regmap);
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002244
2245 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2246 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2247 hdmi_present_sense(per_pin, 1);
2248 }
2249 return 0;
2250}
2251#endif
2252
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002253static const struct hda_codec_ops generic_hdmi_patch_ops = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002254 .init = generic_hdmi_init,
2255 .free = generic_hdmi_free,
2256 .build_pcms = generic_hdmi_build_pcms,
2257 .build_controls = generic_hdmi_build_controls,
2258 .unsol_event = hdmi_unsol_event,
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002259#ifdef CONFIG_PM
2260 .resume = generic_hdmi_resume,
2261#endif
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002262};
2263
Anssi Hannula307229d2013-10-24 21:10:34 +03002264static const struct hdmi_ops generic_standard_hdmi_ops = {
2265 .pin_get_eld = snd_hdmi_get_eld,
2266 .pin_get_slot_channel = hdmi_pin_get_slot_channel,
2267 .pin_set_slot_channel = hdmi_pin_set_slot_channel,
2268 .pin_setup_infoframe = hdmi_pin_setup_infoframe,
2269 .pin_hbr_setup = hdmi_pin_hbr_setup,
2270 .setup_stream = hdmi_setup_stream,
2271 .chmap_cea_alloc_validate_get_type = hdmi_chmap_cea_alloc_validate_get_type,
2272 .cea_alloc_to_tlv_chmap = hdmi_cea_alloc_to_tlv_chmap,
2273};
2274
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002275
2276static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
2277 hda_nid_t nid)
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002278{
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002279 struct hdmi_spec *spec = codec->spec;
2280 hda_nid_t conns[4];
2281 int nconns;
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002282
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002283 nconns = snd_hda_get_connections(codec, nid, conns, ARRAY_SIZE(conns));
2284 if (nconns == spec->num_cvts &&
2285 !memcmp(conns, spec->cvt_nids, spec->num_cvts * sizeof(hda_nid_t)))
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002286 return;
2287
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002288 /* override pins connection list */
Takashi Iwai4e76a882014-02-25 12:21:03 +01002289 codec_dbg(codec, "hdmi: haswell: override pin connection 0x%x\n", nid);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002290 snd_hda_override_conn_list(codec, nid, spec->num_cvts, spec->cvt_nids);
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002291}
2292
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002293#define INTEL_VENDOR_NID 0x08
2294#define INTEL_GET_VENDOR_VERB 0xf81
2295#define INTEL_SET_VENDOR_VERB 0x781
2296#define INTEL_EN_DP12 0x02 /* enable DP 1.2 features */
2297#define INTEL_EN_ALL_PIN_CVTS 0x01 /* enable 2nd & 3rd pins and convertors */
2298
2299static void intel_haswell_enable_all_pins(struct hda_codec *codec,
Takashi Iwai17df3f52013-05-08 08:09:34 +02002300 bool update_tree)
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002301{
2302 unsigned int vendor_param;
2303
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002304 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2305 INTEL_GET_VENDOR_VERB, 0);
2306 if (vendor_param == -1 || vendor_param & INTEL_EN_ALL_PIN_CVTS)
2307 return;
2308
2309 vendor_param |= INTEL_EN_ALL_PIN_CVTS;
2310 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2311 INTEL_SET_VENDOR_VERB, vendor_param);
2312 if (vendor_param == -1)
2313 return;
2314
Takashi Iwai17df3f52013-05-08 08:09:34 +02002315 if (update_tree)
2316 snd_hda_codec_update_widgets(codec);
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002317}
2318
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002319static void intel_haswell_fixup_enable_dp12(struct hda_codec *codec)
2320{
2321 unsigned int vendor_param;
2322
2323 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2324 INTEL_GET_VENDOR_VERB, 0);
2325 if (vendor_param == -1 || vendor_param & INTEL_EN_DP12)
2326 return;
2327
2328 /* enable DP1.2 mode */
2329 vendor_param |= INTEL_EN_DP12;
Takashi Iwaia551d912015-02-26 12:34:49 +01002330 snd_hdac_regmap_add_vendor_verb(&codec->core, INTEL_SET_VENDOR_VERB);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002331 snd_hda_codec_write_cache(codec, INTEL_VENDOR_NID, 0,
2332 INTEL_SET_VENDOR_VERB, vendor_param);
2333}
2334
Takashi Iwai17df3f52013-05-08 08:09:34 +02002335/* Haswell needs to re-issue the vendor-specific verbs before turning to D0.
2336 * Otherwise you may get severe h/w communication errors.
2337 */
2338static void haswell_set_power_state(struct hda_codec *codec, hda_nid_t fg,
2339 unsigned int power_state)
2340{
2341 if (power_state == AC_PWRST_D0) {
2342 intel_haswell_enable_all_pins(codec, false);
2343 intel_haswell_fixup_enable_dp12(codec);
2344 }
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002345
Takashi Iwai17df3f52013-05-08 08:09:34 +02002346 snd_hda_codec_read(codec, fg, 0, AC_VERB_SET_POWER_STATE, power_state);
2347 snd_hda_codec_set_power_to_all(codec, fg, power_state);
2348}
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002349
David Henningssonf0675d42015-09-03 11:51:34 +02002350static void intel_pin_eld_notify(void *audio_ptr, int port)
David Henningsson25adc132015-08-19 10:48:58 +02002351{
2352 struct hda_codec *codec = audio_ptr;
2353 int pin_nid = port + 0x04;
2354
2355 check_presence_and_report(codec, pin_nid);
2356}
2357
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002358static int patch_generic_hdmi(struct hda_codec *codec)
2359{
2360 struct hdmi_spec *spec;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002361
2362 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2363 if (spec == NULL)
2364 return -ENOMEM;
2365
Anssi Hannula307229d2013-10-24 21:10:34 +03002366 spec->ops = generic_standard_hdmi_ops;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002367 codec->spec = spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002368 hdmi_array_init(spec, 4);
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002369
Mengdong Lin75dcbe42014-01-08 15:55:32 -05002370 if (is_haswell_plus(codec)) {
Takashi Iwai17df3f52013-05-08 08:09:34 +02002371 intel_haswell_enable_all_pins(codec, true);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002372 intel_haswell_fixup_enable_dp12(codec);
Takashi Iwai17df3f52013-05-08 08:09:34 +02002373 }
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002374
Mengdong Lin2bd1f73f2015-04-29 17:43:43 +08002375 /* For Valleyview/Cherryview, only the display codec is in the display
2376 * power well and can use link_power ops to request/release the power.
2377 * For Haswell/Broadwell, the controller is also in the power well and
2378 * can cover the codec power request, and so need not set this flag.
2379 * For previous platforms, there is no such power well feature.
2380 */
Libin Yang03b135c2015-06-03 09:30:15 +08002381 if (is_valleyview_plus(codec) || is_skylake(codec))
Mengdong Lin2bd1f73f2015-04-29 17:43:43 +08002382 codec->core.link_power_control = 1;
2383
David Henningsson25adc132015-08-19 10:48:58 +02002384 if (is_haswell_plus(codec) || is_valleyview_plus(codec)) {
Mengdong Lin5b8620b2013-12-05 18:35:48 -05002385 codec->depop_delay = 0;
David Henningsson25adc132015-08-19 10:48:58 +02002386 spec->i915_audio_ops.audio_ptr = codec;
2387 spec->i915_audio_ops.pin_eld_notify = intel_pin_eld_notify;
2388 snd_hdac_i915_register_notifier(&spec->i915_audio_ops);
2389 }
Mengdong Lin5b8620b2013-12-05 18:35:48 -05002390
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002391 if (hdmi_parse_codec(codec) < 0) {
2392 codec->spec = NULL;
2393 kfree(spec);
2394 return -EINVAL;
2395 }
2396 codec->patch_ops = generic_hdmi_patch_ops;
Mengdong Lin75dcbe42014-01-08 15:55:32 -05002397 if (is_haswell_plus(codec)) {
Takashi Iwai17df3f52013-05-08 08:09:34 +02002398 codec->patch_ops.set_power_state = haswell_set_power_state;
Mengdong Lin5dc989b2013-08-26 21:35:41 -04002399 codec->dp_mst = true;
2400 }
Takashi Iwai17df3f52013-05-08 08:09:34 +02002401
Lu, Han2377c3c2015-06-09 16:50:38 +08002402 /* Enable runtime pm for HDMI audio codec of HSW/BDW/SKL/BYT/BSW */
2403 if (is_haswell_plus(codec) || is_valleyview_plus(codec))
2404 codec->auto_runtime_pm = 1;
2405
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002406 generic_hdmi_init_per_pins(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002407
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002408 init_channel_allocations();
2409
2410 return 0;
2411}
2412
2413/*
Stephen Warren3aaf8982011-06-01 11:14:19 -06002414 * Shared non-generic implementations
2415 */
2416
2417static int simple_playback_build_pcms(struct hda_codec *codec)
2418{
2419 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002420 struct hda_pcm *info;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002421 unsigned int chans;
2422 struct hda_pcm_stream *pstr;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002423 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002424
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002425 per_cvt = get_cvt(spec, 0);
2426 chans = get_wcaps(codec, per_cvt->cvt_nid);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002427 chans = get_wcaps_channels(chans);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002428
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002429 info = snd_hda_codec_pcm_new(codec, "HDMI 0");
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002430 if (!info)
2431 return -ENOMEM;
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002432 spec->pcm_rec[0] = info;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002433 info->pcm_type = HDA_PCM_TYPE_HDMI;
2434 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
2435 *pstr = spec->pcm_playback;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002436 pstr->nid = per_cvt->cvt_nid;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002437 if (pstr->channels_max <= 2 && chans && chans <= 16)
2438 pstr->channels_max = chans;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002439
2440 return 0;
2441}
2442
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002443/* unsolicited event for jack sensing */
2444static void simple_hdmi_unsol_event(struct hda_codec *codec,
2445 unsigned int res)
2446{
Takashi Iwai9dd8cf12012-06-21 10:43:15 +02002447 snd_hda_jack_set_dirty_all(codec);
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002448 snd_hda_jack_report_sync(codec);
2449}
2450
2451/* generic_hdmi_build_jack can be used for simple_hdmi, too,
2452 * as long as spec->pins[] is set correctly
2453 */
2454#define simple_hdmi_build_jack generic_hdmi_build_jack
2455
Stephen Warren3aaf8982011-06-01 11:14:19 -06002456static int simple_playback_build_controls(struct hda_codec *codec)
2457{
2458 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002459 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002460 int err;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002461
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002462 per_cvt = get_cvt(spec, 0);
Anssi Hannulac9a63382013-12-10 22:46:34 +02002463 err = snd_hda_create_dig_out_ctls(codec, per_cvt->cvt_nid,
2464 per_cvt->cvt_nid,
2465 HDA_PCM_TYPE_HDMI);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002466 if (err < 0)
2467 return err;
2468 return simple_hdmi_build_jack(codec, 0);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002469}
2470
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002471static int simple_playback_init(struct hda_codec *codec)
2472{
2473 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002474 struct hdmi_spec_per_pin *per_pin = get_pin(spec, 0);
2475 hda_nid_t pin = per_pin->pin_nid;
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002476
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002477 snd_hda_codec_write(codec, pin, 0,
2478 AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
2479 /* some codecs require to unmute the pin */
2480 if (get_wcaps(codec, pin) & AC_WCAP_OUT_AMP)
2481 snd_hda_codec_write(codec, pin, 0, AC_VERB_SET_AMP_GAIN_MUTE,
2482 AMP_OUT_UNMUTE);
Takashi Iwai62f949b2014-09-11 14:06:53 +02002483 snd_hda_jack_detect_enable(codec, pin);
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002484 return 0;
2485}
2486
Stephen Warren3aaf8982011-06-01 11:14:19 -06002487static void simple_playback_free(struct hda_codec *codec)
2488{
2489 struct hdmi_spec *spec = codec->spec;
2490
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002491 hdmi_array_free(spec);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002492 kfree(spec);
2493}
2494
2495/*
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002496 * Nvidia specific implementations
2497 */
2498
2499#define Nv_VERB_SET_Channel_Allocation 0xF79
2500#define Nv_VERB_SET_Info_Frame_Checksum 0xF7A
2501#define Nv_VERB_SET_Audio_Protection_On 0xF98
2502#define Nv_VERB_SET_Audio_Protection_Off 0xF99
2503
2504#define nvhdmi_master_con_nid_7x 0x04
2505#define nvhdmi_master_pin_nid_7x 0x05
2506
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002507static const hda_nid_t nvhdmi_con_nids_7x[4] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002508 /*front, rear, clfe, rear_surr */
2509 0x6, 0x8, 0xa, 0xc,
2510};
2511
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002512static const struct hda_verb nvhdmi_basic_init_7x_2ch[] = {
2513 /* set audio protect on */
2514 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2515 /* enable digital output on pin widget */
2516 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2517 {} /* terminator */
2518};
2519
2520static const struct hda_verb nvhdmi_basic_init_7x_8ch[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002521 /* set audio protect on */
2522 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2523 /* enable digital output on pin widget */
2524 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2525 { 0x7, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2526 { 0x9, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2527 { 0xb, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2528 { 0xd, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2529 {} /* terminator */
2530};
2531
2532#ifdef LIMITED_RATE_FMT_SUPPORT
2533/* support only the safe format and rate */
2534#define SUPPORTED_RATES SNDRV_PCM_RATE_48000
2535#define SUPPORTED_MAXBPS 16
2536#define SUPPORTED_FORMATS SNDRV_PCM_FMTBIT_S16_LE
2537#else
2538/* support all rates and formats */
2539#define SUPPORTED_RATES \
2540 (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |\
2541 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |\
2542 SNDRV_PCM_RATE_192000)
2543#define SUPPORTED_MAXBPS 24
2544#define SUPPORTED_FORMATS \
2545 (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
2546#endif
2547
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002548static int nvhdmi_7x_init_2ch(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002549{
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002550 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_2ch);
2551 return 0;
2552}
2553
2554static int nvhdmi_7x_init_8ch(struct hda_codec *codec)
2555{
2556 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_8ch);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002557 return 0;
2558}
2559
Nitin Daga393004b2011-01-10 21:49:31 +05302560static unsigned int channels_2_6_8[] = {
2561 2, 6, 8
2562};
2563
2564static unsigned int channels_2_8[] = {
2565 2, 8
2566};
2567
2568static struct snd_pcm_hw_constraint_list hw_constraints_2_6_8_channels = {
2569 .count = ARRAY_SIZE(channels_2_6_8),
2570 .list = channels_2_6_8,
2571 .mask = 0,
2572};
2573
2574static struct snd_pcm_hw_constraint_list hw_constraints_2_8_channels = {
2575 .count = ARRAY_SIZE(channels_2_8),
2576 .list = channels_2_8,
2577 .mask = 0,
2578};
2579
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002580static int simple_playback_pcm_open(struct hda_pcm_stream *hinfo,
2581 struct hda_codec *codec,
2582 struct snd_pcm_substream *substream)
2583{
2584 struct hdmi_spec *spec = codec->spec;
Nitin Daga393004b2011-01-10 21:49:31 +05302585 struct snd_pcm_hw_constraint_list *hw_constraints_channels = NULL;
2586
Takashi Iwaib9a94a92015-10-01 16:20:04 +02002587 switch (codec->preset->vendor_id) {
Nitin Daga393004b2011-01-10 21:49:31 +05302588 case 0x10de0002:
2589 case 0x10de0003:
2590 case 0x10de0005:
2591 case 0x10de0006:
2592 hw_constraints_channels = &hw_constraints_2_8_channels;
2593 break;
2594 case 0x10de0007:
2595 hw_constraints_channels = &hw_constraints_2_6_8_channels;
2596 break;
2597 default:
2598 break;
2599 }
2600
2601 if (hw_constraints_channels != NULL) {
2602 snd_pcm_hw_constraint_list(substream->runtime, 0,
2603 SNDRV_PCM_HW_PARAM_CHANNELS,
2604 hw_constraints_channels);
Takashi Iwaiad09fc92011-01-14 09:42:27 +01002605 } else {
2606 snd_pcm_hw_constraint_step(substream->runtime, 0,
2607 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Nitin Daga393004b2011-01-10 21:49:31 +05302608 }
2609
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002610 return snd_hda_multi_out_dig_open(codec, &spec->multiout);
2611}
2612
2613static int simple_playback_pcm_close(struct hda_pcm_stream *hinfo,
2614 struct hda_codec *codec,
2615 struct snd_pcm_substream *substream)
2616{
2617 struct hdmi_spec *spec = codec->spec;
2618 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2619}
2620
2621static int simple_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
2622 struct hda_codec *codec,
2623 unsigned int stream_tag,
2624 unsigned int format,
2625 struct snd_pcm_substream *substream)
2626{
2627 struct hdmi_spec *spec = codec->spec;
2628 return snd_hda_multi_out_dig_prepare(codec, &spec->multiout,
2629 stream_tag, format, substream);
2630}
2631
Takashi Iwaid0b12522012-06-15 14:34:42 +02002632static const struct hda_pcm_stream simple_pcm_playback = {
2633 .substreams = 1,
2634 .channels_min = 2,
2635 .channels_max = 2,
2636 .ops = {
2637 .open = simple_playback_pcm_open,
2638 .close = simple_playback_pcm_close,
2639 .prepare = simple_playback_pcm_prepare
2640 },
2641};
2642
2643static const struct hda_codec_ops simple_hdmi_patch_ops = {
2644 .build_controls = simple_playback_build_controls,
2645 .build_pcms = simple_playback_build_pcms,
2646 .init = simple_playback_init,
2647 .free = simple_playback_free,
Takashi Iwai250e41a2012-06-15 14:40:21 +02002648 .unsol_event = simple_hdmi_unsol_event,
Takashi Iwaid0b12522012-06-15 14:34:42 +02002649};
2650
2651static int patch_simple_hdmi(struct hda_codec *codec,
2652 hda_nid_t cvt_nid, hda_nid_t pin_nid)
2653{
2654 struct hdmi_spec *spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002655 struct hdmi_spec_per_cvt *per_cvt;
2656 struct hdmi_spec_per_pin *per_pin;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002657
2658 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2659 if (!spec)
2660 return -ENOMEM;
2661
2662 codec->spec = spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002663 hdmi_array_init(spec, 1);
Takashi Iwaid0b12522012-06-15 14:34:42 +02002664
2665 spec->multiout.num_dacs = 0; /* no analog */
2666 spec->multiout.max_channels = 2;
2667 spec->multiout.dig_out_nid = cvt_nid;
2668 spec->num_cvts = 1;
2669 spec->num_pins = 1;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002670 per_pin = snd_array_new(&spec->pins);
2671 per_cvt = snd_array_new(&spec->cvts);
2672 if (!per_pin || !per_cvt) {
2673 simple_playback_free(codec);
2674 return -ENOMEM;
2675 }
2676 per_cvt->cvt_nid = cvt_nid;
2677 per_pin->pin_nid = pin_nid;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002678 spec->pcm_playback = simple_pcm_playback;
2679
2680 codec->patch_ops = simple_hdmi_patch_ops;
2681
2682 return 0;
2683}
2684
Aaron Plattner1f348522011-04-06 17:19:04 -07002685static void nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec *codec,
2686 int channels)
2687{
2688 unsigned int chanmask;
2689 int chan = channels ? (channels - 1) : 1;
2690
2691 switch (channels) {
2692 default:
2693 case 0:
2694 case 2:
2695 chanmask = 0x00;
2696 break;
2697 case 4:
2698 chanmask = 0x08;
2699 break;
2700 case 6:
2701 chanmask = 0x0b;
2702 break;
2703 case 8:
2704 chanmask = 0x13;
2705 break;
2706 }
2707
2708 /* Set the audio infoframe channel allocation and checksum fields. The
2709 * channel count is computed implicitly by the hardware. */
2710 snd_hda_codec_write(codec, 0x1, 0,
2711 Nv_VERB_SET_Channel_Allocation, chanmask);
2712
2713 snd_hda_codec_write(codec, 0x1, 0,
2714 Nv_VERB_SET_Info_Frame_Checksum,
2715 (0x71 - chan - chanmask));
2716}
2717
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002718static int nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream *hinfo,
2719 struct hda_codec *codec,
2720 struct snd_pcm_substream *substream)
2721{
2722 struct hdmi_spec *spec = codec->spec;
2723 int i;
2724
2725 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x,
2726 0, AC_VERB_SET_CHANNEL_STREAMID, 0);
2727 for (i = 0; i < 4; i++) {
2728 /* set the stream id */
2729 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2730 AC_VERB_SET_CHANNEL_STREAMID, 0);
2731 /* set the stream format */
2732 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2733 AC_VERB_SET_STREAM_FORMAT, 0);
2734 }
2735
Aaron Plattner1f348522011-04-06 17:19:04 -07002736 /* The audio hardware sends a channel count of 0x7 (8ch) when all the
2737 * streams are disabled. */
2738 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
2739
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002740 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2741}
2742
2743static int nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream *hinfo,
2744 struct hda_codec *codec,
2745 unsigned int stream_tag,
2746 unsigned int format,
2747 struct snd_pcm_substream *substream)
2748{
2749 int chs;
Takashi Iwai112daa72011-11-02 21:40:06 +01002750 unsigned int dataDCC2, channel_id;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002751 int i;
Stephen Warren7c9359762011-06-01 11:14:17 -06002752 struct hdmi_spec *spec = codec->spec;
Takashi Iwaie3245cd2012-05-10 10:21:29 +02002753 struct hda_spdif_out *spdif;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002754 struct hdmi_spec_per_cvt *per_cvt;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002755
2756 mutex_lock(&codec->spdif_mutex);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002757 per_cvt = get_cvt(spec, 0);
2758 spdif = snd_hda_spdif_out_of_nid(codec, per_cvt->cvt_nid);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002759
2760 chs = substream->runtime->channels;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002761
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002762 dataDCC2 = 0x2;
2763
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002764 /* turn off SPDIF once; otherwise the IEC958 bits won't be updated */
Stephen Warren7c9359762011-06-01 11:14:17 -06002765 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002766 snd_hda_codec_write(codec,
2767 nvhdmi_master_con_nid_7x,
2768 0,
2769 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c9359762011-06-01 11:14:17 -06002770 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002771
2772 /* set the stream id */
2773 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
2774 AC_VERB_SET_CHANNEL_STREAMID, (stream_tag << 4) | 0x0);
2775
2776 /* set the stream format */
2777 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
2778 AC_VERB_SET_STREAM_FORMAT, format);
2779
2780 /* turn on again (if needed) */
2781 /* enable and set the channel status audio/data flag */
Stephen Warren7c9359762011-06-01 11:14:17 -06002782 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002783 snd_hda_codec_write(codec,
2784 nvhdmi_master_con_nid_7x,
2785 0,
2786 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c9359762011-06-01 11:14:17 -06002787 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002788 snd_hda_codec_write(codec,
2789 nvhdmi_master_con_nid_7x,
2790 0,
2791 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
2792 }
2793
2794 for (i = 0; i < 4; i++) {
2795 if (chs == 2)
2796 channel_id = 0;
2797 else
2798 channel_id = i * 2;
2799
2800 /* turn off SPDIF once;
2801 *otherwise the IEC958 bits won't be updated
2802 */
2803 if (codec->spdif_status_reset &&
Stephen Warren7c9359762011-06-01 11:14:17 -06002804 (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002805 snd_hda_codec_write(codec,
2806 nvhdmi_con_nids_7x[i],
2807 0,
2808 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c9359762011-06-01 11:14:17 -06002809 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002810 /* set the stream id */
2811 snd_hda_codec_write(codec,
2812 nvhdmi_con_nids_7x[i],
2813 0,
2814 AC_VERB_SET_CHANNEL_STREAMID,
2815 (stream_tag << 4) | channel_id);
2816 /* set the stream format */
2817 snd_hda_codec_write(codec,
2818 nvhdmi_con_nids_7x[i],
2819 0,
2820 AC_VERB_SET_STREAM_FORMAT,
2821 format);
2822 /* turn on again (if needed) */
2823 /* enable and set the channel status audio/data flag */
2824 if (codec->spdif_status_reset &&
Stephen Warren7c9359762011-06-01 11:14:17 -06002825 (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002826 snd_hda_codec_write(codec,
2827 nvhdmi_con_nids_7x[i],
2828 0,
2829 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c9359762011-06-01 11:14:17 -06002830 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002831 snd_hda_codec_write(codec,
2832 nvhdmi_con_nids_7x[i],
2833 0,
2834 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
2835 }
2836 }
2837
Aaron Plattner1f348522011-04-06 17:19:04 -07002838 nvhdmi_8ch_7x_set_info_frame_parameters(codec, chs);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002839
2840 mutex_unlock(&codec->spdif_mutex);
2841 return 0;
2842}
2843
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002844static const struct hda_pcm_stream nvhdmi_pcm_playback_8ch_7x = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002845 .substreams = 1,
2846 .channels_min = 2,
2847 .channels_max = 8,
2848 .nid = nvhdmi_master_con_nid_7x,
2849 .rates = SUPPORTED_RATES,
2850 .maxbps = SUPPORTED_MAXBPS,
2851 .formats = SUPPORTED_FORMATS,
2852 .ops = {
2853 .open = simple_playback_pcm_open,
2854 .close = nvhdmi_8ch_7x_pcm_close,
2855 .prepare = nvhdmi_8ch_7x_pcm_prepare
2856 },
2857};
2858
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002859static int patch_nvhdmi_2ch(struct hda_codec *codec)
2860{
2861 struct hdmi_spec *spec;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002862 int err = patch_simple_hdmi(codec, nvhdmi_master_con_nid_7x,
2863 nvhdmi_master_pin_nid_7x);
2864 if (err < 0)
2865 return err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002866
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002867 codec->patch_ops.init = nvhdmi_7x_init_2ch;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002868 /* override the PCM rates, etc, as the codec doesn't give full list */
2869 spec = codec->spec;
2870 spec->pcm_playback.rates = SUPPORTED_RATES;
2871 spec->pcm_playback.maxbps = SUPPORTED_MAXBPS;
2872 spec->pcm_playback.formats = SUPPORTED_FORMATS;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002873 return 0;
2874}
2875
Takashi Iwai53775b02012-08-01 12:17:41 +02002876static int nvhdmi_7x_8ch_build_pcms(struct hda_codec *codec)
2877{
2878 struct hdmi_spec *spec = codec->spec;
2879 int err = simple_playback_build_pcms(codec);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002880 if (!err) {
2881 struct hda_pcm *info = get_pcm_rec(spec, 0);
2882 info->own_chmap = true;
2883 }
Takashi Iwai53775b02012-08-01 12:17:41 +02002884 return err;
2885}
2886
2887static int nvhdmi_7x_8ch_build_controls(struct hda_codec *codec)
2888{
2889 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002890 struct hda_pcm *info;
Takashi Iwai53775b02012-08-01 12:17:41 +02002891 struct snd_pcm_chmap *chmap;
2892 int err;
2893
2894 err = simple_playback_build_controls(codec);
2895 if (err < 0)
2896 return err;
2897
2898 /* add channel maps */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002899 info = get_pcm_rec(spec, 0);
2900 err = snd_pcm_add_chmap_ctls(info->pcm,
Takashi Iwai53775b02012-08-01 12:17:41 +02002901 SNDRV_PCM_STREAM_PLAYBACK,
2902 snd_pcm_alt_chmaps, 8, 0, &chmap);
2903 if (err < 0)
2904 return err;
Takashi Iwaib9a94a92015-10-01 16:20:04 +02002905 switch (codec->preset->vendor_id) {
Takashi Iwai53775b02012-08-01 12:17:41 +02002906 case 0x10de0002:
2907 case 0x10de0003:
2908 case 0x10de0005:
2909 case 0x10de0006:
2910 chmap->channel_mask = (1U << 2) | (1U << 8);
2911 break;
2912 case 0x10de0007:
2913 chmap->channel_mask = (1U << 2) | (1U << 6) | (1U << 8);
2914 }
2915 return 0;
2916}
2917
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002918static int patch_nvhdmi_8ch_7x(struct hda_codec *codec)
2919{
2920 struct hdmi_spec *spec;
2921 int err = patch_nvhdmi_2ch(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002922 if (err < 0)
2923 return err;
2924 spec = codec->spec;
2925 spec->multiout.max_channels = 8;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002926 spec->pcm_playback = nvhdmi_pcm_playback_8ch_7x;
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002927 codec->patch_ops.init = nvhdmi_7x_init_8ch;
Takashi Iwai53775b02012-08-01 12:17:41 +02002928 codec->patch_ops.build_pcms = nvhdmi_7x_8ch_build_pcms;
2929 codec->patch_ops.build_controls = nvhdmi_7x_8ch_build_controls;
Aaron Plattner1f348522011-04-06 17:19:04 -07002930
2931 /* Initialize the audio infoframe channel mask and checksum to something
2932 * valid */
2933 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
2934
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002935 return 0;
2936}
2937
2938/*
Anssi Hannula611885b2013-11-03 17:15:00 +02002939 * NVIDIA codecs ignore ASP mapping for 2ch - confirmed on:
2940 * - 0x10de0015
2941 * - 0x10de0040
2942 */
2943static int nvhdmi_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
2944 int channels)
2945{
2946 if (cap->ca_index == 0x00 && channels == 2)
2947 return SNDRV_CTL_TLVT_CHMAP_FIXED;
2948
2949 return hdmi_chmap_cea_alloc_validate_get_type(cap, channels);
2950}
2951
2952static int nvhdmi_chmap_validate(int ca, int chs, unsigned char *map)
2953{
2954 if (ca == 0x00 && (map[0] != SNDRV_CHMAP_FL || map[1] != SNDRV_CHMAP_FR))
2955 return -EINVAL;
2956
2957 return 0;
2958}
2959
2960static int patch_nvhdmi(struct hda_codec *codec)
2961{
2962 struct hdmi_spec *spec;
2963 int err;
2964
2965 err = patch_generic_hdmi(codec);
2966 if (err)
2967 return err;
2968
2969 spec = codec->spec;
Stephen Warren75fae112014-01-30 11:52:16 -07002970 spec->dyn_pin_out = true;
Anssi Hannula611885b2013-11-03 17:15:00 +02002971
2972 spec->ops.chmap_cea_alloc_validate_get_type =
2973 nvhdmi_chmap_cea_alloc_validate_get_type;
2974 spec->ops.chmap_validate = nvhdmi_chmap_validate;
2975
2976 return 0;
2977}
2978
2979/*
Thierry Reding26e9a962015-05-05 14:56:20 +02002980 * The HDA codec on NVIDIA Tegra contains two scratch registers that are
2981 * accessed using vendor-defined verbs. These registers can be used for
2982 * interoperability between the HDA and HDMI drivers.
2983 */
2984
2985/* Audio Function Group node */
2986#define NVIDIA_AFG_NID 0x01
2987
2988/*
2989 * The SCRATCH0 register is used to notify the HDMI codec of changes in audio
2990 * format. On Tegra, bit 31 is used as a trigger that causes an interrupt to
2991 * be raised in the HDMI codec. The remainder of the bits is arbitrary. This
2992 * implementation stores the HDA format (see AC_FMT_*) in bits [15:0] and an
2993 * additional bit (at position 30) to signal the validity of the format.
2994 *
2995 * | 31 | 30 | 29 16 | 15 0 |
2996 * +---------+-------+--------+--------+
2997 * | TRIGGER | VALID | UNUSED | FORMAT |
2998 * +-----------------------------------|
2999 *
3000 * Note that for the trigger bit to take effect it needs to change value
3001 * (i.e. it needs to be toggled).
3002 */
3003#define NVIDIA_GET_SCRATCH0 0xfa6
3004#define NVIDIA_SET_SCRATCH0_BYTE0 0xfa7
3005#define NVIDIA_SET_SCRATCH0_BYTE1 0xfa8
3006#define NVIDIA_SET_SCRATCH0_BYTE2 0xfa9
3007#define NVIDIA_SET_SCRATCH0_BYTE3 0xfaa
3008#define NVIDIA_SCRATCH_TRIGGER (1 << 7)
3009#define NVIDIA_SCRATCH_VALID (1 << 6)
3010
3011#define NVIDIA_GET_SCRATCH1 0xfab
3012#define NVIDIA_SET_SCRATCH1_BYTE0 0xfac
3013#define NVIDIA_SET_SCRATCH1_BYTE1 0xfad
3014#define NVIDIA_SET_SCRATCH1_BYTE2 0xfae
3015#define NVIDIA_SET_SCRATCH1_BYTE3 0xfaf
3016
3017/*
3018 * The format parameter is the HDA audio format (see AC_FMT_*). If set to 0,
3019 * the format is invalidated so that the HDMI codec can be disabled.
3020 */
3021static void tegra_hdmi_set_format(struct hda_codec *codec, unsigned int format)
3022{
3023 unsigned int value;
3024
3025 /* bits [31:30] contain the trigger and valid bits */
3026 value = snd_hda_codec_read(codec, NVIDIA_AFG_NID, 0,
3027 NVIDIA_GET_SCRATCH0, 0);
3028 value = (value >> 24) & 0xff;
3029
3030 /* bits [15:0] are used to store the HDA format */
3031 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3032 NVIDIA_SET_SCRATCH0_BYTE0,
3033 (format >> 0) & 0xff);
3034 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3035 NVIDIA_SET_SCRATCH0_BYTE1,
3036 (format >> 8) & 0xff);
3037
3038 /* bits [16:24] are unused */
3039 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3040 NVIDIA_SET_SCRATCH0_BYTE2, 0);
3041
3042 /*
3043 * Bit 30 signals that the data is valid and hence that HDMI audio can
3044 * be enabled.
3045 */
3046 if (format == 0)
3047 value &= ~NVIDIA_SCRATCH_VALID;
3048 else
3049 value |= NVIDIA_SCRATCH_VALID;
3050
3051 /*
3052 * Whenever the trigger bit is toggled, an interrupt is raised in the
3053 * HDMI codec. The HDMI driver will use that as trigger to update its
3054 * configuration.
3055 */
3056 value ^= NVIDIA_SCRATCH_TRIGGER;
3057
3058 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3059 NVIDIA_SET_SCRATCH0_BYTE3, value);
3060}
3061
3062static int tegra_hdmi_pcm_prepare(struct hda_pcm_stream *hinfo,
3063 struct hda_codec *codec,
3064 unsigned int stream_tag,
3065 unsigned int format,
3066 struct snd_pcm_substream *substream)
3067{
3068 int err;
3069
3070 err = generic_hdmi_playback_pcm_prepare(hinfo, codec, stream_tag,
3071 format, substream);
3072 if (err < 0)
3073 return err;
3074
3075 /* notify the HDMI codec of the format change */
3076 tegra_hdmi_set_format(codec, format);
3077
3078 return 0;
3079}
3080
3081static int tegra_hdmi_pcm_cleanup(struct hda_pcm_stream *hinfo,
3082 struct hda_codec *codec,
3083 struct snd_pcm_substream *substream)
3084{
3085 /* invalidate the format in the HDMI codec */
3086 tegra_hdmi_set_format(codec, 0);
3087
3088 return generic_hdmi_playback_pcm_cleanup(hinfo, codec, substream);
3089}
3090
3091static struct hda_pcm *hda_find_pcm_by_type(struct hda_codec *codec, int type)
3092{
3093 struct hdmi_spec *spec = codec->spec;
3094 unsigned int i;
3095
3096 for (i = 0; i < spec->num_pins; i++) {
3097 struct hda_pcm *pcm = get_pcm_rec(spec, i);
3098
3099 if (pcm->pcm_type == type)
3100 return pcm;
3101 }
3102
3103 return NULL;
3104}
3105
3106static int tegra_hdmi_build_pcms(struct hda_codec *codec)
3107{
3108 struct hda_pcm_stream *stream;
3109 struct hda_pcm *pcm;
3110 int err;
3111
3112 err = generic_hdmi_build_pcms(codec);
3113 if (err < 0)
3114 return err;
3115
3116 pcm = hda_find_pcm_by_type(codec, HDA_PCM_TYPE_HDMI);
3117 if (!pcm)
3118 return -ENODEV;
3119
3120 /*
3121 * Override ->prepare() and ->cleanup() operations to notify the HDMI
3122 * codec about format changes.
3123 */
3124 stream = &pcm->stream[SNDRV_PCM_STREAM_PLAYBACK];
3125 stream->ops.prepare = tegra_hdmi_pcm_prepare;
3126 stream->ops.cleanup = tegra_hdmi_pcm_cleanup;
3127
3128 return 0;
3129}
3130
3131static int patch_tegra_hdmi(struct hda_codec *codec)
3132{
3133 int err;
3134
3135 err = patch_generic_hdmi(codec);
3136 if (err)
3137 return err;
3138
3139 codec->patch_ops.build_pcms = tegra_hdmi_build_pcms;
3140
3141 return 0;
3142}
3143
3144/*
Anssi Hannula5a6135842013-10-24 21:10:35 +03003145 * ATI/AMD-specific implementations
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003146 */
3147
Anssi Hannula5a6135842013-10-24 21:10:35 +03003148#define is_amdhdmi_rev3_or_later(codec) \
Takashi Iwai7639a062015-03-03 10:07:24 +01003149 ((codec)->core.vendor_id == 0x1002aa01 && \
3150 ((codec)->core.revision_id & 0xff00) >= 0x0300)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003151#define has_amd_full_remap_support(codec) is_amdhdmi_rev3_or_later(codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003152
Anssi Hannula5a6135842013-10-24 21:10:35 +03003153/* ATI/AMD specific HDA pin verbs, see the AMD HDA Verbs specification */
3154#define ATI_VERB_SET_CHANNEL_ALLOCATION 0x771
3155#define ATI_VERB_SET_DOWNMIX_INFO 0x772
3156#define ATI_VERB_SET_MULTICHANNEL_01 0x777
3157#define ATI_VERB_SET_MULTICHANNEL_23 0x778
3158#define ATI_VERB_SET_MULTICHANNEL_45 0x779
3159#define ATI_VERB_SET_MULTICHANNEL_67 0x77a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003160#define ATI_VERB_SET_HBR_CONTROL 0x77c
Anssi Hannula5a6135842013-10-24 21:10:35 +03003161#define ATI_VERB_SET_MULTICHANNEL_1 0x785
3162#define ATI_VERB_SET_MULTICHANNEL_3 0x786
3163#define ATI_VERB_SET_MULTICHANNEL_5 0x787
3164#define ATI_VERB_SET_MULTICHANNEL_7 0x788
3165#define ATI_VERB_SET_MULTICHANNEL_MODE 0x789
3166#define ATI_VERB_GET_CHANNEL_ALLOCATION 0xf71
3167#define ATI_VERB_GET_DOWNMIX_INFO 0xf72
3168#define ATI_VERB_GET_MULTICHANNEL_01 0xf77
3169#define ATI_VERB_GET_MULTICHANNEL_23 0xf78
3170#define ATI_VERB_GET_MULTICHANNEL_45 0xf79
3171#define ATI_VERB_GET_MULTICHANNEL_67 0xf7a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003172#define ATI_VERB_GET_HBR_CONTROL 0xf7c
Anssi Hannula5a6135842013-10-24 21:10:35 +03003173#define ATI_VERB_GET_MULTICHANNEL_1 0xf85
3174#define ATI_VERB_GET_MULTICHANNEL_3 0xf86
3175#define ATI_VERB_GET_MULTICHANNEL_5 0xf87
3176#define ATI_VERB_GET_MULTICHANNEL_7 0xf88
3177#define ATI_VERB_GET_MULTICHANNEL_MODE 0xf89
3178
Anssi Hannula84d69e72013-10-24 21:10:38 +03003179/* AMD specific HDA cvt verbs */
3180#define ATI_VERB_SET_RAMP_RATE 0x770
3181#define ATI_VERB_GET_RAMP_RATE 0xf70
3182
Anssi Hannula5a6135842013-10-24 21:10:35 +03003183#define ATI_OUT_ENABLE 0x1
3184
3185#define ATI_MULTICHANNEL_MODE_PAIRED 0
3186#define ATI_MULTICHANNEL_MODE_SINGLE 1
3187
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003188#define ATI_HBR_CAPABLE 0x01
3189#define ATI_HBR_ENABLE 0x10
3190
Anssi Hannula89250f82013-10-24 21:10:36 +03003191static int atihdmi_pin_get_eld(struct hda_codec *codec, hda_nid_t nid,
3192 unsigned char *buf, int *eld_size)
3193{
3194 /* call hda_eld.c ATI/AMD-specific function */
3195 return snd_hdmi_get_eld_ati(codec, nid, buf, eld_size,
3196 is_amdhdmi_rev3_or_later(codec));
3197}
3198
Anssi Hannula5a6135842013-10-24 21:10:35 +03003199static void atihdmi_pin_setup_infoframe(struct hda_codec *codec, hda_nid_t pin_nid, int ca,
3200 int active_channels, int conn_type)
3201{
3202 snd_hda_codec_write(codec, pin_nid, 0, ATI_VERB_SET_CHANNEL_ALLOCATION, ca);
3203}
3204
3205static int atihdmi_paired_swap_fc_lfe(int pos)
3206{
3207 /*
3208 * ATI/AMD have automatic FC/LFE swap built-in
3209 * when in pairwise mapping mode.
3210 */
3211
3212 switch (pos) {
3213 /* see channel_allocations[].speakers[] */
3214 case 2: return 3;
3215 case 3: return 2;
3216 default: break;
3217 }
3218
3219 return pos;
3220}
3221
3222static int atihdmi_paired_chmap_validate(int ca, int chs, unsigned char *map)
3223{
3224 struct cea_channel_speaker_allocation *cap;
3225 int i, j;
3226
3227 /* check that only channel pairs need to be remapped on old pre-rev3 ATI/AMD */
3228
3229 cap = &channel_allocations[get_channel_allocation_order(ca)];
3230 for (i = 0; i < chs; ++i) {
3231 int mask = to_spk_mask(map[i]);
3232 bool ok = false;
3233 bool companion_ok = false;
3234
3235 if (!mask)
3236 continue;
3237
3238 for (j = 0 + i % 2; j < 8; j += 2) {
3239 int chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j);
3240 if (cap->speakers[chan_idx] == mask) {
3241 /* channel is in a supported position */
3242 ok = true;
3243
3244 if (i % 2 == 0 && i + 1 < chs) {
3245 /* even channel, check the odd companion */
3246 int comp_chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j + 1);
3247 int comp_mask_req = to_spk_mask(map[i+1]);
3248 int comp_mask_act = cap->speakers[comp_chan_idx];
3249
3250 if (comp_mask_req == comp_mask_act)
3251 companion_ok = true;
3252 else
3253 return -EINVAL;
3254 }
3255 break;
3256 }
3257 }
3258
3259 if (!ok)
3260 return -EINVAL;
3261
3262 if (companion_ok)
3263 i++; /* companion channel already checked */
3264 }
3265
3266 return 0;
3267}
3268
3269static int atihdmi_pin_set_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
3270 int hdmi_slot, int stream_channel)
3271{
3272 int verb;
3273 int ati_channel_setup = 0;
3274
3275 if (hdmi_slot > 7)
3276 return -EINVAL;
3277
3278 if (!has_amd_full_remap_support(codec)) {
3279 hdmi_slot = atihdmi_paired_swap_fc_lfe(hdmi_slot);
3280
3281 /* In case this is an odd slot but without stream channel, do not
3282 * disable the slot since the corresponding even slot could have a
3283 * channel. In case neither have a channel, the slot pair will be
3284 * disabled when this function is called for the even slot. */
3285 if (hdmi_slot % 2 != 0 && stream_channel == 0xf)
3286 return 0;
3287
3288 hdmi_slot -= hdmi_slot % 2;
3289
3290 if (stream_channel != 0xf)
3291 stream_channel -= stream_channel % 2;
3292 }
3293
3294 verb = ATI_VERB_SET_MULTICHANNEL_01 + hdmi_slot/2 + (hdmi_slot % 2) * 0x00e;
3295
3296 /* ati_channel_setup format: [7..4] = stream_channel_id, [1] = mute, [0] = enable */
3297
3298 if (stream_channel != 0xf)
3299 ati_channel_setup = (stream_channel << 4) | ATI_OUT_ENABLE;
3300
3301 return snd_hda_codec_write(codec, pin_nid, 0, verb, ati_channel_setup);
3302}
3303
3304static int atihdmi_pin_get_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
3305 int asp_slot)
3306{
3307 bool was_odd = false;
3308 int ati_asp_slot = asp_slot;
3309 int verb;
3310 int ati_channel_setup;
3311
3312 if (asp_slot > 7)
3313 return -EINVAL;
3314
3315 if (!has_amd_full_remap_support(codec)) {
3316 ati_asp_slot = atihdmi_paired_swap_fc_lfe(asp_slot);
3317 if (ati_asp_slot % 2 != 0) {
3318 ati_asp_slot -= 1;
3319 was_odd = true;
3320 }
3321 }
3322
3323 verb = ATI_VERB_GET_MULTICHANNEL_01 + ati_asp_slot/2 + (ati_asp_slot % 2) * 0x00e;
3324
3325 ati_channel_setup = snd_hda_codec_read(codec, pin_nid, 0, verb, 0);
3326
3327 if (!(ati_channel_setup & ATI_OUT_ENABLE))
3328 return 0xf;
3329
3330 return ((ati_channel_setup & 0xf0) >> 4) + !!was_odd;
3331}
3332
3333static int atihdmi_paired_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
3334 int channels)
3335{
3336 int c;
3337
3338 /*
3339 * Pre-rev3 ATI/AMD codecs operate in a paired channel mode, so
3340 * we need to take that into account (a single channel may take 2
3341 * channel slots if we need to carry a silent channel next to it).
3342 * On Rev3+ AMD codecs this function is not used.
3343 */
3344 int chanpairs = 0;
3345
3346 /* We only produce even-numbered channel count TLVs */
3347 if ((channels % 2) != 0)
3348 return -1;
3349
3350 for (c = 0; c < 7; c += 2) {
3351 if (cap->speakers[c] || cap->speakers[c+1])
3352 chanpairs++;
3353 }
3354
3355 if (chanpairs * 2 != channels)
3356 return -1;
3357
3358 return SNDRV_CTL_TLVT_CHMAP_PAIRED;
3359}
3360
3361static void atihdmi_paired_cea_alloc_to_tlv_chmap(struct cea_channel_speaker_allocation *cap,
3362 unsigned int *chmap, int channels)
3363{
3364 /* produce paired maps for pre-rev3 ATI/AMD codecs */
3365 int count = 0;
3366 int c;
3367
3368 for (c = 7; c >= 0; c--) {
3369 int chan = 7 - atihdmi_paired_swap_fc_lfe(7 - c);
3370 int spk = cap->speakers[chan];
3371 if (!spk) {
3372 /* add N/A channel if the companion channel is occupied */
3373 if (cap->speakers[chan + (chan % 2 ? -1 : 1)])
3374 chmap[count++] = SNDRV_CHMAP_NA;
3375
3376 continue;
3377 }
3378
3379 chmap[count++] = spk_to_chmap(spk);
3380 }
3381
3382 WARN_ON(count != channels);
3383}
3384
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003385static int atihdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
3386 bool hbr)
3387{
3388 int hbr_ctl, hbr_ctl_new;
3389
3390 hbr_ctl = snd_hda_codec_read(codec, pin_nid, 0, ATI_VERB_GET_HBR_CONTROL, 0);
Anssi Hannula13122e62013-11-10 20:56:10 +02003391 if (hbr_ctl >= 0 && (hbr_ctl & ATI_HBR_CAPABLE)) {
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003392 if (hbr)
3393 hbr_ctl_new = hbr_ctl | ATI_HBR_ENABLE;
3394 else
3395 hbr_ctl_new = hbr_ctl & ~ATI_HBR_ENABLE;
3396
Takashi Iwai4e76a882014-02-25 12:21:03 +01003397 codec_dbg(codec,
3398 "atihdmi_pin_hbr_setup: NID=0x%x, %shbr-ctl=0x%x\n",
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003399 pin_nid,
3400 hbr_ctl == hbr_ctl_new ? "" : "new-",
3401 hbr_ctl_new);
3402
3403 if (hbr_ctl != hbr_ctl_new)
3404 snd_hda_codec_write(codec, pin_nid, 0,
3405 ATI_VERB_SET_HBR_CONTROL,
3406 hbr_ctl_new);
3407
3408 } else if (hbr)
3409 return -EINVAL;
3410
3411 return 0;
3412}
3413
Anssi Hannula84d69e72013-10-24 21:10:38 +03003414static int atihdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
3415 hda_nid_t pin_nid, u32 stream_tag, int format)
3416{
3417
3418 if (is_amdhdmi_rev3_or_later(codec)) {
3419 int ramp_rate = 180; /* default as per AMD spec */
3420 /* disable ramp-up/down for non-pcm as per AMD spec */
3421 if (format & AC_FMT_TYPE_NON_PCM)
3422 ramp_rate = 0;
3423
3424 snd_hda_codec_write(codec, cvt_nid, 0, ATI_VERB_SET_RAMP_RATE, ramp_rate);
3425 }
3426
3427 return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
3428}
3429
3430
Anssi Hannula5a6135842013-10-24 21:10:35 +03003431static int atihdmi_init(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003432{
3433 struct hdmi_spec *spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003434 int pin_idx, err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003435
Anssi Hannula5a6135842013-10-24 21:10:35 +03003436 err = generic_hdmi_init(codec);
3437
3438 if (err)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003439 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003440
3441 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
3442 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
3443
3444 /* make sure downmix information in infoframe is zero */
3445 snd_hda_codec_write(codec, per_pin->pin_nid, 0, ATI_VERB_SET_DOWNMIX_INFO, 0);
3446
3447 /* enable channel-wise remap mode if supported */
3448 if (has_amd_full_remap_support(codec))
3449 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
3450 ATI_VERB_SET_MULTICHANNEL_MODE,
3451 ATI_MULTICHANNEL_MODE_SINGLE);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003452 }
Anssi Hannula5a6135842013-10-24 21:10:35 +03003453
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003454 return 0;
3455}
3456
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003457static int patch_atihdmi(struct hda_codec *codec)
3458{
3459 struct hdmi_spec *spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003460 struct hdmi_spec_per_cvt *per_cvt;
3461 int err, cvt_idx;
3462
3463 err = patch_generic_hdmi(codec);
3464
3465 if (err)
Takashi Iwaid0b12522012-06-15 14:34:42 +02003466 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003467
3468 codec->patch_ops.init = atihdmi_init;
3469
Takashi Iwaid0b12522012-06-15 14:34:42 +02003470 spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003471
Anssi Hannula89250f82013-10-24 21:10:36 +03003472 spec->ops.pin_get_eld = atihdmi_pin_get_eld;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003473 spec->ops.pin_get_slot_channel = atihdmi_pin_get_slot_channel;
3474 spec->ops.pin_set_slot_channel = atihdmi_pin_set_slot_channel;
3475 spec->ops.pin_setup_infoframe = atihdmi_pin_setup_infoframe;
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003476 spec->ops.pin_hbr_setup = atihdmi_pin_hbr_setup;
Anssi Hannula84d69e72013-10-24 21:10:38 +03003477 spec->ops.setup_stream = atihdmi_setup_stream;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003478
3479 if (!has_amd_full_remap_support(codec)) {
3480 /* override to ATI/AMD-specific versions with pairwise mapping */
3481 spec->ops.chmap_cea_alloc_validate_get_type =
3482 atihdmi_paired_chmap_cea_alloc_validate_get_type;
3483 spec->ops.cea_alloc_to_tlv_chmap = atihdmi_paired_cea_alloc_to_tlv_chmap;
3484 spec->ops.chmap_validate = atihdmi_paired_chmap_validate;
3485 }
3486
3487 /* ATI/AMD converters do not advertise all of their capabilities */
3488 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
3489 per_cvt = get_cvt(spec, cvt_idx);
3490 per_cvt->channels_max = max(per_cvt->channels_max, 8u);
3491 per_cvt->rates |= SUPPORTED_RATES;
3492 per_cvt->formats |= SUPPORTED_FORMATS;
3493 per_cvt->maxbps = max(per_cvt->maxbps, 24u);
3494 }
3495
3496 spec->channels_max = max(spec->channels_max, 8u);
3497
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003498 return 0;
3499}
3500
Annie Liu3de5ff82012-06-08 19:18:42 +08003501/* VIA HDMI Implementation */
3502#define VIAHDMI_CVT_NID 0x02 /* audio converter1 */
3503#define VIAHDMI_PIN_NID 0x03 /* HDMI output pin1 */
3504
Annie Liu3de5ff82012-06-08 19:18:42 +08003505static int patch_via_hdmi(struct hda_codec *codec)
3506{
Takashi Iwai250e41a2012-06-15 14:40:21 +02003507 return patch_simple_hdmi(codec, VIAHDMI_CVT_NID, VIAHDMI_PIN_NID);
Annie Liu3de5ff82012-06-08 19:18:42 +08003508}
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003509
3510/*
3511 * patch entries
3512 */
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003513static const struct hda_device_id snd_hda_id_hdmi[] = {
3514HDA_CODEC_ENTRY(0x1002793c, "RS600 HDMI", patch_atihdmi),
3515HDA_CODEC_ENTRY(0x10027919, "RS600 HDMI", patch_atihdmi),
3516HDA_CODEC_ENTRY(0x1002791a, "RS690/780 HDMI", patch_atihdmi),
3517HDA_CODEC_ENTRY(0x1002aa01, "R6xx HDMI", patch_atihdmi),
3518HDA_CODEC_ENTRY(0x10951390, "SiI1390 HDMI", patch_generic_hdmi),
3519HDA_CODEC_ENTRY(0x10951392, "SiI1392 HDMI", patch_generic_hdmi),
3520HDA_CODEC_ENTRY(0x17e80047, "Chrontel HDMI", patch_generic_hdmi),
3521HDA_CODEC_ENTRY(0x10de0002, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3522HDA_CODEC_ENTRY(0x10de0003, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3523HDA_CODEC_ENTRY(0x10de0005, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3524HDA_CODEC_ENTRY(0x10de0006, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3525HDA_CODEC_ENTRY(0x10de0007, "MCP79/7A HDMI", patch_nvhdmi_8ch_7x),
3526HDA_CODEC_ENTRY(0x10de000a, "GPU 0a HDMI/DP", patch_nvhdmi),
3527HDA_CODEC_ENTRY(0x10de000b, "GPU 0b HDMI/DP", patch_nvhdmi),
3528HDA_CODEC_ENTRY(0x10de000c, "MCP89 HDMI", patch_nvhdmi),
3529HDA_CODEC_ENTRY(0x10de000d, "GPU 0d HDMI/DP", patch_nvhdmi),
3530HDA_CODEC_ENTRY(0x10de0010, "GPU 10 HDMI/DP", patch_nvhdmi),
3531HDA_CODEC_ENTRY(0x10de0011, "GPU 11 HDMI/DP", patch_nvhdmi),
3532HDA_CODEC_ENTRY(0x10de0012, "GPU 12 HDMI/DP", patch_nvhdmi),
3533HDA_CODEC_ENTRY(0x10de0013, "GPU 13 HDMI/DP", patch_nvhdmi),
3534HDA_CODEC_ENTRY(0x10de0014, "GPU 14 HDMI/DP", patch_nvhdmi),
3535HDA_CODEC_ENTRY(0x10de0015, "GPU 15 HDMI/DP", patch_nvhdmi),
3536HDA_CODEC_ENTRY(0x10de0016, "GPU 16 HDMI/DP", patch_nvhdmi),
Richard Samsonc8900a02011-03-03 12:46:13 +01003537/* 17 is known to be absent */
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003538HDA_CODEC_ENTRY(0x10de0018, "GPU 18 HDMI/DP", patch_nvhdmi),
3539HDA_CODEC_ENTRY(0x10de0019, "GPU 19 HDMI/DP", patch_nvhdmi),
3540HDA_CODEC_ENTRY(0x10de001a, "GPU 1a HDMI/DP", patch_nvhdmi),
3541HDA_CODEC_ENTRY(0x10de001b, "GPU 1b HDMI/DP", patch_nvhdmi),
3542HDA_CODEC_ENTRY(0x10de001c, "GPU 1c HDMI/DP", patch_nvhdmi),
3543HDA_CODEC_ENTRY(0x10de0020, "Tegra30 HDMI", patch_tegra_hdmi),
3544HDA_CODEC_ENTRY(0x10de0022, "Tegra114 HDMI", patch_tegra_hdmi),
3545HDA_CODEC_ENTRY(0x10de0028, "Tegra124 HDMI", patch_tegra_hdmi),
3546HDA_CODEC_ENTRY(0x10de0029, "Tegra210 HDMI/DP", patch_tegra_hdmi),
3547HDA_CODEC_ENTRY(0x10de0040, "GPU 40 HDMI/DP", patch_nvhdmi),
3548HDA_CODEC_ENTRY(0x10de0041, "GPU 41 HDMI/DP", patch_nvhdmi),
3549HDA_CODEC_ENTRY(0x10de0042, "GPU 42 HDMI/DP", patch_nvhdmi),
3550HDA_CODEC_ENTRY(0x10de0043, "GPU 43 HDMI/DP", patch_nvhdmi),
3551HDA_CODEC_ENTRY(0x10de0044, "GPU 44 HDMI/DP", patch_nvhdmi),
3552HDA_CODEC_ENTRY(0x10de0051, "GPU 51 HDMI/DP", patch_nvhdmi),
3553HDA_CODEC_ENTRY(0x10de0060, "GPU 60 HDMI/DP", patch_nvhdmi),
3554HDA_CODEC_ENTRY(0x10de0067, "MCP67 HDMI", patch_nvhdmi_2ch),
3555HDA_CODEC_ENTRY(0x10de0070, "GPU 70 HDMI/DP", patch_nvhdmi),
3556HDA_CODEC_ENTRY(0x10de0071, "GPU 71 HDMI/DP", patch_nvhdmi),
3557HDA_CODEC_ENTRY(0x10de0072, "GPU 72 HDMI/DP", patch_nvhdmi),
3558HDA_CODEC_ENTRY(0x10de007d, "GPU 7d HDMI/DP", patch_nvhdmi),
3559HDA_CODEC_ENTRY(0x10de8001, "MCP73 HDMI", patch_nvhdmi_2ch),
3560HDA_CODEC_ENTRY(0x11069f80, "VX900 HDMI/DP", patch_via_hdmi),
3561HDA_CODEC_ENTRY(0x11069f81, "VX900 HDMI/DP", patch_via_hdmi),
3562HDA_CODEC_ENTRY(0x11069f84, "VX11 HDMI/DP", patch_generic_hdmi),
3563HDA_CODEC_ENTRY(0x11069f85, "VX11 HDMI/DP", patch_generic_hdmi),
3564HDA_CODEC_ENTRY(0x80860054, "IbexPeak HDMI", patch_generic_hdmi),
3565HDA_CODEC_ENTRY(0x80862801, "Bearlake HDMI", patch_generic_hdmi),
3566HDA_CODEC_ENTRY(0x80862802, "Cantiga HDMI", patch_generic_hdmi),
3567HDA_CODEC_ENTRY(0x80862803, "Eaglelake HDMI", patch_generic_hdmi),
3568HDA_CODEC_ENTRY(0x80862804, "IbexPeak HDMI", patch_generic_hdmi),
3569HDA_CODEC_ENTRY(0x80862805, "CougarPoint HDMI", patch_generic_hdmi),
3570HDA_CODEC_ENTRY(0x80862806, "PantherPoint HDMI", patch_generic_hdmi),
3571HDA_CODEC_ENTRY(0x80862807, "Haswell HDMI", patch_generic_hdmi),
3572HDA_CODEC_ENTRY(0x80862808, "Broadwell HDMI", patch_generic_hdmi),
3573HDA_CODEC_ENTRY(0x80862809, "Skylake HDMI", patch_generic_hdmi),
3574HDA_CODEC_ENTRY(0x8086280a, "Broxton HDMI", patch_generic_hdmi),
3575HDA_CODEC_ENTRY(0x80862880, "CedarTrail HDMI", patch_generic_hdmi),
3576HDA_CODEC_ENTRY(0x80862882, "Valleyview2 HDMI", patch_generic_hdmi),
3577HDA_CODEC_ENTRY(0x80862883, "Braswell HDMI", patch_generic_hdmi),
3578HDA_CODEC_ENTRY(0x808629fb, "Crestline HDMI", patch_generic_hdmi),
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003579/* special ID for generic HDMI */
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003580HDA_CODEC_ENTRY(HDA_CODEC_ID_GENERIC_HDMI, "Generic HDMI", patch_generic_hdmi),
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003581{} /* terminator */
3582};
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003583MODULE_DEVICE_TABLE(hdaudio, snd_hda_id_hdmi);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003584
3585MODULE_LICENSE("GPL");
3586MODULE_DESCRIPTION("HDMI HD-audio codec");
3587MODULE_ALIAS("snd-hda-codec-intelhdmi");
3588MODULE_ALIAS("snd-hda-codec-nvhdmi");
3589MODULE_ALIAS("snd-hda-codec-atihdmi");
3590
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003591static struct hda_codec_driver hdmi_driver = {
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003592 .id = snd_hda_id_hdmi,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003593};
3594
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003595module_hda_codec_driver(hdmi_driver);