blob: a51dd75a8eaa85d7adf22e595427478cd72d94d0 [file] [log] [blame]
Rajendra Nayak99e79382012-11-02 05:02:58 -06001/*
2 * OMAP3 clock data
3 *
4 * Copyright (C) 2007-2012 Texas Instruments, Inc.
5 * Copyright (C) 2007-2011 Nokia Corporation
6 *
7 * Written by Paul Walmsley
8 * Updated to COMMON clk data format by Rajendra Nayak <rnayak@ti.com>
9 * With many device clock fixes by Kevin Hilman and Jouni Högander
10 * DPLL bypass clock support added by Roman Tereshonkov
11 *
12 */
13
14/*
15 * Virtual clocks are introduced as convenient tools.
16 * They are sources for other clocks and not supposed
17 * to be requested from drivers directly.
18 */
19
20#include <linux/kernel.h>
21#include <linux/clk.h>
22#include <linux/clk-private.h>
23#include <linux/list.h>
24#include <linux/io.h>
25
26#include "soc.h"
27#include "iomap.h"
28#include "clock.h"
29#include "clock3xxx.h"
30#include "clock34xx.h"
31#include "clock36xx.h"
32#include "clock3517.h"
33#include "cm3xxx.h"
34#include "cm-regbits-34xx.h"
35#include "prm3xxx.h"
36#include "prm-regbits-34xx.h"
37#include "control.h"
38
39/*
40 * clocks
41 */
42
43#define OMAP_CM_REGADDR OMAP34XX_CM_REGADDR
44
45/* Maximum DPLL multiplier, divider values for OMAP3 */
46#define OMAP3_MAX_DPLL_MULT 2047
47#define OMAP3630_MAX_JTYPE_DPLL_MULT 4095
48#define OMAP3_MAX_DPLL_DIV 128
49
50DEFINE_CLK_FIXED_RATE(dummy_apb_pclk, CLK_IS_ROOT, 0x0, 0x0);
51
52DEFINE_CLK_FIXED_RATE(mcbsp_clks, CLK_IS_ROOT, 0x0, 0x0);
53
54DEFINE_CLK_FIXED_RATE(omap_32k_fck, CLK_IS_ROOT, 32768, 0x0);
55
56DEFINE_CLK_FIXED_RATE(pclk_ck, CLK_IS_ROOT, 27000000, 0x0);
57
58DEFINE_CLK_FIXED_RATE(rmii_ck, CLK_IS_ROOT, 50000000, 0x0);
59
60DEFINE_CLK_FIXED_RATE(secure_32k_fck, CLK_IS_ROOT, 32768, 0x0);
61
62DEFINE_CLK_FIXED_RATE(sys_altclk, CLK_IS_ROOT, 0x0, 0x0);
63
64DEFINE_CLK_FIXED_RATE(virt_12m_ck, CLK_IS_ROOT, 12000000, 0x0);
65
66DEFINE_CLK_FIXED_RATE(virt_13m_ck, CLK_IS_ROOT, 13000000, 0x0);
67
68DEFINE_CLK_FIXED_RATE(virt_16_8m_ck, CLK_IS_ROOT, 16800000, 0x0);
69
70DEFINE_CLK_FIXED_RATE(virt_19200000_ck, CLK_IS_ROOT, 19200000, 0x0);
71
72DEFINE_CLK_FIXED_RATE(virt_26000000_ck, CLK_IS_ROOT, 26000000, 0x0);
73
74DEFINE_CLK_FIXED_RATE(virt_38_4m_ck, CLK_IS_ROOT, 38400000, 0x0);
75
76static const char *osc_sys_ck_parent_names[] = {
77 "virt_12m_ck", "virt_13m_ck", "virt_19200000_ck", "virt_26000000_ck",
78 "virt_38_4m_ck", "virt_16_8m_ck",
79};
80
81DEFINE_CLK_MUX(osc_sys_ck, osc_sys_ck_parent_names, NULL, 0x0,
82 OMAP3430_PRM_CLKSEL, OMAP3430_SYS_CLKIN_SEL_SHIFT,
83 OMAP3430_SYS_CLKIN_SEL_WIDTH, 0x0, NULL);
84
85DEFINE_CLK_DIVIDER(sys_ck, "osc_sys_ck", &osc_sys_ck, 0x0,
86 OMAP3430_PRM_CLKSRC_CTRL, OMAP_SYSCLKDIV_SHIFT,
87 OMAP_SYSCLKDIV_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
88
89static struct dpll_data dpll3_dd = {
90 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
91 .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
92 .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
93 .clk_bypass = &sys_ck,
94 .clk_ref = &sys_ck,
95 .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
96 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
97 .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
98 .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
99 .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
100 .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
101 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
102 .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
103 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
104 .idlest_mask = OMAP3430_ST_CORE_CLK_MASK,
105 .max_multiplier = OMAP3_MAX_DPLL_MULT,
106 .min_divider = 1,
107 .max_divider = OMAP3_MAX_DPLL_DIV,
108};
109
110static struct clk dpll3_ck;
111
112static const char *dpll3_ck_parent_names[] = {
113 "sys_ck",
114};
115
116static const struct clk_ops dpll3_ck_ops = {
117 .init = &omap2_init_clk_clkdm,
118 .get_parent = &omap2_init_dpll_parent,
119 .recalc_rate = &omap3_dpll_recalc,
120 .round_rate = &omap2_dpll_round_rate,
121};
122
123static struct clk_hw_omap dpll3_ck_hw = {
124 .hw = {
125 .clk = &dpll3_ck,
126 },
127 .ops = &clkhwops_omap3_dpll,
128 .dpll_data = &dpll3_dd,
129 .clkdm_name = "dpll3_clkdm",
130};
131
132DEFINE_STRUCT_CLK(dpll3_ck, dpll3_ck_parent_names, dpll3_ck_ops);
133
134DEFINE_CLK_DIVIDER(dpll3_m2_ck, "dpll3_ck", &dpll3_ck, 0x0,
135 OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
136 OMAP3430_CORE_DPLL_CLKOUT_DIV_SHIFT,
137 OMAP3430_CORE_DPLL_CLKOUT_DIV_WIDTH,
138 CLK_DIVIDER_ONE_BASED, NULL);
139
140static struct clk core_ck;
141
142static const char *core_ck_parent_names[] = {
143 "dpll3_m2_ck",
144};
145
146static const struct clk_ops core_ck_ops = {};
147
148DEFINE_STRUCT_CLK_HW_OMAP(core_ck, NULL);
149DEFINE_STRUCT_CLK(core_ck, core_ck_parent_names, core_ck_ops);
150
151DEFINE_CLK_DIVIDER(l3_ick, "core_ck", &core_ck, 0x0,
152 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
153 OMAP3430_CLKSEL_L3_SHIFT, OMAP3430_CLKSEL_L3_WIDTH,
154 CLK_DIVIDER_ONE_BASED, NULL);
155
156DEFINE_CLK_DIVIDER(l4_ick, "l3_ick", &l3_ick, 0x0,
157 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
158 OMAP3430_CLKSEL_L4_SHIFT, OMAP3430_CLKSEL_L4_WIDTH,
159 CLK_DIVIDER_ONE_BASED, NULL);
160
161static struct clk security_l4_ick2;
162
163static const char *security_l4_ick2_parent_names[] = {
164 "l4_ick",
165};
166
167DEFINE_STRUCT_CLK_HW_OMAP(security_l4_ick2, NULL);
168DEFINE_STRUCT_CLK(security_l4_ick2, security_l4_ick2_parent_names, core_ck_ops);
169
170static struct clk aes1_ick;
171
172static const char *aes1_ick_parent_names[] = {
173 "security_l4_ick2",
174};
175
176static const struct clk_ops aes1_ick_ops = {
177 .enable = &omap2_dflt_clk_enable,
178 .disable = &omap2_dflt_clk_disable,
179 .is_enabled = &omap2_dflt_clk_is_enabled,
180};
181
182static struct clk_hw_omap aes1_ick_hw = {
183 .hw = {
184 .clk = &aes1_ick,
185 },
186 .ops = &clkhwops_iclk_wait,
187 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
188 .enable_bit = OMAP3430_EN_AES1_SHIFT,
189};
190
191DEFINE_STRUCT_CLK(aes1_ick, aes1_ick_parent_names, aes1_ick_ops);
192
193static struct clk core_l4_ick;
194
195static const struct clk_ops core_l4_ick_ops = {
196 .init = &omap2_init_clk_clkdm,
197};
198
199DEFINE_STRUCT_CLK_HW_OMAP(core_l4_ick, "core_l4_clkdm");
200DEFINE_STRUCT_CLK(core_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);
201
202static struct clk aes2_ick;
203
204static const char *aes2_ick_parent_names[] = {
205 "core_l4_ick",
206};
207
208static const struct clk_ops aes2_ick_ops = {
209 .init = &omap2_init_clk_clkdm,
210 .enable = &omap2_dflt_clk_enable,
211 .disable = &omap2_dflt_clk_disable,
212 .is_enabled = &omap2_dflt_clk_is_enabled,
213};
214
215static struct clk_hw_omap aes2_ick_hw = {
216 .hw = {
217 .clk = &aes2_ick,
218 },
219 .ops = &clkhwops_iclk_wait,
220 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
221 .enable_bit = OMAP3430_EN_AES2_SHIFT,
222 .clkdm_name = "core_l4_clkdm",
223};
224
225DEFINE_STRUCT_CLK(aes2_ick, aes2_ick_parent_names, aes2_ick_ops);
226
227static struct clk dpll1_fck;
228
229static struct dpll_data dpll1_dd = {
230 .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
231 .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
232 .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
233 .clk_bypass = &dpll1_fck,
234 .clk_ref = &sys_ck,
235 .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
236 .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
237 .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
238 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
239 .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
240 .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
241 .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
242 .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
243 .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
244 .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
245 .idlest_mask = OMAP3430_ST_MPU_CLK_MASK,
246 .max_multiplier = OMAP3_MAX_DPLL_MULT,
247 .min_divider = 1,
248 .max_divider = OMAP3_MAX_DPLL_DIV,
249};
250
251static struct clk dpll1_ck;
252
253static const struct clk_ops dpll1_ck_ops = {
254 .init = &omap2_init_clk_clkdm,
255 .enable = &omap3_noncore_dpll_enable,
256 .disable = &omap3_noncore_dpll_disable,
257 .get_parent = &omap2_init_dpll_parent,
258 .recalc_rate = &omap3_dpll_recalc,
259 .set_rate = &omap3_noncore_dpll_set_rate,
260 .round_rate = &omap2_dpll_round_rate,
261};
262
263static struct clk_hw_omap dpll1_ck_hw = {
264 .hw = {
265 .clk = &dpll1_ck,
266 },
267 .ops = &clkhwops_omap3_dpll,
268 .dpll_data = &dpll1_dd,
269 .clkdm_name = "dpll1_clkdm",
270};
271
272DEFINE_STRUCT_CLK(dpll1_ck, dpll3_ck_parent_names, dpll1_ck_ops);
273
274DEFINE_CLK_FIXED_FACTOR(dpll1_x2_ck, "dpll1_ck", &dpll1_ck, 0x0, 2, 1);
275
276DEFINE_CLK_DIVIDER(dpll1_x2m2_ck, "dpll1_x2_ck", &dpll1_x2_ck, 0x0,
277 OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
278 OMAP3430_MPU_DPLL_CLKOUT_DIV_SHIFT,
279 OMAP3430_MPU_DPLL_CLKOUT_DIV_WIDTH,
280 CLK_DIVIDER_ONE_BASED, NULL);
281
282static struct clk mpu_ck;
283
284static const char *mpu_ck_parent_names[] = {
285 "dpll1_x2m2_ck",
286};
287
288DEFINE_STRUCT_CLK_HW_OMAP(mpu_ck, "mpu_clkdm");
289DEFINE_STRUCT_CLK(mpu_ck, mpu_ck_parent_names, core_l4_ick_ops);
290
291DEFINE_CLK_DIVIDER(arm_fck, "mpu_ck", &mpu_ck, 0x0,
292 OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
293 OMAP3430_ST_MPU_CLK_SHIFT, OMAP3430_ST_MPU_CLK_WIDTH,
294 0x0, NULL);
295
296static struct clk cam_ick;
297
298static struct clk_hw_omap cam_ick_hw = {
299 .hw = {
300 .clk = &cam_ick,
301 },
302 .ops = &clkhwops_iclk,
303 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
304 .enable_bit = OMAP3430_EN_CAM_SHIFT,
305 .clkdm_name = "cam_clkdm",
306};
307
308DEFINE_STRUCT_CLK(cam_ick, security_l4_ick2_parent_names, aes2_ick_ops);
309
310/* DPLL4 */
311/* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
312/* Type: DPLL */
313static struct dpll_data dpll4_dd;
314
315static struct dpll_data dpll4_dd_34xx __initdata = {
316 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
317 .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
318 .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
319 .clk_bypass = &sys_ck,
320 .clk_ref = &sys_ck,
321 .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
322 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
323 .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
324 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
325 .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
326 .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
327 .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
328 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
329 .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
330 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
331 .idlest_mask = OMAP3430_ST_PERIPH_CLK_MASK,
332 .max_multiplier = OMAP3_MAX_DPLL_MULT,
333 .min_divider = 1,
334 .max_divider = OMAP3_MAX_DPLL_DIV,
335};
336
337static struct dpll_data dpll4_dd_3630 __initdata = {
338 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
339 .mult_mask = OMAP3630_PERIPH_DPLL_MULT_MASK,
340 .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
341 .clk_bypass = &sys_ck,
342 .clk_ref = &sys_ck,
343 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
344 .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
345 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
346 .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
347 .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
348 .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
349 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
350 .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
351 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
352 .idlest_mask = OMAP3430_ST_PERIPH_CLK_MASK,
353 .dco_mask = OMAP3630_PERIPH_DPLL_DCO_SEL_MASK,
354 .sddiv_mask = OMAP3630_PERIPH_DPLL_SD_DIV_MASK,
355 .max_multiplier = OMAP3630_MAX_JTYPE_DPLL_MULT,
356 .min_divider = 1,
357 .max_divider = OMAP3_MAX_DPLL_DIV,
358 .flags = DPLL_J_TYPE
359};
360
361static struct clk dpll4_ck;
362
363static const struct clk_ops dpll4_ck_ops = {
364 .init = &omap2_init_clk_clkdm,
365 .enable = &omap3_noncore_dpll_enable,
366 .disable = &omap3_noncore_dpll_disable,
367 .get_parent = &omap2_init_dpll_parent,
368 .recalc_rate = &omap3_dpll_recalc,
369 .set_rate = &omap3_dpll4_set_rate,
370 .round_rate = &omap2_dpll_round_rate,
371};
372
373static struct clk_hw_omap dpll4_ck_hw = {
374 .hw = {
375 .clk = &dpll4_ck,
376 },
377 .dpll_data = &dpll4_dd,
378 .ops = &clkhwops_omap3_dpll,
379 .clkdm_name = "dpll4_clkdm",
380};
381
382DEFINE_STRUCT_CLK(dpll4_ck, dpll3_ck_parent_names, dpll4_ck_ops);
383
384DEFINE_CLK_DIVIDER(dpll4_m5_ck, "dpll4_ck", &dpll4_ck, 0x0,
385 OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
386 OMAP3430_CLKSEL_CAM_SHIFT, OMAP3630_CLKSEL_CAM_WIDTH,
387 CLK_DIVIDER_ONE_BASED, NULL);
388
389static struct clk dpll4_m5x2_ck;
390
391static const char *dpll4_m5x2_ck_parent_names[] = {
392 "dpll4_m5_ck",
393};
394
395static const struct clk_ops dpll4_m5x2_ck_ops = {
396 .init = &omap2_init_clk_clkdm,
397 .enable = &omap2_dflt_clk_enable,
398 .disable = &omap2_dflt_clk_disable,
399 .is_enabled = &omap2_dflt_clk_is_enabled,
400 .recalc_rate = &omap3_clkoutx2_recalc,
401};
402
403static const struct clk_ops dpll4_m5x2_ck_3630_ops = {
404 .init = &omap2_init_clk_clkdm,
405 .enable = &omap36xx_pwrdn_clk_enable_with_hsdiv_restore,
406 .disable = &omap2_dflt_clk_disable,
407 .recalc_rate = &omap3_clkoutx2_recalc,
408};
409
410static struct clk_hw_omap dpll4_m5x2_ck_hw = {
411 .hw = {
412 .clk = &dpll4_m5x2_ck,
413 },
414 .ops = &clkhwops_wait,
415 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
416 .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
417 .flags = INVERT_ENABLE,
418 .clkdm_name = "dpll4_clkdm",
419};
420
421DEFINE_STRUCT_CLK(dpll4_m5x2_ck, dpll4_m5x2_ck_parent_names, dpll4_m5x2_ck_ops);
422
423static struct clk dpll4_m5x2_ck_3630 = {
424 .name = "dpll4_m5x2_ck",
425 .hw = &dpll4_m5x2_ck_hw.hw,
426 .parent_names = dpll4_m5x2_ck_parent_names,
427 .num_parents = ARRAY_SIZE(dpll4_m5x2_ck_parent_names),
428 .ops = &dpll4_m5x2_ck_3630_ops,
Laurent Pinchart7b2e1272012-11-10 12:04:15 +0100429 .flags = CLK_SET_RATE_PARENT,
Rajendra Nayak99e79382012-11-02 05:02:58 -0600430};
431
432static struct clk cam_mclk;
433
434static const char *cam_mclk_parent_names[] = {
435 "dpll4_m5x2_ck",
436};
437
438static struct clk_hw_omap cam_mclk_hw = {
439 .hw = {
440 .clk = &cam_mclk,
441 },
442 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
443 .enable_bit = OMAP3430_EN_CAM_SHIFT,
444 .clkdm_name = "cam_clkdm",
445};
446
Laurent Pinchart7b2e1272012-11-10 12:04:15 +0100447static struct clk cam_mclk = {
448 .name = "cam_mclk",
449 .hw = &cam_mclk_hw.hw,
450 .parent_names = cam_mclk_parent_names,
451 .num_parents = ARRAY_SIZE(cam_mclk_parent_names),
452 .ops = &aes2_ick_ops,
453 .flags = CLK_SET_RATE_PARENT,
454};
Rajendra Nayak99e79382012-11-02 05:02:58 -0600455
456static const struct clksel_rate clkout2_src_core_rates[] = {
457 { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
458 { .div = 0 }
459};
460
461static const struct clksel_rate clkout2_src_sys_rates[] = {
462 { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
463 { .div = 0 }
464};
465
466static const struct clksel_rate clkout2_src_96m_rates[] = {
467 { .div = 1, .val = 2, .flags = RATE_IN_3XXX },
468 { .div = 0 }
469};
470
471DEFINE_CLK_DIVIDER(dpll4_m2_ck, "dpll4_ck", &dpll4_ck, 0x0,
472 OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
473 OMAP3430_DIV_96M_SHIFT, OMAP3630_DIV_96M_WIDTH,
474 CLK_DIVIDER_ONE_BASED, NULL);
475
476static struct clk dpll4_m2x2_ck;
477
478static const char *dpll4_m2x2_ck_parent_names[] = {
479 "dpll4_m2_ck",
480};
481
482static struct clk_hw_omap dpll4_m2x2_ck_hw = {
483 .hw = {
484 .clk = &dpll4_m2x2_ck,
485 },
486 .ops = &clkhwops_wait,
487 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
488 .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
489 .flags = INVERT_ENABLE,
490 .clkdm_name = "dpll4_clkdm",
491};
492
493DEFINE_STRUCT_CLK(dpll4_m2x2_ck, dpll4_m2x2_ck_parent_names, dpll4_m5x2_ck_ops);
494
495static struct clk dpll4_m2x2_ck_3630 = {
496 .name = "dpll4_m2x2_ck",
497 .hw = &dpll4_m2x2_ck_hw.hw,
498 .parent_names = dpll4_m2x2_ck_parent_names,
499 .num_parents = ARRAY_SIZE(dpll4_m2x2_ck_parent_names),
500 .ops = &dpll4_m5x2_ck_3630_ops,
501};
502
503static struct clk omap_96m_alwon_fck;
504
505static const char *omap_96m_alwon_fck_parent_names[] = {
506 "dpll4_m2x2_ck",
507};
508
509DEFINE_STRUCT_CLK_HW_OMAP(omap_96m_alwon_fck, NULL);
510DEFINE_STRUCT_CLK(omap_96m_alwon_fck, omap_96m_alwon_fck_parent_names,
511 core_ck_ops);
512
513static struct clk cm_96m_fck;
514
515static const char *cm_96m_fck_parent_names[] = {
516 "omap_96m_alwon_fck",
517};
518
519DEFINE_STRUCT_CLK_HW_OMAP(cm_96m_fck, NULL);
520DEFINE_STRUCT_CLK(cm_96m_fck, cm_96m_fck_parent_names, core_ck_ops);
521
522static const struct clksel_rate clkout2_src_54m_rates[] = {
523 { .div = 1, .val = 3, .flags = RATE_IN_3XXX },
524 { .div = 0 }
525};
526
527DEFINE_CLK_DIVIDER(dpll4_m3_ck, "dpll4_ck", &dpll4_ck, 0x0,
528 OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
529 OMAP3430_CLKSEL_TV_SHIFT, OMAP3630_CLKSEL_TV_WIDTH,
530 CLK_DIVIDER_ONE_BASED, NULL);
531
532static struct clk dpll4_m3x2_ck;
533
534static const char *dpll4_m3x2_ck_parent_names[] = {
535 "dpll4_m3_ck",
536};
537
538static struct clk_hw_omap dpll4_m3x2_ck_hw = {
539 .hw = {
540 .clk = &dpll4_m3x2_ck,
541 },
542 .ops = &clkhwops_wait,
543 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
544 .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
545 .flags = INVERT_ENABLE,
546 .clkdm_name = "dpll4_clkdm",
547};
548
549DEFINE_STRUCT_CLK(dpll4_m3x2_ck, dpll4_m3x2_ck_parent_names, dpll4_m5x2_ck_ops);
550
551static struct clk dpll4_m3x2_ck_3630 = {
552 .name = "dpll4_m3x2_ck",
553 .hw = &dpll4_m3x2_ck_hw.hw,
554 .parent_names = dpll4_m3x2_ck_parent_names,
555 .num_parents = ARRAY_SIZE(dpll4_m3x2_ck_parent_names),
556 .ops = &dpll4_m5x2_ck_3630_ops,
557};
558
559static const char *omap_54m_fck_parent_names[] = {
560 "dpll4_m3x2_ck", "sys_altclk",
561};
562
563DEFINE_CLK_MUX(omap_54m_fck, omap_54m_fck_parent_names, NULL, 0x0,
564 OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), OMAP3430_SOURCE_54M_SHIFT,
565 OMAP3430_SOURCE_54M_WIDTH, 0x0, NULL);
566
567static const struct clksel clkout2_src_clksel[] = {
568 { .parent = &core_ck, .rates = clkout2_src_core_rates },
569 { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
570 { .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },
571 { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
572 { .parent = NULL },
573};
574
575static const char *clkout2_src_ck_parent_names[] = {
576 "core_ck", "sys_ck", "cm_96m_fck", "omap_54m_fck",
577};
578
579static const struct clk_ops clkout2_src_ck_ops = {
580 .init = &omap2_init_clk_clkdm,
581 .enable = &omap2_dflt_clk_enable,
582 .disable = &omap2_dflt_clk_disable,
583 .is_enabled = &omap2_dflt_clk_is_enabled,
584 .recalc_rate = &omap2_clksel_recalc,
585 .get_parent = &omap2_clksel_find_parent_index,
586 .set_parent = &omap2_clksel_set_parent,
587};
588
589DEFINE_CLK_OMAP_MUX_GATE(clkout2_src_ck, "core_clkdm",
590 clkout2_src_clksel, OMAP3430_CM_CLKOUT_CTRL,
591 OMAP3430_CLKOUT2SOURCE_MASK,
592 OMAP3430_CM_CLKOUT_CTRL, OMAP3430_CLKOUT2_EN_SHIFT,
593 NULL, clkout2_src_ck_parent_names, clkout2_src_ck_ops);
594
595static const struct clksel_rate omap_48m_cm96m_rates[] = {
596 { .div = 2, .val = 0, .flags = RATE_IN_3XXX },
597 { .div = 0 }
598};
599
600static const struct clksel_rate omap_48m_alt_rates[] = {
601 { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
602 { .div = 0 }
603};
604
605static const struct clksel omap_48m_clksel[] = {
606 { .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
607 { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
608 { .parent = NULL },
609};
610
611static const char *omap_48m_fck_parent_names[] = {
612 "cm_96m_fck", "sys_altclk",
613};
614
615static struct clk omap_48m_fck;
616
617static const struct clk_ops omap_48m_fck_ops = {
618 .recalc_rate = &omap2_clksel_recalc,
619 .get_parent = &omap2_clksel_find_parent_index,
620 .set_parent = &omap2_clksel_set_parent,
621};
622
623static struct clk_hw_omap omap_48m_fck_hw = {
624 .hw = {
625 .clk = &omap_48m_fck,
626 },
627 .clksel = omap_48m_clksel,
628 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
629 .clksel_mask = OMAP3430_SOURCE_48M_MASK,
630};
631
632DEFINE_STRUCT_CLK(omap_48m_fck, omap_48m_fck_parent_names, omap_48m_fck_ops);
633
634DEFINE_CLK_FIXED_FACTOR(omap_12m_fck, "omap_48m_fck", &omap_48m_fck, 0x0, 1, 4);
635
636static struct clk core_12m_fck;
637
638static const char *core_12m_fck_parent_names[] = {
639 "omap_12m_fck",
640};
641
642DEFINE_STRUCT_CLK_HW_OMAP(core_12m_fck, "core_l4_clkdm");
643DEFINE_STRUCT_CLK(core_12m_fck, core_12m_fck_parent_names, core_l4_ick_ops);
644
645static struct clk core_48m_fck;
646
647static const char *core_48m_fck_parent_names[] = {
648 "omap_48m_fck",
649};
650
651DEFINE_STRUCT_CLK_HW_OMAP(core_48m_fck, "core_l4_clkdm");
652DEFINE_STRUCT_CLK(core_48m_fck, core_48m_fck_parent_names, core_l4_ick_ops);
653
654static const char *omap_96m_fck_parent_names[] = {
655 "cm_96m_fck", "sys_ck",
656};
657
658DEFINE_CLK_MUX(omap_96m_fck, omap_96m_fck_parent_names, NULL, 0x0,
659 OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
660 OMAP3430_SOURCE_96M_SHIFT, OMAP3430_SOURCE_96M_WIDTH, 0x0, NULL);
661
662static struct clk core_96m_fck;
663
664static const char *core_96m_fck_parent_names[] = {
665 "omap_96m_fck",
666};
667
668DEFINE_STRUCT_CLK_HW_OMAP(core_96m_fck, "core_l4_clkdm");
669DEFINE_STRUCT_CLK(core_96m_fck, core_96m_fck_parent_names, core_l4_ick_ops);
670
671static struct clk core_l3_ick;
672
673static const char *core_l3_ick_parent_names[] = {
674 "l3_ick",
675};
676
677DEFINE_STRUCT_CLK_HW_OMAP(core_l3_ick, "core_l3_clkdm");
678DEFINE_STRUCT_CLK(core_l3_ick, core_l3_ick_parent_names, core_l4_ick_ops);
679
680DEFINE_CLK_FIXED_FACTOR(dpll3_m2x2_ck, "dpll3_m2_ck", &dpll3_m2_ck, 0x0, 2, 1);
681
682static struct clk corex2_fck;
683
684static const char *corex2_fck_parent_names[] = {
685 "dpll3_m2x2_ck",
686};
687
688DEFINE_STRUCT_CLK_HW_OMAP(corex2_fck, NULL);
689DEFINE_STRUCT_CLK(corex2_fck, corex2_fck_parent_names, core_ck_ops);
690
691static struct clk cpefuse_fck;
692
693static struct clk_hw_omap cpefuse_fck_hw = {
694 .hw = {
695 .clk = &cpefuse_fck,
696 },
697 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
698 .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
699 .clkdm_name = "core_l4_clkdm",
700};
701
702DEFINE_STRUCT_CLK(cpefuse_fck, dpll3_ck_parent_names, aes2_ick_ops);
703
704static struct clk csi2_96m_fck;
705
706static const char *csi2_96m_fck_parent_names[] = {
707 "core_96m_fck",
708};
709
710static struct clk_hw_omap csi2_96m_fck_hw = {
711 .hw = {
712 .clk = &csi2_96m_fck,
713 },
714 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
715 .enable_bit = OMAP3430_EN_CSI2_SHIFT,
716 .clkdm_name = "cam_clkdm",
717};
718
719DEFINE_STRUCT_CLK(csi2_96m_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
720
721static struct clk d2d_26m_fck;
722
723static struct clk_hw_omap d2d_26m_fck_hw = {
724 .hw = {
725 .clk = &d2d_26m_fck,
726 },
727 .ops = &clkhwops_wait,
728 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
729 .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
730 .clkdm_name = "d2d_clkdm",
731};
732
733DEFINE_STRUCT_CLK(d2d_26m_fck, dpll3_ck_parent_names, aes2_ick_ops);
734
735static struct clk des1_ick;
736
737static struct clk_hw_omap des1_ick_hw = {
738 .hw = {
739 .clk = &des1_ick,
740 },
741 .ops = &clkhwops_iclk_wait,
742 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
743 .enable_bit = OMAP3430_EN_DES1_SHIFT,
744};
745
746DEFINE_STRUCT_CLK(des1_ick, aes1_ick_parent_names, aes1_ick_ops);
747
748static struct clk des2_ick;
749
750static struct clk_hw_omap des2_ick_hw = {
751 .hw = {
752 .clk = &des2_ick,
753 },
754 .ops = &clkhwops_iclk_wait,
755 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
756 .enable_bit = OMAP3430_EN_DES2_SHIFT,
757 .clkdm_name = "core_l4_clkdm",
758};
759
760DEFINE_STRUCT_CLK(des2_ick, aes2_ick_parent_names, aes2_ick_ops);
761
762DEFINE_CLK_DIVIDER(dpll1_fck, "core_ck", &core_ck, 0x0,
763 OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
764 OMAP3430_MPU_CLK_SRC_SHIFT, OMAP3430_MPU_CLK_SRC_WIDTH,
765 CLK_DIVIDER_ONE_BASED, NULL);
766
767static struct clk dpll2_fck;
768
769static struct dpll_data dpll2_dd = {
770 .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
771 .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
772 .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
773 .clk_bypass = &dpll2_fck,
774 .clk_ref = &sys_ck,
775 .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
776 .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
777 .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
778 .modes = ((1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
779 (1 << DPLL_LOW_POWER_BYPASS)),
780 .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
781 .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
782 .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
783 .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
784 .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
785 .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
786 .idlest_mask = OMAP3430_ST_IVA2_CLK_MASK,
787 .max_multiplier = OMAP3_MAX_DPLL_MULT,
788 .min_divider = 1,
789 .max_divider = OMAP3_MAX_DPLL_DIV,
790};
791
792static struct clk dpll2_ck;
793
794static struct clk_hw_omap dpll2_ck_hw = {
795 .hw = {
796 .clk = &dpll2_ck,
797 },
798 .ops = &clkhwops_omap3_dpll,
799 .dpll_data = &dpll2_dd,
800 .clkdm_name = "dpll2_clkdm",
801};
802
803DEFINE_STRUCT_CLK(dpll2_ck, dpll3_ck_parent_names, dpll1_ck_ops);
804
805DEFINE_CLK_DIVIDER(dpll2_fck, "core_ck", &core_ck, 0x0,
806 OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
807 OMAP3430_IVA2_CLK_SRC_SHIFT, OMAP3430_IVA2_CLK_SRC_WIDTH,
808 CLK_DIVIDER_ONE_BASED, NULL);
809
810DEFINE_CLK_DIVIDER(dpll2_m2_ck, "dpll2_ck", &dpll2_ck, 0x0,
811 OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL2_PLL),
812 OMAP3430_IVA2_DPLL_CLKOUT_DIV_SHIFT,
813 OMAP3430_IVA2_DPLL_CLKOUT_DIV_WIDTH,
814 CLK_DIVIDER_ONE_BASED, NULL);
815
816DEFINE_CLK_DIVIDER(dpll3_m3_ck, "dpll3_ck", &dpll3_ck, 0x0,
817 OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
818 OMAP3430_DIV_DPLL3_SHIFT, OMAP3430_DIV_DPLL3_WIDTH,
819 CLK_DIVIDER_ONE_BASED, NULL);
820
821static struct clk dpll3_m3x2_ck;
822
823static const char *dpll3_m3x2_ck_parent_names[] = {
824 "dpll3_m3_ck",
825};
826
827static struct clk_hw_omap dpll3_m3x2_ck_hw = {
828 .hw = {
829 .clk = &dpll3_m3x2_ck,
830 },
831 .ops = &clkhwops_wait,
832 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
833 .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
834 .flags = INVERT_ENABLE,
835 .clkdm_name = "dpll3_clkdm",
836};
837
838DEFINE_STRUCT_CLK(dpll3_m3x2_ck, dpll3_m3x2_ck_parent_names, dpll4_m5x2_ck_ops);
839
840static struct clk dpll3_m3x2_ck_3630 = {
841 .name = "dpll3_m3x2_ck",
842 .hw = &dpll3_m3x2_ck_hw.hw,
843 .parent_names = dpll3_m3x2_ck_parent_names,
844 .num_parents = ARRAY_SIZE(dpll3_m3x2_ck_parent_names),
845 .ops = &dpll4_m5x2_ck_3630_ops,
846};
847
848DEFINE_CLK_FIXED_FACTOR(dpll3_x2_ck, "dpll3_ck", &dpll3_ck, 0x0, 2, 1);
849
850DEFINE_CLK_DIVIDER(dpll4_m4_ck, "dpll4_ck", &dpll4_ck, 0x0,
851 OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
852 OMAP3430_CLKSEL_DSS1_SHIFT, OMAP3630_CLKSEL_DSS1_WIDTH,
853 CLK_DIVIDER_ONE_BASED, NULL);
854
855static struct clk dpll4_m4x2_ck;
856
857static const char *dpll4_m4x2_ck_parent_names[] = {
858 "dpll4_m4_ck",
859};
860
861static struct clk_hw_omap dpll4_m4x2_ck_hw = {
862 .hw = {
863 .clk = &dpll4_m4x2_ck,
864 },
865 .ops = &clkhwops_wait,
866 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
867 .enable_bit = OMAP3430_PWRDN_DSS1_SHIFT,
868 .flags = INVERT_ENABLE,
869 .clkdm_name = "dpll4_clkdm",
870};
871
Tomi Valkeinen262c2c92013-10-09 16:12:38 +0300872DEFINE_STRUCT_CLK_FLAGS(dpll4_m4x2_ck, dpll4_m4x2_ck_parent_names,
873 dpll4_m5x2_ck_ops, CLK_SET_RATE_PARENT);
Rajendra Nayak99e79382012-11-02 05:02:58 -0600874
875static struct clk dpll4_m4x2_ck_3630 = {
876 .name = "dpll4_m4x2_ck",
877 .hw = &dpll4_m4x2_ck_hw.hw,
878 .parent_names = dpll4_m4x2_ck_parent_names,
879 .num_parents = ARRAY_SIZE(dpll4_m4x2_ck_parent_names),
880 .ops = &dpll4_m5x2_ck_3630_ops,
Tomi Valkeinen262c2c92013-10-09 16:12:38 +0300881 .flags = CLK_SET_RATE_PARENT,
Rajendra Nayak99e79382012-11-02 05:02:58 -0600882};
883
884DEFINE_CLK_DIVIDER(dpll4_m6_ck, "dpll4_ck", &dpll4_ck, 0x0,
885 OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
886 OMAP3430_DIV_DPLL4_SHIFT, OMAP3630_DIV_DPLL4_WIDTH,
887 CLK_DIVIDER_ONE_BASED, NULL);
888
889static struct clk dpll4_m6x2_ck;
890
891static const char *dpll4_m6x2_ck_parent_names[] = {
892 "dpll4_m6_ck",
893};
894
895static struct clk_hw_omap dpll4_m6x2_ck_hw = {
896 .hw = {
897 .clk = &dpll4_m6x2_ck,
898 },
899 .ops = &clkhwops_wait,
900 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
901 .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
902 .flags = INVERT_ENABLE,
903 .clkdm_name = "dpll4_clkdm",
904};
905
906DEFINE_STRUCT_CLK(dpll4_m6x2_ck, dpll4_m6x2_ck_parent_names, dpll4_m5x2_ck_ops);
907
908static struct clk dpll4_m6x2_ck_3630 = {
909 .name = "dpll4_m6x2_ck",
910 .hw = &dpll4_m6x2_ck_hw.hw,
911 .parent_names = dpll4_m6x2_ck_parent_names,
912 .num_parents = ARRAY_SIZE(dpll4_m6x2_ck_parent_names),
913 .ops = &dpll4_m5x2_ck_3630_ops,
914};
915
916DEFINE_CLK_FIXED_FACTOR(dpll4_x2_ck, "dpll4_ck", &dpll4_ck, 0x0, 2, 1);
917
918static struct dpll_data dpll5_dd = {
919 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
920 .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
921 .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
922 .clk_bypass = &sys_ck,
923 .clk_ref = &sys_ck,
924 .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
925 .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
926 .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
927 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
928 .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
929 .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
930 .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
931 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
932 .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
933 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
934 .idlest_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
935 .max_multiplier = OMAP3_MAX_DPLL_MULT,
936 .min_divider = 1,
937 .max_divider = OMAP3_MAX_DPLL_DIV,
938};
939
940static struct clk dpll5_ck;
941
942static struct clk_hw_omap dpll5_ck_hw = {
943 .hw = {
944 .clk = &dpll5_ck,
945 },
946 .ops = &clkhwops_omap3_dpll,
947 .dpll_data = &dpll5_dd,
948 .clkdm_name = "dpll5_clkdm",
949};
950
951DEFINE_STRUCT_CLK(dpll5_ck, dpll3_ck_parent_names, dpll1_ck_ops);
952
953DEFINE_CLK_DIVIDER(dpll5_m2_ck, "dpll5_ck", &dpll5_ck, 0x0,
954 OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
955 OMAP3430ES2_DIV_120M_SHIFT, OMAP3430ES2_DIV_120M_WIDTH,
956 CLK_DIVIDER_ONE_BASED, NULL);
957
958static struct clk dss1_alwon_fck_3430es1;
959
960static const char *dss1_alwon_fck_3430es1_parent_names[] = {
961 "dpll4_m4x2_ck",
962};
963
964static struct clk_hw_omap dss1_alwon_fck_3430es1_hw = {
965 .hw = {
966 .clk = &dss1_alwon_fck_3430es1,
967 },
968 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
969 .enable_bit = OMAP3430_EN_DSS1_SHIFT,
970 .clkdm_name = "dss_clkdm",
971};
972
Tomi Valkeinen262c2c92013-10-09 16:12:38 +0300973DEFINE_STRUCT_CLK_FLAGS(dss1_alwon_fck_3430es1,
974 dss1_alwon_fck_3430es1_parent_names, aes2_ick_ops,
975 CLK_SET_RATE_PARENT);
Rajendra Nayak99e79382012-11-02 05:02:58 -0600976
977static struct clk dss1_alwon_fck_3430es2;
978
979static struct clk_hw_omap dss1_alwon_fck_3430es2_hw = {
980 .hw = {
981 .clk = &dss1_alwon_fck_3430es2,
982 },
983 .ops = &clkhwops_omap3430es2_dss_usbhost_wait,
984 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
985 .enable_bit = OMAP3430_EN_DSS1_SHIFT,
986 .clkdm_name = "dss_clkdm",
987};
988
Tomi Valkeinen262c2c92013-10-09 16:12:38 +0300989DEFINE_STRUCT_CLK_FLAGS(dss1_alwon_fck_3430es2,
990 dss1_alwon_fck_3430es1_parent_names, aes2_ick_ops,
991 CLK_SET_RATE_PARENT);
Rajendra Nayak99e79382012-11-02 05:02:58 -0600992
993static struct clk dss2_alwon_fck;
994
995static struct clk_hw_omap dss2_alwon_fck_hw = {
996 .hw = {
997 .clk = &dss2_alwon_fck,
998 },
999 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
1000 .enable_bit = OMAP3430_EN_DSS2_SHIFT,
1001 .clkdm_name = "dss_clkdm",
1002};
1003
1004DEFINE_STRUCT_CLK(dss2_alwon_fck, dpll3_ck_parent_names, aes2_ick_ops);
1005
1006static struct clk dss_96m_fck;
1007
1008static struct clk_hw_omap dss_96m_fck_hw = {
1009 .hw = {
1010 .clk = &dss_96m_fck,
1011 },
1012 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
1013 .enable_bit = OMAP3430_EN_TV_SHIFT,
1014 .clkdm_name = "dss_clkdm",
1015};
1016
1017DEFINE_STRUCT_CLK(dss_96m_fck, core_96m_fck_parent_names, aes2_ick_ops);
1018
1019static struct clk dss_ick_3430es1;
1020
1021static struct clk_hw_omap dss_ick_3430es1_hw = {
1022 .hw = {
1023 .clk = &dss_ick_3430es1,
1024 },
1025 .ops = &clkhwops_iclk,
1026 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
1027 .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
1028 .clkdm_name = "dss_clkdm",
1029};
1030
1031DEFINE_STRUCT_CLK(dss_ick_3430es1, security_l4_ick2_parent_names, aes2_ick_ops);
1032
1033static struct clk dss_ick_3430es2;
1034
1035static struct clk_hw_omap dss_ick_3430es2_hw = {
1036 .hw = {
1037 .clk = &dss_ick_3430es2,
1038 },
1039 .ops = &clkhwops_omap3430es2_iclk_dss_usbhost_wait,
1040 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
1041 .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
1042 .clkdm_name = "dss_clkdm",
1043};
1044
1045DEFINE_STRUCT_CLK(dss_ick_3430es2, security_l4_ick2_parent_names, aes2_ick_ops);
1046
1047static struct clk dss_tv_fck;
1048
1049static const char *dss_tv_fck_parent_names[] = {
1050 "omap_54m_fck",
1051};
1052
1053static struct clk_hw_omap dss_tv_fck_hw = {
1054 .hw = {
1055 .clk = &dss_tv_fck,
1056 },
1057 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
1058 .enable_bit = OMAP3430_EN_TV_SHIFT,
1059 .clkdm_name = "dss_clkdm",
1060};
1061
1062DEFINE_STRUCT_CLK(dss_tv_fck, dss_tv_fck_parent_names, aes2_ick_ops);
1063
1064static struct clk emac_fck;
1065
1066static const char *emac_fck_parent_names[] = {
1067 "rmii_ck",
1068};
1069
1070static struct clk_hw_omap emac_fck_hw = {
1071 .hw = {
1072 .clk = &emac_fck,
1073 },
1074 .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
1075 .enable_bit = AM35XX_CPGMAC_FCLK_SHIFT,
1076};
1077
1078DEFINE_STRUCT_CLK(emac_fck, emac_fck_parent_names, aes1_ick_ops);
1079
1080static struct clk ipss_ick;
1081
1082static const char *ipss_ick_parent_names[] = {
1083 "core_l3_ick",
1084};
1085
1086static struct clk_hw_omap ipss_ick_hw = {
1087 .hw = {
1088 .clk = &ipss_ick,
1089 },
1090 .ops = &clkhwops_am35xx_ipss_wait,
1091 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1092 .enable_bit = AM35XX_EN_IPSS_SHIFT,
1093 .clkdm_name = "core_l3_clkdm",
1094};
1095
1096DEFINE_STRUCT_CLK(ipss_ick, ipss_ick_parent_names, aes2_ick_ops);
1097
1098static struct clk emac_ick;
1099
1100static const char *emac_ick_parent_names[] = {
1101 "ipss_ick",
1102};
1103
1104static struct clk_hw_omap emac_ick_hw = {
1105 .hw = {
1106 .clk = &emac_ick,
1107 },
1108 .ops = &clkhwops_am35xx_ipss_module_wait,
1109 .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
1110 .enable_bit = AM35XX_CPGMAC_VBUSP_CLK_SHIFT,
1111 .clkdm_name = "core_l3_clkdm",
1112};
1113
1114DEFINE_STRUCT_CLK(emac_ick, emac_ick_parent_names, aes2_ick_ops);
1115
1116static struct clk emu_core_alwon_ck;
1117
1118static const char *emu_core_alwon_ck_parent_names[] = {
1119 "dpll3_m3x2_ck",
1120};
1121
1122DEFINE_STRUCT_CLK_HW_OMAP(emu_core_alwon_ck, "dpll3_clkdm");
1123DEFINE_STRUCT_CLK(emu_core_alwon_ck, emu_core_alwon_ck_parent_names,
1124 core_l4_ick_ops);
1125
1126static struct clk emu_mpu_alwon_ck;
1127
1128static const char *emu_mpu_alwon_ck_parent_names[] = {
1129 "mpu_ck",
1130};
1131
1132DEFINE_STRUCT_CLK_HW_OMAP(emu_mpu_alwon_ck, NULL);
1133DEFINE_STRUCT_CLK(emu_mpu_alwon_ck, emu_mpu_alwon_ck_parent_names, core_ck_ops);
1134
1135static struct clk emu_per_alwon_ck;
1136
1137static const char *emu_per_alwon_ck_parent_names[] = {
1138 "dpll4_m6x2_ck",
1139};
1140
1141DEFINE_STRUCT_CLK_HW_OMAP(emu_per_alwon_ck, "dpll4_clkdm");
1142DEFINE_STRUCT_CLK(emu_per_alwon_ck, emu_per_alwon_ck_parent_names,
1143 core_l4_ick_ops);
1144
1145static const char *emu_src_ck_parent_names[] = {
1146 "sys_ck", "emu_core_alwon_ck", "emu_per_alwon_ck", "emu_mpu_alwon_ck",
1147};
1148
1149static const struct clksel_rate emu_src_sys_rates[] = {
1150 { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
1151 { .div = 0 },
1152};
1153
1154static const struct clksel_rate emu_src_core_rates[] = {
1155 { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
1156 { .div = 0 },
1157};
1158
1159static const struct clksel_rate emu_src_per_rates[] = {
1160 { .div = 1, .val = 2, .flags = RATE_IN_3XXX },
1161 { .div = 0 },
1162};
1163
1164static const struct clksel_rate emu_src_mpu_rates[] = {
1165 { .div = 1, .val = 3, .flags = RATE_IN_3XXX },
1166 { .div = 0 },
1167};
1168
1169static const struct clksel emu_src_clksel[] = {
1170 { .parent = &sys_ck, .rates = emu_src_sys_rates },
1171 { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
1172 { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
1173 { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
1174 { .parent = NULL },
1175};
1176
1177static const struct clk_ops emu_src_ck_ops = {
1178 .init = &omap2_init_clk_clkdm,
1179 .recalc_rate = &omap2_clksel_recalc,
1180 .get_parent = &omap2_clksel_find_parent_index,
1181 .set_parent = &omap2_clksel_set_parent,
Jon Huntercfef4b22012-12-28 02:10:13 -07001182 .enable = &omap2_clkops_enable_clkdm,
1183 .disable = &omap2_clkops_disable_clkdm,
Rajendra Nayak99e79382012-11-02 05:02:58 -06001184};
1185
1186static struct clk emu_src_ck;
1187
1188static struct clk_hw_omap emu_src_ck_hw = {
1189 .hw = {
1190 .clk = &emu_src_ck,
1191 },
1192 .clksel = emu_src_clksel,
1193 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
1194 .clksel_mask = OMAP3430_MUX_CTRL_MASK,
1195 .clkdm_name = "emu_clkdm",
1196};
1197
1198DEFINE_STRUCT_CLK(emu_src_ck, emu_src_ck_parent_names, emu_src_ck_ops);
1199
1200DEFINE_CLK_DIVIDER(atclk_fck, "emu_src_ck", &emu_src_ck, 0x0,
1201 OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
1202 OMAP3430_CLKSEL_ATCLK_SHIFT, OMAP3430_CLKSEL_ATCLK_WIDTH,
1203 CLK_DIVIDER_ONE_BASED, NULL);
1204
1205static struct clk fac_ick;
1206
1207static struct clk_hw_omap fac_ick_hw = {
1208 .hw = {
1209 .clk = &fac_ick,
1210 },
1211 .ops = &clkhwops_iclk_wait,
1212 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1213 .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
1214 .clkdm_name = "core_l4_clkdm",
1215};
1216
1217DEFINE_STRUCT_CLK(fac_ick, aes2_ick_parent_names, aes2_ick_ops);
1218
1219static struct clk fshostusb_fck;
1220
1221static const char *fshostusb_fck_parent_names[] = {
1222 "core_48m_fck",
1223};
1224
1225static struct clk_hw_omap fshostusb_fck_hw = {
1226 .hw = {
1227 .clk = &fshostusb_fck,
1228 },
1229 .ops = &clkhwops_wait,
1230 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1231 .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
1232 .clkdm_name = "core_l4_clkdm",
1233};
1234
1235DEFINE_STRUCT_CLK(fshostusb_fck, fshostusb_fck_parent_names, aes2_ick_ops);
1236
1237static struct clk gfx_l3_ck;
1238
1239static struct clk_hw_omap gfx_l3_ck_hw = {
1240 .hw = {
1241 .clk = &gfx_l3_ck,
1242 },
1243 .ops = &clkhwops_wait,
1244 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
1245 .enable_bit = OMAP_EN_GFX_SHIFT,
1246 .clkdm_name = "gfx_3430es1_clkdm",
1247};
1248
1249DEFINE_STRUCT_CLK(gfx_l3_ck, core_l3_ick_parent_names, aes1_ick_ops);
1250
1251DEFINE_CLK_DIVIDER(gfx_l3_fck, "l3_ick", &l3_ick, 0x0,
1252 OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
1253 OMAP_CLKSEL_GFX_SHIFT, OMAP_CLKSEL_GFX_WIDTH,
1254 CLK_DIVIDER_ONE_BASED, NULL);
1255
1256static struct clk gfx_cg1_ck;
1257
1258static const char *gfx_cg1_ck_parent_names[] = {
1259 "gfx_l3_fck",
1260};
1261
1262static struct clk_hw_omap gfx_cg1_ck_hw = {
1263 .hw = {
1264 .clk = &gfx_cg1_ck,
1265 },
1266 .ops = &clkhwops_wait,
1267 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1268 .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
1269 .clkdm_name = "gfx_3430es1_clkdm",
1270};
1271
1272DEFINE_STRUCT_CLK(gfx_cg1_ck, gfx_cg1_ck_parent_names, aes2_ick_ops);
1273
1274static struct clk gfx_cg2_ck;
1275
1276static struct clk_hw_omap gfx_cg2_ck_hw = {
1277 .hw = {
1278 .clk = &gfx_cg2_ck,
1279 },
1280 .ops = &clkhwops_wait,
1281 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1282 .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
1283 .clkdm_name = "gfx_3430es1_clkdm",
1284};
1285
1286DEFINE_STRUCT_CLK(gfx_cg2_ck, gfx_cg1_ck_parent_names, aes2_ick_ops);
1287
1288static struct clk gfx_l3_ick;
1289
1290static const char *gfx_l3_ick_parent_names[] = {
1291 "gfx_l3_ck",
1292};
1293
1294DEFINE_STRUCT_CLK_HW_OMAP(gfx_l3_ick, "gfx_3430es1_clkdm");
1295DEFINE_STRUCT_CLK(gfx_l3_ick, gfx_l3_ick_parent_names, core_l4_ick_ops);
1296
1297static struct clk wkup_32k_fck;
1298
1299static const char *wkup_32k_fck_parent_names[] = {
1300 "omap_32k_fck",
1301};
1302
1303DEFINE_STRUCT_CLK_HW_OMAP(wkup_32k_fck, "wkup_clkdm");
1304DEFINE_STRUCT_CLK(wkup_32k_fck, wkup_32k_fck_parent_names, core_l4_ick_ops);
1305
1306static struct clk gpio1_dbck;
1307
1308static const char *gpio1_dbck_parent_names[] = {
1309 "wkup_32k_fck",
1310};
1311
1312static struct clk_hw_omap gpio1_dbck_hw = {
1313 .hw = {
1314 .clk = &gpio1_dbck,
1315 },
1316 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1317 .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
1318 .clkdm_name = "wkup_clkdm",
1319};
1320
1321DEFINE_STRUCT_CLK(gpio1_dbck, gpio1_dbck_parent_names, aes2_ick_ops);
1322
1323static struct clk wkup_l4_ick;
1324
1325DEFINE_STRUCT_CLK_HW_OMAP(wkup_l4_ick, "wkup_clkdm");
1326DEFINE_STRUCT_CLK(wkup_l4_ick, dpll3_ck_parent_names, core_l4_ick_ops);
1327
1328static struct clk gpio1_ick;
1329
1330static const char *gpio1_ick_parent_names[] = {
1331 "wkup_l4_ick",
1332};
1333
1334static struct clk_hw_omap gpio1_ick_hw = {
1335 .hw = {
1336 .clk = &gpio1_ick,
1337 },
1338 .ops = &clkhwops_iclk_wait,
1339 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1340 .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
1341 .clkdm_name = "wkup_clkdm",
1342};
1343
1344DEFINE_STRUCT_CLK(gpio1_ick, gpio1_ick_parent_names, aes2_ick_ops);
1345
1346static struct clk per_32k_alwon_fck;
1347
1348DEFINE_STRUCT_CLK_HW_OMAP(per_32k_alwon_fck, "per_clkdm");
1349DEFINE_STRUCT_CLK(per_32k_alwon_fck, wkup_32k_fck_parent_names,
1350 core_l4_ick_ops);
1351
1352static struct clk gpio2_dbck;
1353
1354static const char *gpio2_dbck_parent_names[] = {
1355 "per_32k_alwon_fck",
1356};
1357
1358static struct clk_hw_omap gpio2_dbck_hw = {
1359 .hw = {
1360 .clk = &gpio2_dbck,
1361 },
1362 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1363 .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
1364 .clkdm_name = "per_clkdm",
1365};
1366
1367DEFINE_STRUCT_CLK(gpio2_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
1368
1369static struct clk per_l4_ick;
1370
1371DEFINE_STRUCT_CLK_HW_OMAP(per_l4_ick, "per_clkdm");
1372DEFINE_STRUCT_CLK(per_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);
1373
1374static struct clk gpio2_ick;
1375
1376static const char *gpio2_ick_parent_names[] = {
1377 "per_l4_ick",
1378};
1379
1380static struct clk_hw_omap gpio2_ick_hw = {
1381 .hw = {
1382 .clk = &gpio2_ick,
1383 },
1384 .ops = &clkhwops_iclk_wait,
1385 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1386 .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
1387 .clkdm_name = "per_clkdm",
1388};
1389
1390DEFINE_STRUCT_CLK(gpio2_ick, gpio2_ick_parent_names, aes2_ick_ops);
1391
1392static struct clk gpio3_dbck;
1393
1394static struct clk_hw_omap gpio3_dbck_hw = {
1395 .hw = {
1396 .clk = &gpio3_dbck,
1397 },
1398 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1399 .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
1400 .clkdm_name = "per_clkdm",
1401};
1402
1403DEFINE_STRUCT_CLK(gpio3_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
1404
1405static struct clk gpio3_ick;
1406
1407static struct clk_hw_omap gpio3_ick_hw = {
1408 .hw = {
1409 .clk = &gpio3_ick,
1410 },
1411 .ops = &clkhwops_iclk_wait,
1412 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1413 .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
1414 .clkdm_name = "per_clkdm",
1415};
1416
1417DEFINE_STRUCT_CLK(gpio3_ick, gpio2_ick_parent_names, aes2_ick_ops);
1418
1419static struct clk gpio4_dbck;
1420
1421static struct clk_hw_omap gpio4_dbck_hw = {
1422 .hw = {
1423 .clk = &gpio4_dbck,
1424 },
1425 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1426 .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
1427 .clkdm_name = "per_clkdm",
1428};
1429
1430DEFINE_STRUCT_CLK(gpio4_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
1431
1432static struct clk gpio4_ick;
1433
1434static struct clk_hw_omap gpio4_ick_hw = {
1435 .hw = {
1436 .clk = &gpio4_ick,
1437 },
1438 .ops = &clkhwops_iclk_wait,
1439 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1440 .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
1441 .clkdm_name = "per_clkdm",
1442};
1443
1444DEFINE_STRUCT_CLK(gpio4_ick, gpio2_ick_parent_names, aes2_ick_ops);
1445
1446static struct clk gpio5_dbck;
1447
1448static struct clk_hw_omap gpio5_dbck_hw = {
1449 .hw = {
1450 .clk = &gpio5_dbck,
1451 },
1452 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1453 .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
1454 .clkdm_name = "per_clkdm",
1455};
1456
1457DEFINE_STRUCT_CLK(gpio5_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
1458
1459static struct clk gpio5_ick;
1460
1461static struct clk_hw_omap gpio5_ick_hw = {
1462 .hw = {
1463 .clk = &gpio5_ick,
1464 },
1465 .ops = &clkhwops_iclk_wait,
1466 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1467 .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
1468 .clkdm_name = "per_clkdm",
1469};
1470
1471DEFINE_STRUCT_CLK(gpio5_ick, gpio2_ick_parent_names, aes2_ick_ops);
1472
1473static struct clk gpio6_dbck;
1474
1475static struct clk_hw_omap gpio6_dbck_hw = {
1476 .hw = {
1477 .clk = &gpio6_dbck,
1478 },
1479 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1480 .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
1481 .clkdm_name = "per_clkdm",
1482};
1483
1484DEFINE_STRUCT_CLK(gpio6_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
1485
1486static struct clk gpio6_ick;
1487
1488static struct clk_hw_omap gpio6_ick_hw = {
1489 .hw = {
1490 .clk = &gpio6_ick,
1491 },
1492 .ops = &clkhwops_iclk_wait,
1493 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1494 .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
1495 .clkdm_name = "per_clkdm",
1496};
1497
1498DEFINE_STRUCT_CLK(gpio6_ick, gpio2_ick_parent_names, aes2_ick_ops);
1499
1500static struct clk gpmc_fck;
1501
1502static struct clk_hw_omap gpmc_fck_hw = {
1503 .hw = {
1504 .clk = &gpmc_fck,
1505 },
1506 .flags = ENABLE_ON_INIT,
1507 .clkdm_name = "core_l3_clkdm",
1508};
1509
1510DEFINE_STRUCT_CLK(gpmc_fck, ipss_ick_parent_names, core_l4_ick_ops);
1511
1512static const struct clksel omap343x_gpt_clksel[] = {
1513 { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
1514 { .parent = &sys_ck, .rates = gpt_sys_rates },
1515 { .parent = NULL },
1516};
1517
1518static const char *gpt10_fck_parent_names[] = {
1519 "omap_32k_fck", "sys_ck",
1520};
1521
1522DEFINE_CLK_OMAP_MUX_GATE(gpt10_fck, "core_l4_clkdm", omap343x_gpt_clksel,
1523 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1524 OMAP3430_CLKSEL_GPT10_MASK,
1525 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1526 OMAP3430_EN_GPT10_SHIFT, &clkhwops_wait,
1527 gpt10_fck_parent_names, clkout2_src_ck_ops);
1528
1529static struct clk gpt10_ick;
1530
1531static struct clk_hw_omap gpt10_ick_hw = {
1532 .hw = {
1533 .clk = &gpt10_ick,
1534 },
1535 .ops = &clkhwops_iclk_wait,
1536 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1537 .enable_bit = OMAP3430_EN_GPT10_SHIFT,
1538 .clkdm_name = "core_l4_clkdm",
1539};
1540
1541DEFINE_STRUCT_CLK(gpt10_ick, aes2_ick_parent_names, aes2_ick_ops);
1542
1543DEFINE_CLK_OMAP_MUX_GATE(gpt11_fck, "core_l4_clkdm", omap343x_gpt_clksel,
1544 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1545 OMAP3430_CLKSEL_GPT11_MASK,
1546 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1547 OMAP3430_EN_GPT11_SHIFT, &clkhwops_wait,
1548 gpt10_fck_parent_names, clkout2_src_ck_ops);
1549
1550static struct clk gpt11_ick;
1551
1552static struct clk_hw_omap gpt11_ick_hw = {
1553 .hw = {
1554 .clk = &gpt11_ick,
1555 },
1556 .ops = &clkhwops_iclk_wait,
1557 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1558 .enable_bit = OMAP3430_EN_GPT11_SHIFT,
1559 .clkdm_name = "core_l4_clkdm",
1560};
1561
1562DEFINE_STRUCT_CLK(gpt11_ick, aes2_ick_parent_names, aes2_ick_ops);
1563
1564static struct clk gpt12_fck;
1565
1566static const char *gpt12_fck_parent_names[] = {
1567 "secure_32k_fck",
1568};
1569
1570DEFINE_STRUCT_CLK_HW_OMAP(gpt12_fck, "wkup_clkdm");
1571DEFINE_STRUCT_CLK(gpt12_fck, gpt12_fck_parent_names, core_l4_ick_ops);
1572
1573static struct clk gpt12_ick;
1574
1575static struct clk_hw_omap gpt12_ick_hw = {
1576 .hw = {
1577 .clk = &gpt12_ick,
1578 },
1579 .ops = &clkhwops_iclk_wait,
1580 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1581 .enable_bit = OMAP3430_EN_GPT12_SHIFT,
1582 .clkdm_name = "wkup_clkdm",
1583};
1584
1585DEFINE_STRUCT_CLK(gpt12_ick, gpio1_ick_parent_names, aes2_ick_ops);
1586
1587DEFINE_CLK_OMAP_MUX_GATE(gpt1_fck, "wkup_clkdm", omap343x_gpt_clksel,
1588 OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
1589 OMAP3430_CLKSEL_GPT1_MASK,
1590 OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1591 OMAP3430_EN_GPT1_SHIFT, &clkhwops_wait,
1592 gpt10_fck_parent_names, clkout2_src_ck_ops);
1593
1594static struct clk gpt1_ick;
1595
1596static struct clk_hw_omap gpt1_ick_hw = {
1597 .hw = {
1598 .clk = &gpt1_ick,
1599 },
1600 .ops = &clkhwops_iclk_wait,
1601 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1602 .enable_bit = OMAP3430_EN_GPT1_SHIFT,
1603 .clkdm_name = "wkup_clkdm",
1604};
1605
1606DEFINE_STRUCT_CLK(gpt1_ick, gpio1_ick_parent_names, aes2_ick_ops);
1607
1608DEFINE_CLK_OMAP_MUX_GATE(gpt2_fck, "per_clkdm", omap343x_gpt_clksel,
1609 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
1610 OMAP3430_CLKSEL_GPT2_MASK,
1611 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1612 OMAP3430_EN_GPT2_SHIFT, &clkhwops_wait,
1613 gpt10_fck_parent_names, clkout2_src_ck_ops);
1614
1615static struct clk gpt2_ick;
1616
1617static struct clk_hw_omap gpt2_ick_hw = {
1618 .hw = {
1619 .clk = &gpt2_ick,
1620 },
1621 .ops = &clkhwops_iclk_wait,
1622 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1623 .enable_bit = OMAP3430_EN_GPT2_SHIFT,
1624 .clkdm_name = "per_clkdm",
1625};
1626
1627DEFINE_STRUCT_CLK(gpt2_ick, gpio2_ick_parent_names, aes2_ick_ops);
1628
1629DEFINE_CLK_OMAP_MUX_GATE(gpt3_fck, "per_clkdm", omap343x_gpt_clksel,
1630 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
1631 OMAP3430_CLKSEL_GPT3_MASK,
1632 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1633 OMAP3430_EN_GPT3_SHIFT, &clkhwops_wait,
1634 gpt10_fck_parent_names, clkout2_src_ck_ops);
1635
1636static struct clk gpt3_ick;
1637
1638static struct clk_hw_omap gpt3_ick_hw = {
1639 .hw = {
1640 .clk = &gpt3_ick,
1641 },
1642 .ops = &clkhwops_iclk_wait,
1643 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1644 .enable_bit = OMAP3430_EN_GPT3_SHIFT,
1645 .clkdm_name = "per_clkdm",
1646};
1647
1648DEFINE_STRUCT_CLK(gpt3_ick, gpio2_ick_parent_names, aes2_ick_ops);
1649
1650DEFINE_CLK_OMAP_MUX_GATE(gpt4_fck, "per_clkdm", omap343x_gpt_clksel,
1651 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
1652 OMAP3430_CLKSEL_GPT4_MASK,
1653 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1654 OMAP3430_EN_GPT4_SHIFT, &clkhwops_wait,
1655 gpt10_fck_parent_names, clkout2_src_ck_ops);
1656
1657static struct clk gpt4_ick;
1658
1659static struct clk_hw_omap gpt4_ick_hw = {
1660 .hw = {
1661 .clk = &gpt4_ick,
1662 },
1663 .ops = &clkhwops_iclk_wait,
1664 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1665 .enable_bit = OMAP3430_EN_GPT4_SHIFT,
1666 .clkdm_name = "per_clkdm",
1667};
1668
1669DEFINE_STRUCT_CLK(gpt4_ick, gpio2_ick_parent_names, aes2_ick_ops);
1670
1671DEFINE_CLK_OMAP_MUX_GATE(gpt5_fck, "per_clkdm", omap343x_gpt_clksel,
1672 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
1673 OMAP3430_CLKSEL_GPT5_MASK,
1674 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1675 OMAP3430_EN_GPT5_SHIFT, &clkhwops_wait,
1676 gpt10_fck_parent_names, clkout2_src_ck_ops);
1677
1678static struct clk gpt5_ick;
1679
1680static struct clk_hw_omap gpt5_ick_hw = {
1681 .hw = {
1682 .clk = &gpt5_ick,
1683 },
1684 .ops = &clkhwops_iclk_wait,
1685 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1686 .enable_bit = OMAP3430_EN_GPT5_SHIFT,
1687 .clkdm_name = "per_clkdm",
1688};
1689
1690DEFINE_STRUCT_CLK(gpt5_ick, gpio2_ick_parent_names, aes2_ick_ops);
1691
1692DEFINE_CLK_OMAP_MUX_GATE(gpt6_fck, "per_clkdm", omap343x_gpt_clksel,
1693 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
1694 OMAP3430_CLKSEL_GPT6_MASK,
1695 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1696 OMAP3430_EN_GPT6_SHIFT, &clkhwops_wait,
1697 gpt10_fck_parent_names, clkout2_src_ck_ops);
1698
1699static struct clk gpt6_ick;
1700
1701static struct clk_hw_omap gpt6_ick_hw = {
1702 .hw = {
1703 .clk = &gpt6_ick,
1704 },
1705 .ops = &clkhwops_iclk_wait,
1706 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1707 .enable_bit = OMAP3430_EN_GPT6_SHIFT,
1708 .clkdm_name = "per_clkdm",
1709};
1710
1711DEFINE_STRUCT_CLK(gpt6_ick, gpio2_ick_parent_names, aes2_ick_ops);
1712
1713DEFINE_CLK_OMAP_MUX_GATE(gpt7_fck, "per_clkdm", omap343x_gpt_clksel,
1714 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
1715 OMAP3430_CLKSEL_GPT7_MASK,
1716 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1717 OMAP3430_EN_GPT7_SHIFT, &clkhwops_wait,
1718 gpt10_fck_parent_names, clkout2_src_ck_ops);
1719
1720static struct clk gpt7_ick;
1721
1722static struct clk_hw_omap gpt7_ick_hw = {
1723 .hw = {
1724 .clk = &gpt7_ick,
1725 },
1726 .ops = &clkhwops_iclk_wait,
1727 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1728 .enable_bit = OMAP3430_EN_GPT7_SHIFT,
1729 .clkdm_name = "per_clkdm",
1730};
1731
1732DEFINE_STRUCT_CLK(gpt7_ick, gpio2_ick_parent_names, aes2_ick_ops);
1733
1734DEFINE_CLK_OMAP_MUX_GATE(gpt8_fck, "per_clkdm", omap343x_gpt_clksel,
1735 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
1736 OMAP3430_CLKSEL_GPT8_MASK,
1737 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1738 OMAP3430_EN_GPT8_SHIFT, &clkhwops_wait,
1739 gpt10_fck_parent_names, clkout2_src_ck_ops);
1740
1741static struct clk gpt8_ick;
1742
1743static struct clk_hw_omap gpt8_ick_hw = {
1744 .hw = {
1745 .clk = &gpt8_ick,
1746 },
1747 .ops = &clkhwops_iclk_wait,
1748 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1749 .enable_bit = OMAP3430_EN_GPT8_SHIFT,
1750 .clkdm_name = "per_clkdm",
1751};
1752
1753DEFINE_STRUCT_CLK(gpt8_ick, gpio2_ick_parent_names, aes2_ick_ops);
1754
1755DEFINE_CLK_OMAP_MUX_GATE(gpt9_fck, "per_clkdm", omap343x_gpt_clksel,
1756 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
1757 OMAP3430_CLKSEL_GPT9_MASK,
1758 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1759 OMAP3430_EN_GPT9_SHIFT, &clkhwops_wait,
1760 gpt10_fck_parent_names, clkout2_src_ck_ops);
1761
1762static struct clk gpt9_ick;
1763
1764static struct clk_hw_omap gpt9_ick_hw = {
1765 .hw = {
1766 .clk = &gpt9_ick,
1767 },
1768 .ops = &clkhwops_iclk_wait,
1769 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1770 .enable_bit = OMAP3430_EN_GPT9_SHIFT,
1771 .clkdm_name = "per_clkdm",
1772};
1773
1774DEFINE_STRUCT_CLK(gpt9_ick, gpio2_ick_parent_names, aes2_ick_ops);
1775
1776static struct clk hdq_fck;
1777
1778static const char *hdq_fck_parent_names[] = {
1779 "core_12m_fck",
1780};
1781
1782static struct clk_hw_omap hdq_fck_hw = {
1783 .hw = {
1784 .clk = &hdq_fck,
1785 },
1786 .ops = &clkhwops_wait,
1787 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1788 .enable_bit = OMAP3430_EN_HDQ_SHIFT,
1789 .clkdm_name = "core_l4_clkdm",
1790};
1791
1792DEFINE_STRUCT_CLK(hdq_fck, hdq_fck_parent_names, aes2_ick_ops);
1793
1794static struct clk hdq_ick;
1795
1796static struct clk_hw_omap hdq_ick_hw = {
1797 .hw = {
1798 .clk = &hdq_ick,
1799 },
1800 .ops = &clkhwops_iclk_wait,
1801 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1802 .enable_bit = OMAP3430_EN_HDQ_SHIFT,
1803 .clkdm_name = "core_l4_clkdm",
1804};
1805
1806DEFINE_STRUCT_CLK(hdq_ick, aes2_ick_parent_names, aes2_ick_ops);
1807
1808static struct clk hecc_ck;
1809
1810static struct clk_hw_omap hecc_ck_hw = {
1811 .hw = {
1812 .clk = &hecc_ck,
1813 },
1814 .ops = &clkhwops_am35xx_ipss_module_wait,
1815 .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
1816 .enable_bit = AM35XX_HECC_VBUSP_CLK_SHIFT,
1817 .clkdm_name = "core_l3_clkdm",
1818};
1819
1820DEFINE_STRUCT_CLK(hecc_ck, dpll3_ck_parent_names, aes2_ick_ops);
1821
1822static struct clk hsotgusb_fck_am35xx;
1823
1824static struct clk_hw_omap hsotgusb_fck_am35xx_hw = {
1825 .hw = {
1826 .clk = &hsotgusb_fck_am35xx,
1827 },
1828 .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
1829 .enable_bit = AM35XX_USBOTG_FCLK_SHIFT,
1830 .clkdm_name = "core_l3_clkdm",
1831};
1832
1833DEFINE_STRUCT_CLK(hsotgusb_fck_am35xx, dpll3_ck_parent_names, aes2_ick_ops);
1834
1835static struct clk hsotgusb_ick_3430es1;
1836
1837static struct clk_hw_omap hsotgusb_ick_3430es1_hw = {
1838 .hw = {
1839 .clk = &hsotgusb_ick_3430es1,
1840 },
1841 .ops = &clkhwops_iclk,
1842 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1843 .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
1844 .clkdm_name = "core_l3_clkdm",
1845};
1846
1847DEFINE_STRUCT_CLK(hsotgusb_ick_3430es1, ipss_ick_parent_names, aes2_ick_ops);
1848
1849static struct clk hsotgusb_ick_3430es2;
1850
1851static struct clk_hw_omap hsotgusb_ick_3430es2_hw = {
1852 .hw = {
1853 .clk = &hsotgusb_ick_3430es2,
1854 },
1855 .ops = &clkhwops_omap3430es2_iclk_hsotgusb_wait,
1856 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1857 .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
1858 .clkdm_name = "core_l3_clkdm",
1859};
1860
1861DEFINE_STRUCT_CLK(hsotgusb_ick_3430es2, ipss_ick_parent_names, aes2_ick_ops);
1862
1863static struct clk hsotgusb_ick_am35xx;
1864
1865static struct clk_hw_omap hsotgusb_ick_am35xx_hw = {
1866 .hw = {
1867 .clk = &hsotgusb_ick_am35xx,
1868 },
1869 .ops = &clkhwops_am35xx_ipss_module_wait,
1870 .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
1871 .enable_bit = AM35XX_USBOTG_VBUSP_CLK_SHIFT,
1872 .clkdm_name = "core_l3_clkdm",
1873};
1874
1875DEFINE_STRUCT_CLK(hsotgusb_ick_am35xx, emac_ick_parent_names, aes2_ick_ops);
1876
1877static struct clk i2c1_fck;
1878
1879static struct clk_hw_omap i2c1_fck_hw = {
1880 .hw = {
1881 .clk = &i2c1_fck,
1882 },
1883 .ops = &clkhwops_wait,
1884 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1885 .enable_bit = OMAP3430_EN_I2C1_SHIFT,
1886 .clkdm_name = "core_l4_clkdm",
1887};
1888
1889DEFINE_STRUCT_CLK(i2c1_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
1890
1891static struct clk i2c1_ick;
1892
1893static struct clk_hw_omap i2c1_ick_hw = {
1894 .hw = {
1895 .clk = &i2c1_ick,
1896 },
1897 .ops = &clkhwops_iclk_wait,
1898 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1899 .enable_bit = OMAP3430_EN_I2C1_SHIFT,
1900 .clkdm_name = "core_l4_clkdm",
1901};
1902
1903DEFINE_STRUCT_CLK(i2c1_ick, aes2_ick_parent_names, aes2_ick_ops);
1904
1905static struct clk i2c2_fck;
1906
1907static struct clk_hw_omap i2c2_fck_hw = {
1908 .hw = {
1909 .clk = &i2c2_fck,
1910 },
1911 .ops = &clkhwops_wait,
1912 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1913 .enable_bit = OMAP3430_EN_I2C2_SHIFT,
1914 .clkdm_name = "core_l4_clkdm",
1915};
1916
1917DEFINE_STRUCT_CLK(i2c2_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
1918
1919static struct clk i2c2_ick;
1920
1921static struct clk_hw_omap i2c2_ick_hw = {
1922 .hw = {
1923 .clk = &i2c2_ick,
1924 },
1925 .ops = &clkhwops_iclk_wait,
1926 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1927 .enable_bit = OMAP3430_EN_I2C2_SHIFT,
1928 .clkdm_name = "core_l4_clkdm",
1929};
1930
1931DEFINE_STRUCT_CLK(i2c2_ick, aes2_ick_parent_names, aes2_ick_ops);
1932
1933static struct clk i2c3_fck;
1934
1935static struct clk_hw_omap i2c3_fck_hw = {
1936 .hw = {
1937 .clk = &i2c3_fck,
1938 },
1939 .ops = &clkhwops_wait,
1940 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1941 .enable_bit = OMAP3430_EN_I2C3_SHIFT,
1942 .clkdm_name = "core_l4_clkdm",
1943};
1944
1945DEFINE_STRUCT_CLK(i2c3_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
1946
1947static struct clk i2c3_ick;
1948
1949static struct clk_hw_omap i2c3_ick_hw = {
1950 .hw = {
1951 .clk = &i2c3_ick,
1952 },
1953 .ops = &clkhwops_iclk_wait,
1954 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1955 .enable_bit = OMAP3430_EN_I2C3_SHIFT,
1956 .clkdm_name = "core_l4_clkdm",
1957};
1958
1959DEFINE_STRUCT_CLK(i2c3_ick, aes2_ick_parent_names, aes2_ick_ops);
1960
1961static struct clk icr_ick;
1962
1963static struct clk_hw_omap icr_ick_hw = {
1964 .hw = {
1965 .clk = &icr_ick,
1966 },
1967 .ops = &clkhwops_iclk_wait,
1968 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1969 .enable_bit = OMAP3430_EN_ICR_SHIFT,
1970 .clkdm_name = "core_l4_clkdm",
1971};
1972
1973DEFINE_STRUCT_CLK(icr_ick, aes2_ick_parent_names, aes2_ick_ops);
1974
1975static struct clk iva2_ck;
1976
1977static const char *iva2_ck_parent_names[] = {
1978 "dpll2_m2_ck",
1979};
1980
1981static struct clk_hw_omap iva2_ck_hw = {
1982 .hw = {
1983 .clk = &iva2_ck,
1984 },
1985 .ops = &clkhwops_wait,
1986 .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
1987 .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
1988 .clkdm_name = "iva2_clkdm",
1989};
1990
1991DEFINE_STRUCT_CLK(iva2_ck, iva2_ck_parent_names, aes2_ick_ops);
1992
1993static struct clk mad2d_ick;
1994
1995static struct clk_hw_omap mad2d_ick_hw = {
1996 .hw = {
1997 .clk = &mad2d_ick,
1998 },
1999 .ops = &clkhwops_iclk_wait,
2000 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
2001 .enable_bit = OMAP3430_EN_MAD2D_SHIFT,
2002 .clkdm_name = "d2d_clkdm",
2003};
2004
2005DEFINE_STRUCT_CLK(mad2d_ick, core_l3_ick_parent_names, aes2_ick_ops);
2006
2007static struct clk mailboxes_ick;
2008
2009static struct clk_hw_omap mailboxes_ick_hw = {
2010 .hw = {
2011 .clk = &mailboxes_ick,
2012 },
2013 .ops = &clkhwops_iclk_wait,
2014 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2015 .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
2016 .clkdm_name = "core_l4_clkdm",
2017};
2018
2019DEFINE_STRUCT_CLK(mailboxes_ick, aes2_ick_parent_names, aes2_ick_ops);
2020
2021static const struct clksel_rate common_mcbsp_96m_rates[] = {
2022 { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
2023 { .div = 0 }
2024};
2025
2026static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
2027 { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
2028 { .div = 0 }
2029};
2030
2031static const struct clksel mcbsp_15_clksel[] = {
2032 { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
2033 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
2034 { .parent = NULL },
2035};
2036
2037static const char *mcbsp1_fck_parent_names[] = {
2038 "core_96m_fck", "mcbsp_clks",
2039};
2040
2041DEFINE_CLK_OMAP_MUX_GATE(mcbsp1_fck, "core_l4_clkdm", mcbsp_15_clksel,
2042 OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
2043 OMAP2_MCBSP1_CLKS_MASK,
2044 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2045 OMAP3430_EN_MCBSP1_SHIFT, &clkhwops_wait,
2046 mcbsp1_fck_parent_names, clkout2_src_ck_ops);
2047
2048static struct clk mcbsp1_ick;
2049
2050static struct clk_hw_omap mcbsp1_ick_hw = {
2051 .hw = {
2052 .clk = &mcbsp1_ick,
2053 },
2054 .ops = &clkhwops_iclk_wait,
2055 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2056 .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
2057 .clkdm_name = "core_l4_clkdm",
2058};
2059
2060DEFINE_STRUCT_CLK(mcbsp1_ick, aes2_ick_parent_names, aes2_ick_ops);
2061
2062static struct clk per_96m_fck;
2063
2064DEFINE_STRUCT_CLK_HW_OMAP(per_96m_fck, "per_clkdm");
2065DEFINE_STRUCT_CLK(per_96m_fck, cm_96m_fck_parent_names, core_l4_ick_ops);
2066
2067static const struct clksel mcbsp_234_clksel[] = {
2068 { .parent = &per_96m_fck, .rates = common_mcbsp_96m_rates },
2069 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
2070 { .parent = NULL },
2071};
2072
2073static const char *mcbsp2_fck_parent_names[] = {
2074 "per_96m_fck", "mcbsp_clks",
2075};
2076
2077DEFINE_CLK_OMAP_MUX_GATE(mcbsp2_fck, "per_clkdm", mcbsp_234_clksel,
2078 OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
2079 OMAP2_MCBSP2_CLKS_MASK,
2080 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2081 OMAP3430_EN_MCBSP2_SHIFT, &clkhwops_wait,
2082 mcbsp2_fck_parent_names, clkout2_src_ck_ops);
2083
2084static struct clk mcbsp2_ick;
2085
2086static struct clk_hw_omap mcbsp2_ick_hw = {
2087 .hw = {
2088 .clk = &mcbsp2_ick,
2089 },
2090 .ops = &clkhwops_iclk_wait,
2091 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2092 .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
2093 .clkdm_name = "per_clkdm",
2094};
2095
2096DEFINE_STRUCT_CLK(mcbsp2_ick, gpio2_ick_parent_names, aes2_ick_ops);
2097
2098DEFINE_CLK_OMAP_MUX_GATE(mcbsp3_fck, "per_clkdm", mcbsp_234_clksel,
2099 OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2100 OMAP2_MCBSP3_CLKS_MASK,
2101 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2102 OMAP3430_EN_MCBSP3_SHIFT, &clkhwops_wait,
2103 mcbsp2_fck_parent_names, clkout2_src_ck_ops);
2104
2105static struct clk mcbsp3_ick;
2106
2107static struct clk_hw_omap mcbsp3_ick_hw = {
2108 .hw = {
2109 .clk = &mcbsp3_ick,
2110 },
2111 .ops = &clkhwops_iclk_wait,
2112 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2113 .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
2114 .clkdm_name = "per_clkdm",
2115};
2116
2117DEFINE_STRUCT_CLK(mcbsp3_ick, gpio2_ick_parent_names, aes2_ick_ops);
2118
2119DEFINE_CLK_OMAP_MUX_GATE(mcbsp4_fck, "per_clkdm", mcbsp_234_clksel,
2120 OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2121 OMAP2_MCBSP4_CLKS_MASK,
2122 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2123 OMAP3430_EN_MCBSP4_SHIFT, &clkhwops_wait,
2124 mcbsp2_fck_parent_names, clkout2_src_ck_ops);
2125
2126static struct clk mcbsp4_ick;
2127
2128static struct clk_hw_omap mcbsp4_ick_hw = {
2129 .hw = {
2130 .clk = &mcbsp4_ick,
2131 },
2132 .ops = &clkhwops_iclk_wait,
2133 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2134 .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
2135 .clkdm_name = "per_clkdm",
2136};
2137
2138DEFINE_STRUCT_CLK(mcbsp4_ick, gpio2_ick_parent_names, aes2_ick_ops);
2139
2140DEFINE_CLK_OMAP_MUX_GATE(mcbsp5_fck, "core_l4_clkdm", mcbsp_15_clksel,
2141 OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2142 OMAP2_MCBSP5_CLKS_MASK,
2143 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2144 OMAP3430_EN_MCBSP5_SHIFT, &clkhwops_wait,
2145 mcbsp1_fck_parent_names, clkout2_src_ck_ops);
2146
2147static struct clk mcbsp5_ick;
2148
2149static struct clk_hw_omap mcbsp5_ick_hw = {
2150 .hw = {
2151 .clk = &mcbsp5_ick,
2152 },
2153 .ops = &clkhwops_iclk_wait,
2154 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2155 .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
2156 .clkdm_name = "core_l4_clkdm",
2157};
2158
2159DEFINE_STRUCT_CLK(mcbsp5_ick, aes2_ick_parent_names, aes2_ick_ops);
2160
2161static struct clk mcspi1_fck;
2162
2163static struct clk_hw_omap mcspi1_fck_hw = {
2164 .hw = {
2165 .clk = &mcspi1_fck,
2166 },
2167 .ops = &clkhwops_wait,
2168 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2169 .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
2170 .clkdm_name = "core_l4_clkdm",
2171};
2172
2173DEFINE_STRUCT_CLK(mcspi1_fck, fshostusb_fck_parent_names, aes2_ick_ops);
2174
2175static struct clk mcspi1_ick;
2176
2177static struct clk_hw_omap mcspi1_ick_hw = {
2178 .hw = {
2179 .clk = &mcspi1_ick,
2180 },
2181 .ops = &clkhwops_iclk_wait,
2182 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2183 .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
2184 .clkdm_name = "core_l4_clkdm",
2185};
2186
2187DEFINE_STRUCT_CLK(mcspi1_ick, aes2_ick_parent_names, aes2_ick_ops);
2188
2189static struct clk mcspi2_fck;
2190
2191static struct clk_hw_omap mcspi2_fck_hw = {
2192 .hw = {
2193 .clk = &mcspi2_fck,
2194 },
2195 .ops = &clkhwops_wait,
2196 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2197 .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
2198 .clkdm_name = "core_l4_clkdm",
2199};
2200
2201DEFINE_STRUCT_CLK(mcspi2_fck, fshostusb_fck_parent_names, aes2_ick_ops);
2202
2203static struct clk mcspi2_ick;
2204
2205static struct clk_hw_omap mcspi2_ick_hw = {
2206 .hw = {
2207 .clk = &mcspi2_ick,
2208 },
2209 .ops = &clkhwops_iclk_wait,
2210 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2211 .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
2212 .clkdm_name = "core_l4_clkdm",
2213};
2214
2215DEFINE_STRUCT_CLK(mcspi2_ick, aes2_ick_parent_names, aes2_ick_ops);
2216
2217static struct clk mcspi3_fck;
2218
2219static struct clk_hw_omap mcspi3_fck_hw = {
2220 .hw = {
2221 .clk = &mcspi3_fck,
2222 },
2223 .ops = &clkhwops_wait,
2224 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2225 .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
2226 .clkdm_name = "core_l4_clkdm",
2227};
2228
2229DEFINE_STRUCT_CLK(mcspi3_fck, fshostusb_fck_parent_names, aes2_ick_ops);
2230
2231static struct clk mcspi3_ick;
2232
2233static struct clk_hw_omap mcspi3_ick_hw = {
2234 .hw = {
2235 .clk = &mcspi3_ick,
2236 },
2237 .ops = &clkhwops_iclk_wait,
2238 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2239 .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
2240 .clkdm_name = "core_l4_clkdm",
2241};
2242
2243DEFINE_STRUCT_CLK(mcspi3_ick, aes2_ick_parent_names, aes2_ick_ops);
2244
2245static struct clk mcspi4_fck;
2246
2247static struct clk_hw_omap mcspi4_fck_hw = {
2248 .hw = {
2249 .clk = &mcspi4_fck,
2250 },
2251 .ops = &clkhwops_wait,
2252 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2253 .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
2254 .clkdm_name = "core_l4_clkdm",
2255};
2256
2257DEFINE_STRUCT_CLK(mcspi4_fck, fshostusb_fck_parent_names, aes2_ick_ops);
2258
2259static struct clk mcspi4_ick;
2260
2261static struct clk_hw_omap mcspi4_ick_hw = {
2262 .hw = {
2263 .clk = &mcspi4_ick,
2264 },
2265 .ops = &clkhwops_iclk_wait,
2266 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2267 .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
2268 .clkdm_name = "core_l4_clkdm",
2269};
2270
2271DEFINE_STRUCT_CLK(mcspi4_ick, aes2_ick_parent_names, aes2_ick_ops);
2272
2273static struct clk mmchs1_fck;
2274
2275static struct clk_hw_omap mmchs1_fck_hw = {
2276 .hw = {
2277 .clk = &mmchs1_fck,
2278 },
2279 .ops = &clkhwops_wait,
2280 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2281 .enable_bit = OMAP3430_EN_MMC1_SHIFT,
2282 .clkdm_name = "core_l4_clkdm",
2283};
2284
2285DEFINE_STRUCT_CLK(mmchs1_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
2286
2287static struct clk mmchs1_ick;
2288
2289static struct clk_hw_omap mmchs1_ick_hw = {
2290 .hw = {
2291 .clk = &mmchs1_ick,
2292 },
2293 .ops = &clkhwops_iclk_wait,
2294 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2295 .enable_bit = OMAP3430_EN_MMC1_SHIFT,
2296 .clkdm_name = "core_l4_clkdm",
2297};
2298
2299DEFINE_STRUCT_CLK(mmchs1_ick, aes2_ick_parent_names, aes2_ick_ops);
2300
2301static struct clk mmchs2_fck;
2302
2303static struct clk_hw_omap mmchs2_fck_hw = {
2304 .hw = {
2305 .clk = &mmchs2_fck,
2306 },
2307 .ops = &clkhwops_wait,
2308 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2309 .enable_bit = OMAP3430_EN_MMC2_SHIFT,
2310 .clkdm_name = "core_l4_clkdm",
2311};
2312
2313DEFINE_STRUCT_CLK(mmchs2_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
2314
2315static struct clk mmchs2_ick;
2316
2317static struct clk_hw_omap mmchs2_ick_hw = {
2318 .hw = {
2319 .clk = &mmchs2_ick,
2320 },
2321 .ops = &clkhwops_iclk_wait,
2322 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2323 .enable_bit = OMAP3430_EN_MMC2_SHIFT,
2324 .clkdm_name = "core_l4_clkdm",
2325};
2326
2327DEFINE_STRUCT_CLK(mmchs2_ick, aes2_ick_parent_names, aes2_ick_ops);
2328
2329static struct clk mmchs3_fck;
2330
2331static struct clk_hw_omap mmchs3_fck_hw = {
2332 .hw = {
2333 .clk = &mmchs3_fck,
2334 },
2335 .ops = &clkhwops_wait,
2336 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2337 .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
2338 .clkdm_name = "core_l4_clkdm",
2339};
2340
2341DEFINE_STRUCT_CLK(mmchs3_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
2342
2343static struct clk mmchs3_ick;
2344
2345static struct clk_hw_omap mmchs3_ick_hw = {
2346 .hw = {
2347 .clk = &mmchs3_ick,
2348 },
2349 .ops = &clkhwops_iclk_wait,
2350 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2351 .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
2352 .clkdm_name = "core_l4_clkdm",
2353};
2354
2355DEFINE_STRUCT_CLK(mmchs3_ick, aes2_ick_parent_names, aes2_ick_ops);
2356
2357static struct clk modem_fck;
2358
2359static struct clk_hw_omap modem_fck_hw = {
2360 .hw = {
2361 .clk = &modem_fck,
2362 },
2363 .ops = &clkhwops_iclk_wait,
2364 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2365 .enable_bit = OMAP3430_EN_MODEM_SHIFT,
2366 .clkdm_name = "d2d_clkdm",
2367};
2368
2369DEFINE_STRUCT_CLK(modem_fck, dpll3_ck_parent_names, aes2_ick_ops);
2370
2371static struct clk mspro_fck;
2372
2373static struct clk_hw_omap mspro_fck_hw = {
2374 .hw = {
2375 .clk = &mspro_fck,
2376 },
2377 .ops = &clkhwops_wait,
2378 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2379 .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
2380 .clkdm_name = "core_l4_clkdm",
2381};
2382
2383DEFINE_STRUCT_CLK(mspro_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
2384
2385static struct clk mspro_ick;
2386
2387static struct clk_hw_omap mspro_ick_hw = {
2388 .hw = {
2389 .clk = &mspro_ick,
2390 },
2391 .ops = &clkhwops_iclk_wait,
2392 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2393 .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
2394 .clkdm_name = "core_l4_clkdm",
2395};
2396
2397DEFINE_STRUCT_CLK(mspro_ick, aes2_ick_parent_names, aes2_ick_ops);
2398
2399static struct clk omap_192m_alwon_fck;
2400
2401DEFINE_STRUCT_CLK_HW_OMAP(omap_192m_alwon_fck, NULL);
2402DEFINE_STRUCT_CLK(omap_192m_alwon_fck, omap_96m_alwon_fck_parent_names,
2403 core_ck_ops);
2404
2405static struct clk omap_32ksync_ick;
2406
2407static struct clk_hw_omap omap_32ksync_ick_hw = {
2408 .hw = {
2409 .clk = &omap_32ksync_ick,
2410 },
2411 .ops = &clkhwops_iclk_wait,
2412 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2413 .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
2414 .clkdm_name = "wkup_clkdm",
2415};
2416
2417DEFINE_STRUCT_CLK(omap_32ksync_ick, gpio1_ick_parent_names, aes2_ick_ops);
2418
2419static const struct clksel_rate omap_96m_alwon_fck_rates[] = {
2420 { .div = 1, .val = 1, .flags = RATE_IN_36XX },
2421 { .div = 2, .val = 2, .flags = RATE_IN_36XX },
2422 { .div = 0 }
2423};
2424
2425static const struct clksel omap_96m_alwon_fck_clksel[] = {
2426 { .parent = &omap_192m_alwon_fck, .rates = omap_96m_alwon_fck_rates },
2427 { .parent = NULL }
2428};
2429
2430static struct clk omap_96m_alwon_fck_3630;
2431
2432static const char *omap_96m_alwon_fck_3630_parent_names[] = {
2433 "omap_192m_alwon_fck",
2434};
2435
2436static const struct clk_ops omap_96m_alwon_fck_3630_ops = {
2437 .set_rate = &omap2_clksel_set_rate,
2438 .recalc_rate = &omap2_clksel_recalc,
2439 .round_rate = &omap2_clksel_round_rate,
2440};
2441
2442static struct clk_hw_omap omap_96m_alwon_fck_3630_hw = {
2443 .hw = {
2444 .clk = &omap_96m_alwon_fck_3630,
2445 },
2446 .clksel = omap_96m_alwon_fck_clksel,
2447 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
2448 .clksel_mask = OMAP3630_CLKSEL_96M_MASK,
2449};
2450
2451static struct clk omap_96m_alwon_fck_3630 = {
2452 .name = "omap_96m_alwon_fck",
2453 .hw = &omap_96m_alwon_fck_3630_hw.hw,
2454 .parent_names = omap_96m_alwon_fck_3630_parent_names,
2455 .num_parents = ARRAY_SIZE(omap_96m_alwon_fck_3630_parent_names),
2456 .ops = &omap_96m_alwon_fck_3630_ops,
2457};
2458
2459static struct clk omapctrl_ick;
2460
2461static struct clk_hw_omap omapctrl_ick_hw = {
2462 .hw = {
2463 .clk = &omapctrl_ick,
2464 },
2465 .ops = &clkhwops_iclk_wait,
2466 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2467 .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
2468 .flags = ENABLE_ON_INIT,
2469 .clkdm_name = "core_l4_clkdm",
2470};
2471
2472DEFINE_STRUCT_CLK(omapctrl_ick, aes2_ick_parent_names, aes2_ick_ops);
2473
2474DEFINE_CLK_DIVIDER(pclk_fck, "emu_src_ck", &emu_src_ck, 0x0,
2475 OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2476 OMAP3430_CLKSEL_PCLK_SHIFT, OMAP3430_CLKSEL_PCLK_WIDTH,
2477 CLK_DIVIDER_ONE_BASED, NULL);
2478
2479DEFINE_CLK_DIVIDER(pclkx2_fck, "emu_src_ck", &emu_src_ck, 0x0,
2480 OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2481 OMAP3430_CLKSEL_PCLKX2_SHIFT, OMAP3430_CLKSEL_PCLKX2_WIDTH,
2482 CLK_DIVIDER_ONE_BASED, NULL);
2483
2484static struct clk per_48m_fck;
2485
2486DEFINE_STRUCT_CLK_HW_OMAP(per_48m_fck, "per_clkdm");
2487DEFINE_STRUCT_CLK(per_48m_fck, core_48m_fck_parent_names, core_l4_ick_ops);
2488
2489static struct clk security_l3_ick;
2490
2491DEFINE_STRUCT_CLK_HW_OMAP(security_l3_ick, NULL);
2492DEFINE_STRUCT_CLK(security_l3_ick, core_l3_ick_parent_names, core_ck_ops);
2493
2494static struct clk pka_ick;
2495
2496static const char *pka_ick_parent_names[] = {
2497 "security_l3_ick",
2498};
2499
2500static struct clk_hw_omap pka_ick_hw = {
2501 .hw = {
2502 .clk = &pka_ick,
2503 },
2504 .ops = &clkhwops_iclk_wait,
2505 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2506 .enable_bit = OMAP3430_EN_PKA_SHIFT,
2507};
2508
2509DEFINE_STRUCT_CLK(pka_ick, pka_ick_parent_names, aes1_ick_ops);
2510
2511DEFINE_CLK_DIVIDER(rm_ick, "l4_ick", &l4_ick, 0x0,
2512 OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
2513 OMAP3430_CLKSEL_RM_SHIFT, OMAP3430_CLKSEL_RM_WIDTH,
2514 CLK_DIVIDER_ONE_BASED, NULL);
2515
2516static struct clk rng_ick;
2517
2518static struct clk_hw_omap rng_ick_hw = {
2519 .hw = {
2520 .clk = &rng_ick,
2521 },
2522 .ops = &clkhwops_iclk_wait,
2523 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2524 .enable_bit = OMAP3430_EN_RNG_SHIFT,
2525};
2526
2527DEFINE_STRUCT_CLK(rng_ick, aes1_ick_parent_names, aes1_ick_ops);
2528
2529static struct clk sad2d_ick;
2530
2531static struct clk_hw_omap sad2d_ick_hw = {
2532 .hw = {
2533 .clk = &sad2d_ick,
2534 },
2535 .ops = &clkhwops_iclk_wait,
2536 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2537 .enable_bit = OMAP3430_EN_SAD2D_SHIFT,
2538 .clkdm_name = "d2d_clkdm",
2539};
2540
2541DEFINE_STRUCT_CLK(sad2d_ick, core_l3_ick_parent_names, aes2_ick_ops);
2542
2543static struct clk sdrc_ick;
2544
2545static struct clk_hw_omap sdrc_ick_hw = {
2546 .hw = {
2547 .clk = &sdrc_ick,
2548 },
2549 .ops = &clkhwops_wait,
2550 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2551 .enable_bit = OMAP3430_EN_SDRC_SHIFT,
2552 .flags = ENABLE_ON_INIT,
2553 .clkdm_name = "core_l3_clkdm",
2554};
2555
2556DEFINE_STRUCT_CLK(sdrc_ick, ipss_ick_parent_names, aes2_ick_ops);
2557
2558static const struct clksel_rate sgx_core_rates[] = {
2559 { .div = 2, .val = 5, .flags = RATE_IN_36XX },
2560 { .div = 3, .val = 0, .flags = RATE_IN_3XXX },
2561 { .div = 4, .val = 1, .flags = RATE_IN_3XXX },
2562 { .div = 6, .val = 2, .flags = RATE_IN_3XXX },
2563 { .div = 0 }
2564};
2565
2566static const struct clksel_rate sgx_96m_rates[] = {
2567 { .div = 1, .val = 3, .flags = RATE_IN_3XXX },
2568 { .div = 0 }
2569};
2570
2571static const struct clksel_rate sgx_192m_rates[] = {
2572 { .div = 1, .val = 4, .flags = RATE_IN_36XX },
2573 { .div = 0 }
2574};
2575
2576static const struct clksel_rate sgx_corex2_rates[] = {
2577 { .div = 3, .val = 6, .flags = RATE_IN_36XX },
2578 { .div = 5, .val = 7, .flags = RATE_IN_36XX },
2579 { .div = 0 }
2580};
2581
2582static const struct clksel sgx_clksel[] = {
2583 { .parent = &core_ck, .rates = sgx_core_rates },
2584 { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
2585 { .parent = &omap_192m_alwon_fck, .rates = sgx_192m_rates },
2586 { .parent = &corex2_fck, .rates = sgx_corex2_rates },
2587 { .parent = NULL },
2588};
2589
2590static const char *sgx_fck_parent_names[] = {
2591 "core_ck", "cm_96m_fck", "omap_192m_alwon_fck", "corex2_fck",
2592};
2593
2594static struct clk sgx_fck;
2595
2596static const struct clk_ops sgx_fck_ops = {
2597 .init = &omap2_init_clk_clkdm,
2598 .enable = &omap2_dflt_clk_enable,
2599 .disable = &omap2_dflt_clk_disable,
2600 .is_enabled = &omap2_dflt_clk_is_enabled,
2601 .recalc_rate = &omap2_clksel_recalc,
2602 .set_rate = &omap2_clksel_set_rate,
2603 .round_rate = &omap2_clksel_round_rate,
2604 .get_parent = &omap2_clksel_find_parent_index,
2605 .set_parent = &omap2_clksel_set_parent,
2606};
2607
2608DEFINE_CLK_OMAP_MUX_GATE(sgx_fck, "sgx_clkdm", sgx_clksel,
2609 OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
2610 OMAP3430ES2_CLKSEL_SGX_MASK,
2611 OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
2612 OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT,
2613 &clkhwops_wait, sgx_fck_parent_names, sgx_fck_ops);
2614
2615static struct clk sgx_ick;
2616
2617static struct clk_hw_omap sgx_ick_hw = {
2618 .hw = {
2619 .clk = &sgx_ick,
2620 },
2621 .ops = &clkhwops_wait,
2622 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
2623 .enable_bit = OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT,
2624 .clkdm_name = "sgx_clkdm",
2625};
2626
2627DEFINE_STRUCT_CLK(sgx_ick, core_l3_ick_parent_names, aes2_ick_ops);
2628
2629static struct clk sha11_ick;
2630
2631static struct clk_hw_omap sha11_ick_hw = {
2632 .hw = {
2633 .clk = &sha11_ick,
2634 },
2635 .ops = &clkhwops_iclk_wait,
2636 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2637 .enable_bit = OMAP3430_EN_SHA11_SHIFT,
2638};
2639
2640DEFINE_STRUCT_CLK(sha11_ick, aes1_ick_parent_names, aes1_ick_ops);
2641
2642static struct clk sha12_ick;
2643
2644static struct clk_hw_omap sha12_ick_hw = {
2645 .hw = {
2646 .clk = &sha12_ick,
2647 },
2648 .ops = &clkhwops_iclk_wait,
2649 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2650 .enable_bit = OMAP3430_EN_SHA12_SHIFT,
2651 .clkdm_name = "core_l4_clkdm",
2652};
2653
2654DEFINE_STRUCT_CLK(sha12_ick, aes2_ick_parent_names, aes2_ick_ops);
2655
2656static struct clk sr1_fck;
2657
2658static struct clk_hw_omap sr1_fck_hw = {
2659 .hw = {
2660 .clk = &sr1_fck,
2661 },
2662 .ops = &clkhwops_wait,
2663 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2664 .enable_bit = OMAP3430_EN_SR1_SHIFT,
2665 .clkdm_name = "wkup_clkdm",
2666};
2667
2668DEFINE_STRUCT_CLK(sr1_fck, dpll3_ck_parent_names, aes2_ick_ops);
2669
2670static struct clk sr2_fck;
2671
2672static struct clk_hw_omap sr2_fck_hw = {
2673 .hw = {
2674 .clk = &sr2_fck,
2675 },
2676 .ops = &clkhwops_wait,
2677 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2678 .enable_bit = OMAP3430_EN_SR2_SHIFT,
2679 .clkdm_name = "wkup_clkdm",
2680};
2681
2682DEFINE_STRUCT_CLK(sr2_fck, dpll3_ck_parent_names, aes2_ick_ops);
2683
2684static struct clk sr_l4_ick;
2685
2686DEFINE_STRUCT_CLK_HW_OMAP(sr_l4_ick, "core_l4_clkdm");
2687DEFINE_STRUCT_CLK(sr_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);
2688
2689static struct clk ssi_l4_ick;
2690
2691DEFINE_STRUCT_CLK_HW_OMAP(ssi_l4_ick, "core_l4_clkdm");
2692DEFINE_STRUCT_CLK(ssi_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);
2693
2694static struct clk ssi_ick_3430es1;
2695
2696static const char *ssi_ick_3430es1_parent_names[] = {
2697 "ssi_l4_ick",
2698};
2699
2700static struct clk_hw_omap ssi_ick_3430es1_hw = {
2701 .hw = {
2702 .clk = &ssi_ick_3430es1,
2703 },
2704 .ops = &clkhwops_iclk,
2705 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2706 .enable_bit = OMAP3430_EN_SSI_SHIFT,
2707 .clkdm_name = "core_l4_clkdm",
2708};
2709
2710DEFINE_STRUCT_CLK(ssi_ick_3430es1, ssi_ick_3430es1_parent_names, aes2_ick_ops);
2711
2712static struct clk ssi_ick_3430es2;
2713
2714static struct clk_hw_omap ssi_ick_3430es2_hw = {
2715 .hw = {
2716 .clk = &ssi_ick_3430es2,
2717 },
2718 .ops = &clkhwops_omap3430es2_iclk_ssi_wait,
2719 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2720 .enable_bit = OMAP3430_EN_SSI_SHIFT,
2721 .clkdm_name = "core_l4_clkdm",
2722};
2723
2724DEFINE_STRUCT_CLK(ssi_ick_3430es2, ssi_ick_3430es1_parent_names, aes2_ick_ops);
2725
2726static const struct clksel_rate ssi_ssr_corex2_rates[] = {
2727 { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
2728 { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
2729 { .div = 3, .val = 3, .flags = RATE_IN_3XXX },
2730 { .div = 4, .val = 4, .flags = RATE_IN_3XXX },
2731 { .div = 6, .val = 6, .flags = RATE_IN_3XXX },
2732 { .div = 8, .val = 8, .flags = RATE_IN_3XXX },
2733 { .div = 0 }
2734};
2735
2736static const struct clksel ssi_ssr_clksel[] = {
2737 { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
2738 { .parent = NULL },
2739};
2740
2741static const char *ssi_ssr_fck_3430es1_parent_names[] = {
2742 "corex2_fck",
2743};
2744
2745static const struct clk_ops ssi_ssr_fck_3430es1_ops = {
2746 .init = &omap2_init_clk_clkdm,
2747 .enable = &omap2_dflt_clk_enable,
2748 .disable = &omap2_dflt_clk_disable,
2749 .is_enabled = &omap2_dflt_clk_is_enabled,
2750 .recalc_rate = &omap2_clksel_recalc,
2751 .set_rate = &omap2_clksel_set_rate,
2752 .round_rate = &omap2_clksel_round_rate,
2753};
2754
2755DEFINE_CLK_OMAP_MUX_GATE(ssi_ssr_fck_3430es1, "core_l4_clkdm",
2756 ssi_ssr_clksel, OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
2757 OMAP3430_CLKSEL_SSI_MASK,
2758 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2759 OMAP3430_EN_SSI_SHIFT,
2760 NULL, ssi_ssr_fck_3430es1_parent_names,
2761 ssi_ssr_fck_3430es1_ops);
2762
2763DEFINE_CLK_OMAP_MUX_GATE(ssi_ssr_fck_3430es2, "core_l4_clkdm",
2764 ssi_ssr_clksel, OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
2765 OMAP3430_CLKSEL_SSI_MASK,
2766 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2767 OMAP3430_EN_SSI_SHIFT,
2768 NULL, ssi_ssr_fck_3430es1_parent_names,
2769 ssi_ssr_fck_3430es1_ops);
2770
2771DEFINE_CLK_FIXED_FACTOR(ssi_sst_fck_3430es1, "ssi_ssr_fck_3430es1",
2772 &ssi_ssr_fck_3430es1, 0x0, 1, 2);
2773
2774DEFINE_CLK_FIXED_FACTOR(ssi_sst_fck_3430es2, "ssi_ssr_fck_3430es2",
2775 &ssi_ssr_fck_3430es2, 0x0, 1, 2);
2776
2777static struct clk sys_clkout1;
2778
2779static const char *sys_clkout1_parent_names[] = {
2780 "osc_sys_ck",
2781};
2782
2783static struct clk_hw_omap sys_clkout1_hw = {
2784 .hw = {
2785 .clk = &sys_clkout1,
2786 },
2787 .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
2788 .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
2789};
2790
2791DEFINE_STRUCT_CLK(sys_clkout1, sys_clkout1_parent_names, aes1_ick_ops);
2792
2793DEFINE_CLK_DIVIDER(sys_clkout2, "clkout2_src_ck", &clkout2_src_ck, 0x0,
2794 OMAP3430_CM_CLKOUT_CTRL, OMAP3430_CLKOUT2_DIV_SHIFT,
2795 OMAP3430_CLKOUT2_DIV_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
2796
2797DEFINE_CLK_MUX(traceclk_src_fck, emu_src_ck_parent_names, NULL, 0x0,
2798 OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2799 OMAP3430_TRACE_MUX_CTRL_SHIFT, OMAP3430_TRACE_MUX_CTRL_WIDTH,
2800 0x0, NULL);
2801
2802DEFINE_CLK_DIVIDER(traceclk_fck, "traceclk_src_fck", &traceclk_src_fck, 0x0,
2803 OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2804 OMAP3430_CLKSEL_TRACECLK_SHIFT,
2805 OMAP3430_CLKSEL_TRACECLK_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
2806
2807static struct clk ts_fck;
2808
2809static struct clk_hw_omap ts_fck_hw = {
2810 .hw = {
2811 .clk = &ts_fck,
2812 },
2813 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
2814 .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
2815 .clkdm_name = "core_l4_clkdm",
2816};
2817
2818DEFINE_STRUCT_CLK(ts_fck, wkup_32k_fck_parent_names, aes2_ick_ops);
2819
2820static struct clk uart1_fck;
2821
2822static struct clk_hw_omap uart1_fck_hw = {
2823 .hw = {
2824 .clk = &uart1_fck,
2825 },
2826 .ops = &clkhwops_wait,
2827 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2828 .enable_bit = OMAP3430_EN_UART1_SHIFT,
2829 .clkdm_name = "core_l4_clkdm",
2830};
2831
2832DEFINE_STRUCT_CLK(uart1_fck, fshostusb_fck_parent_names, aes2_ick_ops);
2833
2834static struct clk uart1_ick;
2835
2836static struct clk_hw_omap uart1_ick_hw = {
2837 .hw = {
2838 .clk = &uart1_ick,
2839 },
2840 .ops = &clkhwops_iclk_wait,
2841 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2842 .enable_bit = OMAP3430_EN_UART1_SHIFT,
2843 .clkdm_name = "core_l4_clkdm",
2844};
2845
2846DEFINE_STRUCT_CLK(uart1_ick, aes2_ick_parent_names, aes2_ick_ops);
2847
2848static struct clk uart2_fck;
2849
2850static struct clk_hw_omap uart2_fck_hw = {
2851 .hw = {
2852 .clk = &uart2_fck,
2853 },
2854 .ops = &clkhwops_wait,
2855 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2856 .enable_bit = OMAP3430_EN_UART2_SHIFT,
2857 .clkdm_name = "core_l4_clkdm",
2858};
2859
2860DEFINE_STRUCT_CLK(uart2_fck, fshostusb_fck_parent_names, aes2_ick_ops);
2861
2862static struct clk uart2_ick;
2863
2864static struct clk_hw_omap uart2_ick_hw = {
2865 .hw = {
2866 .clk = &uart2_ick,
2867 },
2868 .ops = &clkhwops_iclk_wait,
2869 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2870 .enable_bit = OMAP3430_EN_UART2_SHIFT,
2871 .clkdm_name = "core_l4_clkdm",
2872};
2873
2874DEFINE_STRUCT_CLK(uart2_ick, aes2_ick_parent_names, aes2_ick_ops);
2875
2876static struct clk uart3_fck;
2877
2878static const char *uart3_fck_parent_names[] = {
2879 "per_48m_fck",
2880};
2881
2882static struct clk_hw_omap uart3_fck_hw = {
2883 .hw = {
2884 .clk = &uart3_fck,
2885 },
2886 .ops = &clkhwops_wait,
2887 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2888 .enable_bit = OMAP3430_EN_UART3_SHIFT,
2889 .clkdm_name = "per_clkdm",
2890};
2891
2892DEFINE_STRUCT_CLK(uart3_fck, uart3_fck_parent_names, aes2_ick_ops);
2893
2894static struct clk uart3_ick;
2895
2896static struct clk_hw_omap uart3_ick_hw = {
2897 .hw = {
2898 .clk = &uart3_ick,
2899 },
2900 .ops = &clkhwops_iclk_wait,
2901 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2902 .enable_bit = OMAP3430_EN_UART3_SHIFT,
2903 .clkdm_name = "per_clkdm",
2904};
2905
2906DEFINE_STRUCT_CLK(uart3_ick, gpio2_ick_parent_names, aes2_ick_ops);
2907
2908static struct clk uart4_fck;
2909
2910static struct clk_hw_omap uart4_fck_hw = {
2911 .hw = {
2912 .clk = &uart4_fck,
2913 },
2914 .ops = &clkhwops_wait,
2915 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2916 .enable_bit = OMAP3630_EN_UART4_SHIFT,
2917 .clkdm_name = "per_clkdm",
2918};
2919
2920DEFINE_STRUCT_CLK(uart4_fck, uart3_fck_parent_names, aes2_ick_ops);
2921
2922static struct clk uart4_fck_am35xx;
2923
2924static struct clk_hw_omap uart4_fck_am35xx_hw = {
2925 .hw = {
2926 .clk = &uart4_fck_am35xx,
2927 },
2928 .ops = &clkhwops_wait,
2929 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2930 .enable_bit = AM35XX_EN_UART4_SHIFT,
2931 .clkdm_name = "core_l4_clkdm",
2932};
2933
2934DEFINE_STRUCT_CLK(uart4_fck_am35xx, fshostusb_fck_parent_names, aes2_ick_ops);
2935
2936static struct clk uart4_ick;
2937
2938static struct clk_hw_omap uart4_ick_hw = {
2939 .hw = {
2940 .clk = &uart4_ick,
2941 },
2942 .ops = &clkhwops_iclk_wait,
2943 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2944 .enable_bit = OMAP3630_EN_UART4_SHIFT,
2945 .clkdm_name = "per_clkdm",
2946};
2947
2948DEFINE_STRUCT_CLK(uart4_ick, gpio2_ick_parent_names, aes2_ick_ops);
2949
2950static struct clk uart4_ick_am35xx;
2951
2952static struct clk_hw_omap uart4_ick_am35xx_hw = {
2953 .hw = {
2954 .clk = &uart4_ick_am35xx,
2955 },
2956 .ops = &clkhwops_iclk_wait,
2957 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2958 .enable_bit = AM35XX_EN_UART4_SHIFT,
2959 .clkdm_name = "core_l4_clkdm",
2960};
2961
2962DEFINE_STRUCT_CLK(uart4_ick_am35xx, aes2_ick_parent_names, aes2_ick_ops);
2963
2964static const struct clksel_rate div2_rates[] = {
2965 { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
2966 { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
2967 { .div = 0 }
2968};
2969
2970static const struct clksel usb_l4_clksel[] = {
2971 { .parent = &l4_ick, .rates = div2_rates },
2972 { .parent = NULL },
2973};
2974
2975static const char *usb_l4_ick_parent_names[] = {
2976 "l4_ick",
2977};
2978
2979DEFINE_CLK_OMAP_MUX_GATE(usb_l4_ick, "core_l4_clkdm", usb_l4_clksel,
2980 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
2981 OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
2982 OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2983 OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
2984 &clkhwops_iclk_wait, usb_l4_ick_parent_names,
2985 ssi_ssr_fck_3430es1_ops);
2986
2987static struct clk usbhost_120m_fck;
2988
2989static const char *usbhost_120m_fck_parent_names[] = {
2990 "dpll5_m2_ck",
2991};
2992
2993static struct clk_hw_omap usbhost_120m_fck_hw = {
2994 .hw = {
2995 .clk = &usbhost_120m_fck,
2996 },
2997 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
2998 .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
2999 .clkdm_name = "usbhost_clkdm",
3000};
3001
3002DEFINE_STRUCT_CLK(usbhost_120m_fck, usbhost_120m_fck_parent_names,
3003 aes2_ick_ops);
3004
3005static struct clk usbhost_48m_fck;
3006
3007static struct clk_hw_omap usbhost_48m_fck_hw = {
3008 .hw = {
3009 .clk = &usbhost_48m_fck,
3010 },
3011 .ops = &clkhwops_omap3430es2_dss_usbhost_wait,
3012 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
3013 .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
3014 .clkdm_name = "usbhost_clkdm",
3015};
3016
3017DEFINE_STRUCT_CLK(usbhost_48m_fck, core_48m_fck_parent_names, aes2_ick_ops);
3018
3019static struct clk usbhost_ick;
3020
3021static struct clk_hw_omap usbhost_ick_hw = {
3022 .hw = {
3023 .clk = &usbhost_ick,
3024 },
3025 .ops = &clkhwops_omap3430es2_iclk_dss_usbhost_wait,
3026 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
3027 .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
3028 .clkdm_name = "usbhost_clkdm",
3029};
3030
3031DEFINE_STRUCT_CLK(usbhost_ick, security_l4_ick2_parent_names, aes2_ick_ops);
3032
3033static struct clk usbtll_fck;
3034
3035static struct clk_hw_omap usbtll_fck_hw = {
3036 .hw = {
3037 .clk = &usbtll_fck,
3038 },
3039 .ops = &clkhwops_wait,
3040 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
3041 .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
3042 .clkdm_name = "core_l4_clkdm",
3043};
3044
3045DEFINE_STRUCT_CLK(usbtll_fck, usbhost_120m_fck_parent_names, aes2_ick_ops);
3046
3047static struct clk usbtll_ick;
3048
3049static struct clk_hw_omap usbtll_ick_hw = {
3050 .hw = {
3051 .clk = &usbtll_ick,
3052 },
3053 .ops = &clkhwops_iclk_wait,
3054 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
3055 .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
3056 .clkdm_name = "core_l4_clkdm",
3057};
3058
3059DEFINE_STRUCT_CLK(usbtll_ick, aes2_ick_parent_names, aes2_ick_ops);
3060
3061static const struct clksel_rate usim_96m_rates[] = {
3062 { .div = 2, .val = 3, .flags = RATE_IN_3XXX },
3063 { .div = 4, .val = 4, .flags = RATE_IN_3XXX },
3064 { .div = 8, .val = 5, .flags = RATE_IN_3XXX },
3065 { .div = 10, .val = 6, .flags = RATE_IN_3XXX },
3066 { .div = 0 }
3067};
3068
3069static const struct clksel_rate usim_120m_rates[] = {
3070 { .div = 4, .val = 7, .flags = RATE_IN_3XXX },
3071 { .div = 8, .val = 8, .flags = RATE_IN_3XXX },
3072 { .div = 16, .val = 9, .flags = RATE_IN_3XXX },
3073 { .div = 20, .val = 10, .flags = RATE_IN_3XXX },
3074 { .div = 0 }
3075};
3076
3077static const struct clksel usim_clksel[] = {
3078 { .parent = &omap_96m_fck, .rates = usim_96m_rates },
3079 { .parent = &dpll5_m2_ck, .rates = usim_120m_rates },
3080 { .parent = &sys_ck, .rates = div2_rates },
3081 { .parent = NULL },
3082};
3083
3084static const char *usim_fck_parent_names[] = {
3085 "omap_96m_fck", "dpll5_m2_ck", "sys_ck",
3086};
3087
3088static struct clk usim_fck;
3089
3090static const struct clk_ops usim_fck_ops = {
3091 .enable = &omap2_dflt_clk_enable,
3092 .disable = &omap2_dflt_clk_disable,
3093 .is_enabled = &omap2_dflt_clk_is_enabled,
3094 .recalc_rate = &omap2_clksel_recalc,
3095 .get_parent = &omap2_clksel_find_parent_index,
3096 .set_parent = &omap2_clksel_set_parent,
3097};
3098
3099DEFINE_CLK_OMAP_MUX_GATE(usim_fck, NULL, usim_clksel,
3100 OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
3101 OMAP3430ES2_CLKSEL_USIMOCP_MASK,
3102 OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
3103 OMAP3430ES2_EN_USIMOCP_SHIFT, &clkhwops_wait,
3104 usim_fck_parent_names, usim_fck_ops);
3105
3106static struct clk usim_ick;
3107
3108static struct clk_hw_omap usim_ick_hw = {
3109 .hw = {
3110 .clk = &usim_ick,
3111 },
3112 .ops = &clkhwops_iclk_wait,
3113 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
3114 .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
3115 .clkdm_name = "wkup_clkdm",
3116};
3117
3118DEFINE_STRUCT_CLK(usim_ick, gpio1_ick_parent_names, aes2_ick_ops);
3119
3120static struct clk vpfe_fck;
3121
3122static const char *vpfe_fck_parent_names[] = {
3123 "pclk_ck",
3124};
3125
3126static struct clk_hw_omap vpfe_fck_hw = {
3127 .hw = {
3128 .clk = &vpfe_fck,
3129 },
3130 .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
3131 .enable_bit = AM35XX_VPFE_FCLK_SHIFT,
3132};
3133
3134DEFINE_STRUCT_CLK(vpfe_fck, vpfe_fck_parent_names, aes1_ick_ops);
3135
3136static struct clk vpfe_ick;
3137
3138static struct clk_hw_omap vpfe_ick_hw = {
3139 .hw = {
3140 .clk = &vpfe_ick,
3141 },
3142 .ops = &clkhwops_am35xx_ipss_module_wait,
3143 .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
3144 .enable_bit = AM35XX_VPFE_VBUSP_CLK_SHIFT,
3145 .clkdm_name = "core_l3_clkdm",
3146};
3147
3148DEFINE_STRUCT_CLK(vpfe_ick, emac_ick_parent_names, aes2_ick_ops);
3149
3150static struct clk wdt1_fck;
3151
3152DEFINE_STRUCT_CLK_HW_OMAP(wdt1_fck, "wkup_clkdm");
3153DEFINE_STRUCT_CLK(wdt1_fck, gpt12_fck_parent_names, core_l4_ick_ops);
3154
3155static struct clk wdt1_ick;
3156
3157static struct clk_hw_omap wdt1_ick_hw = {
3158 .hw = {
3159 .clk = &wdt1_ick,
3160 },
3161 .ops = &clkhwops_iclk_wait,
3162 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
3163 .enable_bit = OMAP3430_EN_WDT1_SHIFT,
3164 .clkdm_name = "wkup_clkdm",
3165};
3166
3167DEFINE_STRUCT_CLK(wdt1_ick, gpio1_ick_parent_names, aes2_ick_ops);
3168
3169static struct clk wdt2_fck;
3170
3171static struct clk_hw_omap wdt2_fck_hw = {
3172 .hw = {
3173 .clk = &wdt2_fck,
3174 },
3175 .ops = &clkhwops_wait,
3176 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
3177 .enable_bit = OMAP3430_EN_WDT2_SHIFT,
3178 .clkdm_name = "wkup_clkdm",
3179};
3180
3181DEFINE_STRUCT_CLK(wdt2_fck, gpio1_dbck_parent_names, aes2_ick_ops);
3182
3183static struct clk wdt2_ick;
3184
3185static struct clk_hw_omap wdt2_ick_hw = {
3186 .hw = {
3187 .clk = &wdt2_ick,
3188 },
3189 .ops = &clkhwops_iclk_wait,
3190 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
3191 .enable_bit = OMAP3430_EN_WDT2_SHIFT,
3192 .clkdm_name = "wkup_clkdm",
3193};
3194
3195DEFINE_STRUCT_CLK(wdt2_ick, gpio1_ick_parent_names, aes2_ick_ops);
3196
3197static struct clk wdt3_fck;
3198
3199static struct clk_hw_omap wdt3_fck_hw = {
3200 .hw = {
3201 .clk = &wdt3_fck,
3202 },
3203 .ops = &clkhwops_wait,
3204 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
3205 .enable_bit = OMAP3430_EN_WDT3_SHIFT,
3206 .clkdm_name = "per_clkdm",
3207};
3208
3209DEFINE_STRUCT_CLK(wdt3_fck, gpio2_dbck_parent_names, aes2_ick_ops);
3210
3211static struct clk wdt3_ick;
3212
3213static struct clk_hw_omap wdt3_ick_hw = {
3214 .hw = {
3215 .clk = &wdt3_ick,
3216 },
3217 .ops = &clkhwops_iclk_wait,
3218 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
3219 .enable_bit = OMAP3430_EN_WDT3_SHIFT,
3220 .clkdm_name = "per_clkdm",
3221};
3222
3223DEFINE_STRUCT_CLK(wdt3_ick, gpio2_ick_parent_names, aes2_ick_ops);
3224
3225/*
J Keerthy78e52e02013-03-18 09:57:39 -06003226 * clocks specific to omap3430es1
3227 */
3228static struct omap_clk omap3430es1_clks[] = {
3229 CLK(NULL, "gfx_l3_ck", &gfx_l3_ck),
3230 CLK(NULL, "gfx_l3_fck", &gfx_l3_fck),
3231 CLK(NULL, "gfx_l3_ick", &gfx_l3_ick),
3232 CLK(NULL, "gfx_cg1_ck", &gfx_cg1_ck),
3233 CLK(NULL, "gfx_cg2_ck", &gfx_cg2_ck),
3234 CLK(NULL, "d2d_26m_fck", &d2d_26m_fck),
3235 CLK(NULL, "fshostusb_fck", &fshostusb_fck),
3236 CLK(NULL, "ssi_ssr_fck", &ssi_ssr_fck_3430es1),
3237 CLK(NULL, "ssi_sst_fck", &ssi_sst_fck_3430es1),
3238 CLK("musb-omap2430", "ick", &hsotgusb_ick_3430es1),
3239 CLK(NULL, "hsotgusb_ick", &hsotgusb_ick_3430es1),
3240 CLK(NULL, "fac_ick", &fac_ick),
3241 CLK(NULL, "ssi_ick", &ssi_ick_3430es1),
3242 CLK(NULL, "usb_l4_ick", &usb_l4_ick),
3243 CLK(NULL, "dss1_alwon_fck", &dss1_alwon_fck_3430es1),
3244 CLK("omapdss_dss", "ick", &dss_ick_3430es1),
3245 CLK(NULL, "dss_ick", &dss_ick_3430es1),
3246};
3247
3248/*
3249 * clocks specific to am35xx
3250 */
3251static struct omap_clk am35xx_clks[] = {
3252 CLK(NULL, "ipss_ick", &ipss_ick),
3253 CLK(NULL, "rmii_ck", &rmii_ck),
3254 CLK(NULL, "pclk_ck", &pclk_ck),
3255 CLK(NULL, "emac_ick", &emac_ick),
3256 CLK(NULL, "emac_fck", &emac_fck),
3257 CLK("davinci_emac.0", NULL, &emac_ick),
3258 CLK("davinci_mdio.0", NULL, &emac_fck),
3259 CLK("vpfe-capture", "master", &vpfe_ick),
3260 CLK("vpfe-capture", "slave", &vpfe_fck),
3261 CLK(NULL, "hsotgusb_ick", &hsotgusb_ick_am35xx),
3262 CLK(NULL, "hsotgusb_fck", &hsotgusb_fck_am35xx),
3263 CLK(NULL, "hecc_ck", &hecc_ck),
3264 CLK(NULL, "uart4_ick", &uart4_ick_am35xx),
3265 CLK(NULL, "uart4_fck", &uart4_fck_am35xx),
3266};
3267
3268/*
3269 * clocks specific to omap36xx
3270 */
3271static struct omap_clk omap36xx_clks[] = {
3272 CLK(NULL, "omap_192m_alwon_fck", &omap_192m_alwon_fck),
3273 CLK(NULL, "uart4_fck", &uart4_fck),
3274};
3275
3276/*
3277 * clocks common to omap36xx omap34xx
3278 */
3279static struct omap_clk omap34xx_omap36xx_clks[] = {
3280 CLK(NULL, "aes1_ick", &aes1_ick),
3281 CLK("omap_rng", "ick", &rng_ick),
3282 CLK(NULL, "sha11_ick", &sha11_ick),
3283 CLK(NULL, "des1_ick", &des1_ick),
3284 CLK(NULL, "cam_mclk", &cam_mclk),
3285 CLK(NULL, "cam_ick", &cam_ick),
3286 CLK(NULL, "csi2_96m_fck", &csi2_96m_fck),
3287 CLK(NULL, "security_l3_ick", &security_l3_ick),
3288 CLK(NULL, "pka_ick", &pka_ick),
3289 CLK(NULL, "icr_ick", &icr_ick),
3290 CLK("omap-aes", "ick", &aes2_ick),
3291 CLK("omap-sham", "ick", &sha12_ick),
3292 CLK(NULL, "des2_ick", &des2_ick),
3293 CLK(NULL, "mspro_ick", &mspro_ick),
3294 CLK(NULL, "mailboxes_ick", &mailboxes_ick),
3295 CLK(NULL, "ssi_l4_ick", &ssi_l4_ick),
3296 CLK(NULL, "sr1_fck", &sr1_fck),
3297 CLK(NULL, "sr2_fck", &sr2_fck),
3298 CLK(NULL, "sr_l4_ick", &sr_l4_ick),
3299 CLK(NULL, "security_l4_ick2", &security_l4_ick2),
3300 CLK(NULL, "wkup_l4_ick", &wkup_l4_ick),
3301 CLK(NULL, "dpll2_fck", &dpll2_fck),
3302 CLK(NULL, "iva2_ck", &iva2_ck),
3303 CLK(NULL, "modem_fck", &modem_fck),
3304 CLK(NULL, "sad2d_ick", &sad2d_ick),
3305 CLK(NULL, "mad2d_ick", &mad2d_ick),
3306 CLK(NULL, "mspro_fck", &mspro_fck),
3307 CLK(NULL, "dpll2_ck", &dpll2_ck),
3308 CLK(NULL, "dpll2_m2_ck", &dpll2_m2_ck),
3309};
3310
3311/*
3312 * clocks common to omap36xx and omap3430es2plus
3313 */
3314static struct omap_clk omap36xx_omap3430es2plus_clks[] = {
3315 CLK(NULL, "ssi_ssr_fck", &ssi_ssr_fck_3430es2),
3316 CLK(NULL, "ssi_sst_fck", &ssi_sst_fck_3430es2),
3317 CLK("musb-omap2430", "ick", &hsotgusb_ick_3430es2),
3318 CLK(NULL, "hsotgusb_ick", &hsotgusb_ick_3430es2),
3319 CLK(NULL, "ssi_ick", &ssi_ick_3430es2),
3320 CLK(NULL, "usim_fck", &usim_fck),
3321 CLK(NULL, "usim_ick", &usim_ick),
3322};
3323
3324/*
3325 * clocks common to am35xx omap36xx and omap3430es2plus
3326 */
3327static struct omap_clk omap36xx_am35xx_omap3430es2plus_clks[] = {
3328 CLK(NULL, "virt_16_8m_ck", &virt_16_8m_ck),
3329 CLK(NULL, "dpll5_ck", &dpll5_ck),
3330 CLK(NULL, "dpll5_m2_ck", &dpll5_m2_ck),
3331 CLK(NULL, "sgx_fck", &sgx_fck),
3332 CLK(NULL, "sgx_ick", &sgx_ick),
3333 CLK(NULL, "cpefuse_fck", &cpefuse_fck),
3334 CLK(NULL, "ts_fck", &ts_fck),
3335 CLK(NULL, "usbtll_fck", &usbtll_fck),
J Keerthy78e52e02013-03-18 09:57:39 -06003336 CLK(NULL, "usbtll_ick", &usbtll_ick),
J Keerthy78e52e02013-03-18 09:57:39 -06003337 CLK("omap_hsmmc.2", "ick", &mmchs3_ick),
3338 CLK(NULL, "mmchs3_ick", &mmchs3_ick),
3339 CLK(NULL, "mmchs3_fck", &mmchs3_fck),
3340 CLK(NULL, "dss1_alwon_fck", &dss1_alwon_fck_3430es2),
3341 CLK("omapdss_dss", "ick", &dss_ick_3430es2),
3342 CLK(NULL, "dss_ick", &dss_ick_3430es2),
3343 CLK(NULL, "usbhost_120m_fck", &usbhost_120m_fck),
3344 CLK(NULL, "usbhost_48m_fck", &usbhost_48m_fck),
3345 CLK(NULL, "usbhost_ick", &usbhost_ick),
J Keerthy78e52e02013-03-18 09:57:39 -06003346};
3347
3348/*
3349 * common clocks
Rajendra Nayak99e79382012-11-02 05:02:58 -06003350 */
3351static struct omap_clk omap3xxx_clks[] = {
J Keerthy78e52e02013-03-18 09:57:39 -06003352 CLK(NULL, "apb_pclk", &dummy_apb_pclk),
3353 CLK(NULL, "omap_32k_fck", &omap_32k_fck),
3354 CLK(NULL, "virt_12m_ck", &virt_12m_ck),
3355 CLK(NULL, "virt_13m_ck", &virt_13m_ck),
3356 CLK(NULL, "virt_19200000_ck", &virt_19200000_ck),
3357 CLK(NULL, "virt_26000000_ck", &virt_26000000_ck),
3358 CLK(NULL, "virt_38_4m_ck", &virt_38_4m_ck),
3359 CLK(NULL, "osc_sys_ck", &osc_sys_ck),
3360 CLK("twl", "fck", &osc_sys_ck),
3361 CLK(NULL, "sys_ck", &sys_ck),
3362 CLK(NULL, "omap_96m_alwon_fck", &omap_96m_alwon_fck),
3363 CLK("etb", "emu_core_alwon_ck", &emu_core_alwon_ck),
3364 CLK(NULL, "sys_altclk", &sys_altclk),
3365 CLK(NULL, "mcbsp_clks", &mcbsp_clks),
3366 CLK(NULL, "sys_clkout1", &sys_clkout1),
3367 CLK(NULL, "dpll1_ck", &dpll1_ck),
3368 CLK(NULL, "dpll1_x2_ck", &dpll1_x2_ck),
3369 CLK(NULL, "dpll1_x2m2_ck", &dpll1_x2m2_ck),
3370 CLK(NULL, "dpll3_ck", &dpll3_ck),
3371 CLK(NULL, "core_ck", &core_ck),
3372 CLK(NULL, "dpll3_x2_ck", &dpll3_x2_ck),
3373 CLK(NULL, "dpll3_m2_ck", &dpll3_m2_ck),
3374 CLK(NULL, "dpll3_m2x2_ck", &dpll3_m2x2_ck),
3375 CLK(NULL, "dpll3_m3_ck", &dpll3_m3_ck),
3376 CLK(NULL, "dpll3_m3x2_ck", &dpll3_m3x2_ck),
3377 CLK(NULL, "dpll4_ck", &dpll4_ck),
3378 CLK(NULL, "dpll4_x2_ck", &dpll4_x2_ck),
3379 CLK(NULL, "omap_96m_fck", &omap_96m_fck),
3380 CLK(NULL, "cm_96m_fck", &cm_96m_fck),
3381 CLK(NULL, "omap_54m_fck", &omap_54m_fck),
3382 CLK(NULL, "omap_48m_fck", &omap_48m_fck),
3383 CLK(NULL, "omap_12m_fck", &omap_12m_fck),
3384 CLK(NULL, "dpll4_m2_ck", &dpll4_m2_ck),
3385 CLK(NULL, "dpll4_m2x2_ck", &dpll4_m2x2_ck),
3386 CLK(NULL, "dpll4_m3_ck", &dpll4_m3_ck),
3387 CLK(NULL, "dpll4_m3x2_ck", &dpll4_m3x2_ck),
3388 CLK(NULL, "dpll4_m4_ck", &dpll4_m4_ck),
3389 CLK(NULL, "dpll4_m4x2_ck", &dpll4_m4x2_ck),
3390 CLK(NULL, "dpll4_m5_ck", &dpll4_m5_ck),
3391 CLK(NULL, "dpll4_m5x2_ck", &dpll4_m5x2_ck),
3392 CLK(NULL, "dpll4_m6_ck", &dpll4_m6_ck),
3393 CLK(NULL, "dpll4_m6x2_ck", &dpll4_m6x2_ck),
3394 CLK("etb", "emu_per_alwon_ck", &emu_per_alwon_ck),
3395 CLK(NULL, "clkout2_src_ck", &clkout2_src_ck),
3396 CLK(NULL, "sys_clkout2", &sys_clkout2),
3397 CLK(NULL, "corex2_fck", &corex2_fck),
3398 CLK(NULL, "dpll1_fck", &dpll1_fck),
3399 CLK(NULL, "mpu_ck", &mpu_ck),
3400 CLK(NULL, "arm_fck", &arm_fck),
3401 CLK("etb", "emu_mpu_alwon_ck", &emu_mpu_alwon_ck),
3402 CLK(NULL, "l3_ick", &l3_ick),
3403 CLK(NULL, "l4_ick", &l4_ick),
3404 CLK(NULL, "rm_ick", &rm_ick),
3405 CLK(NULL, "gpt10_fck", &gpt10_fck),
3406 CLK(NULL, "gpt11_fck", &gpt11_fck),
3407 CLK(NULL, "core_96m_fck", &core_96m_fck),
3408 CLK(NULL, "mmchs2_fck", &mmchs2_fck),
3409 CLK(NULL, "mmchs1_fck", &mmchs1_fck),
3410 CLK(NULL, "i2c3_fck", &i2c3_fck),
3411 CLK(NULL, "i2c2_fck", &i2c2_fck),
3412 CLK(NULL, "i2c1_fck", &i2c1_fck),
3413 CLK(NULL, "mcbsp5_fck", &mcbsp5_fck),
3414 CLK(NULL, "mcbsp1_fck", &mcbsp1_fck),
3415 CLK(NULL, "core_48m_fck", &core_48m_fck),
3416 CLK(NULL, "mcspi4_fck", &mcspi4_fck),
3417 CLK(NULL, "mcspi3_fck", &mcspi3_fck),
3418 CLK(NULL, "mcspi2_fck", &mcspi2_fck),
3419 CLK(NULL, "mcspi1_fck", &mcspi1_fck),
3420 CLK(NULL, "uart2_fck", &uart2_fck),
3421 CLK(NULL, "uart1_fck", &uart1_fck),
3422 CLK(NULL, "core_12m_fck", &core_12m_fck),
3423 CLK("omap_hdq.0", "fck", &hdq_fck),
3424 CLK(NULL, "hdq_fck", &hdq_fck),
3425 CLK(NULL, "core_l3_ick", &core_l3_ick),
3426 CLK(NULL, "sdrc_ick", &sdrc_ick),
3427 CLK(NULL, "gpmc_fck", &gpmc_fck),
3428 CLK(NULL, "core_l4_ick", &core_l4_ick),
3429 CLK("omap_hsmmc.1", "ick", &mmchs2_ick),
3430 CLK("omap_hsmmc.0", "ick", &mmchs1_ick),
3431 CLK(NULL, "mmchs2_ick", &mmchs2_ick),
3432 CLK(NULL, "mmchs1_ick", &mmchs1_ick),
3433 CLK("omap_hdq.0", "ick", &hdq_ick),
3434 CLK(NULL, "hdq_ick", &hdq_ick),
3435 CLK("omap2_mcspi.4", "ick", &mcspi4_ick),
3436 CLK("omap2_mcspi.3", "ick", &mcspi3_ick),
3437 CLK("omap2_mcspi.2", "ick", &mcspi2_ick),
3438 CLK("omap2_mcspi.1", "ick", &mcspi1_ick),
3439 CLK(NULL, "mcspi4_ick", &mcspi4_ick),
3440 CLK(NULL, "mcspi3_ick", &mcspi3_ick),
3441 CLK(NULL, "mcspi2_ick", &mcspi2_ick),
3442 CLK(NULL, "mcspi1_ick", &mcspi1_ick),
3443 CLK("omap_i2c.3", "ick", &i2c3_ick),
3444 CLK("omap_i2c.2", "ick", &i2c2_ick),
3445 CLK("omap_i2c.1", "ick", &i2c1_ick),
3446 CLK(NULL, "i2c3_ick", &i2c3_ick),
3447 CLK(NULL, "i2c2_ick", &i2c2_ick),
3448 CLK(NULL, "i2c1_ick", &i2c1_ick),
3449 CLK(NULL, "uart2_ick", &uart2_ick),
3450 CLK(NULL, "uart1_ick", &uart1_ick),
3451 CLK(NULL, "gpt11_ick", &gpt11_ick),
3452 CLK(NULL, "gpt10_ick", &gpt10_ick),
3453 CLK("omap-mcbsp.5", "ick", &mcbsp5_ick),
3454 CLK("omap-mcbsp.1", "ick", &mcbsp1_ick),
3455 CLK(NULL, "mcbsp5_ick", &mcbsp5_ick),
3456 CLK(NULL, "mcbsp1_ick", &mcbsp1_ick),
3457 CLK(NULL, "omapctrl_ick", &omapctrl_ick),
3458 CLK(NULL, "dss_tv_fck", &dss_tv_fck),
3459 CLK(NULL, "dss_96m_fck", &dss_96m_fck),
3460 CLK(NULL, "dss2_alwon_fck", &dss2_alwon_fck),
3461 CLK(NULL, "utmi_p1_gfclk", &dummy_ck),
3462 CLK(NULL, "utmi_p2_gfclk", &dummy_ck),
3463 CLK(NULL, "xclk60mhsp1_ck", &dummy_ck),
3464 CLK(NULL, "xclk60mhsp2_ck", &dummy_ck),
J Keerthy78e52e02013-03-18 09:57:39 -06003465 CLK(NULL, "init_60m_fclk", &dummy_ck),
3466 CLK(NULL, "gpt1_fck", &gpt1_fck),
Mark A. Greer14ae5562012-12-21 09:28:10 -07003467 CLK(NULL, "aes2_ick", &aes2_ick),
J Keerthy78e52e02013-03-18 09:57:39 -06003468 CLK(NULL, "wkup_32k_fck", &wkup_32k_fck),
3469 CLK(NULL, "gpio1_dbck", &gpio1_dbck),
Mark A. Greer26f88e62013-03-18 10:06:32 -06003470 CLK(NULL, "sha12_ick", &sha12_ick),
J Keerthy78e52e02013-03-18 09:57:39 -06003471 CLK(NULL, "wdt2_fck", &wdt2_fck),
3472 CLK("omap_wdt", "ick", &wdt2_ick),
3473 CLK(NULL, "wdt2_ick", &wdt2_ick),
3474 CLK(NULL, "wdt1_ick", &wdt1_ick),
3475 CLK(NULL, "gpio1_ick", &gpio1_ick),
3476 CLK(NULL, "omap_32ksync_ick", &omap_32ksync_ick),
3477 CLK(NULL, "gpt12_ick", &gpt12_ick),
3478 CLK(NULL, "gpt1_ick", &gpt1_ick),
3479 CLK(NULL, "per_96m_fck", &per_96m_fck),
3480 CLK(NULL, "per_48m_fck", &per_48m_fck),
3481 CLK(NULL, "uart3_fck", &uart3_fck),
3482 CLK(NULL, "gpt2_fck", &gpt2_fck),
3483 CLK(NULL, "gpt3_fck", &gpt3_fck),
3484 CLK(NULL, "gpt4_fck", &gpt4_fck),
3485 CLK(NULL, "gpt5_fck", &gpt5_fck),
3486 CLK(NULL, "gpt6_fck", &gpt6_fck),
3487 CLK(NULL, "gpt7_fck", &gpt7_fck),
3488 CLK(NULL, "gpt8_fck", &gpt8_fck),
3489 CLK(NULL, "gpt9_fck", &gpt9_fck),
3490 CLK(NULL, "per_32k_alwon_fck", &per_32k_alwon_fck),
3491 CLK(NULL, "gpio6_dbck", &gpio6_dbck),
3492 CLK(NULL, "gpio5_dbck", &gpio5_dbck),
3493 CLK(NULL, "gpio4_dbck", &gpio4_dbck),
3494 CLK(NULL, "gpio3_dbck", &gpio3_dbck),
3495 CLK(NULL, "gpio2_dbck", &gpio2_dbck),
3496 CLK(NULL, "wdt3_fck", &wdt3_fck),
3497 CLK(NULL, "per_l4_ick", &per_l4_ick),
3498 CLK(NULL, "gpio6_ick", &gpio6_ick),
3499 CLK(NULL, "gpio5_ick", &gpio5_ick),
3500 CLK(NULL, "gpio4_ick", &gpio4_ick),
3501 CLK(NULL, "gpio3_ick", &gpio3_ick),
3502 CLK(NULL, "gpio2_ick", &gpio2_ick),
3503 CLK(NULL, "wdt3_ick", &wdt3_ick),
3504 CLK(NULL, "uart3_ick", &uart3_ick),
3505 CLK(NULL, "uart4_ick", &uart4_ick),
3506 CLK(NULL, "gpt9_ick", &gpt9_ick),
3507 CLK(NULL, "gpt8_ick", &gpt8_ick),
3508 CLK(NULL, "gpt7_ick", &gpt7_ick),
3509 CLK(NULL, "gpt6_ick", &gpt6_ick),
3510 CLK(NULL, "gpt5_ick", &gpt5_ick),
3511 CLK(NULL, "gpt4_ick", &gpt4_ick),
3512 CLK(NULL, "gpt3_ick", &gpt3_ick),
3513 CLK(NULL, "gpt2_ick", &gpt2_ick),
3514 CLK("omap-mcbsp.2", "ick", &mcbsp2_ick),
3515 CLK("omap-mcbsp.3", "ick", &mcbsp3_ick),
3516 CLK("omap-mcbsp.4", "ick", &mcbsp4_ick),
3517 CLK(NULL, "mcbsp4_ick", &mcbsp2_ick),
3518 CLK(NULL, "mcbsp3_ick", &mcbsp3_ick),
3519 CLK(NULL, "mcbsp2_ick", &mcbsp4_ick),
3520 CLK(NULL, "mcbsp2_fck", &mcbsp2_fck),
3521 CLK(NULL, "mcbsp3_fck", &mcbsp3_fck),
3522 CLK(NULL, "mcbsp4_fck", &mcbsp4_fck),
3523 CLK("etb", "emu_src_ck", &emu_src_ck),
3524 CLK(NULL, "emu_src_ck", &emu_src_ck),
3525 CLK(NULL, "pclk_fck", &pclk_fck),
3526 CLK(NULL, "pclkx2_fck", &pclkx2_fck),
3527 CLK(NULL, "atclk_fck", &atclk_fck),
3528 CLK(NULL, "traceclk_src_fck", &traceclk_src_fck),
3529 CLK(NULL, "traceclk_fck", &traceclk_fck),
3530 CLK(NULL, "secure_32k_fck", &secure_32k_fck),
3531 CLK(NULL, "gpt12_fck", &gpt12_fck),
3532 CLK(NULL, "wdt1_fck", &wdt1_fck),
3533 CLK(NULL, "timer_32k_ck", &omap_32k_fck),
3534 CLK(NULL, "timer_sys_ck", &sys_ck),
3535 CLK(NULL, "cpufreq_ck", &dpll1_ck),
Rajendra Nayak99e79382012-11-02 05:02:58 -06003536};
3537
3538static const char *enable_init_clks[] = {
3539 "sdrc_ick",
3540 "gpmc_fck",
3541 "omapctrl_ick",
3542};
3543
3544int __init omap3xxx_clk_init(void)
3545{
Rajendra Nayak99e79382012-11-02 05:02:58 -06003546 if (omap3_has_192mhz_clk())
3547 omap_96m_alwon_fck = omap_96m_alwon_fck_3630;
3548
3549 if (cpu_is_omap3630()) {
3550 dpll3_m3x2_ck = dpll3_m3x2_ck_3630;
3551 dpll4_m2x2_ck = dpll4_m2x2_ck_3630;
3552 dpll4_m3x2_ck = dpll4_m3x2_ck_3630;
3553 dpll4_m4x2_ck = dpll4_m4x2_ck_3630;
3554 dpll4_m5x2_ck = dpll4_m5x2_ck_3630;
3555 dpll4_m6x2_ck = dpll4_m6x2_ck_3630;
3556 }
3557
3558 /*
3559 * XXX This type of dynamic rewriting of the clock tree is
3560 * deprecated and should be revised soon.
3561 */
3562 if (cpu_is_omap3630())
3563 dpll4_dd = dpll4_dd_3630;
3564 else
3565 dpll4_dd = dpll4_dd_34xx;
3566
Rajendra Nayak99e79382012-11-02 05:02:58 -06003567
J Keerthy78e52e02013-03-18 09:57:39 -06003568 /*
3569 * 3505 must be tested before 3517, since 3517 returns true
3570 * for both AM3517 chips and AM3517 family chips, which
3571 * includes 3505. Unfortunately there's no obvious family
3572 * test for 3517/3505 :-(
3573 */
3574 if (soc_is_am35xx()) {
3575 cpu_mask = RATE_IN_34XX;
3576 omap_clocks_register(am35xx_clks, ARRAY_SIZE(am35xx_clks));
3577 omap_clocks_register(omap36xx_am35xx_omap3430es2plus_clks,
3578 ARRAY_SIZE(omap36xx_am35xx_omap3430es2plus_clks));
3579 omap_clocks_register(omap3xxx_clks, ARRAY_SIZE(omap3xxx_clks));
3580 } else if (cpu_is_omap3630()) {
3581 cpu_mask = (RATE_IN_34XX | RATE_IN_36XX);
3582 omap_clocks_register(omap36xx_clks, ARRAY_SIZE(omap36xx_clks));
3583 omap_clocks_register(omap36xx_omap3430es2plus_clks,
3584 ARRAY_SIZE(omap36xx_omap3430es2plus_clks));
3585 omap_clocks_register(omap34xx_omap36xx_clks,
3586 ARRAY_SIZE(omap34xx_omap36xx_clks));
3587 omap_clocks_register(omap36xx_am35xx_omap3430es2plus_clks,
3588 ARRAY_SIZE(omap36xx_am35xx_omap3430es2plus_clks));
3589 omap_clocks_register(omap3xxx_clks, ARRAY_SIZE(omap3xxx_clks));
3590 } else if (soc_is_am33xx()) {
3591 cpu_mask = RATE_IN_AM33XX;
3592 } else if (cpu_is_ti814x()) {
3593 cpu_mask = RATE_IN_TI814X;
3594 } else if (cpu_is_omap34xx()) {
3595 if (omap_rev() == OMAP3430_REV_ES1_0) {
3596 cpu_mask = RATE_IN_3430ES1;
3597 omap_clocks_register(omap3430es1_clks,
3598 ARRAY_SIZE(omap3430es1_clks));
3599 omap_clocks_register(omap34xx_omap36xx_clks,
3600 ARRAY_SIZE(omap34xx_omap36xx_clks));
3601 omap_clocks_register(omap3xxx_clks,
3602 ARRAY_SIZE(omap3xxx_clks));
3603 } else {
3604 /*
3605 * Assume that anything that we haven't matched yet
3606 * has 3430ES2-type clocks.
3607 */
3608 cpu_mask = RATE_IN_3430ES2PLUS;
3609 omap_clocks_register(omap34xx_omap36xx_clks,
3610 ARRAY_SIZE(omap34xx_omap36xx_clks));
3611 omap_clocks_register(omap36xx_omap3430es2plus_clks,
3612 ARRAY_SIZE(omap36xx_omap3430es2plus_clks));
3613 omap_clocks_register(omap36xx_am35xx_omap3430es2plus_clks,
3614 ARRAY_SIZE(omap36xx_am35xx_omap3430es2plus_clks));
3615 omap_clocks_register(omap3xxx_clks,
3616 ARRAY_SIZE(omap3xxx_clks));
3617 }
3618 } else {
3619 WARN(1, "clock: could not identify OMAP3 variant\n");
3620 }
3621
3622 omap2_clk_disable_autoidle_all();
Rajendra Nayak99e79382012-11-02 05:02:58 -06003623
3624 omap2_clk_enable_init_clocks(enable_init_clks,
3625 ARRAY_SIZE(enable_init_clks));
3626
3627 pr_info("Clocking rate (Crystal/Core/MPU): %ld.%01ld/%ld/%ld MHz\n",
3628 (clk_get_rate(&osc_sys_ck) / 1000000),
3629 (clk_get_rate(&osc_sys_ck) / 100000) % 10,
3630 (clk_get_rate(&core_ck) / 1000000),
3631 (clk_get_rate(&arm_fck) / 1000000));
3632
3633 /*
3634 * Lock DPLL5 -- here only until other device init code can
3635 * handle this
3636 */
3637 if (!cpu_is_ti81xx() && (omap_rev() >= OMAP3430_REV_ES2_0))
3638 omap3_clk_lock_dpll5();
3639
3640 /* Avoid sleeping during omap3_core_dpll_m2_set_rate() */
3641 sdrc_ick_p = clk_get(NULL, "sdrc_ick");
3642 arm_fck_p = clk_get(NULL, "arm_fck");
3643
3644 return 0;
3645}