blob: 13e8fdc4c01235a2999844a69cf85013fe7d4d15 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
8 * Copyright(c) 2007 - 2011 Intel Corporation. All rights reserved.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
33 * Copyright(c) 2005 - 2011 Intel Corporation. All rights reserved.
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070063#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070064#include <linux/debugfs.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070065#include <linux/bitops.h>
66#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070067
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +030068#include "iwl-dev.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030069#include "iwl-trans.h"
Emmanuel Grumbach02aca582011-06-28 08:58:41 -070070#include "iwl-core.h"
71#include "iwl-helpers.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070072#include "iwl-trans-int-pcie.h"
Emmanuel Grumbach02aca582011-06-28 08:58:41 -070073/*TODO remove uneeded includes when the transport layer tx_free will be here */
74#include "iwl-agn.h"
Emmanuel Grumbach48f20d32011-08-25 23:10:36 -070075#include "iwl-shared.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030076
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070077static int iwl_trans_rx_alloc(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030078{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070079 struct iwl_trans_pcie *trans_pcie =
80 IWL_TRANS_GET_PCIE_TRANS(trans);
81 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
82 struct device *dev = bus(trans)->dev;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030083
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070084 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030085
86 spin_lock_init(&rxq->lock);
87 INIT_LIST_HEAD(&rxq->rx_free);
88 INIT_LIST_HEAD(&rxq->rx_used);
89
90 if (WARN_ON(rxq->bd || rxq->rb_stts))
91 return -EINVAL;
92
93 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +030094 rxq->bd = dma_alloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
95 &rxq->bd_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030096 if (!rxq->bd)
97 goto err_bd;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +030098 memset(rxq->bd, 0, sizeof(__le32) * RX_QUEUE_SIZE);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030099
100 /*Allocate the driver's pointer to receive buffer status */
101 rxq->rb_stts = dma_alloc_coherent(dev, sizeof(*rxq->rb_stts),
102 &rxq->rb_stts_dma, GFP_KERNEL);
103 if (!rxq->rb_stts)
104 goto err_rb_stts;
105 memset(rxq->rb_stts, 0, sizeof(*rxq->rb_stts));
106
107 return 0;
108
109err_rb_stts:
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300110 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
111 rxq->bd, rxq->bd_dma);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300112 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
113 rxq->bd = NULL;
114err_bd:
115 return -ENOMEM;
116}
117
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700118static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300119{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700120 struct iwl_trans_pcie *trans_pcie =
121 IWL_TRANS_GET_PCIE_TRANS(trans);
122 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300123 int i;
124
125 /* Fill the rx_used queue with _all_ of the Rx buffers */
126 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
127 /* In the reset function, these buffers may have been allocated
128 * to an SKB, so we need to unmap and free potential storage */
129 if (rxq->pool[i].page != NULL) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700130 dma_unmap_page(bus(trans)->dev, rxq->pool[i].page_dma,
131 PAGE_SIZE << hw_params(trans).rx_page_order,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300132 DMA_FROM_DEVICE);
Emmanuel Grumbach790428b2011-08-25 23:11:05 -0700133 __free_pages(rxq->pool[i].page,
134 hw_params(trans).rx_page_order);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300135 rxq->pool[i].page = NULL;
136 }
137 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
138 }
139}
140
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700141static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700142 struct iwl_rx_queue *rxq)
143{
144 u32 rb_size;
145 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
146 u32 rb_timeout = 0; /* FIXME: RX_RB_TIMEOUT for all devices? */
147
148 rb_timeout = RX_RB_TIMEOUT;
149
150 if (iwlagn_mod_params.amsdu_size_8K)
151 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
152 else
153 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
154
155 /* Stop Rx DMA */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700156 iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700157
158 /* Reset driver's Rx queue write index */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700159 iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700160
161 /* Tell device where to find RBD circular buffer in DRAM */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700162 iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700163 (u32)(rxq->bd_dma >> 8));
164
165 /* Tell device where in DRAM to update its Rx status */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700166 iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_STTS_WPTR_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700167 rxq->rb_stts_dma >> 4);
168
169 /* Enable Rx DMA
170 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
171 * the credit mechanism in 5000 HW RX FIFO
172 * Direct rx interrupts to hosts
173 * Rx buffer size 4 or 8k
174 * RB timeout 0x10
175 * 256 RBDs
176 */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700177 iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700178 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
179 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
180 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
181 FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
182 rb_size|
183 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
184 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
185
186 /* Set interrupt coalescing timer to default (2048 usecs) */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700187 iwl_write8(bus(trans), CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700188}
189
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700190static int iwl_rx_init(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300191{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700192 struct iwl_trans_pcie *trans_pcie =
193 IWL_TRANS_GET_PCIE_TRANS(trans);
194 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
195
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300196 int i, err;
197 unsigned long flags;
198
199 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700200 err = iwl_trans_rx_alloc(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300201 if (err)
202 return err;
203 }
204
205 spin_lock_irqsave(&rxq->lock, flags);
206 INIT_LIST_HEAD(&rxq->rx_free);
207 INIT_LIST_HEAD(&rxq->rx_used);
208
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700209 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300210
211 for (i = 0; i < RX_QUEUE_SIZE; i++)
212 rxq->queue[i] = NULL;
213
214 /* Set us so that we have processed and used all buffers, but have
215 * not restocked the Rx queue with fresh buffers */
216 rxq->read = rxq->write = 0;
217 rxq->write_actual = 0;
218 rxq->free_count = 0;
219 spin_unlock_irqrestore(&rxq->lock, flags);
220
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700221 iwlagn_rx_replenish(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700222
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700223 iwl_trans_rx_hw_init(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700224
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700225 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700226 rxq->need_update = 1;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700227 iwl_rx_queue_update_write_ptr(trans, rxq);
228 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700229
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300230 return 0;
231}
232
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700233static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300234{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700235 struct iwl_trans_pcie *trans_pcie =
236 IWL_TRANS_GET_PCIE_TRANS(trans);
237 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
238
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300239 unsigned long flags;
240
241 /*if rxq->bd is NULL, it means that nothing has been allocated,
242 * exit now */
243 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700244 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300245 return;
246 }
247
248 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700249 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300250 spin_unlock_irqrestore(&rxq->lock, flags);
251
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700252 dma_free_coherent(bus(trans)->dev, sizeof(__le32) * RX_QUEUE_SIZE,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300253 rxq->bd, rxq->bd_dma);
254 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
255 rxq->bd = NULL;
256
257 if (rxq->rb_stts)
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700258 dma_free_coherent(bus(trans)->dev,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300259 sizeof(struct iwl_rb_status),
260 rxq->rb_stts, rxq->rb_stts_dma);
261 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700262 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300263 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
264 rxq->rb_stts = NULL;
265}
266
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700267static int iwl_trans_rx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700268{
269
270 /* stop Rx DMA */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700271 iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
272 return iwl_poll_direct_bit(bus(trans), FH_MEM_RSSR_RX_STATUS_REG,
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700273 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
274}
275
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700276static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700277 struct iwl_dma_ptr *ptr, size_t size)
278{
279 if (WARN_ON(ptr->addr))
280 return -EINVAL;
281
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700282 ptr->addr = dma_alloc_coherent(bus(trans)->dev, size,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700283 &ptr->dma, GFP_KERNEL);
284 if (!ptr->addr)
285 return -ENOMEM;
286 ptr->size = size;
287 return 0;
288}
289
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700290static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700291 struct iwl_dma_ptr *ptr)
292{
293 if (unlikely(!ptr->addr))
294 return;
295
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700296 dma_free_coherent(bus(trans)->dev, ptr->size, ptr->addr, ptr->dma);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700297 memset(ptr, 0, sizeof(*ptr));
298}
299
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700300static int iwl_trans_txq_alloc(struct iwl_trans *trans,
301 struct iwl_tx_queue *txq, int slots_num,
302 u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700303{
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700304 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700305 int i;
306
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700307 if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds))
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700308 return -EINVAL;
309
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700310 txq->q.n_window = slots_num;
311
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700312 txq->meta = kzalloc(sizeof(txq->meta[0]) * slots_num,
313 GFP_KERNEL);
314 txq->cmd = kzalloc(sizeof(txq->cmd[0]) * slots_num,
315 GFP_KERNEL);
316
317 if (!txq->meta || !txq->cmd)
318 goto error;
319
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700320 if (txq_id == trans->shrd->cmd_queue)
321 for (i = 0; i < slots_num; i++) {
322 txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
323 GFP_KERNEL);
324 if (!txq->cmd[i])
325 goto error;
326 }
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700327
328 /* Alloc driver data array and TFD circular buffer */
329 /* Driver private data, only for Tx (not command) queues,
330 * not shared with device. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700331 if (txq_id != trans->shrd->cmd_queue) {
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700332 txq->skbs = kzalloc(sizeof(txq->skbs[0]) *
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700333 TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700334 if (!txq->skbs) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700335 IWL_ERR(trans, "kmalloc for auxiliary BD "
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700336 "structures failed\n");
337 goto error;
338 }
339 } else {
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700340 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700341 }
342
343 /* Circular buffer of transmit frame descriptors (TFDs),
344 * shared with device */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700345 txq->tfds = dma_alloc_coherent(bus(trans)->dev, tfd_sz,
346 &txq->q.dma_addr, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700347 if (!txq->tfds) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700348 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700349 goto error;
350 }
351 txq->q.id = txq_id;
352
353 return 0;
354error:
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700355 kfree(txq->skbs);
356 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700357 /* since txq->cmd has been zeroed,
358 * all non allocated cmd[i] will be NULL */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700359 if (txq->cmd && txq_id == trans->shrd->cmd_queue)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700360 for (i = 0; i < slots_num; i++)
361 kfree(txq->cmd[i]);
362 kfree(txq->meta);
363 kfree(txq->cmd);
364 txq->meta = NULL;
365 txq->cmd = NULL;
366
367 return -ENOMEM;
368
369}
370
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700371static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700372 int slots_num, u32 txq_id)
373{
374 int ret;
375
376 txq->need_update = 0;
377 memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);
378
379 /*
380 * For the default queues 0-3, set up the swq_id
381 * already -- all others need to get one later
382 * (if they need one at all).
383 */
384 if (txq_id < 4)
385 iwl_set_swq_id(txq, txq_id, txq_id);
386
387 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
388 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
389 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
390
391 /* Initialize queue's high/low-water marks, and head/tail indexes */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700392 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700393 txq_id);
394 if (ret)
395 return ret;
396
397 /*
398 * Tell nic where to find circular buffer of Tx Frame Descriptors for
399 * given Tx queue, and enable the DMA channel used for that queue.
400 * Circular buffer (TFD queue in DRAM) physical base address */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700401 iwl_write_direct32(bus(trans), FH_MEM_CBBC_QUEUE(txq_id),
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700402 txq->q.dma_addr >> 8);
403
404 return 0;
405}
406
407/**
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700408 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
409 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700410static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700411{
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700412 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700413 struct iwl_tx_queue *txq = &priv->txq[txq_id];
414 struct iwl_queue *q = &txq->q;
415
416 if (!q->n_bd)
417 return;
418
419 while (q->write_ptr != q->read_ptr) {
420 /* The read_ptr needs to bound by q->n_window */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700421 iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700422 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
423 }
424}
425
426/**
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700427 * iwl_tx_queue_free - Deallocate DMA queue.
428 * @txq: Transmit queue to deallocate.
429 *
430 * Empty queue by removing and destroying all BD's.
431 * Free all buffers.
432 * 0-fill, but do not free "txq" descriptor structure.
433 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700434static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700435{
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700436 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700437 struct iwl_tx_queue *txq = &priv->txq[txq_id];
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700438 struct device *dev = bus(trans)->dev;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700439 int i;
440 if (WARN_ON(!txq))
441 return;
442
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700443 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700444
445 /* De-alloc array of command/tx buffers */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700446
447 if (txq_id == trans->shrd->cmd_queue)
448 for (i = 0; i < txq->q.n_window; i++)
449 kfree(txq->cmd[i]);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700450
451 /* De-alloc circular buffer of TFDs */
452 if (txq->q.n_bd) {
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700453 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700454 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
455 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
456 }
457
458 /* De-alloc array of per-TFD driver data */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700459 kfree(txq->skbs);
460 txq->skbs = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700461
462 /* deallocate arrays */
463 kfree(txq->cmd);
464 kfree(txq->meta);
465 txq->cmd = NULL;
466 txq->meta = NULL;
467
468 /* 0-fill queue descriptor structure */
469 memset(txq, 0, sizeof(*txq));
470}
471
472/**
473 * iwl_trans_tx_free - Free TXQ Context
474 *
475 * Destroy all TX DMA queues and structures
476 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700477static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700478{
479 int txq_id;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700480 struct iwl_trans_pcie *trans_pcie =
481 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700482 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700483
484 /* Tx queues */
485 if (priv->txq) {
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700486 for (txq_id = 0;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700487 txq_id < hw_params(trans).max_txq_num; txq_id++)
488 iwl_tx_queue_free(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700489 }
490
491 kfree(priv->txq);
492 priv->txq = NULL;
493
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700494 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700495
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700496 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700497}
498
499/**
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700500 * iwl_trans_tx_alloc - allocate TX context
501 * Allocate all Tx DMA structures and initialize them
502 *
503 * @param priv
504 * @return error code
505 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700506static int iwl_trans_tx_alloc(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700507{
508 int ret;
509 int txq_id, slots_num;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700510 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700511 struct iwl_trans_pcie *trans_pcie =
512 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700513
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700514 u16 scd_bc_tbls_size = hw_params(trans).max_txq_num *
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700515 sizeof(struct iwlagn_scd_bc_tbl);
516
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700517 /*It is not allowed to alloc twice, so warn when this happens.
518 * We cannot rely on the previous allocation, so free and fail */
519 if (WARN_ON(priv->txq)) {
520 ret = -EINVAL;
521 goto error;
522 }
523
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700524 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700525 scd_bc_tbls_size);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700526 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700527 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700528 goto error;
529 }
530
531 /* Alloc keep-warm buffer */
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700532 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700533 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700534 IWL_ERR(trans, "Keep Warm allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700535 goto error;
536 }
537
538 priv->txq = kzalloc(sizeof(struct iwl_tx_queue) *
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700539 hw_params(trans).max_txq_num, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700540 if (!priv->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700541 IWL_ERR(trans, "Not enough memory for txq\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700542 ret = ENOMEM;
543 goto error;
544 }
545
546 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700547 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
548 slots_num = (txq_id == trans->shrd->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700549 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700550 ret = iwl_trans_txq_alloc(trans, &priv->txq[txq_id], slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700551 txq_id);
552 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700553 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700554 goto error;
555 }
556 }
557
558 return 0;
559
560error:
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700561 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700562
563 return ret;
564}
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700565static int iwl_tx_init(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700566{
567 int ret;
568 int txq_id, slots_num;
569 unsigned long flags;
570 bool alloc = false;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700571 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700572 struct iwl_trans_pcie *trans_pcie =
573 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700574
575 if (!priv->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700576 ret = iwl_trans_tx_alloc(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700577 if (ret)
578 goto error;
579 alloc = true;
580 }
581
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700582 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700583
584 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700585 iwl_write_prph(bus(trans), SCD_TXFACT, 0);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700586
587 /* Tell NIC where to find the "keep warm" buffer */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700588 iwl_write_direct32(bus(trans), FH_KW_MEM_ADDR_REG,
589 trans_pcie->kw.dma >> 4);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700590
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700591 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700592
593 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700594 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
595 slots_num = (txq_id == trans->shrd->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700596 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700597 ret = iwl_trans_txq_init(trans, &priv->txq[txq_id], slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700598 txq_id);
599 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700600 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700601 goto error;
602 }
603 }
604
605 return 0;
606error:
607 /*Upon error, free only if we allocated something */
608 if (alloc)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700609 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700610 return ret;
611}
612
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300613static void iwl_set_pwr_vmain(struct iwl_priv *priv)
614{
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700615 struct iwl_trans *trans = trans(priv);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300616/*
617 * (for documentation purposes)
618 * to set power to V_AUX, do:
619
620 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700621 iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300622 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
623 ~APMG_PS_CTRL_MSK_PWR_SRC);
624 */
625
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700626 iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300627 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
628 ~APMG_PS_CTRL_MSK_PWR_SRC);
629}
630
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700631static int iwl_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300632{
633 unsigned long flags;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700634 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300635
636 /* nic_init */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700637 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300638 iwl_apm_init(priv);
639
640 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700641 iwl_write8(bus(trans), CSR_INT_COALESCING,
642 IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300643
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700644 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300645
646 iwl_set_pwr_vmain(priv);
647
648 priv->cfg->lib->nic_config(priv);
649
650 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700651 iwl_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300652
653 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700654 if (iwl_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300655 return -ENOMEM;
656
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700657 if (hw_params(trans).shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300658 /* enable shadow regs in HW */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700659 iwl_set_bit(bus(trans), CSR_MAC_SHADOW_REG_CTRL,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300660 0x800FFFFF);
661 }
662
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700663 set_bit(STATUS_INIT, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300664
665 return 0;
666}
667
668#define HW_READY_TIMEOUT (50)
669
670/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700671static int iwl_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300672{
673 int ret;
674
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700675 iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300676 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
677
678 /* See if we got it */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700679 ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300680 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
681 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
682 HW_READY_TIMEOUT);
683
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700684 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300685 return ret;
686}
687
688/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700689static int iwl_trans_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300690{
691 int ret;
692
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700693 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300694
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700695 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300696 if (ret >= 0)
697 return 0;
698
699 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700700 iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300701 CSR_HW_IF_CONFIG_REG_PREPARE);
702
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700703 ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300704 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
705 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
706
707 if (ret < 0)
708 return ret;
709
710 /* HW should be ready by now, check again. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700711 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300712 if (ret >= 0)
713 return 0;
714 return ret;
715}
716
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700717#define IWL_AC_UNSET -1
718
719struct queue_to_fifo_ac {
720 s8 fifo, ac;
721};
722
723static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = {
724 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
725 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
726 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
727 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
728 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
729 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
730 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
731 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
732 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
733 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
734 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
735};
736
737static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = {
738 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
739 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
740 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
741 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
742 { IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, },
743 { IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, },
744 { IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, },
745 { IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, },
746 { IWL_TX_FIFO_BE_IPAN, 2, },
747 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
748 { IWL_TX_FIFO_AUX, IWL_AC_UNSET, },
749};
750
751static const u8 iwlagn_bss_ac_to_fifo[] = {
752 IWL_TX_FIFO_VO,
753 IWL_TX_FIFO_VI,
754 IWL_TX_FIFO_BE,
755 IWL_TX_FIFO_BK,
756};
757static const u8 iwlagn_bss_ac_to_queue[] = {
758 0, 1, 2, 3,
759};
760static const u8 iwlagn_pan_ac_to_fifo[] = {
761 IWL_TX_FIFO_VO_IPAN,
762 IWL_TX_FIFO_VI_IPAN,
763 IWL_TX_FIFO_BE_IPAN,
764 IWL_TX_FIFO_BK_IPAN,
765};
766static const u8 iwlagn_pan_ac_to_queue[] = {
767 7, 6, 5, 4,
768};
769
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700770static int iwl_trans_pcie_start_device(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300771{
772 int ret;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700773 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700774 struct iwl_trans_pcie *trans_pcie =
775 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300776
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700777 priv->shrd->ucode_owner = IWL_OWNERSHIP_DRIVER;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700778 trans_pcie->ac_to_queue[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_queue;
779 trans_pcie->ac_to_queue[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_queue;
780
781 trans_pcie->ac_to_fifo[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_fifo;
782 trans_pcie->ac_to_fifo[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_fifo;
783
784 trans_pcie->mcast_queue[IWL_RXON_CTX_BSS] = 0;
785 trans_pcie->mcast_queue[IWL_RXON_CTX_PAN] = IWL_IPAN_MCAST_QUEUE;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300786
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700787 if ((hw_params(priv).sku & EEPROM_SKU_CAP_AMT_ENABLE) &&
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700788 iwl_trans_pcie_prepare_card_hw(trans)) {
789 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300790 return -EIO;
791 }
792
793 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700794 if (iwl_read32(bus(trans), CSR_GP_CNTRL) &
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300795 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700796 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300797 else
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700798 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300799
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700800 if (iwl_is_rfkill(trans->shrd)) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300801 wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700802 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300803 return -ERFKILL;
804 }
805
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700806 iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300807
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700808 ret = iwl_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300809 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700810 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300811 return ret;
812 }
813
814 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700815 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
816 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300817 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
818
819 /* clear (again), then enable host interrupts */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700820 iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700821 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300822
823 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700824 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
825 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300826
827 return 0;
828}
829
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300830/*
831 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Emmanuel Grumbach10b15e62011-08-25 23:10:43 -0700832 * must be called under priv->shrd->lock and mac access
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300833 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700834static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300835{
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700836 iwl_write_prph(bus(trans), SCD_TXFACT, mask);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300837}
838
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700839static void iwl_trans_pcie_tx_start(struct iwl_trans *trans)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300840{
841 const struct queue_to_fifo_ac *queue_to_fifo;
842 struct iwl_rxon_context *ctx;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700843 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700844 struct iwl_trans_pcie *trans_pcie =
845 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300846 u32 a;
847 unsigned long flags;
848 int i, chan;
849 u32 reg_val;
850
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700851 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300852
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700853 trans_pcie->scd_base_addr =
854 iwl_read_prph(bus(trans), SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700855 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300856 /* reset conext data memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700857 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300858 a += 4)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700859 iwl_write_targ_mem(bus(trans), a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300860 /* reset tx status memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700861 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300862 a += 4)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700863 iwl_write_targ_mem(bus(trans), a, 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700864 for (; a < trans_pcie->scd_base_addr +
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700865 SCD_TRANS_TBL_OFFSET_QUEUE(hw_params(priv).max_txq_num);
866 a += 4)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700867 iwl_write_targ_mem(bus(trans), a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300868
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700869 iwl_write_prph(bus(trans), SCD_DRAM_BASE_ADDR,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700870 trans_pcie->scd_bc_tbls.dma >> 10);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300871
872 /* Enable DMA channel */
873 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700874 iwl_write_direct32(bus(trans), FH_TCSR_CHNL_TX_CONFIG_REG(chan),
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300875 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
876 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
877
878 /* Update FH chicken bits */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700879 reg_val = iwl_read_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG);
880 iwl_write_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300881 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
882
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700883 iwl_write_prph(bus(trans), SCD_QUEUECHAIN_SEL,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300884 SCD_QUEUECHAIN_SEL_ALL(priv));
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700885 iwl_write_prph(bus(trans), SCD_AGGR_SEL, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300886
887 /* initiate the queues */
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700888 for (i = 0; i < hw_params(priv).max_txq_num; i++) {
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700889 iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(i), 0);
890 iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR, 0 | (i << 8));
891 iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300892 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700893 iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300894 SCD_CONTEXT_QUEUE_OFFSET(i) +
895 sizeof(u32),
896 ((SCD_WIN_SIZE <<
897 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
898 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
899 ((SCD_FRAME_LIMIT <<
900 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
901 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
902 }
903
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700904 iwl_write_prph(bus(trans), SCD_INTERRUPT_MASK,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700905 IWL_MASK(0, hw_params(trans).max_txq_num));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300906
907 /* Activate all Tx DMA/FIFO channels */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700908 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300909
910 /* map queues to FIFOs */
911 if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
912 queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo;
913 else
914 queue_to_fifo = iwlagn_default_queue_to_tx_fifo;
915
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700916 iwl_trans_set_wr_ptrs(trans, trans->shrd->cmd_queue, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300917
918 /* make sure all queue are not stopped */
919 memset(&priv->queue_stopped[0], 0, sizeof(priv->queue_stopped));
920 for (i = 0; i < 4; i++)
921 atomic_set(&priv->queue_stop_count[i], 0);
922 for_each_context(priv, ctx)
923 ctx->last_tx_rejected = false;
924
925 /* reset to 0 to enable all the queue first */
926 priv->txq_ctx_active_msk = 0;
927
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -0700928 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -0700929 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -0700930 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -0700931 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300932
Johannes Berg72c04ce2011-07-23 10:24:40 -0700933 for (i = 0; i < IWLAGN_FIRST_AMPDU_QUEUE; i++) {
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300934 int fifo = queue_to_fifo[i].fifo;
935 int ac = queue_to_fifo[i].ac;
936
937 iwl_txq_ctx_activate(priv, i);
938
939 if (fifo == IWL_TX_FIFO_UNUSED)
940 continue;
941
942 if (ac != IWL_AC_UNSET)
943 iwl_set_swq_id(&priv->txq[i], ac, i);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300944 iwl_trans_tx_queue_set_status(priv, &priv->txq[i], fifo, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300945 }
946
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700947 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300948
949 /* Enable L1-Active */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700950 iwl_clear_bits_prph(bus(trans), APMG_PCIDEV_STT_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300951 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
952}
953
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700954/**
955 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
956 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700957static int iwl_trans_tx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700958{
959 int ch, txq_id;
960 unsigned long flags;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700961 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700962
963 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700964 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700965
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700966 iwl_trans_txq_set_sched(trans, 0);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700967
968 /* Stop each Tx DMA channel, and wait for it to be idle */
Wey-Yi Guy02f6f652011-07-08 08:46:15 -0700969 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700970 iwl_write_direct32(bus(trans),
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700971 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700972 if (iwl_poll_direct_bit(bus(trans), FH_TSSR_TX_STATUS_REG,
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700973 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
974 1000))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700975 IWL_ERR(trans, "Failing on timeout while stopping"
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700976 " DMA channel %d [0x%08x]", ch,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700977 iwl_read_direct32(bus(trans),
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700978 FH_TSSR_TX_STATUS_REG));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700979 }
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700980 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700981
982 if (!priv->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700983 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700984 return 0;
985 }
986
987 /* Unmap DMA from host system and free skb's */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700988 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
989 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700990
991 return 0;
992}
993
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700994static void iwl_trans_pcie_disable_sync_irq(struct iwl_trans *trans)
995{
996 unsigned long flags;
997 struct iwl_trans_pcie *trans_pcie =
998 IWL_TRANS_GET_PCIE_TRANS(trans);
999
1000 spin_lock_irqsave(&trans->shrd->lock, flags);
1001 iwl_disable_interrupts(trans);
1002 spin_unlock_irqrestore(&trans->shrd->lock, flags);
1003
1004 /* wait to make sure we flush pending tasklet*/
1005 synchronize_irq(bus(trans)->irq);
1006 tasklet_kill(&trans_pcie->irq_tasklet);
1007}
1008
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001009static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001010{
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001011 /* stop and reset the on-board processor */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001012 iwl_write32(bus(trans), CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001013
1014 /* tell the device to stop sending interrupts */
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001015 iwl_trans_pcie_disable_sync_irq(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001016
1017 /* device going down, Stop using ICT table */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001018 iwl_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001019
1020 /*
1021 * If a HW restart happens during firmware loading,
1022 * then the firmware loading might call this function
1023 * and later it might be called again due to the
1024 * restart. So don't process again if the device is
1025 * already dead.
1026 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001027 if (test_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status)) {
1028 iwl_trans_tx_stop(trans);
1029 iwl_trans_rx_stop(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001030
1031 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001032 iwl_write_prph(bus(trans), APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001033 APMG_CLK_VAL_DMA_CLK_RQT);
1034 udelay(5);
1035 }
1036
1037 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001038 iwl_clear_bit(bus(trans), CSR_GP_CNTRL,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001039 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001040
1041 /* Stop the device, and put it in low power state */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001042 iwl_apm_stop(priv(trans));
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001043}
1044
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001045static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
1046 struct iwl_device_cmd *dev_cmd, u8 ctx, u8 sta_id)
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001047{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001048 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1049 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1050 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001051 struct iwl_tx_cmd *tx_cmd = &dev_cmd->cmd.tx;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001052 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001053 struct iwl_tx_queue *txq;
1054 struct iwl_queue *q;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001055
1056 dma_addr_t phys_addr = 0;
1057 dma_addr_t txcmd_phys;
1058 dma_addr_t scratch_phys;
1059 u16 len, firstlen, secondlen;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001060 u16 seq_number = 0;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001061 u8 wait_write_ptr = 0;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001062 u8 txq_id;
1063 u8 tid = 0;
1064 bool is_agg = false;
1065 __le16 fc = hdr->frame_control;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001066 u8 hdr_len = ieee80211_hdrlen(fc);
1067
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001068 /*
1069 * Send this frame after DTIM -- there's a special queue
1070 * reserved for this for contexts that support AP mode.
1071 */
1072 if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
1073 txq_id = trans_pcie->mcast_queue[ctx];
1074
1075 /*
1076 * The microcode will clear the more data
1077 * bit in the last frame it transmits.
1078 */
1079 hdr->frame_control |=
1080 cpu_to_le16(IEEE80211_FCTL_MOREDATA);
1081 } else if (info->flags & IEEE80211_TX_CTL_TX_OFFCHAN)
1082 txq_id = IWL_AUX_QUEUE;
1083 else
1084 txq_id =
1085 trans_pcie->ac_to_queue[ctx][skb_get_queue_mapping(skb)];
1086
1087 if (ieee80211_is_data_qos(fc)) {
1088 u8 *qc = NULL;
1089 struct iwl_tid_data *tid_data;
1090 qc = ieee80211_get_qos_ctl(hdr);
1091 tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
1092 tid_data = &trans->shrd->tid_data[sta_id][tid];
1093
1094 if (WARN_ON_ONCE(tid >= IWL_MAX_TID_COUNT))
1095 return -1;
1096
1097 seq_number = tid_data->seq_number;
1098 seq_number &= IEEE80211_SCTL_SEQ;
1099 hdr->seq_ctrl = hdr->seq_ctrl &
1100 cpu_to_le16(IEEE80211_SCTL_FRAG);
1101 hdr->seq_ctrl |= cpu_to_le16(seq_number);
1102 seq_number += 0x10;
1103 /* aggregation is on for this <sta,tid> */
1104 if (info->flags & IEEE80211_TX_CTL_AMPDU &&
1105 tid_data->agg.state == IWL_AGG_ON) {
1106 txq_id = tid_data->agg.txq_id;
1107 is_agg = true;
1108 }
1109 }
1110
1111 txq = &priv(trans)->txq[txq_id];
1112 q = &txq->q;
1113
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001114 /* Set up driver data for this TFD */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001115 txq->skbs[q->write_ptr] = skb;
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001116 txq->cmd[q->write_ptr] = dev_cmd;
1117
1118 dev_cmd->hdr.cmd = REPLY_TX;
1119 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1120 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001121
1122 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1123 out_meta = &txq->meta[q->write_ptr];
1124
1125 /*
1126 * Use the first empty entry in this queue's command buffer array
1127 * to contain the Tx command and MAC header concatenated together
1128 * (payload data will be in another buffer).
1129 * Size of this varies, due to varying MAC header length.
1130 * If end is not dword aligned, we'll have 2 extra bytes at the end
1131 * of the MAC header (device reads on dword boundaries).
1132 * We'll tell device about this padding later.
1133 */
1134 len = sizeof(struct iwl_tx_cmd) +
1135 sizeof(struct iwl_cmd_header) + hdr_len;
1136 firstlen = (len + 3) & ~3;
1137
1138 /* Tell NIC about any 2-byte padding after MAC header */
1139 if (firstlen != len)
1140 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1141
1142 /* Physical address of this Tx command's header (not MAC header!),
1143 * within command buffer array. */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001144 txcmd_phys = dma_map_single(bus(trans)->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001145 &dev_cmd->hdr, firstlen,
1146 DMA_BIDIRECTIONAL);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001147 if (unlikely(dma_mapping_error(bus(trans)->dev, txcmd_phys)))
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001148 return -1;
1149 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1150 dma_unmap_len_set(out_meta, len, firstlen);
1151
1152 if (!ieee80211_has_morefrags(fc)) {
1153 txq->need_update = 1;
1154 } else {
1155 wait_write_ptr = 1;
1156 txq->need_update = 0;
1157 }
1158
1159 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1160 * if any (802.11 null frames have no payload). */
1161 secondlen = skb->len - hdr_len;
1162 if (secondlen > 0) {
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001163 phys_addr = dma_map_single(bus(trans)->dev, skb->data + hdr_len,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001164 secondlen, DMA_TO_DEVICE);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001165 if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) {
1166 dma_unmap_single(bus(trans)->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001167 dma_unmap_addr(out_meta, mapping),
1168 dma_unmap_len(out_meta, len),
1169 DMA_BIDIRECTIONAL);
1170 return -1;
1171 }
1172 }
1173
1174 /* Attach buffers to TFD */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001175 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001176 if (secondlen > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001177 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001178 secondlen, 0);
1179
1180 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1181 offsetof(struct iwl_tx_cmd, scratch);
1182
1183 /* take back ownership of DMA buffer to enable update */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001184 dma_sync_single_for_cpu(bus(trans)->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001185 DMA_BIDIRECTIONAL);
1186 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1187 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1188
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001189 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001190 le16_to_cpu(dev_cmd->hdr.sequence));
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001191 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
1192 iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
1193 iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001194
1195 /* Set up entry for this TFD in Tx byte-count array */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001196 if (is_agg)
1197 iwl_trans_txq_update_byte_cnt_tbl(trans, txq,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001198 le16_to_cpu(tx_cmd->len));
1199
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001200 dma_sync_single_for_device(bus(trans)->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001201 DMA_BIDIRECTIONAL);
1202
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001203 trace_iwlwifi_dev_tx(priv(trans),
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001204 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1205 sizeof(struct iwl_tfd),
1206 &dev_cmd->hdr, firstlen,
1207 skb->data + hdr_len, secondlen);
1208
1209 /* Tell device the write index *just past* this latest filled TFD */
1210 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001211 iwl_txq_update_write_ptr(trans, txq);
1212
1213 if (ieee80211_is_data_qos(fc)) {
1214 trans->shrd->tid_data[sta_id][tid].tfds_in_queue++;
1215 if (!ieee80211_has_morefrags(fc))
1216 trans->shrd->tid_data[sta_id][tid].seq_number =
1217 seq_number;
1218 }
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001219
1220 /*
1221 * At this point the frame is "transmitted" successfully
1222 * and we will get a TX status notification eventually,
1223 * regardless of the value of ret. "ret" only indicates
1224 * whether or not we should update the write pointer.
1225 */
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001226 if (iwl_queue_space(q) < q->high_mark) {
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001227 if (wait_write_ptr) {
1228 txq->need_update = 1;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001229 iwl_txq_update_write_ptr(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001230 } else {
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001231 iwl_stop_queue(priv(trans), txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001232 }
1233 }
1234 return 0;
1235}
1236
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001237static void iwl_trans_pcie_kick_nic(struct iwl_trans *trans)
Emmanuel Grumbach56d90f42011-07-07 18:20:01 +03001238{
1239 /* Remove all resets to allow NIC to operate */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001240 iwl_write32(bus(trans), CSR_RESET, 0);
Emmanuel Grumbach56d90f42011-07-07 18:20:01 +03001241}
1242
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001243static int iwl_trans_pcie_request_irq(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001244{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001245 struct iwl_trans_pcie *trans_pcie =
1246 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001247 int err;
1248
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001249 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cbac2011-07-20 17:51:22 -07001250
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001251 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1252 iwl_irq_tasklet, (unsigned long)trans);
1253
1254 iwl_alloc_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001255
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001256 err = request_irq(bus(trans)->irq, iwl_isr_ict, IRQF_SHARED,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001257 DRV_NAME, trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001258 if (err) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001259 IWL_ERR(trans, "Error allocating IRQ %d\n", bus(trans)->irq);
1260 iwl_free_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001261 return err;
1262 }
1263
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001264 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001265 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001266}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001267
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001268static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id,
1269 int ssn, u32 status, struct sk_buff_head *skbs)
1270{
1271 struct iwl_priv *priv = priv(trans);
1272 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1273 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1274 int tfd_num = ssn & (txq->q.n_bd - 1);
1275 u8 agg_state;
1276 bool cond;
1277
1278 if (txq->sched_retry) {
1279 agg_state =
Emmanuel Grumbach5f85a782011-08-25 23:11:18 -07001280 priv->shrd->tid_data[txq->sta_id][txq->tid].agg.state;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001281 cond = (agg_state != IWL_EMPTYING_HW_QUEUE_DELBA);
1282 } else {
1283 cond = (status != TX_STATUS_FAIL_PASSIVE_NO_RX);
1284 }
1285
1286 if (txq->q.read_ptr != tfd_num) {
1287 IWL_DEBUG_TX_REPLY(trans, "Retry scheduler reclaim "
1288 "scd_ssn=%d idx=%d txq=%d swq=%d\n",
1289 ssn , tfd_num, txq_id, txq->swq_id);
1290 iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
1291 if (iwl_queue_space(&txq->q) > txq->q.low_mark && cond)
1292 iwl_wake_queue(priv, txq);
1293 }
1294}
1295
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001296static void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001297{
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001298 iwl_trans_pcie_tx_free(trans);
1299 iwl_trans_pcie_rx_free(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001300 free_irq(bus(trans)->irq, trans);
1301 iwl_free_isr_ict(trans);
1302 trans->shrd->trans = NULL;
1303 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001304}
1305
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001306#ifdef CONFIG_PM
1307
1308static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1309{
1310 /*
1311 * This function is called when system goes into suspend state
1312 * mac80211 will call iwl_mac_stop() from the mac80211 suspend function
1313 * first but since iwl_mac_stop() has no knowledge of who the caller is,
1314 * it will not call apm_ops.stop() to stop the DMA operation.
1315 * Calling apm_ops.stop here to make sure we stop the DMA.
1316 *
1317 * But of course ... if we have configured WoWLAN then we did other
1318 * things already :-)
1319 */
1320 if (!trans->shrd->wowlan)
1321 iwl_apm_stop(priv(trans));
1322
1323 return 0;
1324}
1325
1326static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1327{
1328 bool hw_rfkill = false;
1329
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001330 iwl_enable_interrupts(trans);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001331
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001332 if (!(iwl_read32(bus(trans), CSR_GP_CNTRL) &
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001333 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
1334 hw_rfkill = true;
1335
1336 if (hw_rfkill)
1337 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1338 else
1339 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1340
1341 wiphy_rfkill_set_hw_state(priv(trans)->hw->wiphy, hw_rfkill);
1342
1343 return 0;
1344}
1345#else /* CONFIG_PM */
1346static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1347{ return 0; }
1348
1349static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1350{ return 0; }
1351
1352#endif /* CONFIG_PM */
1353
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001354static void iwl_trans_pcie_wake_any_queue(struct iwl_trans *trans,
1355 u8 ctx)
1356{
1357 u8 ac, txq_id;
1358 struct iwl_trans_pcie *trans_pcie =
1359 IWL_TRANS_GET_PCIE_TRANS(trans);
1360
1361 for (ac = 0; ac < AC_NUM; ac++) {
1362 txq_id = trans_pcie->ac_to_queue[ctx][ac];
1363 IWL_DEBUG_INFO(trans, "Queue Status: Q[%d] %s\n",
1364 ac,
1365 (atomic_read(&priv(trans)->queue_stop_count[ac]) > 0)
1366 ? "stopped" : "awake");
1367 iwl_wake_queue(priv(trans), &priv(trans)->txq[txq_id]);
1368 }
1369}
1370
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001371const struct iwl_trans_ops trans_ops_pcie;
1372
1373static struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd)
1374{
1375 struct iwl_trans *iwl_trans = kzalloc(sizeof(struct iwl_trans) +
1376 sizeof(struct iwl_trans_pcie),
1377 GFP_KERNEL);
1378 if (iwl_trans) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001379 struct iwl_trans_pcie *trans_pcie =
1380 IWL_TRANS_GET_PCIE_TRANS(iwl_trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001381 iwl_trans->ops = &trans_ops_pcie;
1382 iwl_trans->shrd = shrd;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001383 trans_pcie->trans = iwl_trans;
Emmanuel Grumbach72012472011-08-25 23:11:07 -07001384 spin_lock_init(&iwl_trans->hcmd_lock);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001385 }
1386
1387 return iwl_trans;
1388}
1389
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001390#ifdef CONFIG_IWLWIFI_DEBUGFS
1391/* create and remove of files */
1392#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001393 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001394 &iwl_dbgfs_##name##_ops)) \
1395 return -ENOMEM; \
1396} while (0)
1397
1398/* file operation */
1399#define DEBUGFS_READ_FUNC(name) \
1400static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1401 char __user *user_buf, \
1402 size_t count, loff_t *ppos);
1403
1404#define DEBUGFS_WRITE_FUNC(name) \
1405static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1406 const char __user *user_buf, \
1407 size_t count, loff_t *ppos);
1408
1409
1410static int iwl_dbgfs_open_file_generic(struct inode *inode, struct file *file)
1411{
1412 file->private_data = inode->i_private;
1413 return 0;
1414}
1415
1416#define DEBUGFS_READ_FILE_OPS(name) \
1417 DEBUGFS_READ_FUNC(name); \
1418static const struct file_operations iwl_dbgfs_##name##_ops = { \
1419 .read = iwl_dbgfs_##name##_read, \
1420 .open = iwl_dbgfs_open_file_generic, \
1421 .llseek = generic_file_llseek, \
1422};
1423
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001424#define DEBUGFS_WRITE_FILE_OPS(name) \
1425 DEBUGFS_WRITE_FUNC(name); \
1426static const struct file_operations iwl_dbgfs_##name##_ops = { \
1427 .write = iwl_dbgfs_##name##_write, \
1428 .open = iwl_dbgfs_open_file_generic, \
1429 .llseek = generic_file_llseek, \
1430};
1431
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001432#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1433 DEBUGFS_READ_FUNC(name); \
1434 DEBUGFS_WRITE_FUNC(name); \
1435static const struct file_operations iwl_dbgfs_##name##_ops = { \
1436 .write = iwl_dbgfs_##name##_write, \
1437 .read = iwl_dbgfs_##name##_read, \
1438 .open = iwl_dbgfs_open_file_generic, \
1439 .llseek = generic_file_llseek, \
1440};
1441
1442static ssize_t iwl_dbgfs_traffic_log_read(struct file *file,
1443 char __user *user_buf,
1444 size_t count, loff_t *ppos)
1445{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001446 struct iwl_trans *trans = file->private_data;
1447 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001448 int pos = 0, ofs = 0;
1449 int cnt = 0, entry;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001450 struct iwl_trans_pcie *trans_pcie =
1451 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001452 struct iwl_tx_queue *txq;
1453 struct iwl_queue *q;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001454 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001455 char *buf;
1456 int bufsz = ((IWL_TRAFFIC_ENTRIES * IWL_TRAFFIC_ENTRY_SIZE * 64) * 2) +
Emmanuel Grumbachfd656932011-08-25 23:11:19 -07001457 (hw_params(trans).max_txq_num * 32 * 8) + 400;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001458 const u8 *ptr;
1459 ssize_t ret;
1460
1461 if (!priv->txq) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001462 IWL_ERR(trans, "txq not ready\n");
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001463 return -EAGAIN;
1464 }
1465 buf = kzalloc(bufsz, GFP_KERNEL);
1466 if (!buf) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001467 IWL_ERR(trans, "Can not allocate buffer\n");
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001468 return -ENOMEM;
1469 }
1470 pos += scnprintf(buf + pos, bufsz - pos, "Tx Queue\n");
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001471 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001472 txq = &priv->txq[cnt];
1473 q = &txq->q;
1474 pos += scnprintf(buf + pos, bufsz - pos,
1475 "q[%d]: read_ptr: %u, write_ptr: %u\n",
1476 cnt, q->read_ptr, q->write_ptr);
1477 }
1478 if (priv->tx_traffic &&
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001479 (iwl_get_debug_level(trans->shrd) & IWL_DL_TX)) {
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001480 ptr = priv->tx_traffic;
1481 pos += scnprintf(buf + pos, bufsz - pos,
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001482 "Tx Traffic idx: %u\n", priv->tx_traffic_idx);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001483 for (cnt = 0, ofs = 0; cnt < IWL_TRAFFIC_ENTRIES; cnt++) {
1484 for (entry = 0; entry < IWL_TRAFFIC_ENTRY_SIZE / 16;
1485 entry++, ofs += 16) {
1486 pos += scnprintf(buf + pos, bufsz - pos,
1487 "0x%.4x ", ofs);
1488 hex_dump_to_buffer(ptr + ofs, 16, 16, 2,
1489 buf + pos, bufsz - pos, 0);
1490 pos += strlen(buf + pos);
1491 if (bufsz - pos > 0)
1492 buf[pos++] = '\n';
1493 }
1494 }
1495 }
1496
1497 pos += scnprintf(buf + pos, bufsz - pos, "Rx Queue\n");
1498 pos += scnprintf(buf + pos, bufsz - pos,
1499 "read: %u, write: %u\n",
1500 rxq->read, rxq->write);
1501
1502 if (priv->rx_traffic &&
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001503 (iwl_get_debug_level(trans->shrd) & IWL_DL_RX)) {
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001504 ptr = priv->rx_traffic;
1505 pos += scnprintf(buf + pos, bufsz - pos,
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001506 "Rx Traffic idx: %u\n", priv->rx_traffic_idx);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001507 for (cnt = 0, ofs = 0; cnt < IWL_TRAFFIC_ENTRIES; cnt++) {
1508 for (entry = 0; entry < IWL_TRAFFIC_ENTRY_SIZE / 16;
1509 entry++, ofs += 16) {
1510 pos += scnprintf(buf + pos, bufsz - pos,
1511 "0x%.4x ", ofs);
1512 hex_dump_to_buffer(ptr + ofs, 16, 16, 2,
1513 buf + pos, bufsz - pos, 0);
1514 pos += strlen(buf + pos);
1515 if (bufsz - pos > 0)
1516 buf[pos++] = '\n';
1517 }
1518 }
1519 }
1520
1521 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1522 kfree(buf);
1523 return ret;
1524}
1525
1526static ssize_t iwl_dbgfs_traffic_log_write(struct file *file,
1527 const char __user *user_buf,
1528 size_t count, loff_t *ppos)
1529{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001530 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001531 char buf[8];
1532 int buf_size;
1533 int traffic_log;
1534
1535 memset(buf, 0, sizeof(buf));
1536 buf_size = min(count, sizeof(buf) - 1);
1537 if (copy_from_user(buf, user_buf, buf_size))
1538 return -EFAULT;
1539 if (sscanf(buf, "%d", &traffic_log) != 1)
1540 return -EFAULT;
1541 if (traffic_log == 0)
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001542 iwl_reset_traffic_log(priv(trans));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001543
1544 return count;
1545}
1546
1547static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1548 char __user *user_buf,
1549 size_t count, loff_t *ppos) {
1550
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001551 struct iwl_trans *trans = file->private_data;
1552 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001553 struct iwl_tx_queue *txq;
1554 struct iwl_queue *q;
1555 char *buf;
1556 int pos = 0;
1557 int cnt;
1558 int ret;
Emmanuel Grumbachfd656932011-08-25 23:11:19 -07001559 const size_t bufsz = sizeof(char) * 64 * hw_params(trans).max_txq_num;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001560
1561 if (!priv->txq) {
1562 IWL_ERR(priv, "txq not ready\n");
1563 return -EAGAIN;
1564 }
1565 buf = kzalloc(bufsz, GFP_KERNEL);
1566 if (!buf)
1567 return -ENOMEM;
1568
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001569 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001570 txq = &priv->txq[cnt];
1571 q = &txq->q;
1572 pos += scnprintf(buf + pos, bufsz - pos,
1573 "hwq %.2d: read=%u write=%u stop=%d"
1574 " swq_id=%#.2x (ac %d/hwq %d)\n",
1575 cnt, q->read_ptr, q->write_ptr,
1576 !!test_bit(cnt, priv->queue_stopped),
1577 txq->swq_id, txq->swq_id & 3,
1578 (txq->swq_id >> 2) & 0x1f);
1579 if (cnt >= 4)
1580 continue;
1581 /* for the ACs, display the stop count too */
1582 pos += scnprintf(buf + pos, bufsz - pos,
1583 " stop-count: %d\n",
1584 atomic_read(&priv->queue_stop_count[cnt]));
1585 }
1586 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1587 kfree(buf);
1588 return ret;
1589}
1590
1591static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1592 char __user *user_buf,
1593 size_t count, loff_t *ppos) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001594 struct iwl_trans *trans = file->private_data;
1595 struct iwl_trans_pcie *trans_pcie =
1596 IWL_TRANS_GET_PCIE_TRANS(trans);
1597 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001598 char buf[256];
1599 int pos = 0;
1600 const size_t bufsz = sizeof(buf);
1601
1602 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1603 rxq->read);
1604 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1605 rxq->write);
1606 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1607 rxq->free_count);
1608 if (rxq->rb_stts) {
1609 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1610 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1611 } else {
1612 pos += scnprintf(buf + pos, bufsz - pos,
1613 "closed_rb_num: Not Allocated\n");
1614 }
1615 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1616}
1617
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001618static ssize_t iwl_dbgfs_log_event_read(struct file *file,
1619 char __user *user_buf,
1620 size_t count, loff_t *ppos)
1621{
1622 struct iwl_trans *trans = file->private_data;
1623 char *buf;
1624 int pos = 0;
1625 ssize_t ret = -ENOMEM;
1626
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07001627 ret = pos = iwl_dump_nic_event_log(trans, true, &buf, true);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001628 if (buf) {
1629 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1630 kfree(buf);
1631 }
1632 return ret;
1633}
1634
1635static ssize_t iwl_dbgfs_log_event_write(struct file *file,
1636 const char __user *user_buf,
1637 size_t count, loff_t *ppos)
1638{
1639 struct iwl_trans *trans = file->private_data;
1640 u32 event_log_flag;
1641 char buf[8];
1642 int buf_size;
1643
1644 memset(buf, 0, sizeof(buf));
1645 buf_size = min(count, sizeof(buf) - 1);
1646 if (copy_from_user(buf, user_buf, buf_size))
1647 return -EFAULT;
1648 if (sscanf(buf, "%d", &event_log_flag) != 1)
1649 return -EFAULT;
1650 if (event_log_flag == 1)
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07001651 iwl_dump_nic_event_log(trans, true, NULL, false);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001652
1653 return count;
1654}
1655
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001656static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1657 char __user *user_buf,
1658 size_t count, loff_t *ppos) {
1659
1660 struct iwl_trans *trans = file->private_data;
1661 struct iwl_trans_pcie *trans_pcie =
1662 IWL_TRANS_GET_PCIE_TRANS(trans);
1663 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1664
1665 int pos = 0;
1666 char *buf;
1667 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1668 ssize_t ret;
1669
1670 buf = kzalloc(bufsz, GFP_KERNEL);
1671 if (!buf) {
1672 IWL_ERR(trans, "Can not allocate Buffer\n");
1673 return -ENOMEM;
1674 }
1675
1676 pos += scnprintf(buf + pos, bufsz - pos,
1677 "Interrupt Statistics Report:\n");
1678
1679 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1680 isr_stats->hw);
1681 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1682 isr_stats->sw);
1683 if (isr_stats->sw || isr_stats->hw) {
1684 pos += scnprintf(buf + pos, bufsz - pos,
1685 "\tLast Restarting Code: 0x%X\n",
1686 isr_stats->err_code);
1687 }
1688#ifdef CONFIG_IWLWIFI_DEBUG
1689 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1690 isr_stats->sch);
1691 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1692 isr_stats->alive);
1693#endif
1694 pos += scnprintf(buf + pos, bufsz - pos,
1695 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1696
1697 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1698 isr_stats->ctkill);
1699
1700 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1701 isr_stats->wakeup);
1702
1703 pos += scnprintf(buf + pos, bufsz - pos,
1704 "Rx command responses:\t\t %u\n", isr_stats->rx);
1705
1706 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1707 isr_stats->tx);
1708
1709 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1710 isr_stats->unhandled);
1711
1712 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1713 kfree(buf);
1714 return ret;
1715}
1716
1717static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1718 const char __user *user_buf,
1719 size_t count, loff_t *ppos)
1720{
1721 struct iwl_trans *trans = file->private_data;
1722 struct iwl_trans_pcie *trans_pcie =
1723 IWL_TRANS_GET_PCIE_TRANS(trans);
1724 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1725
1726 char buf[8];
1727 int buf_size;
1728 u32 reset_flag;
1729
1730 memset(buf, 0, sizeof(buf));
1731 buf_size = min(count, sizeof(buf) - 1);
1732 if (copy_from_user(buf, user_buf, buf_size))
1733 return -EFAULT;
1734 if (sscanf(buf, "%x", &reset_flag) != 1)
1735 return -EFAULT;
1736 if (reset_flag == 0)
1737 memset(isr_stats, 0, sizeof(*isr_stats));
1738
1739 return count;
1740}
1741
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001742static const char *get_csr_string(int cmd)
1743{
1744 switch (cmd) {
1745 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1746 IWL_CMD(CSR_INT_COALESCING);
1747 IWL_CMD(CSR_INT);
1748 IWL_CMD(CSR_INT_MASK);
1749 IWL_CMD(CSR_FH_INT_STATUS);
1750 IWL_CMD(CSR_GPIO_IN);
1751 IWL_CMD(CSR_RESET);
1752 IWL_CMD(CSR_GP_CNTRL);
1753 IWL_CMD(CSR_HW_REV);
1754 IWL_CMD(CSR_EEPROM_REG);
1755 IWL_CMD(CSR_EEPROM_GP);
1756 IWL_CMD(CSR_OTP_GP_REG);
1757 IWL_CMD(CSR_GIO_REG);
1758 IWL_CMD(CSR_GP_UCODE_REG);
1759 IWL_CMD(CSR_GP_DRIVER_REG);
1760 IWL_CMD(CSR_UCODE_DRV_GP1);
1761 IWL_CMD(CSR_UCODE_DRV_GP2);
1762 IWL_CMD(CSR_LED_REG);
1763 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1764 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1765 IWL_CMD(CSR_ANA_PLL_CFG);
1766 IWL_CMD(CSR_HW_REV_WA_REG);
1767 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1768 default:
1769 return "UNKNOWN";
1770 }
1771}
1772
1773void iwl_dump_csr(struct iwl_trans *trans)
1774{
1775 int i;
1776 static const u32 csr_tbl[] = {
1777 CSR_HW_IF_CONFIG_REG,
1778 CSR_INT_COALESCING,
1779 CSR_INT,
1780 CSR_INT_MASK,
1781 CSR_FH_INT_STATUS,
1782 CSR_GPIO_IN,
1783 CSR_RESET,
1784 CSR_GP_CNTRL,
1785 CSR_HW_REV,
1786 CSR_EEPROM_REG,
1787 CSR_EEPROM_GP,
1788 CSR_OTP_GP_REG,
1789 CSR_GIO_REG,
1790 CSR_GP_UCODE_REG,
1791 CSR_GP_DRIVER_REG,
1792 CSR_UCODE_DRV_GP1,
1793 CSR_UCODE_DRV_GP2,
1794 CSR_LED_REG,
1795 CSR_DRAM_INT_TBL_REG,
1796 CSR_GIO_CHICKEN_BITS,
1797 CSR_ANA_PLL_CFG,
1798 CSR_HW_REV_WA_REG,
1799 CSR_DBG_HPET_MEM_REG
1800 };
1801 IWL_ERR(trans, "CSR values:\n");
1802 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1803 "CSR_INT_PERIODIC_REG)\n");
1804 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1805 IWL_ERR(trans, " %25s: 0X%08x\n",
1806 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001807 iwl_read32(bus(trans), csr_tbl[i]));
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001808 }
1809}
1810
1811static ssize_t iwl_dbgfs_csr_write(struct file *file,
1812 const char __user *user_buf,
1813 size_t count, loff_t *ppos)
1814{
1815 struct iwl_trans *trans = file->private_data;
1816 char buf[8];
1817 int buf_size;
1818 int csr;
1819
1820 memset(buf, 0, sizeof(buf));
1821 buf_size = min(count, sizeof(buf) - 1);
1822 if (copy_from_user(buf, user_buf, buf_size))
1823 return -EFAULT;
1824 if (sscanf(buf, "%d", &csr) != 1)
1825 return -EFAULT;
1826
1827 iwl_dump_csr(trans);
1828
1829 return count;
1830}
1831
1832static const char *get_fh_string(int cmd)
1833{
1834 switch (cmd) {
1835 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1836 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1837 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1838 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1839 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1840 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1841 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1842 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1843 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1844 default:
1845 return "UNKNOWN";
1846 }
1847}
1848
1849int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1850{
1851 int i;
1852#ifdef CONFIG_IWLWIFI_DEBUG
1853 int pos = 0;
1854 size_t bufsz = 0;
1855#endif
1856 static const u32 fh_tbl[] = {
1857 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1858 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1859 FH_RSCSR_CHNL0_WPTR,
1860 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1861 FH_MEM_RSSR_SHARED_CTRL_REG,
1862 FH_MEM_RSSR_RX_STATUS_REG,
1863 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1864 FH_TSSR_TX_STATUS_REG,
1865 FH_TSSR_TX_ERROR_REG
1866 };
1867#ifdef CONFIG_IWLWIFI_DEBUG
1868 if (display) {
1869 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1870 *buf = kmalloc(bufsz, GFP_KERNEL);
1871 if (!*buf)
1872 return -ENOMEM;
1873 pos += scnprintf(*buf + pos, bufsz - pos,
1874 "FH register values:\n");
1875 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1876 pos += scnprintf(*buf + pos, bufsz - pos,
1877 " %34s: 0X%08x\n",
1878 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001879 iwl_read_direct32(bus(trans), fh_tbl[i]));
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001880 }
1881 return pos;
1882 }
1883#endif
1884 IWL_ERR(trans, "FH register values:\n");
1885 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1886 IWL_ERR(trans, " %34s: 0X%08x\n",
1887 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001888 iwl_read_direct32(bus(trans), fh_tbl[i]));
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001889 }
1890 return 0;
1891}
1892
1893static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1894 char __user *user_buf,
1895 size_t count, loff_t *ppos)
1896{
1897 struct iwl_trans *trans = file->private_data;
1898 char *buf;
1899 int pos = 0;
1900 ssize_t ret = -EFAULT;
1901
1902 ret = pos = iwl_dump_fh(trans, &buf, true);
1903 if (buf) {
1904 ret = simple_read_from_buffer(user_buf,
1905 count, ppos, buf, pos);
1906 kfree(buf);
1907 }
1908
1909 return ret;
1910}
1911
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001912DEBUGFS_READ_WRITE_FILE_OPS(traffic_log);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001913DEBUGFS_READ_WRITE_FILE_OPS(log_event);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001914DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001915DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001916DEBUGFS_READ_FILE_OPS(rx_queue);
1917DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001918DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001919
1920/*
1921 * Create the debugfs files and directories
1922 *
1923 */
1924static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1925 struct dentry *dir)
1926{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001927 DEBUGFS_ADD_FILE(traffic_log, dir, S_IWUSR | S_IRUSR);
1928 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1929 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001930 DEBUGFS_ADD_FILE(log_event, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001931 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001932 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1933 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001934 return 0;
1935}
1936#else
1937static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1938 struct dentry *dir)
1939{ return 0; }
1940
1941#endif /*CONFIG_IWLWIFI_DEBUGFS */
1942
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001943const struct iwl_trans_ops trans_ops_pcie = {
1944 .alloc = iwl_trans_pcie_alloc,
1945 .request_irq = iwl_trans_pcie_request_irq,
1946 .start_device = iwl_trans_pcie_start_device,
1947 .prepare_card_hw = iwl_trans_pcie_prepare_card_hw,
1948 .stop_device = iwl_trans_pcie_stop_device,
1949
1950 .tx_start = iwl_trans_pcie_tx_start,
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001951 .wake_any_queue = iwl_trans_pcie_wake_any_queue,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001952
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001953 .send_cmd = iwl_trans_pcie_send_cmd,
1954 .send_cmd_pdu = iwl_trans_pcie_send_cmd_pdu,
1955
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001956 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001957 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001958
1959 .txq_agg_disable = iwl_trans_pcie_txq_agg_disable,
Emmanuel Grumbach288712a2011-08-25 23:11:25 -07001960 .tx_agg_alloc = iwl_trans_pcie_tx_agg_alloc,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001961 .txq_agg_setup = iwl_trans_pcie_txq_agg_setup,
1962
1963 .kick_nic = iwl_trans_pcie_kick_nic,
1964
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001965 .free = iwl_trans_pcie_free,
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001966
1967 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001968 .suspend = iwl_trans_pcie_suspend,
1969 .resume = iwl_trans_pcie_resume,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001970};
1971