blob: cbe0f0ae71a75a96cc152756896cd30641d1d3bc [file] [log] [blame]
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001/*
2 * Copyright (c) 2010 Broadcom Corporation
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <typedefs.h>
18#include <bcmdefs.h>
19#include <osl.h>
20#include <bcmutils.h>
21#include <siutils.h>
22#include <bcmdevs.h>
23#include <hndsoc.h>
24#include <sbchipc.h>
25#include <hndpmu.h>
26#include "siutils_priv.h"
27
28#define PMU_ERROR(args)
29
30#ifdef BCMDBG
31#define PMU_MSG(args) printf args
32#else
33#define PMU_MSG(args)
34#endif /* BCMDBG */
35
36/* To check in verbose debugging messages not intended
37 * to be on except on private builds.
38 */
39#define PMU_NONE(args)
40
41/* PLL controls/clocks */
Jason Cooper7cc4a4c2010-09-14 09:45:30 -040042static void si_pmu1_pllinit0(si_t *sih, osl_t *osh, chipcregs_t *cc,
Henry Ptasinskia9533e72010-09-08 21:04:42 -070043 uint32 xtal);
Jason Cooper7cc4a4c2010-09-14 09:45:30 -040044static uint32 si_pmu1_cpuclk0(si_t *sih, osl_t *osh, chipcregs_t *cc);
45static uint32 si_pmu1_alpclk0(si_t *sih, osl_t *osh, chipcregs_t *cc);
Henry Ptasinskia9533e72010-09-08 21:04:42 -070046
47/* PMU resources */
Jason Cooper7cc4a4c2010-09-14 09:45:30 -040048static bool si_pmu_res_depfltr_bb(si_t *sih);
49static bool si_pmu_res_depfltr_ncb(si_t *sih);
50static bool si_pmu_res_depfltr_paldo(si_t *sih);
51static bool si_pmu_res_depfltr_npaldo(si_t *sih);
52static uint32 si_pmu_res_deps(si_t *sih, osl_t *osh, chipcregs_t *cc,
Henry Ptasinskia9533e72010-09-08 21:04:42 -070053 uint32 rsrcs, bool all);
Jason Cooper7cc4a4c2010-09-14 09:45:30 -040054static uint si_pmu_res_uptime(si_t *sih, osl_t *osh, chipcregs_t *cc,
Henry Ptasinskia9533e72010-09-08 21:04:42 -070055 uint8 rsrc);
Jason Cooper7cc4a4c2010-09-14 09:45:30 -040056static void si_pmu_res_masks(si_t *sih, uint32 * pmin, uint32 * pmax);
57static void si_pmu_spuravoid_pllupdate(si_t *sih, chipcregs_t *cc,
58 osl_t *osh, uint8 spuravoid);
Henry Ptasinskia9533e72010-09-08 21:04:42 -070059
Jason Cooper7cc4a4c2010-09-14 09:45:30 -040060static void si_pmu_set_4330_plldivs(si_t *sih);
Henry Ptasinskia9533e72010-09-08 21:04:42 -070061
62/* FVCO frequency */
63#define FVCO_880 880000 /* 880MHz */
64#define FVCO_1760 1760000 /* 1760MHz */
65#define FVCO_1440 1440000 /* 1440MHz */
66#define FVCO_960 960000 /* 960MHz */
67
68/* Read/write a chipcontrol reg */
Jason Cooper7cc4a4c2010-09-14 09:45:30 -040069uint32 si_pmu_chipcontrol(si_t *sih, uint reg, uint32 mask, uint32 val)
Henry Ptasinskia9533e72010-09-08 21:04:42 -070070{
71 si_corereg(sih, SI_CC_IDX, OFFSETOF(chipcregs_t, chipcontrol_addr), ~0,
72 reg);
73 return si_corereg(sih, SI_CC_IDX,
74 OFFSETOF(chipcregs_t, chipcontrol_data), mask, val);
75}
76
77/* Read/write a regcontrol reg */
Jason Cooper7cc4a4c2010-09-14 09:45:30 -040078uint32 si_pmu_regcontrol(si_t *sih, uint reg, uint32 mask, uint32 val)
Henry Ptasinskia9533e72010-09-08 21:04:42 -070079{
80 si_corereg(sih, SI_CC_IDX, OFFSETOF(chipcregs_t, regcontrol_addr), ~0,
81 reg);
82 return si_corereg(sih, SI_CC_IDX,
83 OFFSETOF(chipcregs_t, regcontrol_data), mask, val);
84}
85
86/* Read/write a pllcontrol reg */
Jason Cooper7cc4a4c2010-09-14 09:45:30 -040087uint32 si_pmu_pllcontrol(si_t *sih, uint reg, uint32 mask, uint32 val)
Henry Ptasinskia9533e72010-09-08 21:04:42 -070088{
89 si_corereg(sih, SI_CC_IDX, OFFSETOF(chipcregs_t, pllcontrol_addr), ~0,
90 reg);
91 return si_corereg(sih, SI_CC_IDX,
92 OFFSETOF(chipcregs_t, pllcontrol_data), mask, val);
93}
94
95/* PMU PLL update */
Jason Cooper7cc4a4c2010-09-14 09:45:30 -040096void si_pmu_pllupd(si_t *sih)
Henry Ptasinskia9533e72010-09-08 21:04:42 -070097{
98 si_corereg(sih, SI_CC_IDX, OFFSETOF(chipcregs_t, pmucontrol),
99 PCTL_PLL_PLLCTL_UPD, PCTL_PLL_PLLCTL_UPD);
100}
101
102/* Setup switcher voltage */
103void
Jason Cooper7cc4a4c2010-09-14 09:45:30 -0400104BCMATTACHFN(si_pmu_set_switcher_voltage) (si_t *sih, osl_t *osh,
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700105 uint8 bb_voltage, uint8 rf_voltage) {
106 chipcregs_t *cc;
107 uint origidx;
108
109 ASSERT(sih->cccaps & CC_CAP_PMU);
110
111 /* Remember original core before switch to chipc */
112 origidx = si_coreidx(sih);
113 cc = si_setcoreidx(sih, SI_CC_IDX);
114 ASSERT(cc != NULL);
115
116 W_REG(osh, &cc->regcontrol_addr, 0x01);
117 W_REG(osh, &cc->regcontrol_data, (uint32) (bb_voltage & 0x1f) << 22);
118
119 W_REG(osh, &cc->regcontrol_addr, 0x00);
120 W_REG(osh, &cc->regcontrol_data, (uint32) (rf_voltage & 0x1f) << 14);
121
122 /* Return to original core */
123 si_setcoreidx(sih, origidx);
124}
125
126void
Jason Cooper7cc4a4c2010-09-14 09:45:30 -0400127BCMATTACHFN(si_pmu_set_ldo_voltage) (si_t *sih, osl_t *osh, uint8 ldo,
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700128 uint8 voltage) {
129 uint8 sr_cntl_shift = 0, rc_shift = 0, shift = 0, mask = 0;
130 uint8 addr = 0;
131
132 ASSERT(sih->cccaps & CC_CAP_PMU);
133
134 switch (CHIPID(sih->chip)) {
135 case BCM4336_CHIP_ID:
136 switch (ldo) {
137 case SET_LDO_VOLTAGE_CLDO_PWM:
138 addr = 4;
139 rc_shift = 1;
140 mask = 0xf;
141 break;
142 case SET_LDO_VOLTAGE_CLDO_BURST:
143 addr = 4;
144 rc_shift = 5;
145 mask = 0xf;
146 break;
147 case SET_LDO_VOLTAGE_LNLDO1:
148 addr = 4;
149 rc_shift = 17;
150 mask = 0xf;
151 break;
152 default:
153 ASSERT(FALSE);
154 return;
155 }
156 break;
157 case BCM4330_CHIP_ID:
158 switch (ldo) {
159 case SET_LDO_VOLTAGE_CBUCK_PWM:
160 addr = 3;
161 rc_shift = 0;
162 mask = 0x1f;
163 break;
164 default:
165 ASSERT(FALSE);
166 break;
167 }
168 break;
169 default:
170 ASSERT(FALSE);
171 return;
172 }
173
174 shift = sr_cntl_shift + rc_shift;
175
176 si_corereg(sih, SI_CC_IDX, OFFSETOF(chipcregs_t, regcontrol_addr),
177 ~0, addr);
178 si_corereg(sih, SI_CC_IDX, OFFSETOF(chipcregs_t, regcontrol_data),
179 mask << shift, (voltage & mask) << shift);
180}
181
182/* d11 slow to fast clock transition time in slow clock cycles */
183#define D11SCC_SLOW2FAST_TRANSITION 2
184
Jason Coopera2627bc2010-09-14 09:45:31 -0400185uint16 BCMINITFN(si_pmu_fast_pwrup_delay) (si_t *sih, osl_t *osh)
186{
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700187 uint delay = PMU_MAX_TRANSITION_DLY;
188 chipcregs_t *cc;
189 uint origidx;
190#ifdef BCMDBG
191 char chn[8];
192 chn[0] = 0; /* to suppress compile error */
193#endif
194
195 ASSERT(sih->cccaps & CC_CAP_PMU);
196
197 /* Remember original core before switch to chipc */
198 origidx = si_coreidx(sih);
199 cc = si_setcoreidx(sih, SI_CC_IDX);
200 ASSERT(cc != NULL);
201
202 switch (CHIPID(sih->chip)) {
203 case BCM43224_CHIP_ID:
204 case BCM43225_CHIP_ID:
205 case BCM43421_CHIP_ID:
206 case BCM43235_CHIP_ID:
207 case BCM43236_CHIP_ID:
208 case BCM43238_CHIP_ID:
209 case BCM4331_CHIP_ID:
210 case BCM6362_CHIP_ID:
211 case BCM4313_CHIP_ID:
212 delay = ISSIM_ENAB(sih) ? 70 : 3700;
213 break;
214 case BCM4329_CHIP_ID:
215 if (ISSIM_ENAB(sih))
216 delay = 70;
217 else {
218 uint32 ilp = si_ilp_clock(sih);
219 delay =
220 (si_pmu_res_uptime(sih, osh, cc, RES4329_HT_AVAIL) +
221 D11SCC_SLOW2FAST_TRANSITION) * ((1000000 + ilp -
222 1) / ilp);
223 delay = (11 * delay) / 10;
224 }
225 break;
226 case BCM4319_CHIP_ID:
227 delay = ISSIM_ENAB(sih) ? 70 : 3700;
228 break;
229 case BCM4336_CHIP_ID:
230 if (ISSIM_ENAB(sih))
231 delay = 70;
232 else {
233 uint32 ilp = si_ilp_clock(sih);
234 delay =
235 (si_pmu_res_uptime(sih, osh, cc, RES4336_HT_AVAIL) +
236 D11SCC_SLOW2FAST_TRANSITION) * ((1000000 + ilp -
237 1) / ilp);
238 delay = (11 * delay) / 10;
239 }
240 break;
241 case BCM4330_CHIP_ID:
242 if (ISSIM_ENAB(sih))
243 delay = 70;
244 else {
245 uint32 ilp = si_ilp_clock(sih);
246 delay =
247 (si_pmu_res_uptime(sih, osh, cc, RES4330_HT_AVAIL) +
248 D11SCC_SLOW2FAST_TRANSITION) * ((1000000 + ilp -
249 1) / ilp);
250 delay = (11 * delay) / 10;
251 }
252 break;
253 default:
254 break;
255 }
256 /* Return to original core */
257 si_setcoreidx(sih, origidx);
258
259 return (uint16) delay;
260}
261
Jason Coopera2627bc2010-09-14 09:45:31 -0400262uint32 BCMATTACHFN(si_pmu_force_ilp) (si_t *sih, osl_t *osh, bool force)
263{
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700264 chipcregs_t *cc;
265 uint origidx;
266 uint32 oldpmucontrol;
267
268 ASSERT(sih->cccaps & CC_CAP_PMU);
269
270 /* Remember original core before switch to chipc */
271 origidx = si_coreidx(sih);
272 cc = si_setcoreidx(sih, SI_CC_IDX);
273 ASSERT(cc != NULL);
274
275 oldpmucontrol = R_REG(osh, &cc->pmucontrol);
276 if (force)
277 W_REG(osh, &cc->pmucontrol, oldpmucontrol &
278 ~(PCTL_HT_REQ_EN | PCTL_ALP_REQ_EN));
279 else
280 W_REG(osh, &cc->pmucontrol, oldpmucontrol |
281 (PCTL_HT_REQ_EN | PCTL_ALP_REQ_EN));
282
283 /* Return to original core */
284 si_setcoreidx(sih, origidx);
285
286 return oldpmucontrol;
287}
288
289/* Setup resource up/down timers */
290typedef struct {
291 uint8 resnum;
292 uint16 updown;
293} pmu_res_updown_t;
294
295/* Change resource dependancies masks */
296typedef struct {
297 uint32 res_mask; /* resources (chip specific) */
298 int8 action; /* action */
299 uint32 depend_mask; /* changes to the dependancies mask */
Jason Cooper7cc4a4c2010-09-14 09:45:30 -0400300 bool(*filter) (si_t *sih); /* action is taken when filter is NULL or return TRUE */
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700301} pmu_res_depend_t;
302
303/* Resource dependancies mask change action */
304#define RES_DEPEND_SET 0 /* Override the dependancies mask */
305#define RES_DEPEND_ADD 1 /* Add to the dependancies mask */
306#define RES_DEPEND_REMOVE -1 /* Remove from the dependancies mask */
307
Jason Coopere5c45362010-09-14 09:45:35 -0400308static const pmu_res_updown_t BCMATTACHDATA(bcm4328a0_res_updown)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700309 {
310 RES4328_EXT_SWITCHER_PWM, 0x0101}, {
311 RES4328_BB_SWITCHER_PWM, 0x1f01}, {
312 RES4328_BB_SWITCHER_BURST, 0x010f}, {
313 RES4328_BB_EXT_SWITCHER_BURST, 0x0101}, {
314 RES4328_ILP_REQUEST, 0x0202}, {
315 RES4328_RADIO_SWITCHER_PWM, 0x0f01}, {
316 RES4328_RADIO_SWITCHER_BURST, 0x0f01}, {
317 RES4328_ROM_SWITCH, 0x0101}, {
318 RES4328_PA_REF_LDO, 0x0f01}, {
319 RES4328_RADIO_LDO, 0x0f01}, {
320 RES4328_AFE_LDO, 0x0f01}, {
321 RES4328_PLL_LDO, 0x0f01}, {
322 RES4328_BG_FILTBYP, 0x0101}, {
323 RES4328_TX_FILTBYP, 0x0101}, {
324 RES4328_RX_FILTBYP, 0x0101}, {
325 RES4328_XTAL_PU, 0x0101}, {
326 RES4328_XTAL_EN, 0xa001}, {
327 RES4328_BB_PLL_FILTBYP, 0x0101}, {
328 RES4328_RF_PLL_FILTBYP, 0x0101}, {
329 RES4328_BB_PLL_PU, 0x0701}
330};
331
Jason Coopere5c45362010-09-14 09:45:35 -0400332static const pmu_res_depend_t BCMATTACHDATA(bcm4328a0_res_depend)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700333 /* Adjust ILP request resource not to force ext/BB switchers into burst mode */
334 {
335 PMURES_BIT(RES4328_ILP_REQUEST),
336 RES_DEPEND_SET,
337 PMURES_BIT(RES4328_EXT_SWITCHER_PWM) |
338 PMURES_BIT(RES4328_BB_SWITCHER_PWM), NULL}
339};
340
Jason Coopere5c45362010-09-14 09:45:35 -0400341static const pmu_res_updown_t BCMATTACHDATA(bcm4325a0_res_updown_qt)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700342 {
343 RES4325_HT_AVAIL, 0x0300}, {
344 RES4325_BBPLL_PWRSW_PU, 0x0101}, {
345 RES4325_RFPLL_PWRSW_PU, 0x0101}, {
346 RES4325_ALP_AVAIL, 0x0100}, {
347 RES4325_XTAL_PU, 0x1000}, {
348 RES4325_LNLDO1_PU, 0x0800}, {
349 RES4325_CLDO_CBUCK_PWM, 0x0101}, {
350 RES4325_CBUCK_PWM, 0x0803}
351};
352
Jason Coopere5c45362010-09-14 09:45:35 -0400353static const pmu_res_updown_t BCMATTACHDATA(bcm4325a0_res_updown)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700354 {
355 RES4325_XTAL_PU, 0x1501}
356};
357
Jason Coopere5c45362010-09-14 09:45:35 -0400358static const pmu_res_depend_t BCMATTACHDATA(bcm4325a0_res_depend)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700359 /* Adjust OTP PU resource dependencies - remove BB BURST */
360 {
361 PMURES_BIT(RES4325_OTP_PU),
362 RES_DEPEND_REMOVE,
363 PMURES_BIT(RES4325_BUCK_BOOST_BURST), NULL},
364 /* Adjust ALP/HT Avail resource dependencies - bring up BB along if it is used. */
365 {
366 PMURES_BIT(RES4325_ALP_AVAIL) | PMURES_BIT(RES4325_HT_AVAIL),
367 RES_DEPEND_ADD,
368 PMURES_BIT(RES4325_BUCK_BOOST_BURST) |
369 PMURES_BIT(RES4325_BUCK_BOOST_PWM), si_pmu_res_depfltr_bb},
370 /* Adjust HT Avail resource dependencies - bring up RF switches along with HT. */
371 {
372 PMURES_BIT(RES4325_HT_AVAIL),
373 RES_DEPEND_ADD,
374 PMURES_BIT(RES4325_RX_PWRSW_PU) |
375 PMURES_BIT(RES4325_TX_PWRSW_PU) |
376 PMURES_BIT(RES4325_LOGEN_PWRSW_PU) |
377 PMURES_BIT(RES4325_AFE_PWRSW_PU), NULL},
378 /* Adjust ALL resource dependencies - remove CBUCK dependancies if it is not used. */
379 {
380 PMURES_BIT(RES4325_ILP_REQUEST) |
381 PMURES_BIT(RES4325_ABUCK_BURST) |
382 PMURES_BIT(RES4325_ABUCK_PWM) |
383 PMURES_BIT(RES4325_LNLDO1_PU) |
384 PMURES_BIT(RES4325C1_LNLDO2_PU) |
385 PMURES_BIT(RES4325_XTAL_PU) |
386 PMURES_BIT(RES4325_ALP_AVAIL) |
387 PMURES_BIT(RES4325_RX_PWRSW_PU) |
388 PMURES_BIT(RES4325_TX_PWRSW_PU) |
389 PMURES_BIT(RES4325_RFPLL_PWRSW_PU) |
390 PMURES_BIT(RES4325_LOGEN_PWRSW_PU) |
391 PMURES_BIT(RES4325_AFE_PWRSW_PU) |
392 PMURES_BIT(RES4325_BBPLL_PWRSW_PU) |
393 PMURES_BIT(RES4325_HT_AVAIL), RES_DEPEND_REMOVE,
394 PMURES_BIT(RES4325B0_CBUCK_LPOM) |
395 PMURES_BIT(RES4325B0_CBUCK_BURST) |
396 PMURES_BIT(RES4325B0_CBUCK_PWM), si_pmu_res_depfltr_ncb}
397};
398
Jason Coopere5c45362010-09-14 09:45:35 -0400399static const pmu_res_updown_t BCMATTACHDATA(bcm4315a0_res_updown_qt)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700400 {
401 RES4315_HT_AVAIL, 0x0101}, {
402 RES4315_XTAL_PU, 0x0100}, {
403 RES4315_LNLDO1_PU, 0x0100}, {
404 RES4315_PALDO_PU, 0x0100}, {
405 RES4315_CLDO_PU, 0x0100}, {
406 RES4315_CBUCK_PWM, 0x0100}, {
407 RES4315_CBUCK_BURST, 0x0100}, {
408 RES4315_CBUCK_LPOM, 0x0100}
409};
410
Jason Coopere5c45362010-09-14 09:45:35 -0400411static const pmu_res_updown_t BCMATTACHDATA(bcm4315a0_res_updown)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700412 {
413 RES4315_XTAL_PU, 0x2501}
414};
415
Jason Coopere5c45362010-09-14 09:45:35 -0400416static const pmu_res_depend_t BCMATTACHDATA(bcm4315a0_res_depend)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700417 /* Adjust OTP PU resource dependencies - not need PALDO unless write */
418 {
419 PMURES_BIT(RES4315_OTP_PU),
420 RES_DEPEND_REMOVE,
421 PMURES_BIT(RES4315_PALDO_PU), si_pmu_res_depfltr_npaldo},
422 /* Adjust ALP/HT Avail resource dependencies - bring up PALDO along if it is used. */
423 {
424 PMURES_BIT(RES4315_ALP_AVAIL) | PMURES_BIT(RES4315_HT_AVAIL),
425 RES_DEPEND_ADD,
426 PMURES_BIT(RES4315_PALDO_PU), si_pmu_res_depfltr_paldo},
427 /* Adjust HT Avail resource dependencies - bring up RF switches along with HT. */
428 {
429 PMURES_BIT(RES4315_HT_AVAIL),
430 RES_DEPEND_ADD,
431 PMURES_BIT(RES4315_RX_PWRSW_PU) |
432 PMURES_BIT(RES4315_TX_PWRSW_PU) |
433 PMURES_BIT(RES4315_LOGEN_PWRSW_PU) |
434 PMURES_BIT(RES4315_AFE_PWRSW_PU), NULL},
435 /* Adjust ALL resource dependencies - remove CBUCK dependancies if it is not used. */
436 {
437 PMURES_BIT(RES4315_CLDO_PU) | PMURES_BIT(RES4315_ILP_REQUEST) |
438 PMURES_BIT(RES4315_LNLDO1_PU) |
439 PMURES_BIT(RES4315_OTP_PU) |
440 PMURES_BIT(RES4315_LNLDO2_PU) |
441 PMURES_BIT(RES4315_XTAL_PU) |
442 PMURES_BIT(RES4315_ALP_AVAIL) |
443 PMURES_BIT(RES4315_RX_PWRSW_PU) |
444 PMURES_BIT(RES4315_TX_PWRSW_PU) |
445 PMURES_BIT(RES4315_RFPLL_PWRSW_PU) |
446 PMURES_BIT(RES4315_LOGEN_PWRSW_PU) |
447 PMURES_BIT(RES4315_AFE_PWRSW_PU) |
448 PMURES_BIT(RES4315_BBPLL_PWRSW_PU) |
449 PMURES_BIT(RES4315_HT_AVAIL), RES_DEPEND_REMOVE,
450 PMURES_BIT(RES4315_CBUCK_LPOM) |
451 PMURES_BIT(RES4315_CBUCK_BURST) |
452 PMURES_BIT(RES4315_CBUCK_PWM), si_pmu_res_depfltr_ncb}
453};
454
455 /* 4329 specific. needs to come back this issue later */
Jason Coopere5c45362010-09-14 09:45:35 -0400456static const pmu_res_updown_t BCMINITDATA(bcm4329_res_updown)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700457 {
458 RES4329_XTAL_PU, 0x1501}
459};
460
Jason Coopere5c45362010-09-14 09:45:35 -0400461static const pmu_res_depend_t BCMINITDATA(bcm4329_res_depend)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700462 /* Adjust HT Avail resource dependencies */
463 {
464 PMURES_BIT(RES4329_HT_AVAIL),
465 RES_DEPEND_ADD,
466 PMURES_BIT(RES4329_CBUCK_LPOM) |
467 PMURES_BIT(RES4329_CBUCK_BURST) |
468 PMURES_BIT(RES4329_CBUCK_PWM) |
469 PMURES_BIT(RES4329_CLDO_PU) |
470 PMURES_BIT(RES4329_PALDO_PU) |
471 PMURES_BIT(RES4329_LNLDO1_PU) |
472 PMURES_BIT(RES4329_XTAL_PU) |
473 PMURES_BIT(RES4329_ALP_AVAIL) |
474 PMURES_BIT(RES4329_RX_PWRSW_PU) |
475 PMURES_BIT(RES4329_TX_PWRSW_PU) |
476 PMURES_BIT(RES4329_RFPLL_PWRSW_PU) |
477 PMURES_BIT(RES4329_LOGEN_PWRSW_PU) |
478 PMURES_BIT(RES4329_AFE_PWRSW_PU) |
479 PMURES_BIT(RES4329_BBPLL_PWRSW_PU), NULL}
480};
481
Jason Coopere5c45362010-09-14 09:45:35 -0400482static const pmu_res_updown_t BCMATTACHDATA(bcm4319a0_res_updown_qt)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700483 {
484 RES4319_HT_AVAIL, 0x0101}, {
485 RES4319_XTAL_PU, 0x0100}, {
486 RES4319_LNLDO1_PU, 0x0100}, {
487 RES4319_PALDO_PU, 0x0100}, {
488 RES4319_CLDO_PU, 0x0100}, {
489 RES4319_CBUCK_PWM, 0x0100}, {
490 RES4319_CBUCK_BURST, 0x0100}, {
491 RES4319_CBUCK_LPOM, 0x0100}
492};
493
Jason Coopere5c45362010-09-14 09:45:35 -0400494static const pmu_res_updown_t BCMATTACHDATA(bcm4319a0_res_updown)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700495 {
496 RES4319_XTAL_PU, 0x3f01}
497};
498
Jason Coopere5c45362010-09-14 09:45:35 -0400499static const pmu_res_depend_t BCMATTACHDATA(bcm4319a0_res_depend)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700500 /* Adjust OTP PU resource dependencies - not need PALDO unless write */
501 {
502 PMURES_BIT(RES4319_OTP_PU),
503 RES_DEPEND_REMOVE,
504 PMURES_BIT(RES4319_PALDO_PU), si_pmu_res_depfltr_npaldo},
505 /* Adjust HT Avail resource dependencies - bring up PALDO along if it is used. */
506 {
507 PMURES_BIT(RES4319_HT_AVAIL),
508 RES_DEPEND_ADD,
509 PMURES_BIT(RES4319_PALDO_PU), si_pmu_res_depfltr_paldo},
510 /* Adjust HT Avail resource dependencies - bring up RF switches along with HT. */
511 {
512 PMURES_BIT(RES4319_HT_AVAIL),
513 RES_DEPEND_ADD,
514 PMURES_BIT(RES4319_RX_PWRSW_PU) |
515 PMURES_BIT(RES4319_TX_PWRSW_PU) |
516 PMURES_BIT(RES4319_RFPLL_PWRSW_PU) |
517 PMURES_BIT(RES4319_LOGEN_PWRSW_PU) |
518 PMURES_BIT(RES4319_AFE_PWRSW_PU), NULL}
519};
520
Jason Coopere5c45362010-09-14 09:45:35 -0400521static const pmu_res_updown_t BCMATTACHDATA(bcm4336a0_res_updown_qt)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700522 {
523 RES4336_HT_AVAIL, 0x0101}, {
524 RES4336_XTAL_PU, 0x0100}, {
525 RES4336_CLDO_PU, 0x0100}, {
526 RES4336_CBUCK_PWM, 0x0100}, {
527 RES4336_CBUCK_BURST, 0x0100}, {
528 RES4336_CBUCK_LPOM, 0x0100}
529};
530
Jason Coopere5c45362010-09-14 09:45:35 -0400531static const pmu_res_updown_t BCMATTACHDATA(bcm4336a0_res_updown)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700532 {
533 RES4336_HT_AVAIL, 0x0D01}
534};
535
Jason Coopere5c45362010-09-14 09:45:35 -0400536static const pmu_res_depend_t BCMATTACHDATA(bcm4336a0_res_depend)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700537 /* Just a dummy entry for now */
538 {
539 PMURES_BIT(RES4336_RSVD), RES_DEPEND_ADD, 0, NULL}
540};
541
Jason Coopere5c45362010-09-14 09:45:35 -0400542static const pmu_res_updown_t BCMATTACHDATA(bcm4330a0_res_updown_qt)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700543 {
544 RES4330_HT_AVAIL, 0x0101}, {
545 RES4330_XTAL_PU, 0x0100}, {
546 RES4330_CLDO_PU, 0x0100}, {
547 RES4330_CBUCK_PWM, 0x0100}, {
548 RES4330_CBUCK_BURST, 0x0100}, {
549 RES4330_CBUCK_LPOM, 0x0100}
550};
551
Jason Coopere5c45362010-09-14 09:45:35 -0400552static const pmu_res_updown_t BCMATTACHDATA(bcm4330a0_res_updown)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700553 {
554 RES4330_HT_AVAIL, 0x0e02}
555};
556
Jason Coopere5c45362010-09-14 09:45:35 -0400557static const pmu_res_depend_t BCMATTACHDATA(bcm4330a0_res_depend)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700558 /* Just a dummy entry for now */
559 {
560 PMURES_BIT(RES4330_HT_AVAIL), RES_DEPEND_ADD, 0, NULL}
561};
562
563/* TRUE if the power topology uses the buck boost to provide 3.3V to VDDIO_RF and WLAN PA */
Jason Coopera2627bc2010-09-14 09:45:31 -0400564static bool BCMATTACHFN(si_pmu_res_depfltr_bb) (si_t *sih)
565{
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700566 return (sih->boardflags & BFL_BUCKBOOST) != 0;
567}
568
569/* TRUE if the power topology doesn't use the cbuck. Key on chiprev also if the chip is BCM4325. */
Jason Coopera2627bc2010-09-14 09:45:31 -0400570static bool BCMATTACHFN(si_pmu_res_depfltr_ncb) (si_t *sih)
571{
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700572
Jason Cooper90ea2292010-09-14 09:45:32 -0400573 return (sih->boardflags & BFL_NOCBUCK) != 0;
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700574}
575
576/* TRUE if the power topology uses the PALDO */
Jason Coopera2627bc2010-09-14 09:45:31 -0400577static bool BCMATTACHFN(si_pmu_res_depfltr_paldo) (si_t *sih)
578{
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700579 return (sih->boardflags & BFL_PALDO) != 0;
580}
581
582/* TRUE if the power topology doesn't use the PALDO */
Jason Coopera2627bc2010-09-14 09:45:31 -0400583static bool BCMATTACHFN(si_pmu_res_depfltr_npaldo) (si_t *sih)
584{
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700585 return (sih->boardflags & BFL_PALDO) == 0;
586}
587
588#define BCM94325_BBVDDIOSD_BOARDS(sih) (sih->boardtype == BCM94325DEVBU_BOARD || \
589 sih->boardtype == BCM94325BGABU_BOARD)
590
591/* Determine min/max rsrc masks. Value 0 leaves hardware at default. */
Jason Cooper7cc4a4c2010-09-14 09:45:30 -0400592static void si_pmu_res_masks(si_t *sih, uint32 * pmin, uint32 * pmax)
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700593{
594 uint32 min_mask = 0, max_mask = 0;
595 uint rsrcs;
596 char *val;
597
598 /* # resources */
599 rsrcs = (sih->pmucaps & PCAP_RC_MASK) >> PCAP_RC_SHIFT;
600
601 /* determine min/max rsrc masks */
602 switch (CHIPID(sih->chip)) {
603 case BCM43224_CHIP_ID:
604 case BCM43225_CHIP_ID:
605 case BCM43421_CHIP_ID:
606 case BCM43235_CHIP_ID:
607 case BCM43236_CHIP_ID:
608 case BCM43238_CHIP_ID:
609 case BCM4331_CHIP_ID:
610 case BCM6362_CHIP_ID:
611 /* ??? */
612 break;
613
614 case BCM4329_CHIP_ID:
615 /* 4329 spedific issue. Needs to come back this issue later */
616 /* Down to save the power. */
617 min_mask =
618 PMURES_BIT(RES4329_CBUCK_LPOM) |
619 PMURES_BIT(RES4329_CLDO_PU);
620 /* Allow (but don't require) PLL to turn on */
621 max_mask = 0x3ff63e;
622 break;
623 case BCM4319_CHIP_ID:
624 /* We only need a few resources to be kept on all the time */
625 min_mask = PMURES_BIT(RES4319_CBUCK_LPOM) |
626 PMURES_BIT(RES4319_CLDO_PU);
627
628 /* Allow everything else to be turned on upon requests */
629 max_mask = ~(~0 << rsrcs);
630 break;
631 case BCM4336_CHIP_ID:
632 /* Down to save the power. */
633 min_mask =
634 PMURES_BIT(RES4336_CBUCK_LPOM) | PMURES_BIT(RES4336_CLDO_PU)
635 | PMURES_BIT(RES4336_LDO3P3_PU) | PMURES_BIT(RES4336_OTP_PU)
636 | PMURES_BIT(RES4336_DIS_INT_RESET_PD);
637 /* Allow (but don't require) PLL to turn on */
638 max_mask = 0x1ffffff;
639 break;
640
641 case BCM4330_CHIP_ID:
642 /* Down to save the power. */
643 min_mask =
644 PMURES_BIT(RES4330_CBUCK_LPOM) | PMURES_BIT(RES4330_CLDO_PU)
645 | PMURES_BIT(RES4330_DIS_INT_RESET_PD) |
646 PMURES_BIT(RES4330_LDO3P3_PU) | PMURES_BIT(RES4330_OTP_PU);
647 /* Allow (but don't require) PLL to turn on */
648 max_mask = 0xfffffff;
649 break;
650
651 case BCM4313_CHIP_ID:
652 min_mask = PMURES_BIT(RES4313_BB_PU_RSRC) |
653 PMURES_BIT(RES4313_XTAL_PU_RSRC) |
654 PMURES_BIT(RES4313_ALP_AVAIL_RSRC) |
655 PMURES_BIT(RES4313_BB_PLL_PWRSW_RSRC);
656 max_mask = 0xffff;
657 break;
658 default:
659 break;
660 }
661
662 /* Apply nvram override to min mask */
Jason Cooperca8c1e52010-09-14 09:45:33 -0400663 val = getvar(NULL, "rmin");
664 if (val != NULL) {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700665 PMU_MSG(("Applying rmin=%s to min_mask\n", val));
666 min_mask = (uint32) bcm_strtoul(val, NULL, 0);
667 }
668 /* Apply nvram override to max mask */
Jason Cooperca8c1e52010-09-14 09:45:33 -0400669 val = getvar(NULL, "rmax");
670 if (val != NULL) {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700671 PMU_MSG(("Applying rmax=%s to max_mask\n", val));
672 max_mask = (uint32) bcm_strtoul(val, NULL, 0);
673 }
674
675 *pmin = min_mask;
676 *pmax = max_mask;
677}
678
679/* initialize PMU resources */
Jason Coopera2627bc2010-09-14 09:45:31 -0400680void BCMATTACHFN(si_pmu_res_init) (si_t *sih, osl_t *osh)
681{
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700682 chipcregs_t *cc;
683 uint origidx;
684 const pmu_res_updown_t *pmu_res_updown_table = NULL;
685 uint pmu_res_updown_table_sz = 0;
686 const pmu_res_depend_t *pmu_res_depend_table = NULL;
687 uint pmu_res_depend_table_sz = 0;
688 uint32 min_mask = 0, max_mask = 0;
689 char name[8], *val;
690 uint i, rsrcs;
691
692 ASSERT(sih->cccaps & CC_CAP_PMU);
693
694 /* Remember original core before switch to chipc */
695 origidx = si_coreidx(sih);
696 cc = si_setcoreidx(sih, SI_CC_IDX);
697 ASSERT(cc != NULL);
698
699 switch (CHIPID(sih->chip)) {
700 case BCM4329_CHIP_ID:
701 /* Optimize resources up/down timers */
702 if (ISSIM_ENAB(sih)) {
703 pmu_res_updown_table = NULL;
704 pmu_res_updown_table_sz = 0;
705 } else {
706 pmu_res_updown_table = bcm4329_res_updown;
707 pmu_res_updown_table_sz = ARRAYSIZE(bcm4329_res_updown);
708 }
709 /* Optimize resources dependencies */
710 pmu_res_depend_table = bcm4329_res_depend;
711 pmu_res_depend_table_sz = ARRAYSIZE(bcm4329_res_depend);
712 break;
713
714 case BCM4319_CHIP_ID:
715 /* Optimize resources up/down timers */
716 if (ISSIM_ENAB(sih)) {
717 pmu_res_updown_table = bcm4319a0_res_updown_qt;
718 pmu_res_updown_table_sz =
719 ARRAYSIZE(bcm4319a0_res_updown_qt);
720 } else {
721 pmu_res_updown_table = bcm4319a0_res_updown;
722 pmu_res_updown_table_sz =
723 ARRAYSIZE(bcm4319a0_res_updown);
724 }
725 /* Optimize resources dependancies masks */
726 pmu_res_depend_table = bcm4319a0_res_depend;
727 pmu_res_depend_table_sz = ARRAYSIZE(bcm4319a0_res_depend);
728 break;
729
730 case BCM4336_CHIP_ID:
731 /* Optimize resources up/down timers */
732 if (ISSIM_ENAB(sih)) {
733 pmu_res_updown_table = bcm4336a0_res_updown_qt;
734 pmu_res_updown_table_sz =
735 ARRAYSIZE(bcm4336a0_res_updown_qt);
736 } else {
737 pmu_res_updown_table = bcm4336a0_res_updown;
738 pmu_res_updown_table_sz =
739 ARRAYSIZE(bcm4336a0_res_updown);
740 }
741 /* Optimize resources dependancies masks */
742 pmu_res_depend_table = bcm4336a0_res_depend;
743 pmu_res_depend_table_sz = ARRAYSIZE(bcm4336a0_res_depend);
744 break;
745
746 case BCM4330_CHIP_ID:
747 /* Optimize resources up/down timers */
748 if (ISSIM_ENAB(sih)) {
749 pmu_res_updown_table = bcm4330a0_res_updown_qt;
750 pmu_res_updown_table_sz =
751 ARRAYSIZE(bcm4330a0_res_updown_qt);
752 } else {
753 pmu_res_updown_table = bcm4330a0_res_updown;
754 pmu_res_updown_table_sz =
755 ARRAYSIZE(bcm4330a0_res_updown);
756 }
757 /* Optimize resources dependancies masks */
758 pmu_res_depend_table = bcm4330a0_res_depend;
759 pmu_res_depend_table_sz = ARRAYSIZE(bcm4330a0_res_depend);
760 break;
761
762 default:
763 break;
764 }
765
766 /* # resources */
767 rsrcs = (sih->pmucaps & PCAP_RC_MASK) >> PCAP_RC_SHIFT;
768
769 /* Program up/down timers */
770 while (pmu_res_updown_table_sz--) {
771 ASSERT(pmu_res_updown_table != NULL);
772 PMU_MSG(("Changing rsrc %d res_updn_timer to 0x%x\n",
773 pmu_res_updown_table[pmu_res_updown_table_sz].resnum,
774 pmu_res_updown_table[pmu_res_updown_table_sz].updown));
775 W_REG(osh, &cc->res_table_sel,
776 pmu_res_updown_table[pmu_res_updown_table_sz].resnum);
777 W_REG(osh, &cc->res_updn_timer,
778 pmu_res_updown_table[pmu_res_updown_table_sz].updown);
779 }
780 /* Apply nvram overrides to up/down timers */
781 for (i = 0; i < rsrcs; i++) {
782 snprintf(name, sizeof(name), "r%dt", i);
Jason Cooperca8c1e52010-09-14 09:45:33 -0400783 val = getvar(NULL, name);
784 if (val == NULL)
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700785 continue;
786 PMU_MSG(("Applying %s=%s to rsrc %d res_updn_timer\n", name,
787 val, i));
788 W_REG(osh, &cc->res_table_sel, (uint32) i);
789 W_REG(osh, &cc->res_updn_timer,
790 (uint32) bcm_strtoul(val, NULL, 0));
791 }
792
793 /* Program resource dependencies table */
794 while (pmu_res_depend_table_sz--) {
795 ASSERT(pmu_res_depend_table != NULL);
796 if (pmu_res_depend_table[pmu_res_depend_table_sz].filter != NULL
797 && !(pmu_res_depend_table[pmu_res_depend_table_sz].
798 filter) (sih))
799 continue;
800 for (i = 0; i < rsrcs; i++) {
801 if ((pmu_res_depend_table[pmu_res_depend_table_sz].
802 res_mask & PMURES_BIT(i)) == 0)
803 continue;
804 W_REG(osh, &cc->res_table_sel, i);
805 switch (pmu_res_depend_table[pmu_res_depend_table_sz].
806 action) {
807 case RES_DEPEND_SET:
808 PMU_MSG(("Changing rsrc %d res_dep_mask to 0x%x\n", i, pmu_res_depend_table[pmu_res_depend_table_sz].depend_mask));
809 W_REG(osh, &cc->res_dep_mask,
810 pmu_res_depend_table
811 [pmu_res_depend_table_sz].depend_mask);
812 break;
813 case RES_DEPEND_ADD:
814 PMU_MSG(("Adding 0x%x to rsrc %d res_dep_mask\n", pmu_res_depend_table[pmu_res_depend_table_sz].depend_mask, i));
815 OR_REG(osh, &cc->res_dep_mask,
816 pmu_res_depend_table
817 [pmu_res_depend_table_sz].depend_mask);
818 break;
819 case RES_DEPEND_REMOVE:
820 PMU_MSG(("Removing 0x%x from rsrc %d res_dep_mask\n", pmu_res_depend_table[pmu_res_depend_table_sz].depend_mask, i));
821 AND_REG(osh, &cc->res_dep_mask,
822 ~pmu_res_depend_table
823 [pmu_res_depend_table_sz].depend_mask);
824 break;
825 default:
826 ASSERT(0);
827 break;
828 }
829 }
830 }
831 /* Apply nvram overrides to dependancies masks */
832 for (i = 0; i < rsrcs; i++) {
833 snprintf(name, sizeof(name), "r%dd", i);
Jason Cooperca8c1e52010-09-14 09:45:33 -0400834 val = getvar(NULL, name);
835 if (val == NULL)
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700836 continue;
837 PMU_MSG(("Applying %s=%s to rsrc %d res_dep_mask\n", name, val,
838 i));
839 W_REG(osh, &cc->res_table_sel, (uint32) i);
840 W_REG(osh, &cc->res_dep_mask,
841 (uint32) bcm_strtoul(val, NULL, 0));
842 }
843
844 /* Determine min/max rsrc masks */
845 si_pmu_res_masks(sih, &min_mask, &max_mask);
846
847 /* It is required to program max_mask first and then min_mask */
848
849 /* Program max resource mask */
850
851 if (max_mask) {
852 PMU_MSG(("Changing max_res_mask to 0x%x\n", max_mask));
853 W_REG(osh, &cc->max_res_mask, max_mask);
854 }
855
856 /* Program min resource mask */
857
858 if (min_mask) {
859 PMU_MSG(("Changing min_res_mask to 0x%x\n", min_mask));
860 W_REG(osh, &cc->min_res_mask, min_mask);
861 }
862
863 /* Add some delay; allow resources to come up and settle. */
864 OSL_DELAY(2000);
865
866 /* Return to original core */
867 si_setcoreidx(sih, origidx);
868}
869
870/* setup pll and query clock speed */
871typedef struct {
872 uint16 freq;
873 uint8 xf;
874 uint8 wbint;
875 uint32 wbfrac;
876} pmu0_xtaltab0_t;
877
878/* the following table is based on 880Mhz fvco */
Jason Coopere5c45362010-09-14 09:45:35 -0400879static const pmu0_xtaltab0_t BCMINITDATA(pmu0_xtaltab0)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700880 {
881 12000, 1, 73, 349525}, {
882 13000, 2, 67, 725937}, {
883 14400, 3, 61, 116508}, {
884 15360, 4, 57, 305834}, {
885 16200, 5, 54, 336579}, {
886 16800, 6, 52, 399457}, {
887 19200, 7, 45, 873813}, {
888 19800, 8, 44, 466033}, {
889 20000, 9, 44, 0}, {
890 25000, 10, 70, 419430}, {
891 26000, 11, 67, 725937}, {
892 30000, 12, 58, 699050}, {
893 38400, 13, 45, 873813}, {
894 40000, 14, 45, 0}, {
895 0, 0, 0, 0}
896};
897
898#define PMU0_XTAL0_DEFAULT 8
899
900/* setup pll and query clock speed */
901typedef struct {
902 uint16 fref;
903 uint8 xf;
904 uint8 p1div;
905 uint8 p2div;
906 uint8 ndiv_int;
907 uint32 ndiv_frac;
908} pmu1_xtaltab0_t;
909
Jason Coopere5c45362010-09-14 09:45:35 -0400910static const pmu1_xtaltab0_t BCMINITDATA(pmu1_xtaltab0_880_4329)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700911 {
912 12000, 1, 3, 22, 0x9, 0xFFFFEF}, {
913 13000, 2, 1, 6, 0xb, 0x483483}, {
914 14400, 3, 1, 10, 0xa, 0x1C71C7}, {
915 15360, 4, 1, 5, 0xb, 0x755555}, {
916 16200, 5, 1, 10, 0x5, 0x6E9E06}, {
917 16800, 6, 1, 10, 0x5, 0x3Cf3Cf}, {
918 19200, 7, 1, 4, 0xb, 0x755555}, {
919 19800, 8, 1, 11, 0x4, 0xA57EB}, {
920 20000, 9, 1, 11, 0x4, 0x0}, {
921 24000, 10, 3, 11, 0xa, 0x0}, {
922 25000, 11, 5, 16, 0xb, 0x0}, {
923 26000, 12, 1, 1, 0x21, 0xD89D89}, {
924 30000, 13, 3, 8, 0xb, 0x0}, {
925 37400, 14, 3, 1, 0x46, 0x969696}, {
926 38400, 15, 1, 1, 0x16, 0xEAAAAA}, {
927 40000, 16, 1, 2, 0xb, 0}, {
928 0, 0, 0, 0, 0, 0}
929};
930
931/* the following table is based on 880Mhz fvco */
Jason Coopere5c45362010-09-14 09:45:35 -0400932static const pmu1_xtaltab0_t BCMINITDATA(pmu1_xtaltab0_880)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700933 {
934 12000, 1, 3, 22, 0x9, 0xFFFFEF}, {
935 13000, 2, 1, 6, 0xb, 0x483483}, {
936 14400, 3, 1, 10, 0xa, 0x1C71C7}, {
937 15360, 4, 1, 5, 0xb, 0x755555}, {
938 16200, 5, 1, 10, 0x5, 0x6E9E06}, {
939 16800, 6, 1, 10, 0x5, 0x3Cf3Cf}, {
940 19200, 7, 1, 4, 0xb, 0x755555}, {
941 19800, 8, 1, 11, 0x4, 0xA57EB}, {
942 20000, 9, 1, 11, 0x4, 0x0}, {
943 24000, 10, 3, 11, 0xa, 0x0}, {
944 25000, 11, 5, 16, 0xb, 0x0}, {
945 26000, 12, 1, 2, 0x10, 0xEC4EC4}, {
946 30000, 13, 3, 8, 0xb, 0x0}, {
947 33600, 14, 1, 2, 0xd, 0x186186}, {
948 38400, 15, 1, 2, 0xb, 0x755555}, {
949 40000, 16, 1, 2, 0xb, 0}, {
950 0, 0, 0, 0, 0, 0}
951};
952
953#define PMU1_XTALTAB0_880_12000K 0
954#define PMU1_XTALTAB0_880_13000K 1
955#define PMU1_XTALTAB0_880_14400K 2
956#define PMU1_XTALTAB0_880_15360K 3
957#define PMU1_XTALTAB0_880_16200K 4
958#define PMU1_XTALTAB0_880_16800K 5
959#define PMU1_XTALTAB0_880_19200K 6
960#define PMU1_XTALTAB0_880_19800K 7
961#define PMU1_XTALTAB0_880_20000K 8
962#define PMU1_XTALTAB0_880_24000K 9
963#define PMU1_XTALTAB0_880_25000K 10
964#define PMU1_XTALTAB0_880_26000K 11
965#define PMU1_XTALTAB0_880_30000K 12
966#define PMU1_XTALTAB0_880_37400K 13
967#define PMU1_XTALTAB0_880_38400K 14
968#define PMU1_XTALTAB0_880_40000K 15
969
970/* the following table is based on 1760Mhz fvco */
Jason Coopere5c45362010-09-14 09:45:35 -0400971static const pmu1_xtaltab0_t BCMINITDATA(pmu1_xtaltab0_1760)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700972 {
973 12000, 1, 3, 44, 0x9, 0xFFFFEF}, {
974 13000, 2, 1, 12, 0xb, 0x483483}, {
975 14400, 3, 1, 20, 0xa, 0x1C71C7}, {
976 15360, 4, 1, 10, 0xb, 0x755555}, {
977 16200, 5, 1, 20, 0x5, 0x6E9E06}, {
978 16800, 6, 1, 20, 0x5, 0x3Cf3Cf}, {
979 19200, 7, 1, 18, 0x5, 0x17B425}, {
980 19800, 8, 1, 22, 0x4, 0xA57EB}, {
981 20000, 9, 1, 22, 0x4, 0x0}, {
982 24000, 10, 3, 22, 0xa, 0x0}, {
983 25000, 11, 5, 32, 0xb, 0x0}, {
984 26000, 12, 1, 4, 0x10, 0xEC4EC4}, {
985 30000, 13, 3, 16, 0xb, 0x0}, {
986 38400, 14, 1, 10, 0x4, 0x955555}, {
987 40000, 15, 1, 4, 0xb, 0}, {
988 0, 0, 0, 0, 0, 0}
989};
990
991/* table index */
992#define PMU1_XTALTAB0_1760_12000K 0
993#define PMU1_XTALTAB0_1760_13000K 1
994#define PMU1_XTALTAB0_1760_14400K 2
995#define PMU1_XTALTAB0_1760_15360K 3
996#define PMU1_XTALTAB0_1760_16200K 4
997#define PMU1_XTALTAB0_1760_16800K 5
998#define PMU1_XTALTAB0_1760_19200K 6
999#define PMU1_XTALTAB0_1760_19800K 7
1000#define PMU1_XTALTAB0_1760_20000K 8
1001#define PMU1_XTALTAB0_1760_24000K 9
1002#define PMU1_XTALTAB0_1760_25000K 10
1003#define PMU1_XTALTAB0_1760_26000K 11
1004#define PMU1_XTALTAB0_1760_30000K 12
1005#define PMU1_XTALTAB0_1760_38400K 13
1006#define PMU1_XTALTAB0_1760_40000K 14
1007
1008/* the following table is based on 1440Mhz fvco */
Jason Coopere5c45362010-09-14 09:45:35 -04001009static const pmu1_xtaltab0_t BCMINITDATA(pmu1_xtaltab0_1440)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001010 {
1011 12000, 1, 1, 1, 0x78, 0x0}, {
1012 13000, 2, 1, 1, 0x6E, 0xC4EC4E}, {
1013 14400, 3, 1, 1, 0x64, 0x0}, {
1014 15360, 4, 1, 1, 0x5D, 0xC00000}, {
1015 16200, 5, 1, 1, 0x58, 0xE38E38}, {
1016 16800, 6, 1, 1, 0x55, 0xB6DB6D}, {
1017 19200, 7, 1, 1, 0x4B, 0}, {
1018 19800, 8, 1, 1, 0x48, 0xBA2E8B}, {
1019 20000, 9, 1, 1, 0x48, 0x0}, {
1020 25000, 10, 1, 1, 0x39, 0x999999}, {
1021 26000, 11, 1, 1, 0x37, 0x627627}, {
1022 30000, 12, 1, 1, 0x30, 0x0}, {
1023 37400, 13, 2, 1, 0x4D, 0x15E76}, {
1024 38400, 13, 2, 1, 0x4B, 0x0}, {
1025 40000, 14, 2, 1, 0x48, 0x0}, {
1026 48000, 15, 2, 1, 0x3c, 0x0}, {
1027 0, 0, 0, 0, 0, 0}
1028};
1029
1030/* table index */
1031#define PMU1_XTALTAB0_1440_12000K 0
1032#define PMU1_XTALTAB0_1440_13000K 1
1033#define PMU1_XTALTAB0_1440_14400K 2
1034#define PMU1_XTALTAB0_1440_15360K 3
1035#define PMU1_XTALTAB0_1440_16200K 4
1036#define PMU1_XTALTAB0_1440_16800K 5
1037#define PMU1_XTALTAB0_1440_19200K 6
1038#define PMU1_XTALTAB0_1440_19800K 7
1039#define PMU1_XTALTAB0_1440_20000K 8
1040#define PMU1_XTALTAB0_1440_25000K 9
1041#define PMU1_XTALTAB0_1440_26000K 10
1042#define PMU1_XTALTAB0_1440_30000K 11
1043#define PMU1_XTALTAB0_1440_37400K 12
1044#define PMU1_XTALTAB0_1440_38400K 13
1045#define PMU1_XTALTAB0_1440_40000K 14
1046#define PMU1_XTALTAB0_1440_48000K 15
1047
1048#define XTAL_FREQ_24000MHZ 24000
1049#define XTAL_FREQ_30000MHZ 30000
1050#define XTAL_FREQ_37400MHZ 37400
1051#define XTAL_FREQ_48000MHZ 48000
1052
Jason Coopere5c45362010-09-14 09:45:35 -04001053static const pmu1_xtaltab0_t BCMINITDATA(pmu1_xtaltab0_960)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001054 {
1055 12000, 1, 1, 1, 0x50, 0x0}, {
1056 13000, 2, 1, 1, 0x49, 0xD89D89}, {
1057 14400, 3, 1, 1, 0x42, 0xAAAAAA}, {
1058 15360, 4, 1, 1, 0x3E, 0x800000}, {
1059 16200, 5, 1, 1, 0x39, 0x425ED0}, {
1060 16800, 6, 1, 1, 0x39, 0x249249}, {
1061 19200, 7, 1, 1, 0x32, 0x0}, {
1062 19800, 8, 1, 1, 0x30, 0x7C1F07}, {
1063 20000, 9, 1, 1, 0x30, 0x0}, {
1064 25000, 10, 1, 1, 0x26, 0x666666}, {
1065 26000, 11, 1, 1, 0x24, 0xEC4EC4}, {
1066 30000, 12, 1, 1, 0x20, 0x0}, {
1067 37400, 13, 2, 1, 0x33, 0x563EF9}, {
1068 38400, 14, 2, 1, 0x32, 0x0}, {
1069 40000, 15, 2, 1, 0x30, 0x0}, {
1070 48000, 16, 2, 1, 0x28, 0x0}, {
1071 0, 0, 0, 0, 0, 0}
1072};
1073
1074/* table index */
1075#define PMU1_XTALTAB0_960_12000K 0
1076#define PMU1_XTALTAB0_960_13000K 1
1077#define PMU1_XTALTAB0_960_14400K 2
1078#define PMU1_XTALTAB0_960_15360K 3
1079#define PMU1_XTALTAB0_960_16200K 4
1080#define PMU1_XTALTAB0_960_16800K 5
1081#define PMU1_XTALTAB0_960_19200K 6
1082#define PMU1_XTALTAB0_960_19800K 7
1083#define PMU1_XTALTAB0_960_20000K 8
1084#define PMU1_XTALTAB0_960_25000K 9
1085#define PMU1_XTALTAB0_960_26000K 10
1086#define PMU1_XTALTAB0_960_30000K 11
1087#define PMU1_XTALTAB0_960_37400K 12
1088#define PMU1_XTALTAB0_960_38400K 13
1089#define PMU1_XTALTAB0_960_40000K 14
1090#define PMU1_XTALTAB0_960_48000K 15
1091
1092/* select xtal table for each chip */
Jason Coopera2627bc2010-09-14 09:45:31 -04001093static const pmu1_xtaltab0_t *BCMINITFN(si_pmu1_xtaltab0) (si_t *sih)
1094{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001095#ifdef BCMDBG
1096 char chn[8];
1097#endif
1098 switch (CHIPID(sih->chip)) {
1099 case BCM4329_CHIP_ID:
1100 return pmu1_xtaltab0_880_4329;
1101 case BCM4319_CHIP_ID:
1102 return pmu1_xtaltab0_1440;
1103 case BCM4336_CHIP_ID:
1104 return pmu1_xtaltab0_960;
1105 case BCM4330_CHIP_ID:
1106 if (CST4330_CHIPMODE_SDIOD(sih->chipst))
1107 return pmu1_xtaltab0_960;
1108 else
1109 return pmu1_xtaltab0_1440;
1110 default:
1111 PMU_MSG(("si_pmu1_xtaltab0: Unknown chipid %s\n",
1112 bcm_chipname(sih->chip, chn, 8)));
1113 break;
1114 }
1115 ASSERT(0);
1116 return NULL;
1117}
1118
1119/* select default xtal frequency for each chip */
Jason Coopera2627bc2010-09-14 09:45:31 -04001120static const pmu1_xtaltab0_t *BCMINITFN(si_pmu1_xtaldef0) (si_t *sih)
1121{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001122#ifdef BCMDBG
1123 char chn[8];
1124#endif
1125
1126 switch (CHIPID(sih->chip)) {
1127 case BCM4329_CHIP_ID:
1128 /* Default to 38400Khz */
1129 return &pmu1_xtaltab0_880_4329[PMU1_XTALTAB0_880_38400K];
1130 case BCM4319_CHIP_ID:
1131 /* Default to 30000Khz */
1132 return &pmu1_xtaltab0_1440[PMU1_XTALTAB0_1440_30000K];
1133 case BCM4336_CHIP_ID:
1134 /* Default to 26000Khz */
1135 return &pmu1_xtaltab0_960[PMU1_XTALTAB0_960_26000K];
1136 case BCM4330_CHIP_ID:
1137 /* Default to 37400Khz */
1138 if (CST4330_CHIPMODE_SDIOD(sih->chipst))
1139 return &pmu1_xtaltab0_960[PMU1_XTALTAB0_960_37400K];
1140 else
1141 return &pmu1_xtaltab0_1440[PMU1_XTALTAB0_1440_37400K];
1142 default:
1143 PMU_MSG(("si_pmu1_xtaldef0: Unknown chipid %s\n",
1144 bcm_chipname(sih->chip, chn, 8)));
1145 break;
1146 }
1147 ASSERT(0);
1148 return NULL;
1149}
1150
1151/* select default pll fvco for each chip */
Jason Coopera2627bc2010-09-14 09:45:31 -04001152static uint32 BCMINITFN(si_pmu1_pllfvco0) (si_t *sih)
1153{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001154#ifdef BCMDBG
1155 char chn[8];
1156#endif
1157
1158 switch (CHIPID(sih->chip)) {
1159 case BCM4329_CHIP_ID:
1160 return FVCO_880;
1161 case BCM4319_CHIP_ID:
1162 return FVCO_1440;
1163 case BCM4336_CHIP_ID:
1164 return FVCO_960;
1165 case BCM4330_CHIP_ID:
1166 if (CST4330_CHIPMODE_SDIOD(sih->chipst))
1167 return FVCO_960;
1168 else
1169 return FVCO_1440;
1170 default:
1171 PMU_MSG(("si_pmu1_pllfvco0: Unknown chipid %s\n",
1172 bcm_chipname(sih->chip, chn, 8)));
1173 break;
1174 }
1175 ASSERT(0);
1176 return 0;
1177}
1178
1179/* query alp/xtal clock frequency */
1180static uint32
Jason Coopera2627bc2010-09-14 09:45:31 -04001181BCMINITFN(si_pmu1_alpclk0) (si_t *sih, osl_t *osh, chipcregs_t *cc)
1182{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001183 const pmu1_xtaltab0_t *xt;
1184 uint32 xf;
1185
1186 /* Find the frequency in the table */
1187 xf = (R_REG(osh, &cc->pmucontrol) & PCTL_XTALFREQ_MASK) >>
1188 PCTL_XTALFREQ_SHIFT;
1189 for (xt = si_pmu1_xtaltab0(sih); xt != NULL && xt->fref != 0; xt++)
1190 if (xt->xf == xf)
1191 break;
1192 /* Could not find it so assign a default value */
1193 if (xt == NULL || xt->fref == 0)
1194 xt = si_pmu1_xtaldef0(sih);
1195 ASSERT(xt != NULL && xt->fref != 0);
1196
1197 return xt->fref * 1000;
1198}
1199
1200/* Set up PLL registers in the PMU as per the crystal speed.
1201 * XtalFreq field in pmucontrol register being 0 indicates the PLL
1202 * is not programmed and the h/w default is assumed to work, in which
1203 * case the xtal frequency is unknown to the s/w so we need to call
1204 * si_pmu1_xtaldef0() wherever it is needed to return a default value.
1205 */
1206static void
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04001207BCMATTACHFN(si_pmu1_pllinit0) (si_t *sih, osl_t *osh, chipcregs_t *cc,
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001208 uint32 xtal) {
1209 const pmu1_xtaltab0_t *xt;
1210 uint32 tmp;
1211 uint32 buf_strength = 0;
1212 uint8 ndiv_mode = 1;
1213
1214 /* Use h/w default PLL config */
1215 if (xtal == 0) {
1216 PMU_MSG(("Unspecified xtal frequency, skip PLL configuration\n"));
1217 return;
1218 }
1219
1220 /* Find the frequency in the table */
1221 for (xt = si_pmu1_xtaltab0(sih); xt != NULL && xt->fref != 0; xt++)
1222 if (xt->fref == xtal)
1223 break;
1224
1225 /* Check current PLL state, bail out if it has been programmed or
1226 * we don't know how to program it.
1227 */
1228 if (xt == NULL || xt->fref == 0) {
1229 PMU_MSG(("Unsupported xtal frequency %d.%d MHz, skip PLL configuration\n", xtal / 1000, xtal % 1000));
1230 return;
1231 }
1232 /* for 4319 bootloader already programs the PLL but bootloader does not program the
1233 PLL4 and PLL5. So Skip this check for 4319
1234 */
1235 if ((((R_REG(osh, &cc->pmucontrol) & PCTL_XTALFREQ_MASK) >>
1236 PCTL_XTALFREQ_SHIFT) == xt->xf) &&
1237 !((CHIPID(sih->chip) == BCM4319_CHIP_ID)
1238 || (CHIPID(sih->chip) == BCM4330_CHIP_ID))) {
1239 PMU_MSG(("PLL already programmed for %d.%d MHz\n",
1240 xt->fref / 1000, xt->fref % 1000));
1241 return;
1242 }
1243
1244 PMU_MSG(("XTAL %d.%d MHz (%d)\n", xtal / 1000, xtal % 1000, xt->xf));
1245 PMU_MSG(("Programming PLL for %d.%d MHz\n", xt->fref / 1000,
1246 xt->fref % 1000));
1247
1248 switch (CHIPID(sih->chip)) {
1249 case BCM4329_CHIP_ID:
1250 /* Change the BBPLL drive strength to 8 for all channels */
1251 buf_strength = 0x888888;
1252 AND_REG(osh, &cc->min_res_mask,
1253 ~(PMURES_BIT(RES4329_BBPLL_PWRSW_PU) |
1254 PMURES_BIT(RES4329_HT_AVAIL)));
1255 AND_REG(osh, &cc->max_res_mask,
1256 ~(PMURES_BIT(RES4329_BBPLL_PWRSW_PU) |
1257 PMURES_BIT(RES4329_HT_AVAIL)));
1258 SPINWAIT(R_REG(osh, &cc->clk_ctl_st) & CCS_HTAVAIL,
1259 PMU_MAX_TRANSITION_DLY);
1260 ASSERT(!(R_REG(osh, &cc->clk_ctl_st) & CCS_HTAVAIL));
1261 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL4);
1262 if (xt->fref == 38400)
1263 tmp = 0x200024C0;
1264 else if (xt->fref == 37400)
1265 tmp = 0x20004500;
1266 else if (xt->fref == 26000)
1267 tmp = 0x200024C0;
1268 else
1269 tmp = 0x200005C0; /* Chip Dflt Settings */
1270 W_REG(osh, &cc->pllcontrol_data, tmp);
1271 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL5);
1272 tmp =
1273 R_REG(osh,
1274 &cc->pllcontrol_data) & PMU1_PLL0_PC5_CLK_DRV_MASK;
1275 if ((xt->fref == 38400) || (xt->fref == 37400)
1276 || (xt->fref == 26000))
1277 tmp |= 0x15;
1278 else
1279 tmp |= 0x25; /* Chip Dflt Settings */
1280 W_REG(osh, &cc->pllcontrol_data, tmp);
1281 break;
1282
1283 case BCM4319_CHIP_ID:
1284 /* Change the BBPLL drive strength to 2 for all channels */
1285 buf_strength = 0x222222;
1286
1287 /* Make sure the PLL is off */
1288 /* WAR65104: Disable the HT_AVAIL resource first and then
1289 * after a delay (more than downtime for HT_AVAIL) remove the
1290 * BBPLL resource; backplane clock moves to ALP from HT.
1291 */
1292 AND_REG(osh, &cc->min_res_mask,
1293 ~(PMURES_BIT(RES4319_HT_AVAIL)));
1294 AND_REG(osh, &cc->max_res_mask,
1295 ~(PMURES_BIT(RES4319_HT_AVAIL)));
1296
1297 OSL_DELAY(100);
1298 AND_REG(osh, &cc->min_res_mask,
1299 ~(PMURES_BIT(RES4319_BBPLL_PWRSW_PU)));
1300 AND_REG(osh, &cc->max_res_mask,
1301 ~(PMURES_BIT(RES4319_BBPLL_PWRSW_PU)));
1302
1303 OSL_DELAY(100);
1304 SPINWAIT(R_REG(osh, &cc->clk_ctl_st) & CCS_HTAVAIL,
1305 PMU_MAX_TRANSITION_DLY);
1306 ASSERT(!(R_REG(osh, &cc->clk_ctl_st) & CCS_HTAVAIL));
1307 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL4);
1308 tmp = 0x200005c0;
1309 W_REG(osh, &cc->pllcontrol_data, tmp);
1310 break;
1311
1312 case BCM4336_CHIP_ID:
1313 AND_REG(osh, &cc->min_res_mask,
1314 ~(PMURES_BIT(RES4336_HT_AVAIL) |
1315 PMURES_BIT(RES4336_MACPHY_CLKAVAIL)));
1316 AND_REG(osh, &cc->max_res_mask,
1317 ~(PMURES_BIT(RES4336_HT_AVAIL) |
1318 PMURES_BIT(RES4336_MACPHY_CLKAVAIL)));
1319 OSL_DELAY(100);
1320 SPINWAIT(R_REG(osh, &cc->clk_ctl_st) & CCS_HTAVAIL,
1321 PMU_MAX_TRANSITION_DLY);
1322 ASSERT(!(R_REG(osh, &cc->clk_ctl_st) & CCS_HTAVAIL));
1323 break;
1324
1325 case BCM4330_CHIP_ID:
1326 AND_REG(osh, &cc->min_res_mask,
1327 ~(PMURES_BIT(RES4330_HT_AVAIL) |
1328 PMURES_BIT(RES4330_MACPHY_CLKAVAIL)));
1329 AND_REG(osh, &cc->max_res_mask,
1330 ~(PMURES_BIT(RES4330_HT_AVAIL) |
1331 PMURES_BIT(RES4330_MACPHY_CLKAVAIL)));
1332 OSL_DELAY(100);
1333 SPINWAIT(R_REG(osh, &cc->clk_ctl_st) & CCS_HTAVAIL,
1334 PMU_MAX_TRANSITION_DLY);
1335 ASSERT(!(R_REG(osh, &cc->clk_ctl_st) & CCS_HTAVAIL));
1336 break;
1337
1338 default:
1339 ASSERT(0);
1340 }
1341
1342 PMU_MSG(("Done masking\n"));
1343
1344 /* Write p1div and p2div to pllcontrol[0] */
1345 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
1346 tmp = R_REG(osh, &cc->pllcontrol_data) &
1347 ~(PMU1_PLL0_PC0_P1DIV_MASK | PMU1_PLL0_PC0_P2DIV_MASK);
1348 tmp |=
1349 ((xt->
1350 p1div << PMU1_PLL0_PC0_P1DIV_SHIFT) & PMU1_PLL0_PC0_P1DIV_MASK) |
1351 ((xt->
1352 p2div << PMU1_PLL0_PC0_P2DIV_SHIFT) & PMU1_PLL0_PC0_P2DIV_MASK);
1353 W_REG(osh, &cc->pllcontrol_data, tmp);
1354
1355 if ((CHIPID(sih->chip) == BCM4330_CHIP_ID))
1356 si_pmu_set_4330_plldivs(sih);
1357
1358 if ((CHIPID(sih->chip) == BCM4329_CHIP_ID)
1359 && (CHIPREV(sih->chiprev) == 0)) {
1360
1361 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL1);
1362 tmp = R_REG(osh, &cc->pllcontrol_data);
1363 tmp = tmp & (~DOT11MAC_880MHZ_CLK_DIVISOR_MASK);
1364 tmp = tmp | DOT11MAC_880MHZ_CLK_DIVISOR_VAL;
1365 W_REG(osh, &cc->pllcontrol_data, tmp);
1366 }
1367 if ((CHIPID(sih->chip) == BCM4319_CHIP_ID) ||
1368 (CHIPID(sih->chip) == BCM4336_CHIP_ID) ||
1369 (CHIPID(sih->chip) == BCM4330_CHIP_ID))
1370 ndiv_mode = PMU1_PLL0_PC2_NDIV_MODE_MFB;
1371 else
1372 ndiv_mode = PMU1_PLL0_PC2_NDIV_MODE_MASH;
1373
1374 /* Write ndiv_int and ndiv_mode to pllcontrol[2] */
1375 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
1376 tmp = R_REG(osh, &cc->pllcontrol_data) &
1377 ~(PMU1_PLL0_PC2_NDIV_INT_MASK | PMU1_PLL0_PC2_NDIV_MODE_MASK);
1378 tmp |=
1379 ((xt->
1380 ndiv_int << PMU1_PLL0_PC2_NDIV_INT_SHIFT) &
1381 PMU1_PLL0_PC2_NDIV_INT_MASK) | ((ndiv_mode <<
1382 PMU1_PLL0_PC2_NDIV_MODE_SHIFT) &
1383 PMU1_PLL0_PC2_NDIV_MODE_MASK);
1384 W_REG(osh, &cc->pllcontrol_data, tmp);
1385
1386 /* Write ndiv_frac to pllcontrol[3] */
1387 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL3);
1388 tmp = R_REG(osh, &cc->pllcontrol_data) & ~PMU1_PLL0_PC3_NDIV_FRAC_MASK;
1389 tmp |= ((xt->ndiv_frac << PMU1_PLL0_PC3_NDIV_FRAC_SHIFT) &
1390 PMU1_PLL0_PC3_NDIV_FRAC_MASK);
1391 W_REG(osh, &cc->pllcontrol_data, tmp);
1392
1393 /* Write clock driving strength to pllcontrol[5] */
1394 if (buf_strength) {
1395 PMU_MSG(("Adjusting PLL buffer drive strength: %x\n",
1396 buf_strength));
1397
1398 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL5);
1399 tmp =
1400 R_REG(osh,
1401 &cc->pllcontrol_data) & ~PMU1_PLL0_PC5_CLK_DRV_MASK;
1402 tmp |= (buf_strength << PMU1_PLL0_PC5_CLK_DRV_SHIFT);
1403 W_REG(osh, &cc->pllcontrol_data, tmp);
1404 }
1405
1406 PMU_MSG(("Done pll\n"));
1407
1408 /* to operate the 4319 usb in 24MHz/48MHz; chipcontrol[2][84:83] needs
1409 * to be updated.
1410 */
1411 if ((CHIPID(sih->chip) == BCM4319_CHIP_ID)
1412 && (xt->fref != XTAL_FREQ_30000MHZ)) {
1413 W_REG(osh, &cc->chipcontrol_addr, PMU1_PLL0_CHIPCTL2);
1414 tmp =
1415 R_REG(osh,
1416 &cc->chipcontrol_data) & ~CCTL_4319USB_XTAL_SEL_MASK;
1417 if (xt->fref == XTAL_FREQ_24000MHZ) {
1418 tmp |=
1419 (CCTL_4319USB_24MHZ_PLL_SEL <<
1420 CCTL_4319USB_XTAL_SEL_SHIFT);
1421 } else if (xt->fref == XTAL_FREQ_48000MHZ) {
1422 tmp |=
1423 (CCTL_4319USB_48MHZ_PLL_SEL <<
1424 CCTL_4319USB_XTAL_SEL_SHIFT);
1425 }
1426 W_REG(osh, &cc->chipcontrol_data, tmp);
1427 }
1428
1429 /* Flush deferred pll control registers writes */
1430 if (sih->pmurev >= 2)
1431 OR_REG(osh, &cc->pmucontrol, PCTL_PLL_PLLCTL_UPD);
1432
1433 /* Write XtalFreq. Set the divisor also. */
1434 tmp = R_REG(osh, &cc->pmucontrol) &
1435 ~(PCTL_ILP_DIV_MASK | PCTL_XTALFREQ_MASK);
1436 tmp |= (((((xt->fref + 127) / 128) - 1) << PCTL_ILP_DIV_SHIFT) &
1437 PCTL_ILP_DIV_MASK) |
1438 ((xt->xf << PCTL_XTALFREQ_SHIFT) & PCTL_XTALFREQ_MASK);
1439
1440 if ((CHIPID(sih->chip) == BCM4329_CHIP_ID)
1441 && CHIPREV(sih->chiprev) == 0) {
1442 /* clear the htstretch before clearing HTReqEn */
1443 AND_REG(osh, &cc->clkstretch, ~CSTRETCH_HT);
1444 tmp &= ~PCTL_HT_REQ_EN;
1445 }
1446
1447 W_REG(osh, &cc->pmucontrol, tmp);
1448}
1449
1450/* query the CPU clock frequency */
1451static uint32
Jason Coopera2627bc2010-09-14 09:45:31 -04001452BCMINITFN(si_pmu1_cpuclk0) (si_t *sih, osl_t *osh, chipcregs_t *cc)
1453{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001454 uint32 tmp, m1div;
1455#ifdef BCMDBG
1456 uint32 ndiv_int, ndiv_frac, p2div, p1div, fvco;
1457 uint32 fref;
1458#endif
1459 uint32 FVCO = si_pmu1_pllfvco0(sih);
1460
1461 /* Read m1div from pllcontrol[1] */
1462 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL1);
1463 tmp = R_REG(osh, &cc->pllcontrol_data);
1464 m1div = (tmp & PMU1_PLL0_PC1_M1DIV_MASK) >> PMU1_PLL0_PC1_M1DIV_SHIFT;
1465
1466#ifdef BCMDBG
1467 /* Read p2div/p1div from pllcontrol[0] */
1468 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
1469 tmp = R_REG(osh, &cc->pllcontrol_data);
1470 p2div = (tmp & PMU1_PLL0_PC0_P2DIV_MASK) >> PMU1_PLL0_PC0_P2DIV_SHIFT;
1471 p1div = (tmp & PMU1_PLL0_PC0_P1DIV_MASK) >> PMU1_PLL0_PC0_P1DIV_SHIFT;
1472
1473 /* Calculate fvco based on xtal freq and ndiv and pdiv */
1474 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
1475 tmp = R_REG(osh, &cc->pllcontrol_data);
1476 ndiv_int =
1477 (tmp & PMU1_PLL0_PC2_NDIV_INT_MASK) >> PMU1_PLL0_PC2_NDIV_INT_SHIFT;
1478
1479 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL3);
1480 tmp = R_REG(osh, &cc->pllcontrol_data);
1481 ndiv_frac =
1482 (tmp & PMU1_PLL0_PC3_NDIV_FRAC_MASK) >>
1483 PMU1_PLL0_PC3_NDIV_FRAC_SHIFT;
1484
1485 fref = si_pmu1_alpclk0(sih, osh, cc) / 1000;
1486
1487 fvco = (fref * ndiv_int) << 8;
1488 fvco += (fref * (ndiv_frac >> 12)) >> 4;
1489 fvco += (fref * (ndiv_frac & 0xfff)) >> 12;
1490 fvco >>= 8;
1491 fvco *= p2div;
1492 fvco /= p1div;
1493 fvco /= 1000;
1494 fvco *= 1000;
1495
1496 PMU_MSG(("si_pmu1_cpuclk0: ndiv_int %u ndiv_frac %u p2div %u p1div %u fvco %u\n", ndiv_int, ndiv_frac, p2div, p1div, fvco));
1497
1498 FVCO = fvco;
1499#endif /* BCMDBG */
1500
1501 /* Return ARM/SB clock */
1502 return FVCO / m1div * 1000;
1503}
1504
1505/* initialize PLL */
Jason Coopera2627bc2010-09-14 09:45:31 -04001506void BCMATTACHFN(si_pmu_pll_init) (si_t *sih, osl_t *osh, uint xtalfreq)
1507{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001508 chipcregs_t *cc;
1509 uint origidx;
1510#ifdef BCMDBG
1511 char chn[8];
1512#endif
1513
1514 ASSERT(sih->cccaps & CC_CAP_PMU);
1515
1516 /* Remember original core before switch to chipc */
1517 origidx = si_coreidx(sih);
1518 cc = si_setcoreidx(sih, SI_CC_IDX);
1519 ASSERT(cc != NULL);
1520
1521 switch (CHIPID(sih->chip)) {
1522 case BCM4329_CHIP_ID:
1523 if (xtalfreq == 0)
1524 xtalfreq = 38400;
1525 si_pmu1_pllinit0(sih, osh, cc, xtalfreq);
1526 break;
1527 case BCM4313_CHIP_ID:
1528 case BCM43224_CHIP_ID:
1529 case BCM43225_CHIP_ID:
1530 case BCM43421_CHIP_ID:
1531 case BCM43235_CHIP_ID:
1532 case BCM43236_CHIP_ID:
1533 case BCM43238_CHIP_ID:
1534 case BCM4331_CHIP_ID:
1535 case BCM6362_CHIP_ID:
1536 /* ??? */
1537 break;
1538 case BCM4319_CHIP_ID:
1539 case BCM4336_CHIP_ID:
1540 case BCM4330_CHIP_ID:
1541 si_pmu1_pllinit0(sih, osh, cc, xtalfreq);
1542 break;
1543 default:
1544 PMU_MSG(("No PLL init done for chip %s rev %d pmurev %d\n",
1545 bcm_chipname(sih->chip, chn, 8), sih->chiprev,
1546 sih->pmurev));
1547 break;
1548 }
1549
1550#ifdef BCMDBG_FORCEHT
1551 OR_REG(osh, &cc->clk_ctl_st, CCS_FORCEHT);
1552#endif
1553
1554 /* Return to original core */
1555 si_setcoreidx(sih, origidx);
1556}
1557
1558/* query alp/xtal clock frequency */
Jason Coopera2627bc2010-09-14 09:45:31 -04001559uint32 BCMINITFN(si_pmu_alp_clock) (si_t *sih, osl_t *osh)
1560{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001561 chipcregs_t *cc;
1562 uint origidx;
1563 uint32 clock = ALP_CLOCK;
1564#ifdef BCMDBG
1565 char chn[8];
1566#endif
1567
1568 ASSERT(sih->cccaps & CC_CAP_PMU);
1569
1570 /* Remember original core before switch to chipc */
1571 origidx = si_coreidx(sih);
1572 cc = si_setcoreidx(sih, SI_CC_IDX);
1573 ASSERT(cc != NULL);
1574
1575 switch (CHIPID(sih->chip)) {
1576 case BCM43224_CHIP_ID:
1577 case BCM43225_CHIP_ID:
1578 case BCM43421_CHIP_ID:
1579 case BCM43235_CHIP_ID:
1580 case BCM43236_CHIP_ID:
1581 case BCM43238_CHIP_ID:
1582 case BCM4331_CHIP_ID:
1583 case BCM6362_CHIP_ID:
1584 case BCM4716_CHIP_ID:
1585 case BCM4748_CHIP_ID:
1586 case BCM47162_CHIP_ID:
1587 case BCM4313_CHIP_ID:
1588 case BCM5357_CHIP_ID:
1589 /* always 20Mhz */
1590 clock = 20000 * 1000;
1591 break;
1592 case BCM4329_CHIP_ID:
1593 case BCM4319_CHIP_ID:
1594 case BCM4336_CHIP_ID:
1595 case BCM4330_CHIP_ID:
1596
1597 clock = si_pmu1_alpclk0(sih, osh, cc);
1598 break;
1599 case BCM5356_CHIP_ID:
1600 /* always 25Mhz */
1601 clock = 25000 * 1000;
1602 break;
1603 default:
1604 PMU_MSG(("No ALP clock specified "
1605 "for chip %s rev %d pmurev %d, using default %d Hz\n",
1606 bcm_chipname(sih->chip, chn, 8), sih->chiprev,
1607 sih->pmurev, clock));
1608 break;
1609 }
1610
1611 /* Return to original core */
1612 si_setcoreidx(sih, origidx);
1613 return clock;
1614}
1615
1616/* Find the output of the "m" pll divider given pll controls that start with
1617 * pllreg "pll0" i.e. 12 for main 6 for phy, 0 for misc.
1618 */
1619static uint32
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04001620BCMINITFN(si_pmu5_clock) (si_t *sih, osl_t *osh, chipcregs_t *cc, uint pll0,
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001621 uint m) {
1622 uint32 tmp, div, ndiv, p1, p2, fc;
1623
1624 if ((pll0 & 3) || (pll0 > PMU4716_MAINPLL_PLL0)) {
1625 PMU_ERROR(("%s: Bad pll0: %d\n", __func__, pll0));
1626 return 0;
1627 }
1628
1629 /* Strictly there is an m5 divider, but I'm not sure we use it */
1630 if ((m == 0) || (m > 4)) {
1631 PMU_ERROR(("%s: Bad m divider: %d\n", __func__, m));
1632 return 0;
1633 }
1634
1635 if (CHIPID(sih->chip) == BCM5357_CHIP_ID) {
1636 /* Detect failure in clock setting */
1637 if ((R_REG(osh, &cc->chipstatus) & 0x40000) != 0) {
Jason Cooper90ea2292010-09-14 09:45:32 -04001638 return 133 * 1000000;
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001639 }
1640 }
1641
1642 W_REG(osh, &cc->pllcontrol_addr, pll0 + PMU5_PLL_P1P2_OFF);
1643 (void)R_REG(osh, &cc->pllcontrol_addr);
1644 tmp = R_REG(osh, &cc->pllcontrol_data);
1645 p1 = (tmp & PMU5_PLL_P1_MASK) >> PMU5_PLL_P1_SHIFT;
1646 p2 = (tmp & PMU5_PLL_P2_MASK) >> PMU5_PLL_P2_SHIFT;
1647
1648 W_REG(osh, &cc->pllcontrol_addr, pll0 + PMU5_PLL_M14_OFF);
1649 (void)R_REG(osh, &cc->pllcontrol_addr);
1650 tmp = R_REG(osh, &cc->pllcontrol_data);
1651 div = (tmp >> ((m - 1) * PMU5_PLL_MDIV_WIDTH)) & PMU5_PLL_MDIV_MASK;
1652
1653 W_REG(osh, &cc->pllcontrol_addr, pll0 + PMU5_PLL_NM5_OFF);
1654 (void)R_REG(osh, &cc->pllcontrol_addr);
1655 tmp = R_REG(osh, &cc->pllcontrol_data);
1656 ndiv = (tmp & PMU5_PLL_NDIV_MASK) >> PMU5_PLL_NDIV_SHIFT;
1657
1658 /* Do calculation in Mhz */
1659 fc = si_pmu_alp_clock(sih, osh) / 1000000;
1660 fc = (p1 * ndiv * fc) / p2;
1661
1662 PMU_NONE(("%s: p1=%d, p2=%d, ndiv=%d(0x%x), m%d=%d; fc=%d, clock=%d\n",
1663 __func__, p1, p2, ndiv, ndiv, m, div, fc, fc / div));
1664
1665 /* Return clock in Hertz */
Jason Cooper90ea2292010-09-14 09:45:32 -04001666 return (fc / div) * 1000000;
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001667}
1668
1669/* query backplane clock frequency */
1670/* For designs that feed the same clock to both backplane
1671 * and CPU just return the CPU clock speed.
1672 */
Jason Coopera2627bc2010-09-14 09:45:31 -04001673uint32 BCMINITFN(si_pmu_si_clock) (si_t *sih, osl_t *osh)
1674{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001675 chipcregs_t *cc;
1676 uint origidx;
1677 uint32 clock = HT_CLOCK;
1678#ifdef BCMDBG
1679 char chn[8];
1680#endif
1681
1682 ASSERT(sih->cccaps & CC_CAP_PMU);
1683
1684 /* Remember original core before switch to chipc */
1685 origidx = si_coreidx(sih);
1686 cc = si_setcoreidx(sih, SI_CC_IDX);
1687 ASSERT(cc != NULL);
1688
1689 switch (CHIPID(sih->chip)) {
1690 case BCM43224_CHIP_ID:
1691 case BCM43225_CHIP_ID:
1692 case BCM43421_CHIP_ID:
1693 case BCM4331_CHIP_ID:
1694 case BCM6362_CHIP_ID:
1695 /* 96MHz backplane clock */
1696 clock = 96000 * 1000;
1697 break;
1698 case BCM4716_CHIP_ID:
1699 case BCM4748_CHIP_ID:
1700 case BCM47162_CHIP_ID:
1701 clock =
1702 si_pmu5_clock(sih, osh, cc, PMU4716_MAINPLL_PLL0,
1703 PMU5_MAINPLL_SI);
1704 break;
1705 case BCM4329_CHIP_ID:
1706 if (CHIPREV(sih->chiprev) == 0)
1707 clock = 38400 * 1000;
1708 else
1709 clock = si_pmu1_cpuclk0(sih, osh, cc);
1710 break;
1711 case BCM4319_CHIP_ID:
1712 case BCM4336_CHIP_ID:
1713 case BCM4330_CHIP_ID:
1714 clock = si_pmu1_cpuclk0(sih, osh, cc);
1715 break;
1716 case BCM4313_CHIP_ID:
1717 /* 80MHz backplane clock */
1718 clock = 80000 * 1000;
1719 break;
1720 case BCM43235_CHIP_ID:
1721 case BCM43236_CHIP_ID:
1722 case BCM43238_CHIP_ID:
1723 clock =
1724 (cc->chipstatus & CST43236_BP_CLK) ? (120000 *
1725 1000) : (96000 *
1726 1000);
1727 break;
1728 case BCM5356_CHIP_ID:
1729 clock =
1730 si_pmu5_clock(sih, osh, cc, PMU5356_MAINPLL_PLL0,
1731 PMU5_MAINPLL_SI);
1732 break;
1733 case BCM5357_CHIP_ID:
1734 clock =
1735 si_pmu5_clock(sih, osh, cc, PMU5357_MAINPLL_PLL0,
1736 PMU5_MAINPLL_SI);
1737 break;
1738 default:
1739 PMU_MSG(("No backplane clock specified "
1740 "for chip %s rev %d pmurev %d, using default %d Hz\n",
1741 bcm_chipname(sih->chip, chn, 8), sih->chiprev,
1742 sih->pmurev, clock));
1743 break;
1744 }
1745
1746 /* Return to original core */
1747 si_setcoreidx(sih, origidx);
1748 return clock;
1749}
1750
1751/* query CPU clock frequency */
Jason Coopera2627bc2010-09-14 09:45:31 -04001752uint32 BCMINITFN(si_pmu_cpu_clock) (si_t *sih, osl_t *osh)
1753{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001754 chipcregs_t *cc;
1755 uint origidx;
1756 uint32 clock;
1757
1758 ASSERT(sih->cccaps & CC_CAP_PMU);
1759
1760 if ((sih->pmurev >= 5) &&
1761 !((CHIPID(sih->chip) == BCM4329_CHIP_ID) ||
1762 (CHIPID(sih->chip) == BCM4319_CHIP_ID) ||
1763 (CHIPID(sih->chip) == BCM43236_CHIP_ID) ||
1764 (CHIPID(sih->chip) == BCM4336_CHIP_ID) ||
1765 (CHIPID(sih->chip) == BCM4330_CHIP_ID))) {
1766 uint pll;
1767
1768 switch (CHIPID(sih->chip)) {
1769 case BCM5356_CHIP_ID:
1770 pll = PMU5356_MAINPLL_PLL0;
1771 break;
1772 case BCM5357_CHIP_ID:
1773 pll = PMU5357_MAINPLL_PLL0;
1774 break;
1775 default:
1776 pll = PMU4716_MAINPLL_PLL0;
1777 break;
1778 }
1779
1780 /* Remember original core before switch to chipc */
1781 origidx = si_coreidx(sih);
1782 cc = si_setcoreidx(sih, SI_CC_IDX);
1783 ASSERT(cc != NULL);
1784
1785 clock = si_pmu5_clock(sih, osh, cc, pll, PMU5_MAINPLL_CPU);
1786
1787 /* Return to original core */
1788 si_setcoreidx(sih, origidx);
1789 } else
1790 clock = si_pmu_si_clock(sih, osh);
1791
1792 return clock;
1793}
1794
1795/* query memory clock frequency */
Jason Coopera2627bc2010-09-14 09:45:31 -04001796uint32 BCMINITFN(si_pmu_mem_clock) (si_t *sih, osl_t *osh)
1797{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001798 chipcregs_t *cc;
1799 uint origidx;
1800 uint32 clock;
1801
1802 ASSERT(sih->cccaps & CC_CAP_PMU);
1803
1804 if ((sih->pmurev >= 5) &&
1805 !((CHIPID(sih->chip) == BCM4329_CHIP_ID) ||
1806 (CHIPID(sih->chip) == BCM4319_CHIP_ID) ||
1807 (CHIPID(sih->chip) == BCM4330_CHIP_ID) ||
1808 (CHIPID(sih->chip) == BCM4336_CHIP_ID) ||
1809 (CHIPID(sih->chip) == BCM43236_CHIP_ID))) {
1810 uint pll;
1811
1812 switch (CHIPID(sih->chip)) {
1813 case BCM5356_CHIP_ID:
1814 pll = PMU5356_MAINPLL_PLL0;
1815 break;
1816 case BCM5357_CHIP_ID:
1817 pll = PMU5357_MAINPLL_PLL0;
1818 break;
1819 default:
1820 pll = PMU4716_MAINPLL_PLL0;
1821 break;
1822 }
1823
1824 /* Remember original core before switch to chipc */
1825 origidx = si_coreidx(sih);
1826 cc = si_setcoreidx(sih, SI_CC_IDX);
1827 ASSERT(cc != NULL);
1828
1829 clock = si_pmu5_clock(sih, osh, cc, pll, PMU5_MAINPLL_MEM);
1830
1831 /* Return to original core */
1832 si_setcoreidx(sih, origidx);
1833 } else {
1834 clock = si_pmu_si_clock(sih, osh);
1835 }
1836
1837 return clock;
1838}
1839
1840/* Measure ILP clock frequency */
1841#define ILP_CALC_DUR 10 /* ms, make sure 1000 can be divided by it. */
1842
Jason Cooper7e85c722010-09-14 09:45:38 -04001843static uint32 ilpcycles_per_sec;
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001844
Jason Coopera2627bc2010-09-14 09:45:31 -04001845uint32 BCMINITFN(si_pmu_ilp_clock) (si_t *sih, osl_t *osh)
1846{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001847 if (ISSIM_ENAB(sih))
1848 return ILP_CLOCK;
1849
1850 if (ilpcycles_per_sec == 0) {
1851 uint32 start, end, delta;
1852 uint32 origidx = si_coreidx(sih);
1853 chipcregs_t *cc = si_setcoreidx(sih, SI_CC_IDX);
1854 ASSERT(cc != NULL);
1855 start = R_REG(osh, &cc->pmutimer);
1856 OSL_DELAY(ILP_CALC_DUR * 1000);
1857 end = R_REG(osh, &cc->pmutimer);
1858 delta = end - start;
1859 ilpcycles_per_sec = delta * (1000 / ILP_CALC_DUR);
1860 si_setcoreidx(sih, origidx);
1861 }
1862
1863 return ilpcycles_per_sec;
1864}
1865
1866/* SDIO Pad drive strength to select value mappings */
1867typedef struct {
1868 uint8 strength; /* Pad Drive Strength in mA */
1869 uint8 sel; /* Chip-specific select value */
1870} sdiod_drive_str_t;
1871
1872/* SDIO Drive Strength to sel value table for PMU Rev 1 */
Jason Coopere5c45362010-09-14 09:45:35 -04001873static const sdiod_drive_str_t BCMINITDATA(sdiod_drive_strength_tab1)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001874 {
1875 4, 0x2}, {
1876 2, 0x3}, {
1877 1, 0x0}, {
18780, 0x0}};
1879
1880/* SDIO Drive Strength to sel value table for PMU Rev 2, 3 */
Jason Coopere5c45362010-09-14 09:45:35 -04001881static const sdiod_drive_str_t BCMINITDATA(sdiod_drive_strength_tab2)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001882 {
1883 12, 0x7}, {
1884 10, 0x6}, {
1885 8, 0x5}, {
1886 6, 0x4}, {
1887 4, 0x2}, {
1888 2, 0x1}, {
18890, 0x0}};
1890
1891/* SDIO Drive Strength to sel value table for PMU Rev 8 (1.8V) */
Jason Coopere5c45362010-09-14 09:45:35 -04001892static const sdiod_drive_str_t BCMINITDATA(sdiod_drive_strength_tab3)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001893 {
1894 32, 0x7}, {
1895 26, 0x6}, {
1896 22, 0x5}, {
1897 16, 0x4}, {
1898 12, 0x3}, {
1899 8, 0x2}, {
1900 4, 0x1}, {
19010, 0x0}};
1902
1903#define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
1904
1905void
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04001906BCMINITFN(si_sdiod_drive_strength_init) (si_t *sih, osl_t *osh,
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001907 uint32 drivestrength) {
1908 chipcregs_t *cc;
1909 uint origidx, intr_val = 0;
1910 sdiod_drive_str_t *str_tab = NULL;
1911 uint32 str_mask = 0;
1912 uint32 str_shift = 0;
1913#ifdef BCMDBG
1914 char chn[8];
1915#endif
1916
1917 if (!(sih->cccaps & CC_CAP_PMU)) {
1918 return;
1919 }
1920
1921 /* Remember original core before switch to chipc */
1922 cc = (chipcregs_t *) si_switch_core(sih, CC_CORE_ID, &origidx,
1923 &intr_val);
1924
1925 switch (SDIOD_DRVSTR_KEY(sih->chip, sih->pmurev)) {
1926 case SDIOD_DRVSTR_KEY(BCM4336_CHIP_ID, 8):
Jason Cooper29c42752010-09-14 09:45:43 -04001927 str_tab = (sdiod_drive_str_t *) &sdiod_drive_strength_tab3;
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001928 str_mask = 0x00003800;
1929 str_shift = 11;
1930 break;
1931
1932 default:
1933 PMU_MSG(("No SDIO Drive strength init done for chip %s rev %d pmurev %d\n", bcm_chipname(sih->chip, chn, 8), sih->chiprev, sih->pmurev));
1934
1935 break;
1936 }
1937
1938 if (str_tab != NULL) {
1939 uint32 drivestrength_sel = 0;
1940 uint32 cc_data_temp;
1941 int i;
1942
1943 for (i = 0; str_tab[i].strength != 0; i++) {
1944 if (drivestrength >= str_tab[i].strength) {
1945 drivestrength_sel = str_tab[i].sel;
1946 break;
1947 }
1948 }
1949
1950 W_REG(osh, &cc->chipcontrol_addr, 1);
1951 cc_data_temp = R_REG(osh, &cc->chipcontrol_data);
1952 cc_data_temp &= ~str_mask;
1953 drivestrength_sel <<= str_shift;
1954 cc_data_temp |= drivestrength_sel;
1955 W_REG(osh, &cc->chipcontrol_data, cc_data_temp);
1956
1957 PMU_MSG(("SDIO: %dmA drive strength selected, set to 0x%08x\n",
1958 drivestrength, cc_data_temp));
1959 }
1960
1961 /* Return to original core */
1962 si_restore_core(sih, origidx, intr_val);
1963}
1964
1965/* initialize PMU */
Jason Coopera2627bc2010-09-14 09:45:31 -04001966void BCMATTACHFN(si_pmu_init) (si_t *sih, osl_t *osh)
1967{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001968 chipcregs_t *cc;
1969 uint origidx;
1970
1971 ASSERT(sih->cccaps & CC_CAP_PMU);
1972
1973 /* Remember original core before switch to chipc */
1974 origidx = si_coreidx(sih);
1975 cc = si_setcoreidx(sih, SI_CC_IDX);
1976 ASSERT(cc != NULL);
1977
1978 if (sih->pmurev == 1)
1979 AND_REG(osh, &cc->pmucontrol, ~PCTL_NOILP_ON_WAIT);
1980 else if (sih->pmurev >= 2)
1981 OR_REG(osh, &cc->pmucontrol, PCTL_NOILP_ON_WAIT);
1982
1983 if ((CHIPID(sih->chip) == BCM4329_CHIP_ID) && (sih->chiprev == 2)) {
1984 /* Fix for 4329b0 bad LPOM state. */
1985 W_REG(osh, &cc->regcontrol_addr, 2);
1986 OR_REG(osh, &cc->regcontrol_data, 0x100);
1987
1988 W_REG(osh, &cc->regcontrol_addr, 3);
1989 OR_REG(osh, &cc->regcontrol_data, 0x4);
1990 }
1991
1992 /* Return to original core */
1993 si_setcoreidx(sih, origidx);
1994}
1995
1996/* Return up time in ILP cycles for the given resource. */
1997static uint
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04001998BCMINITFN(si_pmu_res_uptime) (si_t *sih, osl_t *osh, chipcregs_t *cc,
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001999 uint8 rsrc) {
2000 uint32 deps;
2001 uint up, i, dup, dmax;
2002 uint32 min_mask = 0, max_mask = 0;
2003
2004 /* uptime of resource 'rsrc' */
2005 W_REG(osh, &cc->res_table_sel, rsrc);
2006 up = (R_REG(osh, &cc->res_updn_timer) >> 8) & 0xff;
2007
2008 /* direct dependancies of resource 'rsrc' */
2009 deps = si_pmu_res_deps(sih, osh, cc, PMURES_BIT(rsrc), FALSE);
2010 for (i = 0; i <= PMURES_MAX_RESNUM; i++) {
2011 if (!(deps & PMURES_BIT(i)))
2012 continue;
2013 deps &= ~si_pmu_res_deps(sih, osh, cc, PMURES_BIT(i), TRUE);
2014 }
2015 si_pmu_res_masks(sih, &min_mask, &max_mask);
2016 deps &= ~min_mask;
2017
2018 /* max uptime of direct dependancies */
2019 dmax = 0;
2020 for (i = 0; i <= PMURES_MAX_RESNUM; i++) {
2021 if (!(deps & PMURES_BIT(i)))
2022 continue;
2023 dup = si_pmu_res_uptime(sih, osh, cc, (uint8) i);
2024 if (dmax < dup)
2025 dmax = dup;
2026 }
2027
2028 PMU_MSG(("si_pmu_res_uptime: rsrc %u uptime %u(deps 0x%08x uptime %u)\n", rsrc, up, deps, dmax));
2029
2030 return up + dmax + PMURES_UP_TRANSITION;
2031}
2032
2033/* Return dependancies (direct or all/indirect) for the given resources */
2034static uint32
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04002035si_pmu_res_deps(si_t *sih, osl_t *osh, chipcregs_t *cc, uint32 rsrcs,
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002036 bool all)
2037{
2038 uint32 deps = 0;
2039 uint32 i;
2040
2041 for (i = 0; i <= PMURES_MAX_RESNUM; i++) {
2042 if (!(rsrcs & PMURES_BIT(i)))
2043 continue;
2044 W_REG(osh, &cc->res_table_sel, i);
2045 deps |= R_REG(osh, &cc->res_dep_mask);
2046 }
2047
2048 return !all ? deps : (deps
2049 ? (deps |
2050 si_pmu_res_deps(sih, osh, cc, deps,
2051 TRUE)) : 0);
2052}
2053
2054/* power up/down OTP through PMU resources */
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04002055void si_pmu_otp_power(si_t *sih, osl_t *osh, bool on)
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002056{
2057 chipcregs_t *cc;
2058 uint origidx;
2059 uint32 rsrcs = 0; /* rsrcs to turn on/off OTP power */
2060
2061 ASSERT(sih->cccaps & CC_CAP_PMU);
2062
2063 /* Don't do anything if OTP is disabled */
2064 if (si_is_otp_disabled(sih)) {
2065 PMU_MSG(("si_pmu_otp_power: OTP is disabled\n"));
2066 return;
2067 }
2068
2069 /* Remember original core before switch to chipc */
2070 origidx = si_coreidx(sih);
2071 cc = si_setcoreidx(sih, SI_CC_IDX);
2072 ASSERT(cc != NULL);
2073
2074 switch (CHIPID(sih->chip)) {
2075 case BCM4329_CHIP_ID:
2076 rsrcs = PMURES_BIT(RES4329_OTP_PU);
2077 break;
2078 case BCM4319_CHIP_ID:
2079 rsrcs = PMURES_BIT(RES4319_OTP_PU);
2080 break;
2081 case BCM4336_CHIP_ID:
2082 rsrcs = PMURES_BIT(RES4336_OTP_PU);
2083 break;
2084 case BCM4330_CHIP_ID:
2085 rsrcs = PMURES_BIT(RES4330_OTP_PU);
2086 break;
2087 default:
2088 break;
2089 }
2090
2091 if (rsrcs != 0) {
2092 uint32 otps;
2093
2094 /* Figure out the dependancies (exclude min_res_mask) */
2095 uint32 deps = si_pmu_res_deps(sih, osh, cc, rsrcs, TRUE);
2096 uint32 min_mask = 0, max_mask = 0;
2097 si_pmu_res_masks(sih, &min_mask, &max_mask);
2098 deps &= ~min_mask;
2099 /* Turn on/off the power */
2100 if (on) {
2101 PMU_MSG(("Adding rsrc 0x%x to min_res_mask\n",
2102 rsrcs | deps));
2103 OR_REG(osh, &cc->min_res_mask, (rsrcs | deps));
2104 SPINWAIT(!(R_REG(osh, &cc->res_state) & rsrcs),
2105 PMU_MAX_TRANSITION_DLY);
2106 ASSERT(R_REG(osh, &cc->res_state) & rsrcs);
2107 } else {
2108 PMU_MSG(("Removing rsrc 0x%x from min_res_mask\n",
2109 rsrcs | deps));
2110 AND_REG(osh, &cc->min_res_mask, ~(rsrcs | deps));
2111 }
2112
2113 SPINWAIT((((otps = R_REG(osh, &cc->otpstatus)) & OTPS_READY) !=
2114 (on ? OTPS_READY : 0)), 100);
2115 ASSERT((otps & OTPS_READY) == (on ? OTPS_READY : 0));
2116 if ((otps & OTPS_READY) != (on ? OTPS_READY : 0))
2117 PMU_MSG(("OTP ready bit not %s after wait\n",
2118 (on ? "ON" : "OFF")));
2119 }
2120
2121 /* Return to original core */
2122 si_setcoreidx(sih, origidx);
2123}
2124
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04002125void si_pmu_rcal(si_t *sih, osl_t *osh)
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002126{
2127 chipcregs_t *cc;
2128 uint origidx;
2129
2130 ASSERT(sih->cccaps & CC_CAP_PMU);
2131
2132 /* Remember original core before switch to chipc */
2133 origidx = si_coreidx(sih);
2134 cc = si_setcoreidx(sih, SI_CC_IDX);
2135 ASSERT(cc != NULL);
2136
2137 switch (CHIPID(sih->chip)) {
2138 case BCM4329_CHIP_ID:{
2139 uint8 rcal_code;
2140 uint32 val;
2141
2142 /* Kick RCal */
2143 W_REG(osh, &cc->chipcontrol_addr, 1);
2144
2145 /* Power Down RCAL Block */
2146 AND_REG(osh, &cc->chipcontrol_data, ~0x04);
2147
2148 /* Power Up RCAL block */
2149 OR_REG(osh, &cc->chipcontrol_data, 0x04);
2150
2151 /* Wait for completion */
2152 SPINWAIT(0 == (R_REG(osh, &cc->chipstatus) & 0x08),
2153 10 * 1000 * 1000);
2154 ASSERT(R_REG(osh, &cc->chipstatus) & 0x08);
2155
2156 /* Drop the LSB to convert from 5 bit code to 4 bit code */
2157 rcal_code =
2158 (uint8) (R_REG(osh, &cc->chipstatus) >> 5) & 0x0f;
2159
2160 PMU_MSG(("RCal completed, status 0x%x, code 0x%x\n",
2161 R_REG(osh, &cc->chipstatus), rcal_code));
2162
2163 /* Write RCal code into pmu_vreg_ctrl[32:29] */
2164 W_REG(osh, &cc->regcontrol_addr, 0);
2165 val =
2166 R_REG(osh,
2167 &cc->
2168 regcontrol_data) & ~((uint32) 0x07 << 29);
2169 val |= (uint32) (rcal_code & 0x07) << 29;
2170 W_REG(osh, &cc->regcontrol_data, val);
2171 W_REG(osh, &cc->regcontrol_addr, 1);
2172 val = R_REG(osh, &cc->regcontrol_data) & ~(uint32) 0x01;
2173 val |= (uint32) ((rcal_code >> 3) & 0x01);
2174 W_REG(osh, &cc->regcontrol_data, val);
2175
2176 /* Write RCal code into pmu_chip_ctrl[33:30] */
2177 W_REG(osh, &cc->chipcontrol_addr, 0);
2178 val =
2179 R_REG(osh,
2180 &cc->
2181 chipcontrol_data) & ~((uint32) 0x03 << 30);
2182 val |= (uint32) (rcal_code & 0x03) << 30;
2183 W_REG(osh, &cc->chipcontrol_data, val);
2184 W_REG(osh, &cc->chipcontrol_addr, 1);
2185 val =
2186 R_REG(osh, &cc->chipcontrol_data) & ~(uint32) 0x03;
2187 val |= (uint32) ((rcal_code >> 2) & 0x03);
2188 W_REG(osh, &cc->chipcontrol_data, val);
2189
2190 /* Set override in pmu_chip_ctrl[29] */
2191 W_REG(osh, &cc->chipcontrol_addr, 0);
2192 OR_REG(osh, &cc->chipcontrol_data, (0x01 << 29));
2193
2194 /* Power off RCal block */
2195 W_REG(osh, &cc->chipcontrol_addr, 1);
2196 AND_REG(osh, &cc->chipcontrol_data, ~0x04);
2197
2198 break;
2199 }
2200 default:
2201 break;
2202 }
2203
2204 /* Return to original core */
2205 si_setcoreidx(sih, origidx);
2206}
2207
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04002208void si_pmu_spuravoid(si_t *sih, osl_t *osh, uint8 spuravoid)
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002209{
2210 chipcregs_t *cc;
2211 uint origidx, intr_val;
2212 uint32 tmp = 0;
2213
2214 /* Remember original core before switch to chipc */
2215 cc = (chipcregs_t *) si_switch_core(sih, CC_CORE_ID, &origidx,
2216 &intr_val);
2217 ASSERT(cc != NULL);
2218
2219 /* force the HT off */
2220 if (CHIPID(sih->chip) == BCM4336_CHIP_ID) {
2221 tmp = R_REG(osh, &cc->max_res_mask);
2222 tmp &= ~RES4336_HT_AVAIL;
2223 W_REG(osh, &cc->max_res_mask, tmp);
2224 /* wait for the ht to really go away */
2225 SPINWAIT(((R_REG(osh, &cc->clk_ctl_st) & CCS_HTAVAIL) == 0),
2226 10000);
2227 ASSERT((R_REG(osh, &cc->clk_ctl_st) & CCS_HTAVAIL) == 0);
2228 }
2229
2230 /* update the pll changes */
2231 si_pmu_spuravoid_pllupdate(sih, cc, osh, spuravoid);
2232
2233 /* enable HT back on */
2234 if (CHIPID(sih->chip) == BCM4336_CHIP_ID) {
2235 tmp = R_REG(osh, &cc->max_res_mask);
2236 tmp |= RES4336_HT_AVAIL;
2237 W_REG(osh, &cc->max_res_mask, tmp);
2238 }
2239
2240 /* Return to original core */
2241 si_restore_core(sih, origidx, intr_val);
2242}
2243
2244static void
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04002245si_pmu_spuravoid_pllupdate(si_t *sih, chipcregs_t *cc, osl_t *osh,
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002246 uint8 spuravoid)
2247{
2248 uint32 tmp = 0;
2249 uint8 phypll_offset = 0;
2250 uint8 bcm5357_bcm43236_p1div[] = { 0x1, 0x5, 0x5 };
2251 uint8 bcm5357_bcm43236_ndiv[] = { 0x30, 0xf6, 0xfc };
2252
2253 switch (CHIPID(sih->chip)) {
2254 case BCM5357_CHIP_ID:
2255 case BCM43235_CHIP_ID:
2256 case BCM43236_CHIP_ID:
2257 case BCM43238_CHIP_ID:
2258
2259 /* BCM5357 needs to touch PLL1_PLLCTL[02], so offset PLL0_PLLCTL[02] by 6 */
2260 phypll_offset = (CHIPID(sih->chip) == BCM5357_CHIP_ID) ? 6 : 0;
2261
2262 /* RMW only the P1 divider */
2263 W_REG(osh, &cc->pllcontrol_addr,
2264 PMU1_PLL0_PLLCTL0 + phypll_offset);
2265 tmp = R_REG(osh, &cc->pllcontrol_data);
2266 tmp &= (~(PMU1_PLL0_PC0_P1DIV_MASK));
2267 tmp |=
2268 (bcm5357_bcm43236_p1div[spuravoid] <<
2269 PMU1_PLL0_PC0_P1DIV_SHIFT);
2270 W_REG(osh, &cc->pllcontrol_data, tmp);
2271
2272 /* RMW only the int feedback divider */
2273 W_REG(osh, &cc->pllcontrol_addr,
2274 PMU1_PLL0_PLLCTL2 + phypll_offset);
2275 tmp = R_REG(osh, &cc->pllcontrol_data);
2276 tmp &= ~(PMU1_PLL0_PC2_NDIV_INT_MASK);
2277 tmp |=
2278 (bcm5357_bcm43236_ndiv[spuravoid]) <<
2279 PMU1_PLL0_PC2_NDIV_INT_SHIFT;
2280 W_REG(osh, &cc->pllcontrol_data, tmp);
2281
2282 tmp = 1 << 10;
2283 break;
2284
2285 case BCM4331_CHIP_ID:
2286 if (spuravoid == 2) {
2287 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
2288 W_REG(osh, &cc->pllcontrol_data, 0x11500014);
2289 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
2290 W_REG(osh, &cc->pllcontrol_data, 0x0FC00a08);
2291 } else if (spuravoid == 1) {
2292 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
2293 W_REG(osh, &cc->pllcontrol_data, 0x11500014);
2294 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
2295 W_REG(osh, &cc->pllcontrol_data, 0x0F600a08);
2296 } else {
2297 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
2298 W_REG(osh, &cc->pllcontrol_data, 0x11100014);
2299 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
2300 W_REG(osh, &cc->pllcontrol_data, 0x03000a08);
2301 }
2302 tmp = 1 << 10;
2303 break;
2304
2305 case BCM43224_CHIP_ID:
2306 case BCM43225_CHIP_ID:
2307 case BCM43421_CHIP_ID:
2308 case BCM6362_CHIP_ID:
2309 if (spuravoid == 1) {
2310 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
2311 W_REG(osh, &cc->pllcontrol_data, 0x11500010);
2312 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL1);
2313 W_REG(osh, &cc->pllcontrol_data, 0x000C0C06);
2314 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
2315 W_REG(osh, &cc->pllcontrol_data, 0x0F600a08);
2316 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL3);
2317 W_REG(osh, &cc->pllcontrol_data, 0x00000000);
2318 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL4);
2319 W_REG(osh, &cc->pllcontrol_data, 0x2001E920);
2320 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL5);
2321 W_REG(osh, &cc->pllcontrol_data, 0x88888815);
2322 } else {
2323 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
2324 W_REG(osh, &cc->pllcontrol_data, 0x11100010);
2325 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL1);
2326 W_REG(osh, &cc->pllcontrol_data, 0x000c0c06);
2327 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
2328 W_REG(osh, &cc->pllcontrol_data, 0x03000a08);
2329 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL3);
2330 W_REG(osh, &cc->pllcontrol_data, 0x00000000);
2331 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL4);
2332 W_REG(osh, &cc->pllcontrol_data, 0x200005c0);
2333 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL5);
2334 W_REG(osh, &cc->pllcontrol_data, 0x88888815);
2335 }
2336 tmp = 1 << 10;
2337 break;
2338
2339 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
2340 W_REG(osh, &cc->pllcontrol_data, 0x11100008);
2341 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL1);
2342 W_REG(osh, &cc->pllcontrol_data, 0x0c000c06);
2343 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
2344 W_REG(osh, &cc->pllcontrol_data, 0x03000a08);
2345 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL3);
2346 W_REG(osh, &cc->pllcontrol_data, 0x00000000);
2347 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL4);
2348 W_REG(osh, &cc->pllcontrol_data, 0x200005c0);
2349 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL5);
2350 W_REG(osh, &cc->pllcontrol_data, 0x88888855);
2351
2352 tmp = 1 << 10;
2353 break;
2354
2355 case BCM4716_CHIP_ID:
2356 case BCM4748_CHIP_ID:
2357 case BCM47162_CHIP_ID:
2358 if (spuravoid == 1) {
2359 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
2360 W_REG(osh, &cc->pllcontrol_data, 0x11500060);
2361 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL1);
2362 W_REG(osh, &cc->pllcontrol_data, 0x080C0C06);
2363 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
2364 W_REG(osh, &cc->pllcontrol_data, 0x0F600000);
2365 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL3);
2366 W_REG(osh, &cc->pllcontrol_data, 0x00000000);
2367 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL4);
2368 W_REG(osh, &cc->pllcontrol_data, 0x2001E924);
2369 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL5);
2370 W_REG(osh, &cc->pllcontrol_data, 0x88888815);
2371 } else {
2372 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
2373 W_REG(osh, &cc->pllcontrol_data, 0x11100060);
2374 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL1);
2375 W_REG(osh, &cc->pllcontrol_data, 0x080c0c06);
2376 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
2377 W_REG(osh, &cc->pllcontrol_data, 0x03000000);
2378 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL3);
2379 W_REG(osh, &cc->pllcontrol_data, 0x00000000);
2380 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL4);
2381 W_REG(osh, &cc->pllcontrol_data, 0x200005c0);
2382 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL5);
2383 W_REG(osh, &cc->pllcontrol_data, 0x88888815);
2384 }
2385
2386 tmp = 3 << 9;
2387 break;
2388
2389 case BCM4319_CHIP_ID:
2390 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
2391 W_REG(osh, &cc->pllcontrol_data, 0x11100070);
2392 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL1);
2393 W_REG(osh, &cc->pllcontrol_data, 0x1014140a);
2394 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL5);
2395 W_REG(osh, &cc->pllcontrol_data, 0x88888854);
2396
2397 if (spuravoid == 1) { /* spur_avoid ON, enable 41/82/164Mhz clock mode */
2398 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
2399 W_REG(osh, &cc->pllcontrol_data, 0x05201828);
2400 } else { /* enable 40/80/160Mhz clock mode */
2401 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
2402 W_REG(osh, &cc->pllcontrol_data, 0x05001828);
2403 }
2404 break;
2405 case BCM4336_CHIP_ID:
2406 /* Looks like these are only for default xtal freq 26MHz */
2407 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
2408 W_REG(osh, &cc->pllcontrol_data, 0x02100020);
2409
2410 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL1);
2411 W_REG(osh, &cc->pllcontrol_data, 0x0C0C0C0C);
2412
2413 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
2414 W_REG(osh, &cc->pllcontrol_data, 0x01240C0C);
2415
2416 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL4);
2417 W_REG(osh, &cc->pllcontrol_data, 0x202C2820);
2418
2419 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL5);
2420 W_REG(osh, &cc->pllcontrol_data, 0x88888825);
2421
2422 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL3);
2423 if (spuravoid == 1) {
2424 W_REG(osh, &cc->pllcontrol_data, 0x00EC4EC4);
2425 } else {
2426 W_REG(osh, &cc->pllcontrol_data, 0x00762762);
2427 }
2428
2429 tmp = PCTL_PLL_PLLCTL_UPD;
2430 break;
2431
2432 default:
2433 PMU_ERROR(("%s: unknown spuravoidance settings for chip %s, not changing PLL\n", __func__, bcm_chipname(sih->chip, chn, 8)));
2434 break;
2435 }
2436
2437 tmp |= R_REG(osh, &cc->pmucontrol);
2438 W_REG(osh, &cc->pmucontrol, tmp);
2439}
2440
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04002441bool si_pmu_is_otp_powered(si_t *sih, osl_t *osh)
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002442{
2443 uint idx;
2444 chipcregs_t *cc;
2445 bool st;
2446
2447 /* Remember original core before switch to chipc */
2448 idx = si_coreidx(sih);
2449 cc = si_setcoreidx(sih, SI_CC_IDX);
2450 ASSERT(cc != NULL);
2451
2452 switch (CHIPID(sih->chip)) {
2453 case BCM4329_CHIP_ID:
2454 st = (R_REG(osh, &cc->res_state) & PMURES_BIT(RES4329_OTP_PU))
2455 != 0;
2456 break;
2457 case BCM4319_CHIP_ID:
2458 st = (R_REG(osh, &cc->res_state) & PMURES_BIT(RES4319_OTP_PU))
2459 != 0;
2460 break;
2461 case BCM4336_CHIP_ID:
2462 st = (R_REG(osh, &cc->res_state) & PMURES_BIT(RES4336_OTP_PU))
2463 != 0;
2464 break;
2465 case BCM4330_CHIP_ID:
2466 st = (R_REG(osh, &cc->res_state) & PMURES_BIT(RES4330_OTP_PU))
2467 != 0;
2468 break;
2469
2470 /* These chip doesn't use PMU bit to power up/down OTP. OTP always on.
2471 * Use OTP_INIT command to reset/refresh state.
2472 */
2473 case BCM43224_CHIP_ID:
2474 case BCM43225_CHIP_ID:
2475 case BCM43421_CHIP_ID:
2476 case BCM43236_CHIP_ID:
2477 case BCM43235_CHIP_ID:
2478 case BCM43238_CHIP_ID:
2479 st = TRUE;
2480 break;
2481 default:
2482 st = TRUE;
2483 break;
2484 }
2485
2486 /* Return to original core */
2487 si_setcoreidx(sih, idx);
2488 return st;
2489}
2490
2491void
2492#if defined(BCMDBG)
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04002493si_pmu_sprom_enable(si_t *sih, osl_t *osh, bool enable)
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002494#else
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04002495BCMATTACHFN(si_pmu_sprom_enable) (si_t *sih, osl_t *osh, bool enable)
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002496#endif
2497{
2498 chipcregs_t *cc;
2499 uint origidx;
2500
2501 /* Remember original core before switch to chipc */
2502 origidx = si_coreidx(sih);
2503 cc = si_setcoreidx(sih, SI_CC_IDX);
2504 ASSERT(cc != NULL);
2505
2506 /* Return to original core */
2507 si_setcoreidx(sih, origidx);
2508}
2509
2510/* initialize PMU chip controls and other chip level stuff */
Jason Coopera2627bc2010-09-14 09:45:31 -04002511void BCMATTACHFN(si_pmu_chip_init) (si_t *sih, osl_t *osh)
2512{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002513 uint origidx;
2514
2515 ASSERT(sih->cccaps & CC_CAP_PMU);
2516
2517#ifdef CHIPC_UART_ALWAYS_ON
2518 si_corereg(sih, SI_CC_IDX, OFFSETOF(chipcregs_t, clk_ctl_st),
2519 CCS_FORCEALP, CCS_FORCEALP);
2520#endif /* CHIPC_UART_ALWAYS_ON */
2521
2522 /* Gate off SPROM clock and chip select signals */
2523 si_pmu_sprom_enable(sih, osh, FALSE);
2524
2525 /* Remember original core */
2526 origidx = si_coreidx(sih);
2527
2528 /* Return to original core */
2529 si_setcoreidx(sih, origidx);
2530}
2531
2532/* initialize PMU switch/regulators */
Jason Coopera2627bc2010-09-14 09:45:31 -04002533void BCMATTACHFN(si_pmu_swreg_init) (si_t *sih, osl_t *osh)
2534{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002535 ASSERT(sih->cccaps & CC_CAP_PMU);
2536
2537 switch (CHIPID(sih->chip)) {
2538 case BCM4336_CHIP_ID:
2539 /* Reduce CLDO PWM output voltage to 1.2V */
2540 si_pmu_set_ldo_voltage(sih, osh, SET_LDO_VOLTAGE_CLDO_PWM, 0xe);
2541 /* Reduce CLDO BURST output voltage to 1.2V */
2542 si_pmu_set_ldo_voltage(sih, osh, SET_LDO_VOLTAGE_CLDO_BURST,
2543 0xe);
2544 /* Reduce LNLDO1 output voltage to 1.2V */
2545 si_pmu_set_ldo_voltage(sih, osh, SET_LDO_VOLTAGE_LNLDO1, 0xe);
2546 if (CHIPREV(sih->chiprev) == 0)
2547 si_pmu_regcontrol(sih, 2, 0x400000, 0x400000);
2548 break;
2549
2550 case BCM4330_CHIP_ID:
2551 /* CBUCK Voltage is 1.8 by default and set that to 1.5 */
2552 si_pmu_set_ldo_voltage(sih, osh, SET_LDO_VOLTAGE_CBUCK_PWM, 0);
2553 break;
2554 default:
2555 break;
2556 }
2557}
2558
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04002559void si_pmu_radio_enable(si_t *sih, bool enable)
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002560{
2561 ASSERT(sih->cccaps & CC_CAP_PMU);
2562
2563 switch (CHIPID(sih->chip)) {
2564 case BCM4319_CHIP_ID:
2565 if (enable)
2566 si_write_wrapperreg(sih, AI_OOBSELOUTB74,
2567 (uint32) 0x868584);
2568 else
2569 si_write_wrapperreg(sih, AI_OOBSELOUTB74,
2570 (uint32) 0x060584);
2571 break;
2572 }
2573}
2574
2575/* Wait for a particular clock level to be on the backplane */
2576uint32
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04002577si_pmu_waitforclk_on_backplane(si_t *sih, osl_t *osh, uint32 clk,
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002578 uint32 delay)
2579{
2580 chipcregs_t *cc;
2581 uint origidx;
2582
2583 ASSERT(sih->cccaps & CC_CAP_PMU);
2584
2585 /* Remember original core before switch to chipc */
2586 origidx = si_coreidx(sih);
2587 cc = si_setcoreidx(sih, SI_CC_IDX);
2588 ASSERT(cc != NULL);
2589
2590 if (delay)
2591 SPINWAIT(((R_REG(osh, &cc->pmustatus) & clk) != clk), delay);
2592
2593 /* Return to original core */
2594 si_setcoreidx(sih, origidx);
2595
Jason Cooper90ea2292010-09-14 09:45:32 -04002596 return R_REG(osh, &cc->pmustatus) & clk;
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002597}
2598
2599/*
2600 * Measures the ALP clock frequency in KHz. Returns 0 if not possible.
2601 * Possible only if PMU rev >= 10 and there is an external LPO 32768Hz crystal.
2602 */
2603
2604#define EXT_ILP_HZ 32768
2605
Jason Coopera2627bc2010-09-14 09:45:31 -04002606uint32 BCMATTACHFN(si_pmu_measure_alpclk) (si_t *sih, osl_t *osh)
2607{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002608 chipcregs_t *cc;
2609 uint origidx;
2610 uint32 alp_khz;
2611
2612 if (sih->pmurev < 10)
2613 return 0;
2614
2615 ASSERT(sih->cccaps & CC_CAP_PMU);
2616
2617 /* Remember original core before switch to chipc */
2618 origidx = si_coreidx(sih);
2619 cc = si_setcoreidx(sih, SI_CC_IDX);
2620 ASSERT(cc != NULL);
2621
2622 if (R_REG(osh, &cc->pmustatus) & PST_EXTLPOAVAIL) {
2623 uint32 ilp_ctr, alp_hz;
2624
2625 /* Enable the reg to measure the freq, in case disabled before */
2626 W_REG(osh, &cc->pmu_xtalfreq,
2627 1U << PMU_XTALFREQ_REG_MEASURE_SHIFT);
2628
2629 /* Delay for well over 4 ILP clocks */
2630 OSL_DELAY(1000);
2631
2632 /* Read the latched number of ALP ticks per 4 ILP ticks */
2633 ilp_ctr =
2634 R_REG(osh,
2635 &cc->pmu_xtalfreq) & PMU_XTALFREQ_REG_ILPCTR_MASK;
2636
2637 /* Turn off the PMU_XTALFREQ_REG_MEASURE_SHIFT bit to save power */
2638 W_REG(osh, &cc->pmu_xtalfreq, 0);
2639
2640 /* Calculate ALP frequency */
2641 alp_hz = (ilp_ctr * EXT_ILP_HZ) / 4;
2642
2643 /* Round to nearest 100KHz, and at the same time convert to KHz */
2644 alp_khz = (alp_hz + 50000) / 100000 * 100;
2645 } else
2646 alp_khz = 0;
2647
2648 /* Return to original core */
2649 si_setcoreidx(sih, origidx);
2650
2651 return alp_khz;
2652}
2653
Jason Coopera2627bc2010-09-14 09:45:31 -04002654static void BCMATTACHFN(si_pmu_set_4330_plldivs) (si_t *sih)
2655{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002656 uint32 FVCO = si_pmu1_pllfvco0(sih) / 1000;
2657 uint32 m1div, m2div, m3div, m4div, m5div, m6div;
2658 uint32 pllc1, pllc2;
2659
2660 m2div = m3div = m4div = m6div = FVCO / 80;
2661 m5div = FVCO / 160;
2662
2663 if (CST4330_CHIPMODE_SDIOD(sih->chipst))
2664 m1div = FVCO / 80;
2665 else
2666 m1div = FVCO / 90;
2667 pllc1 =
2668 (m1div << PMU1_PLL0_PC1_M1DIV_SHIFT) | (m2div <<
2669 PMU1_PLL0_PC1_M2DIV_SHIFT) |
2670 (m3div << PMU1_PLL0_PC1_M3DIV_SHIFT) | (m4div <<
2671 PMU1_PLL0_PC1_M4DIV_SHIFT);
2672 si_pmu_pllcontrol(sih, PMU1_PLL0_PLLCTL1, ~0, pllc1);
2673
2674 pllc2 = si_pmu_pllcontrol(sih, PMU1_PLL0_PLLCTL1, 0, 0);
2675 pllc2 &= ~(PMU1_PLL0_PC2_M5DIV_MASK | PMU1_PLL0_PC2_M6DIV_MASK);
2676 pllc2 |=
2677 ((m5div << PMU1_PLL0_PC2_M5DIV_SHIFT) |
2678 (m6div << PMU1_PLL0_PC2_M6DIV_SHIFT));
2679 si_pmu_pllcontrol(sih, PMU1_PLL0_PLLCTL2, ~0, pllc2);
2680}