blob: 30a518e211bdf9a1e6016b32799974ab453e0fd3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/mtd/nand/sharpsl.c
3 *
4 * Copyright (C) 2004 Richard Purdie
5 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * Based on Sharp's NAND driver sharp_sl.c
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 */
13
14#include <linux/genhd.h>
15#include <linux/slab.h>
16#include <linux/module.h>
17#include <linux/delay.h>
18#include <linux/mtd/mtd.h>
19#include <linux/mtd/nand.h>
20#include <linux/mtd/nand_ecc.h>
21#include <linux/mtd/partitions.h>
22#include <linux/interrupt.h>
23#include <asm/io.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010024#include <mach/hardware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <asm/mach-types.h>
26
27static void __iomem *sharpsl_io_base;
28static int sharpsl_phys_base = 0x0C000000;
29
30/* register offset */
31#define ECCLPLB sharpsl_io_base+0x00 /* line parity 7 - 0 bit */
32#define ECCLPUB sharpsl_io_base+0x04 /* line parity 15 - 8 bit */
33#define ECCCP sharpsl_io_base+0x08 /* column parity 5 - 0 bit */
34#define ECCCNTR sharpsl_io_base+0x0C /* ECC byte counter */
35#define ECCCLRR sharpsl_io_base+0x10 /* cleare ECC */
36#define FLASHIO sharpsl_io_base+0x14 /* Flash I/O */
37#define FLASHCTL sharpsl_io_base+0x18 /* Flash Control */
38
39/* Flash control bit */
40#define FLRYBY (1 << 5)
41#define FLCE1 (1 << 4)
42#define FLWP (1 << 3)
43#define FLALE (1 << 2)
44#define FLCLE (1 << 1)
45#define FLCE0 (1 << 0)
46
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/*
48 * MTD structure for SharpSL
49 */
50static struct mtd_info *sharpsl_mtd = NULL;
51
52/*
53 * Define partitions for flash device
54 */
55#define DEFAULT_NUM_PARTITIONS 3
56
57static int nr_partitions;
58static struct mtd_partition sharpsl_nand_default_partition_info[] = {
59 {
David Woodhousee0c7d762006-05-13 18:07:53 +010060 .name = "System Area",
61 .offset = 0,
62 .size = 7 * 1024 * 1024,
63 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 {
David Woodhousee0c7d762006-05-13 18:07:53 +010065 .name = "Root Filesystem",
66 .offset = 7 * 1024 * 1024,
67 .size = 30 * 1024 * 1024,
68 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070069 {
David Woodhousee0c7d762006-05-13 18:07:53 +010070 .name = "Home Filesystem",
71 .offset = MTDPART_OFS_APPEND,
72 .size = MTDPART_SIZ_FULL,
73 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070074};
75
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000076/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 * hardware specific access to control-lines
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020078 * ctrl:
Richard Purdie6a5a297c2006-07-15 13:05:24 +010079 * NAND_CNE: bit 0 -> ! bit 0 & 4
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020080 * NAND_CLE: bit 1 -> bit 1
81 * NAND_ALE: bit 2 -> bit 2
82 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020084static void sharpsl_nand_hwcontrol(struct mtd_info *mtd, int cmd,
85 unsigned int ctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020087 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020089 if (ctrl & NAND_CTRL_CHANGE) {
90 unsigned char bits = ctrl & 0x07;
Linus Torvalds1da177e2005-04-16 15:20:36 -070091
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020092 bits |= (ctrl & 0x01) << 4;
Richard Purdie6a5a297c2006-07-15 13:05:24 +010093
94 bits ^= 0x11;
95
96 writeb((readb(FLASHCTL) & ~0x17) | bits, FLASHCTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 }
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020098
99 if (cmd != NAND_CMD_NONE)
100 writeb(cmd, chip->IO_ADDR_W);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101}
102
103static uint8_t scan_ff_pattern[] = { 0xff, 0xff };
104
105static struct nand_bbt_descr sharpsl_bbt = {
106 .options = 0,
107 .offs = 4,
108 .len = 2,
109 .pattern = scan_ff_pattern
110};
111
Richard Purdie87c146d2005-11-03 11:36:45 +0000112static struct nand_bbt_descr sharpsl_akita_bbt = {
113 .options = 0,
114 .offs = 4,
115 .len = 1,
116 .pattern = scan_ff_pattern
117};
118
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200119static struct nand_ecclayout akita_oobinfo = {
Richard Purdie87c146d2005-11-03 11:36:45 +0000120 .eccbytes = 24,
121 .eccpos = {
David Woodhousee0c7d762006-05-13 18:07:53 +0100122 0x5, 0x1, 0x2, 0x3, 0x6, 0x7, 0x15, 0x11,
123 0x12, 0x13, 0x16, 0x17, 0x25, 0x21, 0x22, 0x23,
124 0x26, 0x27, 0x35, 0x31, 0x32, 0x33, 0x36, 0x37},
125 .oobfree = {{0x08, 0x09}}
Richard Purdie87c146d2005-11-03 11:36:45 +0000126};
127
David Woodhousee0c7d762006-05-13 18:07:53 +0100128static int sharpsl_nand_dev_ready(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129{
130 return !((readb(FLASHCTL) & FLRYBY) == 0);
131}
132
David Woodhousee0c7d762006-05-13 18:07:53 +0100133static void sharpsl_nand_enable_hwecc(struct mtd_info *mtd, int mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134{
David Woodhousee0c7d762006-05-13 18:07:53 +0100135 writeb(0, ECCCLRR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136}
137
David Woodhousee0c7d762006-05-13 18:07:53 +0100138static int sharpsl_nand_calculate_ecc(struct mtd_info *mtd, const u_char * dat, u_char * ecc_code)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139{
140 ecc_code[0] = ~readb(ECCLPUB);
141 ecc_code[1] = ~readb(ECCLPLB);
142 ecc_code[2] = (~readb(ECCCP) << 2) | 0x03;
143 return readb(ECCCNTR) != 0;
144}
145
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146#ifdef CONFIG_MTD_PARTITIONS
147const char *part_probes[] = { "cmdlinepart", NULL };
148#endif
149
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150/*
151 * Main initialization routine
152 */
David Woodhousecead4db2006-05-16 13:54:50 +0100153static int __init sharpsl_nand_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154{
155 struct nand_chip *this;
David Woodhousee0c7d762006-05-13 18:07:53 +0100156 struct mtd_partition *sharpsl_partition_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 int err = 0;
158
159 /* Allocate memory for MTD device structure and private data */
David Woodhousee0c7d762006-05-13 18:07:53 +0100160 sharpsl_mtd = kmalloc(sizeof(struct mtd_info) + sizeof(struct nand_chip), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 if (!sharpsl_mtd) {
David Woodhousee0c7d762006-05-13 18:07:53 +0100162 printk("Unable to allocate SharpSL NAND MTD device structure.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 return -ENOMEM;
164 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000165
Joe Perches8e87d782008-02-03 17:22:34 +0200166 /* map physical address */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 sharpsl_io_base = ioremap(sharpsl_phys_base, 0x1000);
David Woodhousee0c7d762006-05-13 18:07:53 +0100168 if (!sharpsl_io_base) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 printk("ioremap to access Sharp SL NAND chip failed\n");
170 kfree(sharpsl_mtd);
171 return -EIO;
172 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000173
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 /* Get pointer to private data */
David Woodhousee0c7d762006-05-13 18:07:53 +0100175 this = (struct nand_chip *)(&sharpsl_mtd[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
177 /* Initialize structures */
David Woodhousee0c7d762006-05-13 18:07:53 +0100178 memset(sharpsl_mtd, 0, sizeof(struct mtd_info));
179 memset(this, 0, sizeof(struct nand_chip));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180
181 /* Link the private data with the MTD structure */
182 sharpsl_mtd->priv = this;
David Woodhouse552d9202006-05-14 01:20:46 +0100183 sharpsl_mtd->owner = THIS_MODULE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
185 /*
186 * PXA initialize
187 */
188 writeb(readb(FLASHCTL) | FLWP, FLASHCTL);
189
190 /* Set address of NAND IO lines */
191 this->IO_ADDR_R = FLASHIO;
192 this->IO_ADDR_W = FLASHIO;
193 /* Set address of hardware control function */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200194 this->cmd_ctrl = sharpsl_nand_hwcontrol;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 this->dev_ready = sharpsl_nand_dev_ready;
196 /* 15 us command delay time */
197 this->chip_delay = 15;
198 /* set eccmode using hardware ECC */
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200199 this->ecc.mode = NAND_ECC_HW;
200 this->ecc.size = 256;
201 this->ecc.bytes = 3;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000202 this->badblock_pattern = &sharpsl_bbt;
Richard Purdie87c146d2005-11-03 11:36:45 +0000203 if (machine_is_akita() || machine_is_borzoi()) {
204 this->badblock_pattern = &sharpsl_akita_bbt;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200205 this->ecc.layout = &akita_oobinfo;
Richard Purdie87c146d2005-11-03 11:36:45 +0000206 }
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200207 this->ecc.hwctl = sharpsl_nand_enable_hwecc;
208 this->ecc.calculate = sharpsl_nand_calculate_ecc;
209 this->ecc.correct = nand_correct_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210
211 /* Scan to find existence of the device */
David Woodhousee0c7d762006-05-13 18:07:53 +0100212 err = nand_scan(sharpsl_mtd, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 if (err) {
214 iounmap(sharpsl_io_base);
215 kfree(sharpsl_mtd);
216 return err;
217 }
218
219 /* Register the partitions */
220 sharpsl_mtd->name = "sharpsl-nand";
David Woodhousee0c7d762006-05-13 18:07:53 +0100221 nr_partitions = parse_mtd_partitions(sharpsl_mtd, part_probes, &sharpsl_partition_info, 0);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 if (nr_partitions <= 0) {
224 nr_partitions = DEFAULT_NUM_PARTITIONS;
225 sharpsl_partition_info = sharpsl_nand_default_partition_info;
226 if (machine_is_poodle()) {
David Woodhousee0c7d762006-05-13 18:07:53 +0100227 sharpsl_partition_info[1].size = 22 * 1024 * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 } else if (machine_is_corgi() || machine_is_shepherd()) {
David Woodhousee0c7d762006-05-13 18:07:53 +0100229 sharpsl_partition_info[1].size = 25 * 1024 * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 } else if (machine_is_husky()) {
David Woodhousee0c7d762006-05-13 18:07:53 +0100231 sharpsl_partition_info[1].size = 53 * 1024 * 1024;
Richard Purdie62052d42005-09-16 19:27:31 -0700232 } else if (machine_is_spitz()) {
David Woodhousee0c7d762006-05-13 18:07:53 +0100233 sharpsl_partition_info[1].size = 5 * 1024 * 1024;
Richard Purdie62052d42005-09-16 19:27:31 -0700234 } else if (machine_is_akita()) {
David Woodhousee0c7d762006-05-13 18:07:53 +0100235 sharpsl_partition_info[1].size = 58 * 1024 * 1024;
Richard Purdie62052d42005-09-16 19:27:31 -0700236 } else if (machine_is_borzoi()) {
David Woodhousee0c7d762006-05-13 18:07:53 +0100237 sharpsl_partition_info[1].size = 32 * 1024 * 1024;
Richard Purdie62052d42005-09-16 19:27:31 -0700238 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 }
240
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 add_mtd_partitions(sharpsl_mtd, sharpsl_partition_info, nr_partitions);
242
243 /* Return happy */
244 return 0;
245}
David Woodhousee0c7d762006-05-13 18:07:53 +0100246
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247module_init(sharpsl_nand_init);
248
249/*
250 * Clean up routine
251 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252static void __exit sharpsl_nand_cleanup(void)
253{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 /* Release resources, unregister device */
255 nand_release(sharpsl_mtd);
256
257 iounmap(sharpsl_io_base);
258
259 /* Free the MTD device structure */
260 kfree(sharpsl_mtd);
261}
David Woodhousee0c7d762006-05-13 18:07:53 +0100262
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263module_exit(sharpsl_nand_cleanup);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
265MODULE_LICENSE("GPL");
266MODULE_AUTHOR("Richard Purdie <rpurdie@rpsys.net>");
267MODULE_DESCRIPTION("Device specific logic for NAND flash on Sharp SL-C7xx Series");