blob: 343199cfed2315e1e86719a9468d19d38ebad3be [file] [log] [blame]
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001/*
2 * Cryptographic API.
3 *
4 * Support for ATMEL AES HW acceleration.
5 *
6 * Copyright (c) 2012 Eukréa Electromatique - ATMEL
7 * Author: Nicolas Royer <nicolas@eukrea.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as published
11 * by the Free Software Foundation.
12 *
13 * Some ideas are from omap-aes.c driver.
14 */
15
16
17#include <linux/kernel.h>
18#include <linux/module.h>
19#include <linux/slab.h>
20#include <linux/err.h>
21#include <linux/clk.h>
22#include <linux/io.h>
23#include <linux/hw_random.h>
24#include <linux/platform_device.h>
25
26#include <linux/device.h>
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020027#include <linux/init.h>
28#include <linux/errno.h>
29#include <linux/interrupt.h>
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020030#include <linux/irq.h>
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020031#include <linux/scatterlist.h>
32#include <linux/dma-mapping.h>
Nicolas Ferrebe943c72013-10-14 17:52:38 +020033#include <linux/of_device.h>
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020034#include <linux/delay.h>
35#include <linux/crypto.h>
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020036#include <crypto/scatterwalk.h>
37#include <crypto/algapi.h>
38#include <crypto/aes.h>
Nicolas Royercadc4ab2013-02-20 17:10:24 +010039#include <linux/platform_data/crypto-atmel.h>
Nicolas Ferrebe943c72013-10-14 17:52:38 +020040#include <dt-bindings/dma/at91.h>
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020041#include "atmel-aes-regs.h"
42
Cyrille Pitchen88efd9a2015-12-17 17:48:34 +010043#define ATMEL_AES_PRIORITY 300
44
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020045#define CFB8_BLOCK_SIZE 1
46#define CFB16_BLOCK_SIZE 2
47#define CFB32_BLOCK_SIZE 4
48#define CFB64_BLOCK_SIZE 8
49
50/* AES flags */
Cyrille Pitchen77dacf52015-12-17 17:48:41 +010051/* Reserve bits [18:16] [14:12] [0] for mode (same as for AES_MR) */
52#define AES_FLAGS_ENCRYPT AES_MR_CYPHER_ENC
53#define AES_FLAGS_OPMODE_MASK (AES_MR_OPMOD_MASK | AES_MR_CFBS_MASK)
54#define AES_FLAGS_ECB AES_MR_OPMOD_ECB
55#define AES_FLAGS_CBC AES_MR_OPMOD_CBC
56#define AES_FLAGS_OFB AES_MR_OPMOD_OFB
57#define AES_FLAGS_CFB128 (AES_MR_OPMOD_CFB | AES_MR_CFBS_128b)
58#define AES_FLAGS_CFB64 (AES_MR_OPMOD_CFB | AES_MR_CFBS_64b)
59#define AES_FLAGS_CFB32 (AES_MR_OPMOD_CFB | AES_MR_CFBS_32b)
60#define AES_FLAGS_CFB16 (AES_MR_OPMOD_CFB | AES_MR_CFBS_16b)
61#define AES_FLAGS_CFB8 (AES_MR_OPMOD_CFB | AES_MR_CFBS_8b)
62#define AES_FLAGS_CTR AES_MR_OPMOD_CTR
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020063
Cyrille Pitchen77dacf52015-12-17 17:48:41 +010064#define AES_FLAGS_MODE_MASK (AES_FLAGS_OPMODE_MASK | \
65 AES_FLAGS_ENCRYPT)
66
67#define AES_FLAGS_INIT BIT(2)
68#define AES_FLAGS_BUSY BIT(3)
Cyrille Pitchen77dacf52015-12-17 17:48:41 +010069#define AES_FLAGS_FAST BIT(5)
70
71#define AES_FLAGS_PERSISTENT (AES_FLAGS_INIT | AES_FLAGS_BUSY)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020072
Nicolas Royercadc4ab2013-02-20 17:10:24 +010073#define ATMEL_AES_QUEUE_LENGTH 50
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020074
75#define ATMEL_AES_DMA_THRESHOLD 16
76
77
Nicolas Royercadc4ab2013-02-20 17:10:24 +010078struct atmel_aes_caps {
79 bool has_dualbuff;
80 bool has_cfb64;
81 u32 max_burst_size;
82};
83
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020084struct atmel_aes_dev;
85
Cyrille Pitchenccbf7292015-12-17 17:48:39 +010086
87typedef int (*atmel_aes_fn_t)(struct atmel_aes_dev *);
88
89
90struct atmel_aes_base_ctx {
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020091 struct atmel_aes_dev *dd;
Cyrille Pitchenccbf7292015-12-17 17:48:39 +010092 atmel_aes_fn_t start;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020093
94 int keylen;
95 u32 key[AES_KEYSIZE_256 / sizeof(u32)];
Nicolas Royercadc4ab2013-02-20 17:10:24 +010096
97 u16 block_size;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020098};
99
Cyrille Pitchenccbf7292015-12-17 17:48:39 +0100100struct atmel_aes_ctx {
101 struct atmel_aes_base_ctx base;
102};
103
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200104struct atmel_aes_reqctx {
105 unsigned long mode;
106};
107
108struct atmel_aes_dma {
109 struct dma_chan *chan;
110 struct dma_slave_config dma_conf;
111};
112
113struct atmel_aes_dev {
114 struct list_head list;
115 unsigned long phys_base;
116 void __iomem *io_base;
117
Cyrille Pitchenccbf7292015-12-17 17:48:39 +0100118 struct crypto_async_request *areq;
119 struct atmel_aes_base_ctx *ctx;
120
Cyrille Pitchen10f12c12015-12-17 17:48:42 +0100121 bool is_async;
122 atmel_aes_fn_t resume;
123
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200124 struct device *dev;
125 struct clk *iclk;
126 int irq;
127
128 unsigned long flags;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200129
130 spinlock_t lock;
131 struct crypto_queue queue;
132
133 struct tasklet_struct done_task;
134 struct tasklet_struct queue_task;
135
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200136 size_t total;
137
138 struct scatterlist *in_sg;
139 unsigned int nb_in_sg;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100140 size_t in_offset;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200141 struct scatterlist *out_sg;
142 unsigned int nb_out_sg;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100143 size_t out_offset;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200144
145 size_t bufcnt;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100146 size_t buflen;
147 size_t dma_size;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200148
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100149 void *buf_in;
150 int dma_in;
151 dma_addr_t dma_addr_in;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200152 struct atmel_aes_dma dma_lch_in;
153
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100154 void *buf_out;
155 int dma_out;
156 dma_addr_t dma_addr_out;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200157 struct atmel_aes_dma dma_lch_out;
158
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100159 struct atmel_aes_caps caps;
160
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200161 u32 hw_version;
162};
163
164struct atmel_aes_drv {
165 struct list_head dev_list;
166 spinlock_t lock;
167};
168
169static struct atmel_aes_drv atmel_aes = {
170 .dev_list = LIST_HEAD_INIT(atmel_aes.dev_list),
171 .lock = __SPIN_LOCK_UNLOCKED(atmel_aes.lock),
172};
173
174static int atmel_aes_sg_length(struct ablkcipher_request *req,
175 struct scatterlist *sg)
176{
177 unsigned int total = req->nbytes;
178 int sg_nb;
179 unsigned int len;
180 struct scatterlist *sg_list;
181
182 sg_nb = 0;
183 sg_list = sg;
184 total = req->nbytes;
185
186 while (total) {
187 len = min(sg_list->length, total);
188
189 sg_nb++;
190 total -= len;
191
192 sg_list = sg_next(sg_list);
193 if (!sg_list)
194 total = 0;
195 }
196
197 return sg_nb;
198}
199
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100200static int atmel_aes_sg_copy(struct scatterlist **sg, size_t *offset,
201 void *buf, size_t buflen, size_t total, int out)
202{
Arnd Bergmann20ecae72015-11-17 10:22:06 +0100203 size_t count, off = 0;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100204
205 while (buflen && total) {
206 count = min((*sg)->length - *offset, total);
207 count = min(count, buflen);
208
209 if (!count)
210 return off;
211
212 scatterwalk_map_and_copy(buf + off, *sg, *offset, count, out);
213
214 off += count;
215 buflen -= count;
216 *offset += count;
217 total -= count;
218
219 if (*offset == (*sg)->length) {
220 *sg = sg_next(*sg);
221 if (*sg)
222 *offset = 0;
223 else
224 total = 0;
225 }
226 }
227
228 return off;
229}
230
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200231static inline u32 atmel_aes_read(struct atmel_aes_dev *dd, u32 offset)
232{
233 return readl_relaxed(dd->io_base + offset);
234}
235
236static inline void atmel_aes_write(struct atmel_aes_dev *dd,
237 u32 offset, u32 value)
238{
239 writel_relaxed(value, dd->io_base + offset);
240}
241
242static void atmel_aes_read_n(struct atmel_aes_dev *dd, u32 offset,
243 u32 *value, int count)
244{
245 for (; count--; value++, offset += 4)
246 *value = atmel_aes_read(dd, offset);
247}
248
249static void atmel_aes_write_n(struct atmel_aes_dev *dd, u32 offset,
Cyrille Pitchenc0b28d82015-12-17 17:48:33 +0100250 const u32 *value, int count)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200251{
252 for (; count--; value++, offset += 4)
253 atmel_aes_write(dd, offset, *value);
254}
255
Cyrille Pitchenccbf7292015-12-17 17:48:39 +0100256static struct atmel_aes_dev *atmel_aes_find_dev(struct atmel_aes_base_ctx *ctx)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200257{
258 struct atmel_aes_dev *aes_dd = NULL;
259 struct atmel_aes_dev *tmp;
260
261 spin_lock_bh(&atmel_aes.lock);
262 if (!ctx->dd) {
263 list_for_each_entry(tmp, &atmel_aes.dev_list, list) {
264 aes_dd = tmp;
265 break;
266 }
267 ctx->dd = aes_dd;
268 } else {
269 aes_dd = ctx->dd;
270 }
271
272 spin_unlock_bh(&atmel_aes.lock);
273
274 return aes_dd;
275}
276
277static int atmel_aes_hw_init(struct atmel_aes_dev *dd)
278{
LABBE Corentin9d83d292015-10-02 14:12:58 +0200279 int err;
280
281 err = clk_prepare_enable(dd->iclk);
282 if (err)
283 return err;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200284
285 if (!(dd->flags & AES_FLAGS_INIT)) {
286 atmel_aes_write(dd, AES_CR, AES_CR_SWRST);
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100287 atmel_aes_write(dd, AES_MR, 0xE << AES_MR_CKEY_OFFSET);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200288 dd->flags |= AES_FLAGS_INIT;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200289 }
290
291 return 0;
292}
293
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100294static inline unsigned int atmel_aes_get_version(struct atmel_aes_dev *dd)
295{
296 return atmel_aes_read(dd, AES_HW_VERSION) & 0x00000fff;
297}
298
Cyrille Pitchenaab0a392015-12-17 17:48:37 +0100299static int atmel_aes_hw_version_init(struct atmel_aes_dev *dd)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200300{
Cyrille Pitchenaab0a392015-12-17 17:48:37 +0100301 int err;
302
303 err = atmel_aes_hw_init(dd);
304 if (err)
305 return err;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200306
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100307 dd->hw_version = atmel_aes_get_version(dd);
308
Cyrille Pitchenaab0a392015-12-17 17:48:37 +0100309 dev_info(dd->dev, "version: 0x%x\n", dd->hw_version);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200310
311 clk_disable_unprepare(dd->iclk);
Cyrille Pitchenaab0a392015-12-17 17:48:37 +0100312 return 0;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200313}
314
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100315static inline void atmel_aes_set_mode(struct atmel_aes_dev *dd,
316 const struct atmel_aes_reqctx *rctx)
317{
318 /* Clear all but persistent flags and set request flags. */
319 dd->flags = (dd->flags & AES_FLAGS_PERSISTENT) | rctx->mode;
320}
321
Cyrille Pitchen10f12c12015-12-17 17:48:42 +0100322static inline int atmel_aes_complete(struct atmel_aes_dev *dd, int err)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200323{
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200324 clk_disable_unprepare(dd->iclk);
325 dd->flags &= ~AES_FLAGS_BUSY;
326
Cyrille Pitchen10f12c12015-12-17 17:48:42 +0100327 if (dd->is_async)
328 dd->areq->complete(dd->areq, err);
329
330 tasklet_schedule(&dd->queue_task);
331
332 return err;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200333}
334
335static void atmel_aes_dma_callback(void *data)
336{
337 struct atmel_aes_dev *dd = data;
338
Cyrille Pitchen13c7f872015-12-17 17:48:44 +0100339 dd->is_async = true;
340 (void)dd->resume(dd);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200341}
342
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100343static int atmel_aes_crypt_dma(struct atmel_aes_dev *dd,
344 dma_addr_t dma_addr_in, dma_addr_t dma_addr_out, int length)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200345{
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100346 struct scatterlist sg[2];
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200347 struct dma_async_tx_descriptor *in_desc, *out_desc;
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100348 enum dma_slave_buswidth addr_width;
349 u32 maxburst;
350
351 switch (dd->ctx->block_size) {
352 case CFB8_BLOCK_SIZE:
353 addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
354 maxburst = 1;
355 break;
356
357 case CFB16_BLOCK_SIZE:
358 addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
359 maxburst = 1;
360 break;
361
362 case CFB32_BLOCK_SIZE:
363 case CFB64_BLOCK_SIZE:
364 addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
365 maxburst = 1;
366 break;
367
368 case AES_BLOCK_SIZE:
369 addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
370 maxburst = dd->caps.max_burst_size;
371 break;
372
373 default:
374 return -EINVAL;
375 }
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200376
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100377 dd->dma_size = length;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200378
Leilei Zhao289b2622015-04-07 17:45:10 +0800379 dma_sync_single_for_device(dd->dev, dma_addr_in, length,
380 DMA_TO_DEVICE);
381 dma_sync_single_for_device(dd->dev, dma_addr_out, length,
382 DMA_FROM_DEVICE);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200383
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100384 dd->dma_lch_in.dma_conf.dst_addr_width = addr_width;
385 dd->dma_lch_in.dma_conf.src_maxburst = maxburst;
386 dd->dma_lch_in.dma_conf.dst_maxburst = maxburst;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100387
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100388 dd->dma_lch_out.dma_conf.src_addr_width = addr_width;
389 dd->dma_lch_out.dma_conf.src_maxburst = maxburst;
390 dd->dma_lch_out.dma_conf.dst_maxburst = maxburst;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100391
392 dmaengine_slave_config(dd->dma_lch_in.chan, &dd->dma_lch_in.dma_conf);
393 dmaengine_slave_config(dd->dma_lch_out.chan, &dd->dma_lch_out.dma_conf);
394
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100395 sg_init_table(&sg[0], 1);
396 sg_dma_address(&sg[0]) = dma_addr_in;
397 sg_dma_len(&sg[0]) = length;
398
399 sg_init_table(&sg[1], 1);
400 sg_dma_address(&sg[1]) = dma_addr_out;
401 sg_dma_len(&sg[1]) = length;
402
403 in_desc = dmaengine_prep_slave_sg(dd->dma_lch_in.chan, &sg[0],
404 1, DMA_MEM_TO_DEV,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200405 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200406 if (!in_desc)
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100407 return -EINVAL;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200408
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100409 out_desc = dmaengine_prep_slave_sg(dd->dma_lch_out.chan, &sg[1],
410 1, DMA_DEV_TO_MEM,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200411 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200412 if (!out_desc)
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100413 return -EINVAL;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200414
415 out_desc->callback = atmel_aes_dma_callback;
416 out_desc->callback_param = dd;
417
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200418 dmaengine_submit(out_desc);
419 dma_async_issue_pending(dd->dma_lch_out.chan);
420
421 dmaengine_submit(in_desc);
422 dma_async_issue_pending(dd->dma_lch_in.chan);
423
424 return 0;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200425}
426
Cyrille Pitchen10f12c12015-12-17 17:48:42 +0100427static int atmel_aes_cpu_complete(struct atmel_aes_dev *dd);
428
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200429static int atmel_aes_crypt_cpu_start(struct atmel_aes_dev *dd)
430{
Cyrille Pitchenccbf7292015-12-17 17:48:39 +0100431 struct ablkcipher_request *req = ablkcipher_request_cast(dd->areq);
432
Leilei Zhao289b2622015-04-07 17:45:10 +0800433 dma_sync_single_for_cpu(dd->dev, dd->dma_addr_in,
434 dd->dma_size, DMA_TO_DEVICE);
435 dma_sync_single_for_cpu(dd->dev, dd->dma_addr_out,
436 dd->dma_size, DMA_FROM_DEVICE);
437
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200438 /* use cache buffers */
Cyrille Pitchenccbf7292015-12-17 17:48:39 +0100439 dd->nb_in_sg = atmel_aes_sg_length(req, dd->in_sg);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200440 if (!dd->nb_in_sg)
441 return -EINVAL;
442
Cyrille Pitchenccbf7292015-12-17 17:48:39 +0100443 dd->nb_out_sg = atmel_aes_sg_length(req, dd->out_sg);
Julia Lawall7b5c253c2013-01-21 14:02:51 +0100444 if (!dd->nb_out_sg)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200445 return -EINVAL;
446
447 dd->bufcnt = sg_copy_to_buffer(dd->in_sg, dd->nb_in_sg,
448 dd->buf_in, dd->total);
449
450 if (!dd->bufcnt)
451 return -EINVAL;
452
453 dd->total -= dd->bufcnt;
454
455 atmel_aes_write(dd, AES_IER, AES_INT_DATARDY);
456 atmel_aes_write_n(dd, AES_IDATAR(0), (u32 *) dd->buf_in,
457 dd->bufcnt >> 2);
458
Cyrille Pitchen10f12c12015-12-17 17:48:42 +0100459 dd->resume = atmel_aes_cpu_complete;
460 return -EINPROGRESS;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200461}
462
Cyrille Pitchen10f12c12015-12-17 17:48:42 +0100463static int atmel_aes_dma_complete(struct atmel_aes_dev *dd);
464
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200465static int atmel_aes_crypt_dma_start(struct atmel_aes_dev *dd)
466{
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100467 int err, fast = 0, in, out;
468 size_t count;
469 dma_addr_t addr_in, addr_out;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200470
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100471 if ((!dd->in_offset) && (!dd->out_offset)) {
472 /* check for alignment */
473 in = IS_ALIGNED((u32)dd->in_sg->offset, sizeof(u32)) &&
474 IS_ALIGNED(dd->in_sg->length, dd->ctx->block_size);
475 out = IS_ALIGNED((u32)dd->out_sg->offset, sizeof(u32)) &&
476 IS_ALIGNED(dd->out_sg->length, dd->ctx->block_size);
477 fast = in && out;
478
479 if (sg_dma_len(dd->in_sg) != sg_dma_len(dd->out_sg))
480 fast = 0;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200481 }
482
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200483
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100484 if (fast) {
Arnd Bergmann20ecae72015-11-17 10:22:06 +0100485 count = min_t(size_t, dd->total, sg_dma_len(dd->in_sg));
486 count = min_t(size_t, count, sg_dma_len(dd->out_sg));
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100487
488 err = dma_map_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
489 if (!err) {
490 dev_err(dd->dev, "dma_map_sg() error\n");
491 return -EINVAL;
492 }
493
494 err = dma_map_sg(dd->dev, dd->out_sg, 1,
495 DMA_FROM_DEVICE);
496 if (!err) {
497 dev_err(dd->dev, "dma_map_sg() error\n");
498 dma_unmap_sg(dd->dev, dd->in_sg, 1,
499 DMA_TO_DEVICE);
500 return -EINVAL;
501 }
502
503 addr_in = sg_dma_address(dd->in_sg);
504 addr_out = sg_dma_address(dd->out_sg);
505
506 dd->flags |= AES_FLAGS_FAST;
507
508 } else {
Leilei Zhao289b2622015-04-07 17:45:10 +0800509 dma_sync_single_for_cpu(dd->dev, dd->dma_addr_in,
510 dd->dma_size, DMA_TO_DEVICE);
511
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100512 /* use cache buffers */
513 count = atmel_aes_sg_copy(&dd->in_sg, &dd->in_offset,
514 dd->buf_in, dd->buflen, dd->total, 0);
515
516 addr_in = dd->dma_addr_in;
517 addr_out = dd->dma_addr_out;
518
519 dd->flags &= ~AES_FLAGS_FAST;
520 }
521
522 dd->total -= count;
523
524 err = atmel_aes_crypt_dma(dd, addr_in, addr_out, count);
525
526 if (err && (dd->flags & AES_FLAGS_FAST)) {
527 dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
528 dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_TO_DEVICE);
529 }
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200530
Cyrille Pitchen10f12c12015-12-17 17:48:42 +0100531 dd->resume = atmel_aes_dma_complete;
532 return err ? : -EINPROGRESS;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200533}
534
Cyrille Pitchencdfab4a2015-12-17 17:48:38 +0100535static void atmel_aes_write_ctrl(struct atmel_aes_dev *dd, bool use_dma,
536 const u32 *iv)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200537{
Cyrille Pitchen794595d2015-12-17 17:48:40 +0100538 u32 valmr = 0;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200539
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200540 /* MR register must be set before IV registers */
541 if (dd->ctx->keylen == AES_KEYSIZE_128)
542 valmr |= AES_MR_KEYSIZE_128;
543 else if (dd->ctx->keylen == AES_KEYSIZE_192)
544 valmr |= AES_MR_KEYSIZE_192;
545 else
546 valmr |= AES_MR_KEYSIZE_256;
547
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100548 valmr |= dd->flags & AES_FLAGS_MODE_MASK;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200549
Cyrille Pitchencdfab4a2015-12-17 17:48:38 +0100550 if (use_dma) {
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200551 valmr |= AES_MR_SMOD_IDATAR0;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100552 if (dd->caps.has_dualbuff)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200553 valmr |= AES_MR_DUALBUFF;
554 } else {
555 valmr |= AES_MR_SMOD_AUTO;
556 }
557
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200558 atmel_aes_write(dd, AES_MR, valmr);
559
560 atmel_aes_write_n(dd, AES_KEYWR(0), dd->ctx->key,
561 dd->ctx->keylen >> 2);
562
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100563 if (iv && (valmr & AES_MR_OPMOD_MASK) != AES_MR_OPMOD_ECB)
Cyrille Pitchencdfab4a2015-12-17 17:48:38 +0100564 atmel_aes_write_n(dd, AES_IVR(0), iv, 4);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200565}
566
567static int atmel_aes_handle_queue(struct atmel_aes_dev *dd,
Cyrille Pitchenccbf7292015-12-17 17:48:39 +0100568 struct crypto_async_request *new_areq)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200569{
Cyrille Pitchenccbf7292015-12-17 17:48:39 +0100570 struct crypto_async_request *areq, *backlog;
571 struct atmel_aes_base_ctx *ctx;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200572 unsigned long flags;
573 int err, ret = 0;
574
575 spin_lock_irqsave(&dd->lock, flags);
Cyrille Pitchenccbf7292015-12-17 17:48:39 +0100576 if (new_areq)
577 ret = crypto_enqueue_request(&dd->queue, new_areq);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200578 if (dd->flags & AES_FLAGS_BUSY) {
579 spin_unlock_irqrestore(&dd->lock, flags);
580 return ret;
581 }
582 backlog = crypto_get_backlog(&dd->queue);
Cyrille Pitchenccbf7292015-12-17 17:48:39 +0100583 areq = crypto_dequeue_request(&dd->queue);
584 if (areq)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200585 dd->flags |= AES_FLAGS_BUSY;
586 spin_unlock_irqrestore(&dd->lock, flags);
587
Cyrille Pitchenccbf7292015-12-17 17:48:39 +0100588 if (!areq)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200589 return ret;
590
591 if (backlog)
592 backlog->complete(backlog, -EINPROGRESS);
593
Cyrille Pitchenccbf7292015-12-17 17:48:39 +0100594 ctx = crypto_tfm_ctx(areq->tfm);
595
596 dd->areq = areq;
597 dd->ctx = ctx;
Cyrille Pitchen10f12c12015-12-17 17:48:42 +0100598 dd->is_async = (areq != new_areq);
Cyrille Pitchenccbf7292015-12-17 17:48:39 +0100599
600 err = ctx->start(dd);
Cyrille Pitchen10f12c12015-12-17 17:48:42 +0100601 return (dd->is_async) ? ret : err;
Cyrille Pitchenccbf7292015-12-17 17:48:39 +0100602}
603
604static int atmel_aes_start(struct atmel_aes_dev *dd)
605{
606 struct ablkcipher_request *req = ablkcipher_request_cast(dd->areq);
607 struct atmel_aes_reqctx *rctx;
608 bool use_dma;
609 int err;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200610
611 /* assign new request to device */
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200612 dd->total = req->nbytes;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100613 dd->in_offset = 0;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200614 dd->in_sg = req->src;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100615 dd->out_offset = 0;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200616 dd->out_sg = req->dst;
617
618 rctx = ablkcipher_request_ctx(req);
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100619 atmel_aes_set_mode(dd, rctx);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200620
Cyrille Pitchencdfab4a2015-12-17 17:48:38 +0100621 err = atmel_aes_hw_init(dd);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200622 if (!err) {
Cyrille Pitchencdfab4a2015-12-17 17:48:38 +0100623 use_dma = (dd->total > ATMEL_AES_DMA_THRESHOLD);
624 atmel_aes_write_ctrl(dd, use_dma, req->info);
625 if (use_dma)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200626 err = atmel_aes_crypt_dma_start(dd);
627 else
628 err = atmel_aes_crypt_cpu_start(dd);
629 }
Cyrille Pitchen10f12c12015-12-17 17:48:42 +0100630 if (err && err != -EINPROGRESS) {
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200631 /* aes_task will not finish it, so do it here */
Cyrille Pitchen10f12c12015-12-17 17:48:42 +0100632 return atmel_aes_complete(dd, err);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200633 }
634
Cyrille Pitchenccbf7292015-12-17 17:48:39 +0100635 return -EINPROGRESS;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200636}
637
638static int atmel_aes_crypt_dma_stop(struct atmel_aes_dev *dd)
639{
Cyrille Pitchen820599a2015-12-17 17:48:45 +0100640 int err = 0;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100641 size_t count;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200642
Cyrille Pitchen820599a2015-12-17 17:48:45 +0100643 if (dd->flags & AES_FLAGS_FAST) {
644 dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
645 dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
646 } else {
647 dma_sync_single_for_cpu(dd->dev, dd->dma_addr_out,
648 dd->dma_size, DMA_FROM_DEVICE);
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100649
Cyrille Pitchen820599a2015-12-17 17:48:45 +0100650 /* copy data */
651 count = atmel_aes_sg_copy(&dd->out_sg, &dd->out_offset,
652 dd->buf_out, dd->buflen,
653 dd->dma_size, 1);
654 if (count != dd->dma_size) {
655 err = -EINVAL;
656 pr_err("not all data converted: %zu\n", count);
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100657 }
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200658 }
659
660 return err;
661}
662
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100663
664static int atmel_aes_buff_init(struct atmel_aes_dev *dd)
665{
666 int err = -ENOMEM;
667
668 dd->buf_in = (void *)__get_free_pages(GFP_KERNEL, 0);
669 dd->buf_out = (void *)__get_free_pages(GFP_KERNEL, 0);
670 dd->buflen = PAGE_SIZE;
671 dd->buflen &= ~(AES_BLOCK_SIZE - 1);
672
673 if (!dd->buf_in || !dd->buf_out) {
674 dev_err(dd->dev, "unable to alloc pages.\n");
675 goto err_alloc;
676 }
677
678 /* MAP here */
679 dd->dma_addr_in = dma_map_single(dd->dev, dd->buf_in,
680 dd->buflen, DMA_TO_DEVICE);
681 if (dma_mapping_error(dd->dev, dd->dma_addr_in)) {
Arnd Bergmann20ecae72015-11-17 10:22:06 +0100682 dev_err(dd->dev, "dma %zd bytes error\n", dd->buflen);
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100683 err = -EINVAL;
684 goto err_map_in;
685 }
686
687 dd->dma_addr_out = dma_map_single(dd->dev, dd->buf_out,
688 dd->buflen, DMA_FROM_DEVICE);
689 if (dma_mapping_error(dd->dev, dd->dma_addr_out)) {
Arnd Bergmann20ecae72015-11-17 10:22:06 +0100690 dev_err(dd->dev, "dma %zd bytes error\n", dd->buflen);
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100691 err = -EINVAL;
692 goto err_map_out;
693 }
694
695 return 0;
696
697err_map_out:
698 dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen,
699 DMA_TO_DEVICE);
700err_map_in:
Christophe Jaillet088f6282015-01-20 08:15:52 +0100701err_alloc:
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100702 free_page((unsigned long)dd->buf_out);
703 free_page((unsigned long)dd->buf_in);
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100704 if (err)
705 pr_err("error: %d\n", err);
706 return err;
707}
708
709static void atmel_aes_buff_cleanup(struct atmel_aes_dev *dd)
710{
711 dma_unmap_single(dd->dev, dd->dma_addr_out, dd->buflen,
712 DMA_FROM_DEVICE);
713 dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen,
714 DMA_TO_DEVICE);
715 free_page((unsigned long)dd->buf_out);
716 free_page((unsigned long)dd->buf_in);
717}
718
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200719static int atmel_aes_crypt(struct ablkcipher_request *req, unsigned long mode)
720{
Cyrille Pitchenccbf7292015-12-17 17:48:39 +0100721 struct atmel_aes_base_ctx *ctx = crypto_ablkcipher_ctx(
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200722 crypto_ablkcipher_reqtfm(req));
723 struct atmel_aes_reqctx *rctx = ablkcipher_request_ctx(req);
724 struct atmel_aes_dev *dd;
725
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100726 switch (mode & AES_FLAGS_OPMODE_MASK) {
727 case AES_FLAGS_CFB8:
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100728 ctx->block_size = CFB8_BLOCK_SIZE;
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100729 break;
730
731 case AES_FLAGS_CFB16:
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100732 ctx->block_size = CFB16_BLOCK_SIZE;
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100733 break;
734
735 case AES_FLAGS_CFB32:
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100736 ctx->block_size = CFB32_BLOCK_SIZE;
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100737 break;
738
739 case AES_FLAGS_CFB64:
Leilei Zhao9f849512014-04-22 15:23:24 +0800740 ctx->block_size = CFB64_BLOCK_SIZE;
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100741 break;
742
743 default:
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100744 ctx->block_size = AES_BLOCK_SIZE;
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100745 break;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200746 }
747
748 dd = atmel_aes_find_dev(ctx);
749 if (!dd)
750 return -ENODEV;
751
752 rctx->mode = mode;
753
Cyrille Pitchenccbf7292015-12-17 17:48:39 +0100754 return atmel_aes_handle_queue(dd, &req->base);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200755}
756
757static bool atmel_aes_filter(struct dma_chan *chan, void *slave)
758{
759 struct at_dma_slave *sl = slave;
760
761 if (sl && sl->dma_dev == chan->device->dev) {
762 chan->private = sl;
763 return true;
764 } else {
765 return false;
766 }
767}
768
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100769static int atmel_aes_dma_init(struct atmel_aes_dev *dd,
770 struct crypto_platform_data *pdata)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200771{
772 int err = -ENOMEM;
Nicolas Ferrebe943c72013-10-14 17:52:38 +0200773 dma_cap_mask_t mask;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200774
Nicolas Ferrebe943c72013-10-14 17:52:38 +0200775 dma_cap_zero(mask);
776 dma_cap_set(DMA_SLAVE, mask);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200777
Nicolas Ferrebe943c72013-10-14 17:52:38 +0200778 /* Try to grab 2 DMA channels */
779 dd->dma_lch_in.chan = dma_request_slave_channel_compat(mask,
780 atmel_aes_filter, &pdata->dma_slave->rxdata, dd->dev, "tx");
781 if (!dd->dma_lch_in.chan)
782 goto err_dma_in;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200783
Nicolas Ferrebe943c72013-10-14 17:52:38 +0200784 dd->dma_lch_in.dma_conf.direction = DMA_MEM_TO_DEV;
785 dd->dma_lch_in.dma_conf.dst_addr = dd->phys_base +
786 AES_IDATAR(0);
787 dd->dma_lch_in.dma_conf.src_maxburst = dd->caps.max_burst_size;
788 dd->dma_lch_in.dma_conf.src_addr_width =
789 DMA_SLAVE_BUSWIDTH_4_BYTES;
790 dd->dma_lch_in.dma_conf.dst_maxburst = dd->caps.max_burst_size;
791 dd->dma_lch_in.dma_conf.dst_addr_width =
792 DMA_SLAVE_BUSWIDTH_4_BYTES;
793 dd->dma_lch_in.dma_conf.device_fc = false;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100794
Nicolas Ferrebe943c72013-10-14 17:52:38 +0200795 dd->dma_lch_out.chan = dma_request_slave_channel_compat(mask,
796 atmel_aes_filter, &pdata->dma_slave->txdata, dd->dev, "rx");
797 if (!dd->dma_lch_out.chan)
798 goto err_dma_out;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200799
Nicolas Ferrebe943c72013-10-14 17:52:38 +0200800 dd->dma_lch_out.dma_conf.direction = DMA_DEV_TO_MEM;
801 dd->dma_lch_out.dma_conf.src_addr = dd->phys_base +
802 AES_ODATAR(0);
803 dd->dma_lch_out.dma_conf.src_maxburst = dd->caps.max_burst_size;
804 dd->dma_lch_out.dma_conf.src_addr_width =
805 DMA_SLAVE_BUSWIDTH_4_BYTES;
806 dd->dma_lch_out.dma_conf.dst_maxburst = dd->caps.max_burst_size;
807 dd->dma_lch_out.dma_conf.dst_addr_width =
808 DMA_SLAVE_BUSWIDTH_4_BYTES;
809 dd->dma_lch_out.dma_conf.device_fc = false;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200810
Nicolas Ferrebe943c72013-10-14 17:52:38 +0200811 return 0;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200812
813err_dma_out:
814 dma_release_channel(dd->dma_lch_in.chan);
815err_dma_in:
Nicolas Ferrebe943c72013-10-14 17:52:38 +0200816 dev_warn(dd->dev, "no DMA channel available\n");
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200817 return err;
818}
819
820static void atmel_aes_dma_cleanup(struct atmel_aes_dev *dd)
821{
822 dma_release_channel(dd->dma_lch_in.chan);
823 dma_release_channel(dd->dma_lch_out.chan);
824}
825
826static int atmel_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
827 unsigned int keylen)
828{
Cyrille Pitchenccbf7292015-12-17 17:48:39 +0100829 struct atmel_aes_base_ctx *ctx = crypto_ablkcipher_ctx(tfm);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200830
831 if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
832 keylen != AES_KEYSIZE_256) {
833 crypto_ablkcipher_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
834 return -EINVAL;
835 }
836
837 memcpy(ctx->key, key, keylen);
838 ctx->keylen = keylen;
839
840 return 0;
841}
842
843static int atmel_aes_ecb_encrypt(struct ablkcipher_request *req)
844{
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100845 return atmel_aes_crypt(req, AES_FLAGS_ECB | AES_FLAGS_ENCRYPT);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200846}
847
848static int atmel_aes_ecb_decrypt(struct ablkcipher_request *req)
849{
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100850 return atmel_aes_crypt(req, AES_FLAGS_ECB);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200851}
852
853static int atmel_aes_cbc_encrypt(struct ablkcipher_request *req)
854{
855 return atmel_aes_crypt(req,
856 AES_FLAGS_ENCRYPT | AES_FLAGS_CBC);
857}
858
859static int atmel_aes_cbc_decrypt(struct ablkcipher_request *req)
860{
861 return atmel_aes_crypt(req,
862 AES_FLAGS_CBC);
863}
864
865static int atmel_aes_ofb_encrypt(struct ablkcipher_request *req)
866{
867 return atmel_aes_crypt(req,
868 AES_FLAGS_ENCRYPT | AES_FLAGS_OFB);
869}
870
871static int atmel_aes_ofb_decrypt(struct ablkcipher_request *req)
872{
873 return atmel_aes_crypt(req,
874 AES_FLAGS_OFB);
875}
876
877static int atmel_aes_cfb_encrypt(struct ablkcipher_request *req)
878{
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100879 return atmel_aes_crypt(req, AES_FLAGS_CFB128 | AES_FLAGS_ENCRYPT);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200880}
881
882static int atmel_aes_cfb_decrypt(struct ablkcipher_request *req)
883{
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100884 return atmel_aes_crypt(req, AES_FLAGS_CFB128);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200885}
886
887static int atmel_aes_cfb64_encrypt(struct ablkcipher_request *req)
888{
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100889 return atmel_aes_crypt(req, AES_FLAGS_CFB64 | AES_FLAGS_ENCRYPT);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200890}
891
892static int atmel_aes_cfb64_decrypt(struct ablkcipher_request *req)
893{
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100894 return atmel_aes_crypt(req, AES_FLAGS_CFB64);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200895}
896
897static int atmel_aes_cfb32_encrypt(struct ablkcipher_request *req)
898{
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100899 return atmel_aes_crypt(req, AES_FLAGS_CFB32 | AES_FLAGS_ENCRYPT);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200900}
901
902static int atmel_aes_cfb32_decrypt(struct ablkcipher_request *req)
903{
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100904 return atmel_aes_crypt(req, AES_FLAGS_CFB32);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200905}
906
907static int atmel_aes_cfb16_encrypt(struct ablkcipher_request *req)
908{
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100909 return atmel_aes_crypt(req, AES_FLAGS_CFB16 | AES_FLAGS_ENCRYPT);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200910}
911
912static int atmel_aes_cfb16_decrypt(struct ablkcipher_request *req)
913{
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100914 return atmel_aes_crypt(req, AES_FLAGS_CFB16);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200915}
916
917static int atmel_aes_cfb8_encrypt(struct ablkcipher_request *req)
918{
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100919 return atmel_aes_crypt(req, AES_FLAGS_CFB8 | AES_FLAGS_ENCRYPT);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200920}
921
922static int atmel_aes_cfb8_decrypt(struct ablkcipher_request *req)
923{
Cyrille Pitchen77dacf52015-12-17 17:48:41 +0100924 return atmel_aes_crypt(req, AES_FLAGS_CFB8);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200925}
926
927static int atmel_aes_ctr_encrypt(struct ablkcipher_request *req)
928{
929 return atmel_aes_crypt(req,
930 AES_FLAGS_ENCRYPT | AES_FLAGS_CTR);
931}
932
933static int atmel_aes_ctr_decrypt(struct ablkcipher_request *req)
934{
935 return atmel_aes_crypt(req,
936 AES_FLAGS_CTR);
937}
938
939static int atmel_aes_cra_init(struct crypto_tfm *tfm)
940{
Cyrille Pitchenccbf7292015-12-17 17:48:39 +0100941 struct atmel_aes_ctx *ctx = crypto_tfm_ctx(tfm);
942
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200943 tfm->crt_ablkcipher.reqsize = sizeof(struct atmel_aes_reqctx);
Cyrille Pitchenccbf7292015-12-17 17:48:39 +0100944 ctx->base.start = atmel_aes_start;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200945
946 return 0;
947}
948
949static void atmel_aes_cra_exit(struct crypto_tfm *tfm)
950{
951}
952
953static struct crypto_alg aes_algs[] = {
954{
955 .cra_name = "ecb(aes)",
956 .cra_driver_name = "atmel-ecb-aes",
Cyrille Pitchen88efd9a2015-12-17 17:48:34 +0100957 .cra_priority = ATMEL_AES_PRIORITY,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200958 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
959 .cra_blocksize = AES_BLOCK_SIZE,
960 .cra_ctxsize = sizeof(struct atmel_aes_ctx),
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100961 .cra_alignmask = 0xf,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200962 .cra_type = &crypto_ablkcipher_type,
963 .cra_module = THIS_MODULE,
964 .cra_init = atmel_aes_cra_init,
965 .cra_exit = atmel_aes_cra_exit,
966 .cra_u.ablkcipher = {
967 .min_keysize = AES_MIN_KEY_SIZE,
968 .max_keysize = AES_MAX_KEY_SIZE,
969 .setkey = atmel_aes_setkey,
970 .encrypt = atmel_aes_ecb_encrypt,
971 .decrypt = atmel_aes_ecb_decrypt,
972 }
973},
974{
975 .cra_name = "cbc(aes)",
976 .cra_driver_name = "atmel-cbc-aes",
Cyrille Pitchen88efd9a2015-12-17 17:48:34 +0100977 .cra_priority = ATMEL_AES_PRIORITY,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200978 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
979 .cra_blocksize = AES_BLOCK_SIZE,
980 .cra_ctxsize = sizeof(struct atmel_aes_ctx),
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100981 .cra_alignmask = 0xf,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200982 .cra_type = &crypto_ablkcipher_type,
983 .cra_module = THIS_MODULE,
984 .cra_init = atmel_aes_cra_init,
985 .cra_exit = atmel_aes_cra_exit,
986 .cra_u.ablkcipher = {
987 .min_keysize = AES_MIN_KEY_SIZE,
988 .max_keysize = AES_MAX_KEY_SIZE,
989 .ivsize = AES_BLOCK_SIZE,
990 .setkey = atmel_aes_setkey,
991 .encrypt = atmel_aes_cbc_encrypt,
992 .decrypt = atmel_aes_cbc_decrypt,
993 }
994},
995{
996 .cra_name = "ofb(aes)",
997 .cra_driver_name = "atmel-ofb-aes",
Cyrille Pitchen88efd9a2015-12-17 17:48:34 +0100998 .cra_priority = ATMEL_AES_PRIORITY,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200999 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
1000 .cra_blocksize = AES_BLOCK_SIZE,
1001 .cra_ctxsize = sizeof(struct atmel_aes_ctx),
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001002 .cra_alignmask = 0xf,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001003 .cra_type = &crypto_ablkcipher_type,
1004 .cra_module = THIS_MODULE,
1005 .cra_init = atmel_aes_cra_init,
1006 .cra_exit = atmel_aes_cra_exit,
1007 .cra_u.ablkcipher = {
1008 .min_keysize = AES_MIN_KEY_SIZE,
1009 .max_keysize = AES_MAX_KEY_SIZE,
1010 .ivsize = AES_BLOCK_SIZE,
1011 .setkey = atmel_aes_setkey,
1012 .encrypt = atmel_aes_ofb_encrypt,
1013 .decrypt = atmel_aes_ofb_decrypt,
1014 }
1015},
1016{
1017 .cra_name = "cfb(aes)",
1018 .cra_driver_name = "atmel-cfb-aes",
Cyrille Pitchen88efd9a2015-12-17 17:48:34 +01001019 .cra_priority = ATMEL_AES_PRIORITY,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001020 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
1021 .cra_blocksize = AES_BLOCK_SIZE,
1022 .cra_ctxsize = sizeof(struct atmel_aes_ctx),
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001023 .cra_alignmask = 0xf,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001024 .cra_type = &crypto_ablkcipher_type,
1025 .cra_module = THIS_MODULE,
1026 .cra_init = atmel_aes_cra_init,
1027 .cra_exit = atmel_aes_cra_exit,
1028 .cra_u.ablkcipher = {
1029 .min_keysize = AES_MIN_KEY_SIZE,
1030 .max_keysize = AES_MAX_KEY_SIZE,
1031 .ivsize = AES_BLOCK_SIZE,
1032 .setkey = atmel_aes_setkey,
1033 .encrypt = atmel_aes_cfb_encrypt,
1034 .decrypt = atmel_aes_cfb_decrypt,
1035 }
1036},
1037{
1038 .cra_name = "cfb32(aes)",
1039 .cra_driver_name = "atmel-cfb32-aes",
Cyrille Pitchen88efd9a2015-12-17 17:48:34 +01001040 .cra_priority = ATMEL_AES_PRIORITY,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001041 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
1042 .cra_blocksize = CFB32_BLOCK_SIZE,
1043 .cra_ctxsize = sizeof(struct atmel_aes_ctx),
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001044 .cra_alignmask = 0x3,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001045 .cra_type = &crypto_ablkcipher_type,
1046 .cra_module = THIS_MODULE,
1047 .cra_init = atmel_aes_cra_init,
1048 .cra_exit = atmel_aes_cra_exit,
1049 .cra_u.ablkcipher = {
1050 .min_keysize = AES_MIN_KEY_SIZE,
1051 .max_keysize = AES_MAX_KEY_SIZE,
1052 .ivsize = AES_BLOCK_SIZE,
1053 .setkey = atmel_aes_setkey,
1054 .encrypt = atmel_aes_cfb32_encrypt,
1055 .decrypt = atmel_aes_cfb32_decrypt,
1056 }
1057},
1058{
1059 .cra_name = "cfb16(aes)",
1060 .cra_driver_name = "atmel-cfb16-aes",
Cyrille Pitchen88efd9a2015-12-17 17:48:34 +01001061 .cra_priority = ATMEL_AES_PRIORITY,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001062 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
1063 .cra_blocksize = CFB16_BLOCK_SIZE,
1064 .cra_ctxsize = sizeof(struct atmel_aes_ctx),
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001065 .cra_alignmask = 0x1,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001066 .cra_type = &crypto_ablkcipher_type,
1067 .cra_module = THIS_MODULE,
1068 .cra_init = atmel_aes_cra_init,
1069 .cra_exit = atmel_aes_cra_exit,
1070 .cra_u.ablkcipher = {
1071 .min_keysize = AES_MIN_KEY_SIZE,
1072 .max_keysize = AES_MAX_KEY_SIZE,
1073 .ivsize = AES_BLOCK_SIZE,
1074 .setkey = atmel_aes_setkey,
1075 .encrypt = atmel_aes_cfb16_encrypt,
1076 .decrypt = atmel_aes_cfb16_decrypt,
1077 }
1078},
1079{
1080 .cra_name = "cfb8(aes)",
1081 .cra_driver_name = "atmel-cfb8-aes",
Cyrille Pitchen88efd9a2015-12-17 17:48:34 +01001082 .cra_priority = ATMEL_AES_PRIORITY,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001083 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
Leilei Zhaoe5d8c962014-04-22 15:23:23 +08001084 .cra_blocksize = CFB8_BLOCK_SIZE,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001085 .cra_ctxsize = sizeof(struct atmel_aes_ctx),
1086 .cra_alignmask = 0x0,
1087 .cra_type = &crypto_ablkcipher_type,
1088 .cra_module = THIS_MODULE,
1089 .cra_init = atmel_aes_cra_init,
1090 .cra_exit = atmel_aes_cra_exit,
1091 .cra_u.ablkcipher = {
1092 .min_keysize = AES_MIN_KEY_SIZE,
1093 .max_keysize = AES_MAX_KEY_SIZE,
1094 .ivsize = AES_BLOCK_SIZE,
1095 .setkey = atmel_aes_setkey,
1096 .encrypt = atmel_aes_cfb8_encrypt,
1097 .decrypt = atmel_aes_cfb8_decrypt,
1098 }
1099},
1100{
1101 .cra_name = "ctr(aes)",
1102 .cra_driver_name = "atmel-ctr-aes",
Cyrille Pitchen88efd9a2015-12-17 17:48:34 +01001103 .cra_priority = ATMEL_AES_PRIORITY,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001104 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
1105 .cra_blocksize = AES_BLOCK_SIZE,
1106 .cra_ctxsize = sizeof(struct atmel_aes_ctx),
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001107 .cra_alignmask = 0xf,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001108 .cra_type = &crypto_ablkcipher_type,
1109 .cra_module = THIS_MODULE,
1110 .cra_init = atmel_aes_cra_init,
1111 .cra_exit = atmel_aes_cra_exit,
1112 .cra_u.ablkcipher = {
1113 .min_keysize = AES_MIN_KEY_SIZE,
1114 .max_keysize = AES_MAX_KEY_SIZE,
1115 .ivsize = AES_BLOCK_SIZE,
1116 .setkey = atmel_aes_setkey,
1117 .encrypt = atmel_aes_ctr_encrypt,
1118 .decrypt = atmel_aes_ctr_decrypt,
1119 }
1120},
1121};
1122
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001123static struct crypto_alg aes_cfb64_alg = {
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001124 .cra_name = "cfb64(aes)",
1125 .cra_driver_name = "atmel-cfb64-aes",
Cyrille Pitchen88efd9a2015-12-17 17:48:34 +01001126 .cra_priority = ATMEL_AES_PRIORITY,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001127 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
1128 .cra_blocksize = CFB64_BLOCK_SIZE,
1129 .cra_ctxsize = sizeof(struct atmel_aes_ctx),
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001130 .cra_alignmask = 0x7,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001131 .cra_type = &crypto_ablkcipher_type,
1132 .cra_module = THIS_MODULE,
1133 .cra_init = atmel_aes_cra_init,
1134 .cra_exit = atmel_aes_cra_exit,
1135 .cra_u.ablkcipher = {
1136 .min_keysize = AES_MIN_KEY_SIZE,
1137 .max_keysize = AES_MAX_KEY_SIZE,
1138 .ivsize = AES_BLOCK_SIZE,
1139 .setkey = atmel_aes_setkey,
1140 .encrypt = atmel_aes_cfb64_encrypt,
1141 .decrypt = atmel_aes_cfb64_decrypt,
1142 }
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001143};
1144
1145static void atmel_aes_queue_task(unsigned long data)
1146{
1147 struct atmel_aes_dev *dd = (struct atmel_aes_dev *)data;
1148
1149 atmel_aes_handle_queue(dd, NULL);
1150}
1151
1152static void atmel_aes_done_task(unsigned long data)
1153{
1154 struct atmel_aes_dev *dd = (struct atmel_aes_dev *) data;
Cyrille Pitchen10f12c12015-12-17 17:48:42 +01001155
1156 dd->is_async = true;
1157 (void)dd->resume(dd);
1158}
1159
1160static int atmel_aes_dma_complete(struct atmel_aes_dev *dd)
1161{
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001162 int err;
1163
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001164 err = atmel_aes_crypt_dma_stop(dd);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001165 if (dd->total && !err) {
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001166 if (dd->flags & AES_FLAGS_FAST) {
1167 dd->in_sg = sg_next(dd->in_sg);
1168 dd->out_sg = sg_next(dd->out_sg);
1169 if (!dd->in_sg || !dd->out_sg)
1170 err = -EINVAL;
1171 }
1172 if (!err)
1173 err = atmel_aes_crypt_dma_start(dd);
Cyrille Pitchen10f12c12015-12-17 17:48:42 +01001174 if (!err || err == -EINPROGRESS)
1175 return -EINPROGRESS; /* DMA started. Not fininishing. */
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001176 }
1177
Cyrille Pitchen10f12c12015-12-17 17:48:42 +01001178 return atmel_aes_complete(dd, err);
1179}
1180
1181static int atmel_aes_cpu_complete(struct atmel_aes_dev *dd)
1182{
1183 int err;
1184
1185 atmel_aes_read_n(dd, AES_ODATAR(0), (u32 *) dd->buf_out,
1186 dd->bufcnt >> 2);
1187
1188 if (sg_copy_from_buffer(dd->out_sg, dd->nb_out_sg,
1189 dd->buf_out, dd->bufcnt))
1190 err = 0;
1191 else
1192 err = -EINVAL;
1193
1194 return atmel_aes_complete(dd, err);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001195}
1196
1197static irqreturn_t atmel_aes_irq(int irq, void *dev_id)
1198{
1199 struct atmel_aes_dev *aes_dd = dev_id;
1200 u32 reg;
1201
1202 reg = atmel_aes_read(aes_dd, AES_ISR);
1203 if (reg & atmel_aes_read(aes_dd, AES_IMR)) {
1204 atmel_aes_write(aes_dd, AES_IDR, reg);
1205 if (AES_FLAGS_BUSY & aes_dd->flags)
1206 tasklet_schedule(&aes_dd->done_task);
1207 else
1208 dev_warn(aes_dd->dev, "AES interrupt when no active requests.\n");
1209 return IRQ_HANDLED;
1210 }
1211
1212 return IRQ_NONE;
1213}
1214
1215static void atmel_aes_unregister_algs(struct atmel_aes_dev *dd)
1216{
1217 int i;
1218
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001219 if (dd->caps.has_cfb64)
1220 crypto_unregister_alg(&aes_cfb64_alg);
Cyrille Pitchen924a8bc2015-12-17 17:48:35 +01001221
1222 for (i = 0; i < ARRAY_SIZE(aes_algs); i++)
1223 crypto_unregister_alg(&aes_algs[i]);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001224}
1225
1226static int atmel_aes_register_algs(struct atmel_aes_dev *dd)
1227{
1228 int err, i, j;
1229
1230 for (i = 0; i < ARRAY_SIZE(aes_algs); i++) {
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001231 err = crypto_register_alg(&aes_algs[i]);
1232 if (err)
1233 goto err_aes_algs;
1234 }
1235
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001236 if (dd->caps.has_cfb64) {
1237 err = crypto_register_alg(&aes_cfb64_alg);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001238 if (err)
1239 goto err_aes_cfb64_alg;
1240 }
1241
1242 return 0;
1243
1244err_aes_cfb64_alg:
1245 i = ARRAY_SIZE(aes_algs);
1246err_aes_algs:
1247 for (j = 0; j < i; j++)
1248 crypto_unregister_alg(&aes_algs[j]);
1249
1250 return err;
1251}
1252
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001253static void atmel_aes_get_cap(struct atmel_aes_dev *dd)
1254{
1255 dd->caps.has_dualbuff = 0;
1256 dd->caps.has_cfb64 = 0;
1257 dd->caps.max_burst_size = 1;
1258
1259 /* keep only major version number */
1260 switch (dd->hw_version & 0xff0) {
Leilei Zhao973e2092015-12-17 17:48:32 +01001261 case 0x500:
1262 dd->caps.has_dualbuff = 1;
1263 dd->caps.has_cfb64 = 1;
1264 dd->caps.max_burst_size = 4;
1265 break;
Leilei Zhaocf1f0d12015-04-07 17:45:02 +08001266 case 0x200:
1267 dd->caps.has_dualbuff = 1;
1268 dd->caps.has_cfb64 = 1;
1269 dd->caps.max_burst_size = 4;
1270 break;
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001271 case 0x130:
1272 dd->caps.has_dualbuff = 1;
1273 dd->caps.has_cfb64 = 1;
1274 dd->caps.max_burst_size = 4;
1275 break;
1276 case 0x120:
1277 break;
1278 default:
1279 dev_warn(dd->dev,
1280 "Unmanaged aes version, set minimum capabilities\n");
1281 break;
1282 }
1283}
1284
Nicolas Ferrebe943c72013-10-14 17:52:38 +02001285#if defined(CONFIG_OF)
1286static const struct of_device_id atmel_aes_dt_ids[] = {
1287 { .compatible = "atmel,at91sam9g46-aes" },
1288 { /* sentinel */ }
1289};
1290MODULE_DEVICE_TABLE(of, atmel_aes_dt_ids);
1291
1292static struct crypto_platform_data *atmel_aes_of_init(struct platform_device *pdev)
1293{
1294 struct device_node *np = pdev->dev.of_node;
1295 struct crypto_platform_data *pdata;
1296
1297 if (!np) {
1298 dev_err(&pdev->dev, "device node not found\n");
1299 return ERR_PTR(-EINVAL);
1300 }
1301
1302 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1303 if (!pdata) {
1304 dev_err(&pdev->dev, "could not allocate memory for pdata\n");
1305 return ERR_PTR(-ENOMEM);
1306 }
1307
1308 pdata->dma_slave = devm_kzalloc(&pdev->dev,
1309 sizeof(*(pdata->dma_slave)),
1310 GFP_KERNEL);
1311 if (!pdata->dma_slave) {
1312 dev_err(&pdev->dev, "could not allocate memory for dma_slave\n");
1313 devm_kfree(&pdev->dev, pdata);
1314 return ERR_PTR(-ENOMEM);
1315 }
1316
1317 return pdata;
1318}
1319#else
1320static inline struct crypto_platform_data *atmel_aes_of_init(struct platform_device *pdev)
1321{
1322 return ERR_PTR(-EINVAL);
1323}
1324#endif
1325
Greg Kroah-Hartman49cfe4d2012-12-21 13:14:09 -08001326static int atmel_aes_probe(struct platform_device *pdev)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001327{
1328 struct atmel_aes_dev *aes_dd;
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001329 struct crypto_platform_data *pdata;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001330 struct device *dev = &pdev->dev;
1331 struct resource *aes_res;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001332 int err;
1333
1334 pdata = pdev->dev.platform_data;
1335 if (!pdata) {
Nicolas Ferrebe943c72013-10-14 17:52:38 +02001336 pdata = atmel_aes_of_init(pdev);
1337 if (IS_ERR(pdata)) {
1338 err = PTR_ERR(pdata);
1339 goto aes_dd_err;
1340 }
1341 }
1342
1343 if (!pdata->dma_slave) {
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001344 err = -ENXIO;
1345 goto aes_dd_err;
1346 }
1347
LABBE Corentinb0e8b342015-10-12 19:47:03 +02001348 aes_dd = devm_kzalloc(&pdev->dev, sizeof(*aes_dd), GFP_KERNEL);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001349 if (aes_dd == NULL) {
1350 dev_err(dev, "unable to alloc data struct.\n");
1351 err = -ENOMEM;
1352 goto aes_dd_err;
1353 }
1354
1355 aes_dd->dev = dev;
1356
1357 platform_set_drvdata(pdev, aes_dd);
1358
1359 INIT_LIST_HEAD(&aes_dd->list);
Leilei Zhao8a10eb82015-04-07 17:45:09 +08001360 spin_lock_init(&aes_dd->lock);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001361
1362 tasklet_init(&aes_dd->done_task, atmel_aes_done_task,
1363 (unsigned long)aes_dd);
1364 tasklet_init(&aes_dd->queue_task, atmel_aes_queue_task,
1365 (unsigned long)aes_dd);
1366
1367 crypto_init_queue(&aes_dd->queue, ATMEL_AES_QUEUE_LENGTH);
1368
1369 aes_dd->irq = -1;
1370
1371 /* Get the base address */
1372 aes_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1373 if (!aes_res) {
1374 dev_err(dev, "no MEM resource info\n");
1375 err = -ENODEV;
1376 goto res_err;
1377 }
1378 aes_dd->phys_base = aes_res->start;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001379
1380 /* Get the IRQ */
1381 aes_dd->irq = platform_get_irq(pdev, 0);
1382 if (aes_dd->irq < 0) {
1383 dev_err(dev, "no IRQ resource info\n");
1384 err = aes_dd->irq;
LABBE Corentinb0e8b342015-10-12 19:47:03 +02001385 goto res_err;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001386 }
1387
LABBE Corentinb0e8b342015-10-12 19:47:03 +02001388 err = devm_request_irq(&pdev->dev, aes_dd->irq, atmel_aes_irq,
1389 IRQF_SHARED, "atmel-aes", aes_dd);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001390 if (err) {
1391 dev_err(dev, "unable to request aes irq.\n");
LABBE Corentinb0e8b342015-10-12 19:47:03 +02001392 goto res_err;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001393 }
1394
1395 /* Initializing the clock */
LABBE Corentinb0e8b342015-10-12 19:47:03 +02001396 aes_dd->iclk = devm_clk_get(&pdev->dev, "aes_clk");
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001397 if (IS_ERR(aes_dd->iclk)) {
Colin Ian Kingbe208352015-02-28 20:40:10 +00001398 dev_err(dev, "clock initialization failed.\n");
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001399 err = PTR_ERR(aes_dd->iclk);
LABBE Corentinb0e8b342015-10-12 19:47:03 +02001400 goto res_err;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001401 }
1402
LABBE Corentinb0e8b342015-10-12 19:47:03 +02001403 aes_dd->io_base = devm_ioremap_resource(&pdev->dev, aes_res);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001404 if (!aes_dd->io_base) {
1405 dev_err(dev, "can't ioremap\n");
1406 err = -ENOMEM;
LABBE Corentinb0e8b342015-10-12 19:47:03 +02001407 goto res_err;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001408 }
1409
Cyrille Pitchenaab0a392015-12-17 17:48:37 +01001410 err = atmel_aes_hw_version_init(aes_dd);
1411 if (err)
1412 goto res_err;
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001413
1414 atmel_aes_get_cap(aes_dd);
1415
1416 err = atmel_aes_buff_init(aes_dd);
1417 if (err)
1418 goto err_aes_buff;
1419
1420 err = atmel_aes_dma_init(aes_dd, pdata);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001421 if (err)
1422 goto err_aes_dma;
1423
1424 spin_lock(&atmel_aes.lock);
1425 list_add_tail(&aes_dd->list, &atmel_aes.dev_list);
1426 spin_unlock(&atmel_aes.lock);
1427
1428 err = atmel_aes_register_algs(aes_dd);
1429 if (err)
1430 goto err_algs;
1431
Nicolas Ferrebe943c72013-10-14 17:52:38 +02001432 dev_info(dev, "Atmel AES - Using %s, %s for DMA transfers\n",
1433 dma_chan_name(aes_dd->dma_lch_in.chan),
1434 dma_chan_name(aes_dd->dma_lch_out.chan));
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001435
1436 return 0;
1437
1438err_algs:
1439 spin_lock(&atmel_aes.lock);
1440 list_del(&aes_dd->list);
1441 spin_unlock(&atmel_aes.lock);
1442 atmel_aes_dma_cleanup(aes_dd);
1443err_aes_dma:
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001444 atmel_aes_buff_cleanup(aes_dd);
1445err_aes_buff:
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001446res_err:
1447 tasklet_kill(&aes_dd->done_task);
1448 tasklet_kill(&aes_dd->queue_task);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001449aes_dd_err:
1450 dev_err(dev, "initialization failed.\n");
1451
1452 return err;
1453}
1454
Greg Kroah-Hartman49cfe4d2012-12-21 13:14:09 -08001455static int atmel_aes_remove(struct platform_device *pdev)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001456{
1457 static struct atmel_aes_dev *aes_dd;
1458
1459 aes_dd = platform_get_drvdata(pdev);
1460 if (!aes_dd)
1461 return -ENODEV;
1462 spin_lock(&atmel_aes.lock);
1463 list_del(&aes_dd->list);
1464 spin_unlock(&atmel_aes.lock);
1465
1466 atmel_aes_unregister_algs(aes_dd);
1467
1468 tasklet_kill(&aes_dd->done_task);
1469 tasklet_kill(&aes_dd->queue_task);
1470
1471 atmel_aes_dma_cleanup(aes_dd);
Cyrille Pitchen2a377822015-12-17 17:48:46 +01001472 atmel_aes_buff_cleanup(aes_dd);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001473
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001474 return 0;
1475}
1476
1477static struct platform_driver atmel_aes_driver = {
1478 .probe = atmel_aes_probe,
Greg Kroah-Hartman49cfe4d2012-12-21 13:14:09 -08001479 .remove = atmel_aes_remove,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001480 .driver = {
1481 .name = "atmel_aes",
Nicolas Ferrebe943c72013-10-14 17:52:38 +02001482 .of_match_table = of_match_ptr(atmel_aes_dt_ids),
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001483 },
1484};
1485
1486module_platform_driver(atmel_aes_driver);
1487
1488MODULE_DESCRIPTION("Atmel AES hw acceleration support.");
1489MODULE_LICENSE("GPL v2");
1490MODULE_AUTHOR("Nicolas Royer - Eukréa Electromatique");