blob: 9dc439b0d75f16c279805e4b3abca66905a60b93 [file] [log] [blame]
David Somayajuluafaf5a22006-09-19 10:28:00 -07001/*
2 * QLogic iSCSI HBA Driver
Vikas Chaudhary7d01d062010-12-02 22:12:51 -08003 * Copyright (c) 2003-2010 QLogic Corporation
David Somayajuluafaf5a22006-09-19 10:28:00 -07004 *
5 * See LICENSE.qla4xxx for copyright and licensing details.
6 */
7
8#ifndef _QLA4X_FW_H
9#define _QLA4X_FW_H
10
11
12#define MAX_PRST_DEV_DB_ENTRIES 64
13#define MIN_DISC_DEV_DB_ENTRY MAX_PRST_DEV_DB_ENTRIES
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +053014#define MAX_DEV_DB_ENTRIES 512
David Somayajuluafaf5a22006-09-19 10:28:00 -070015
16/*************************************************************************
17 *
18 * ISP 4010 I/O Register Set Structure and Definitions
19 *
20 *************************************************************************/
21
22struct port_ctrl_stat_regs {
David C Somayajulub2854312007-05-23 17:52:26 -070023 __le32 ext_hw_conf; /* 0x50 R/W */
24 __le32 rsrvd0; /* 0x54 */
25 __le32 port_ctrl; /* 0x58 */
26 __le32 port_status; /* 0x5c */
27 __le32 rsrvd1[32]; /* 0x60-0xdf */
28 __le32 gp_out; /* 0xe0 */
29 __le32 gp_in; /* 0xe4 */
30 __le32 rsrvd2[5]; /* 0xe8-0xfb */
31 __le32 port_err_status; /* 0xfc */
David Somayajuluafaf5a22006-09-19 10:28:00 -070032};
33
34struct host_mem_cfg_regs {
David C Somayajulub2854312007-05-23 17:52:26 -070035 __le32 rsrvd0[12]; /* 0x50-0x79 */
36 __le32 req_q_out; /* 0x80 */
37 __le32 rsrvd1[31]; /* 0x84-0xFF */
David Somayajuluafaf5a22006-09-19 10:28:00 -070038};
39
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +053040/*
41 * ISP 82xx I/O Register Set structure definitions.
42 */
43struct device_reg_82xx {
44 __le32 req_q_out; /* 0x0000 (R): Request Queue out-Pointer. */
45 __le32 reserve1[63]; /* Request Queue out-Pointer. (64 * 4) */
46 __le32 rsp_q_in; /* 0x0100 (R/W): Response Queue In-Pointer. */
47 __le32 reserve2[63]; /* Response Queue In-Pointer. */
48 __le32 rsp_q_out; /* 0x0200 (R/W): Response Queue Out-Pointer. */
49 __le32 reserve3[63]; /* Response Queue Out-Pointer. */
50
51 __le32 mailbox_in[8]; /* 0x0300 (R/W): Mail box In registers */
52 __le32 reserve4[24];
53 __le32 hint; /* 0x0380 (R/W): Host interrupt register */
54#define HINT_MBX_INT_PENDING BIT_0
55 __le32 reserve5[31];
56 __le32 mailbox_out[8]; /* 0x0400 (R): Mail box Out registers */
57 __le32 reserve6[56];
58
59 __le32 host_status; /* Offset 0x500 (R): host status */
60#define HSRX_RISC_MB_INT BIT_0 /* RISC to Host Mailbox interrupt */
61#define HSRX_RISC_IOCB_INT BIT_1 /* RISC to Host IOCB interrupt */
62
63 __le32 host_int; /* Offset 0x0504 (R/W): Interrupt status. */
64#define ISRX_82XX_RISC_INT BIT_0 /* RISC interrupt. */
65};
66
David Somayajuluafaf5a22006-09-19 10:28:00 -070067/* remote register set (access via PCI memory read/write) */
68struct isp_reg {
69#define MBOX_REG_COUNT 8
70 __le32 mailbox[MBOX_REG_COUNT];
71
72 __le32 flash_address; /* 0x20 */
73 __le32 flash_data;
74 __le32 ctrl_status;
75
76 union {
77 struct {
78 __le32 nvram;
79 __le32 reserved1[2]; /* 0x30 */
80 } __attribute__ ((packed)) isp4010;
81 struct {
82 __le32 intr_mask;
83 __le32 nvram; /* 0x30 */
84 __le32 semaphore;
85 } __attribute__ ((packed)) isp4022;
86 } u1;
87
88 __le32 req_q_in; /* SCSI Request Queue Producer Index */
89 __le32 rsp_q_out; /* SCSI Completion Queue Consumer Index */
90
91 __le32 reserved2[4]; /* 0x40 */
92
93 union {
94 struct {
95 __le32 ext_hw_conf; /* 0x50 */
96 __le32 flow_ctrl;
97 __le32 port_ctrl;
98 __le32 port_status;
99
100 __le32 reserved3[8]; /* 0x60 */
101
102 __le32 req_q_out; /* 0x80 */
103
104 __le32 reserved4[23]; /* 0x84 */
105
106 __le32 gp_out; /* 0xe0 */
107 __le32 gp_in;
108
109 __le32 reserved5[5];
110
111 __le32 port_err_status; /* 0xfc */
112 } __attribute__ ((packed)) isp4010;
113 struct {
114 union {
115 struct port_ctrl_stat_regs p0;
116 struct host_mem_cfg_regs p1;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700117 };
David Somayajuluafaf5a22006-09-19 10:28:00 -0700118 } __attribute__ ((packed)) isp4022;
119 } u2;
120}; /* 256 x100 */
121
122
123/* Semaphore Defines for 4010 */
124#define QL4010_DRVR_SEM_BITS 0x00000030
125#define QL4010_GPIO_SEM_BITS 0x000000c0
126#define QL4010_SDRAM_SEM_BITS 0x00000300
127#define QL4010_PHY_SEM_BITS 0x00000c00
128#define QL4010_NVRAM_SEM_BITS 0x00003000
129#define QL4010_FLASH_SEM_BITS 0x0000c000
130
131#define QL4010_DRVR_SEM_MASK 0x00300000
132#define QL4010_GPIO_SEM_MASK 0x00c00000
133#define QL4010_SDRAM_SEM_MASK 0x03000000
134#define QL4010_PHY_SEM_MASK 0x0c000000
135#define QL4010_NVRAM_SEM_MASK 0x30000000
136#define QL4010_FLASH_SEM_MASK 0xc0000000
137
138/* Semaphore Defines for 4022 */
139#define QL4022_RESOURCE_MASK_BASE_CODE 0x7
140#define QL4022_RESOURCE_BITS_BASE_CODE 0x4
141
142
143#define QL4022_DRVR_SEM_MASK (QL4022_RESOURCE_MASK_BASE_CODE << (1+16))
144#define QL4022_DDR_RAM_SEM_MASK (QL4022_RESOURCE_MASK_BASE_CODE << (4+16))
145#define QL4022_PHY_GIO_SEM_MASK (QL4022_RESOURCE_MASK_BASE_CODE << (7+16))
146#define QL4022_NVRAM_SEM_MASK (QL4022_RESOURCE_MASK_BASE_CODE << (10+16))
147#define QL4022_FLASH_SEM_MASK (QL4022_RESOURCE_MASK_BASE_CODE << (13+16))
148
Manish Rangankar2a991c22011-07-25 13:48:55 -0500149/* nvram address for 4032 */
150#define NVRAM_PORT0_BOOT_MODE 0x03b1
151#define NVRAM_PORT0_BOOT_PRI_TGT 0x03b2
152#define NVRAM_PORT0_BOOT_SEC_TGT 0x03bb
153#define NVRAM_PORT1_BOOT_MODE 0x07b1
154#define NVRAM_PORT1_BOOT_PRI_TGT 0x07b2
155#define NVRAM_PORT1_BOOT_SEC_TGT 0x07bb
David Somayajuluafaf5a22006-09-19 10:28:00 -0700156
157
158/* Page # defines for 4022 */
159#define PORT_CTRL_STAT_PAGE 0 /* 4022 */
160#define HOST_MEM_CFG_PAGE 1 /* 4022 */
161#define LOCAL_RAM_CFG_PAGE 2 /* 4022 */
162#define PROT_STAT_PAGE 3 /* 4022 */
163
164/* Register Mask - sets corresponding mask bits in the upper word */
165static inline uint32_t set_rmask(uint32_t val)
166{
167 return (val & 0xffff) | (val << 16);
168}
169
170
171static inline uint32_t clr_rmask(uint32_t val)
172{
173 return 0 | (val << 16);
174}
175
176/* ctrl_status definitions */
177#define CSR_SCSI_PAGE_SELECT 0x00000003
178#define CSR_SCSI_INTR_ENABLE 0x00000004 /* 4010 */
179#define CSR_SCSI_RESET_INTR 0x00000008
180#define CSR_SCSI_COMPLETION_INTR 0x00000010
181#define CSR_SCSI_PROCESSOR_INTR 0x00000020
182#define CSR_INTR_RISC 0x00000040
183#define CSR_BOOT_ENABLE 0x00000080
184#define CSR_NET_PAGE_SELECT 0x00000300 /* 4010 */
185#define CSR_FUNC_NUM 0x00000700 /* 4022 */
186#define CSR_NET_RESET_INTR 0x00000800 /* 4010 */
187#define CSR_FORCE_SOFT_RESET 0x00002000 /* 4022 */
188#define CSR_FATAL_ERROR 0x00004000
189#define CSR_SOFT_RESET 0x00008000
190#define ISP_CONTROL_FN_MASK CSR_FUNC_NUM
191#define ISP_CONTROL_FN0_SCSI 0x0500
192#define ISP_CONTROL_FN1_SCSI 0x0700
193
194#define INTR_PENDING (CSR_SCSI_COMPLETION_INTR |\
195 CSR_SCSI_PROCESSOR_INTR |\
196 CSR_SCSI_RESET_INTR)
197
198/* ISP InterruptMask definitions */
199#define IMR_SCSI_INTR_ENABLE 0x00000004 /* 4022 */
200
201/* ISP 4022 nvram definitions */
202#define NVR_WRITE_ENABLE 0x00000010 /* 4022 */
203
204/* ISP port_status definitions */
205
206/* ISP Semaphore definitions */
207
208/* ISP General Purpose Output definitions */
David C Somayajulub2854312007-05-23 17:52:26 -0700209#define GPOR_TOPCAT_RESET 0x00000004
David Somayajuluafaf5a22006-09-19 10:28:00 -0700210
211/* shadow registers (DMA'd from HA to system memory. read only) */
212struct shadow_regs {
213 /* SCSI Request Queue Consumer Index */
214 __le32 req_q_out; /* 0 x0 R */
215
216 /* SCSI Completion Queue Producer Index */
217 __le32 rsp_q_in; /* 4 x4 R */
218}; /* 8 x8 */
219
220
221/* External hardware configuration register */
222union external_hw_config_reg {
223 struct {
224 /* FIXME: Do we even need this? All values are
225 * referred to by 16 bit quantities. Platform and
226 * endianess issues. */
227 __le32 bReserved0:1;
228 __le32 bSDRAMProtectionMethod:2;
229 __le32 bSDRAMBanks:1;
230 __le32 bSDRAMChipWidth:1;
231 __le32 bSDRAMChipSize:2;
232 __le32 bParityDisable:1;
233 __le32 bExternalMemoryType:1;
234 __le32 bFlashBIOSWriteEnable:1;
235 __le32 bFlashUpperBankSelect:1;
236 __le32 bWriteBurst:2;
237 __le32 bReserved1:3;
238 __le32 bMask:16;
239 };
240 uint32_t Asuint32_t;
241};
242
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530243/* 82XX Support start */
244/* 82xx Default FLT Addresses */
245#define FA_FLASH_LAYOUT_ADDR_82 0xFC400
246#define FA_FLASH_DESCR_ADDR_82 0xFC000
247#define FA_BOOT_LOAD_ADDR_82 0x04000
248#define FA_BOOT_CODE_ADDR_82 0x20000
249#define FA_RISC_CODE_ADDR_82 0x40000
250#define FA_GOLD_RISC_CODE_ADDR_82 0x80000
251
252/* Flash Description Table */
253struct qla_fdt_layout {
254 uint8_t sig[4];
255 uint16_t version;
256 uint16_t len;
257 uint16_t checksum;
258 uint8_t unused1[2];
259 uint8_t model[16];
260 uint16_t man_id;
261 uint16_t id;
262 uint8_t flags;
263 uint8_t erase_cmd;
264 uint8_t alt_erase_cmd;
265 uint8_t wrt_enable_cmd;
266 uint8_t wrt_enable_bits;
267 uint8_t wrt_sts_reg_cmd;
268 uint8_t unprotect_sec_cmd;
269 uint8_t read_man_id_cmd;
270 uint32_t block_size;
271 uint32_t alt_block_size;
272 uint32_t flash_size;
273 uint32_t wrt_enable_data;
274 uint8_t read_id_addr_len;
275 uint8_t wrt_disable_bits;
276 uint8_t read_dev_id_len;
277 uint8_t chip_erase_cmd;
278 uint16_t read_timeout;
279 uint8_t protect_sec_cmd;
280 uint8_t unused2[65];
281};
282
283/* Flash Layout Table */
284
285struct qla_flt_location {
286 uint8_t sig[4];
287 uint16_t start_lo;
288 uint16_t start_hi;
289 uint8_t version;
290 uint8_t unused[5];
291 uint16_t checksum;
292};
293
294struct qla_flt_header {
295 uint16_t version;
296 uint16_t length;
297 uint16_t checksum;
298 uint16_t unused;
299};
300
301/* 82xx FLT Regions */
302#define FLT_REG_FDT 0x1a
303#define FLT_REG_FLT 0x1c
304#define FLT_REG_BOOTLOAD_82 0x72
305#define FLT_REG_FW_82 0x74
306#define FLT_REG_GOLD_FW_82 0x75
307#define FLT_REG_BOOT_CODE_82 0x78
Manish Rangankar2a991c22011-07-25 13:48:55 -0500308#define FLT_REG_ISCSI_PARAM 0x65
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530309
310struct qla_flt_region {
311 uint32_t code;
312 uint32_t size;
313 uint32_t start;
314 uint32_t end;
315};
316
David Somayajuluafaf5a22006-09-19 10:28:00 -0700317/*************************************************************************
318 *
319 * Mailbox Commands Structures and Definitions
320 *
321 *************************************************************************/
322
323/* Mailbox command definitions */
324#define MBOX_CMD_ABOUT_FW 0x0009
David C Somayajulub2854312007-05-23 17:52:26 -0700325#define MBOX_CMD_PING 0x000B
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530326#define MBOX_CMD_ENABLE_INTRS 0x0010
327#define INTR_DISABLE 0
328#define INTR_ENABLE 1
329#define MBOX_CMD_STOP_FW 0x0014
Vikas Chaudhary09a0f712010-04-28 11:42:24 +0530330#define MBOX_CMD_ABORT_TASK 0x0015
David Somayajuluafaf5a22006-09-19 10:28:00 -0700331#define MBOX_CMD_LUN_RESET 0x0016
Mike Christiece545032008-02-29 18:25:20 -0600332#define MBOX_CMD_TARGET_WARM_RESET 0x0017
David C Somayajulud9150582006-11-15 17:38:40 -0800333#define MBOX_CMD_GET_MANAGEMENT_DATA 0x001E
David Somayajuluafaf5a22006-09-19 10:28:00 -0700334#define MBOX_CMD_GET_FW_STATUS 0x001F
335#define MBOX_CMD_SET_ISNS_SERVICE 0x0021
336#define ISNS_DISABLE 0
337#define ISNS_ENABLE 1
David C Somayajulud9150582006-11-15 17:38:40 -0800338#define MBOX_CMD_COPY_FLASH 0x0024
339#define MBOX_CMD_WRITE_FLASH 0x0025
David Somayajuluafaf5a22006-09-19 10:28:00 -0700340#define MBOX_CMD_READ_FLASH 0x0026
341#define MBOX_CMD_CLEAR_DATABASE_ENTRY 0x0031
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500342#define MBOX_CMD_CONN_OPEN 0x0074
David Somayajuluafaf5a22006-09-19 10:28:00 -0700343#define MBOX_CMD_CONN_CLOSE_SESS_LOGOUT 0x0056
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500344#define LOGOUT_OPTION_CLOSE_SESSION 0x0002
345#define LOGOUT_OPTION_RELOGIN 0x0004
346#define LOGOUT_OPTION_FREE_DDB 0x0008
David Somayajuluafaf5a22006-09-19 10:28:00 -0700347#define MBOX_CMD_EXECUTE_IOCB_A64 0x005A
348#define MBOX_CMD_INITIALIZE_FIRMWARE 0x0060
349#define MBOX_CMD_GET_INIT_FW_CTRL_BLOCK 0x0061
350#define MBOX_CMD_REQUEST_DATABASE_ENTRY 0x0062
351#define MBOX_CMD_SET_DATABASE_ENTRY 0x0063
352#define MBOX_CMD_GET_DATABASE_ENTRY 0x0064
353#define DDB_DS_UNASSIGNED 0x00
354#define DDB_DS_NO_CONNECTION_ACTIVE 0x01
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500355#define DDB_DS_DISCOVERY 0x02
David Somayajuluafaf5a22006-09-19 10:28:00 -0700356#define DDB_DS_SESSION_ACTIVE 0x04
357#define DDB_DS_SESSION_FAILED 0x06
358#define DDB_DS_LOGIN_IN_PROCESS 0x07
359#define MBOX_CMD_GET_FW_STATE 0x0069
David C Somayajulud9150582006-11-15 17:38:40 -0800360#define MBOX_CMD_GET_INIT_FW_CTRL_BLOCK_DEFAULTS 0x006A
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530361#define MBOX_CMD_GET_SYS_INFO 0x0078
David C Somayajulud9150582006-11-15 17:38:40 -0800362#define MBOX_CMD_RESTORE_FACTORY_DEFAULTS 0x0087
David C Somayajulub2854312007-05-23 17:52:26 -0700363#define MBOX_CMD_SET_ACB 0x0088
364#define MBOX_CMD_GET_ACB 0x0089
365#define MBOX_CMD_DISABLE_ACB 0x008A
366#define MBOX_CMD_GET_IPV6_NEIGHBOR_CACHE 0x008B
367#define MBOX_CMD_GET_IPV6_DEST_CACHE 0x008C
368#define MBOX_CMD_GET_IPV6_DEF_ROUTER_LIST 0x008D
369#define MBOX_CMD_GET_IPV6_LCL_PREFIX_LIST 0x008E
370#define MBOX_CMD_SET_IPV6_NEIGHBOR_CACHE 0x0090
371#define MBOX_CMD_GET_IP_ADDR_STATE 0x0091
372#define MBOX_CMD_SEND_IPV6_ROUTER_SOL 0x0092
373#define MBOX_CMD_GET_DB_ENTRY_CURRENT_IP_ADDR 0x0093
David Somayajuluafaf5a22006-09-19 10:28:00 -0700374
375/* Mailbox 1 */
376#define FW_STATE_READY 0x0000
377#define FW_STATE_CONFIG_WAIT 0x0001
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530378#define FW_STATE_WAIT_AUTOCONNECT 0x0002
David Somayajuluafaf5a22006-09-19 10:28:00 -0700379#define FW_STATE_ERROR 0x0004
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530380#define FW_STATE_CONFIGURING_IP 0x0008
David Somayajuluafaf5a22006-09-19 10:28:00 -0700381
382/* Mailbox 3 */
383#define FW_ADDSTATE_OPTICAL_MEDIA 0x0001
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530384#define FW_ADDSTATE_DHCPv4_ENABLED 0x0002
385#define FW_ADDSTATE_DHCPv4_LEASE_ACQUIRED 0x0004
386#define FW_ADDSTATE_DHCPv4_LEASE_EXPIRED 0x0008
David Somayajuluafaf5a22006-09-19 10:28:00 -0700387#define FW_ADDSTATE_LINK_UP 0x0010
388#define FW_ADDSTATE_ISNS_SVC_ENABLED 0x0020
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500389
David Somayajuluafaf5a22006-09-19 10:28:00 -0700390#define MBOX_CMD_GET_DATABASE_ENTRY_DEFAULTS 0x006B
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500391#define IPV6_DEFAULT_DDB_ENTRY 0x0001
392
David Somayajuluafaf5a22006-09-19 10:28:00 -0700393#define MBOX_CMD_CONN_OPEN_SESS_LOGIN 0x0074
394#define MBOX_CMD_GET_CRASH_RECORD 0x0076 /* 4010 only */
395#define MBOX_CMD_GET_CONN_EVENT_LOG 0x0077
396
397/* Mailbox status definitions */
398#define MBOX_COMPLETION_STATUS 4
399#define MBOX_STS_BUSY 0x0007
400#define MBOX_STS_INTERMEDIATE_COMPLETION 0x1000
401#define MBOX_STS_COMMAND_COMPLETE 0x4000
402#define MBOX_STS_COMMAND_ERROR 0x4005
403
404#define MBOX_ASYNC_EVENT_STATUS 8
405#define MBOX_ASTS_SYSTEM_ERROR 0x8002
406#define MBOX_ASTS_REQUEST_TRANSFER_ERROR 0x8003
407#define MBOX_ASTS_RESPONSE_TRANSFER_ERROR 0x8004
408#define MBOX_ASTS_PROTOCOL_STATISTIC_ALARM 0x8005
409#define MBOX_ASTS_SCSI_COMMAND_PDU_REJECTED 0x8006
410#define MBOX_ASTS_LINK_UP 0x8010
411#define MBOX_ASTS_LINK_DOWN 0x8011
412#define MBOX_ASTS_DATABASE_CHANGED 0x8014
413#define MBOX_ASTS_UNSOLICITED_PDU_RECEIVED 0x8015
414#define MBOX_ASTS_SELF_TEST_FAILED 0x8016
415#define MBOX_ASTS_LOGIN_FAILED 0x8017
416#define MBOX_ASTS_DNS 0x8018
417#define MBOX_ASTS_HEARTBEAT 0x8019
418#define MBOX_ASTS_NVRAM_INVALID 0x801A
419#define MBOX_ASTS_MAC_ADDRESS_CHANGED 0x801B
420#define MBOX_ASTS_IP_ADDRESS_CHANGED 0x801C
421#define MBOX_ASTS_DHCP_LEASE_EXPIRED 0x801D
422#define MBOX_ASTS_DHCP_LEASE_ACQUIRED 0x801F
423#define MBOX_ASTS_ISNS_UNSOLICITED_PDU_RECEIVED 0x8021
David C Somayajulub2854312007-05-23 17:52:26 -0700424#define MBOX_ASTS_DUPLICATE_IP 0x8025
425#define MBOX_ASTS_ARP_COMPLETE 0x8026
426#define MBOX_ASTS_SUBNET_STATE_CHANGE 0x8027
427#define MBOX_ASTS_RESPONSE_QUEUE_FULL 0x8028
428#define MBOX_ASTS_IP_ADDR_STATE_CHANGED 0x8029
429#define MBOX_ASTS_IPV6_PREFIX_EXPIRED 0x802B
430#define MBOX_ASTS_IPV6_ND_PREFIX_IGNORED 0x802C
431#define MBOX_ASTS_IPV6_LCL_PREFIX_IGNORED 0x802D
432#define MBOX_ASTS_ICMPV6_ERROR_MSG_RCVD 0x802E
Shyam Sundar64340802010-10-06 22:49:40 -0700433#define MBOX_ASTS_TXSCVR_INSERTED 0x8130
434#define MBOX_ASTS_TXSCVR_REMOVED 0x8131
David C Somayajulub2854312007-05-23 17:52:26 -0700435
David Somayajuluafaf5a22006-09-19 10:28:00 -0700436#define ISNS_EVENT_DATA_RECEIVED 0x0000
437#define ISNS_EVENT_CONNECTION_OPENED 0x0001
438#define ISNS_EVENT_CONNECTION_FAILED 0x0002
439#define MBOX_ASTS_IPSEC_SYSTEM_FATAL_ERROR 0x8022
440#define MBOX_ASTS_SUBNET_STATE_CHANGE 0x8027
441
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530442/* ACB State Defines */
443#define ACB_STATE_UNCONFIGURED 0x00
444#define ACB_STATE_INVALID 0x01
445#define ACB_STATE_ACQUIRING 0x02
446#define ACB_STATE_TENTATIVE 0x03
447#define ACB_STATE_DEPRICATED 0x04
448#define ACB_STATE_VALID 0x05
449#define ACB_STATE_DISABLING 0x06
450
Mike Christied00efe32011-07-25 13:48:38 -0500451/* FLASH offsets */
452#define FLASH_SEGMENT_IFCB 0x04000000
453
454#define FLASH_OPT_RMW_HOLD 0
455#define FLASH_OPT_RMW_INIT 1
456#define FLASH_OPT_COMMIT 2
457#define FLASH_OPT_RMW_COMMIT 3
458
David Somayajuluafaf5a22006-09-19 10:28:00 -0700459/*************************************************************************/
460
461/* Host Adapter Initialization Control Block (from host) */
David C Somayajulub2854312007-05-23 17:52:26 -0700462struct addr_ctrl_blk {
463 uint8_t version; /* 00 */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530464#define IFCB_VER_MIN 0x01
465#define IFCB_VER_MAX 0x02
David C Somayajulub2854312007-05-23 17:52:26 -0700466 uint8_t control; /* 01 */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700467
David C Somayajulub2854312007-05-23 17:52:26 -0700468 uint16_t fw_options; /* 02-03 */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700469#define FWOPT_HEARTBEAT_ENABLE 0x1000
470#define FWOPT_SESSION_MODE 0x0040
471#define FWOPT_INITIATOR_MODE 0x0020
472#define FWOPT_TARGET_MODE 0x0010
Shyam Sundar2657c802010-10-06 22:50:29 -0700473#define FWOPT_ENABLE_CRBDB 0x8000
David Somayajuluafaf5a22006-09-19 10:28:00 -0700474
David C Somayajulub2854312007-05-23 17:52:26 -0700475 uint16_t exec_throttle; /* 04-05 */
476 uint8_t zio_count; /* 06 */
477 uint8_t res0; /* 07 */
478 uint16_t eth_mtu_size; /* 08-09 */
479 uint16_t add_fw_options; /* 0A-0B */
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500480#define ADFWOPT_SERIALIZE_TASK_MGMT 0x0400
481#define ADFWOPT_AUTOCONN_DISABLE 0x0002
David Somayajuluafaf5a22006-09-19 10:28:00 -0700482
David C Somayajulub2854312007-05-23 17:52:26 -0700483 uint8_t hb_interval; /* 0C */
484 uint8_t inst_num; /* 0D */
485 uint16_t res1; /* 0E-0F */
486 uint16_t rqq_consumer_idx; /* 10-11 */
487 uint16_t compq_producer_idx; /* 12-13 */
488 uint16_t rqq_len; /* 14-15 */
489 uint16_t compq_len; /* 16-17 */
490 uint32_t rqq_addr_lo; /* 18-1B */
491 uint32_t rqq_addr_hi; /* 1C-1F */
492 uint32_t compq_addr_lo; /* 20-23 */
493 uint32_t compq_addr_hi; /* 24-27 */
494 uint32_t shdwreg_addr_lo; /* 28-2B */
495 uint32_t shdwreg_addr_hi; /* 2C-2F */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700496
David C Somayajulub2854312007-05-23 17:52:26 -0700497 uint16_t iscsi_opts; /* 30-31 */
498 uint16_t ipv4_tcp_opts; /* 32-33 */
Mike Christied00efe32011-07-25 13:48:38 -0500499#define TCPOPT_DHCP_ENABLE 0x0200
David C Somayajulub2854312007-05-23 17:52:26 -0700500 uint16_t ipv4_ip_opts; /* 34-35 */
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500501#define IPOPT_IPV4_PROTOCOL_ENABLE 0x8000
Vikas Chaudhary6ac73e82011-07-25 13:48:49 -0500502#define IPOPT_VLAN_TAGGING_ENABLE 0x2000
David Somayajuluafaf5a22006-09-19 10:28:00 -0700503
David C Somayajulub2854312007-05-23 17:52:26 -0700504 uint16_t iscsi_max_pdu_size; /* 36-37 */
505 uint8_t ipv4_tos; /* 38 */
506 uint8_t ipv4_ttl; /* 39 */
507 uint8_t acb_version; /* 3A */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530508#define ACB_NOT_SUPPORTED 0x00
509#define ACB_SUPPORTED 0x02 /* Capable of ACB Version 2
510 Features */
511
David C Somayajulub2854312007-05-23 17:52:26 -0700512 uint8_t res2; /* 3B */
513 uint16_t def_timeout; /* 3C-3D */
514 uint16_t iscsi_fburst_len; /* 3E-3F */
515 uint16_t iscsi_def_time2wait; /* 40-41 */
516 uint16_t iscsi_def_time2retain; /* 42-43 */
517 uint16_t iscsi_max_outstnd_r2t; /* 44-45 */
518 uint16_t conn_ka_timeout; /* 46-47 */
519 uint16_t ipv4_port; /* 48-49 */
520 uint16_t iscsi_max_burst_len; /* 4A-4B */
521 uint32_t res5; /* 4C-4F */
522 uint8_t ipv4_addr[4]; /* 50-53 */
523 uint16_t ipv4_vlan_tag; /* 54-55 */
524 uint8_t ipv4_addr_state; /* 56 */
525 uint8_t ipv4_cacheid; /* 57 */
526 uint8_t res6[8]; /* 58-5F */
527 uint8_t ipv4_subnet[4]; /* 60-63 */
528 uint8_t res7[12]; /* 64-6F */
529 uint8_t ipv4_gw_addr[4]; /* 70-73 */
530 uint8_t res8[0xc]; /* 74-7F */
531 uint8_t pri_dns_srvr_ip[4];/* 80-83 */
532 uint8_t sec_dns_srvr_ip[4];/* 84-87 */
533 uint16_t min_eph_port; /* 88-89 */
534 uint16_t max_eph_port; /* 8A-8B */
535 uint8_t res9[4]; /* 8C-8F */
536 uint8_t iscsi_alias[32];/* 90-AF */
537 uint8_t res9_1[0x16]; /* B0-C5 */
538 uint16_t tgt_portal_grp;/* C6-C7 */
539 uint8_t abort_timer; /* C8 */
540 uint8_t ipv4_tcp_wsf; /* C9 */
541 uint8_t res10[6]; /* CA-CF */
542 uint8_t ipv4_sec_ip_addr[4]; /* D0-D3 */
543 uint8_t ipv4_dhcp_vid_len; /* D4 */
544 uint8_t ipv4_dhcp_vid[11]; /* D5-DF */
545 uint8_t res11[20]; /* E0-F3 */
546 uint8_t ipv4_dhcp_alt_cid_len; /* F4 */
547 uint8_t ipv4_dhcp_alt_cid[11]; /* F5-FF */
548 uint8_t iscsi_name[224]; /* 100-1DF */
549 uint8_t res12[32]; /* 1E0-1FF */
550 uint32_t cookie; /* 200-203 */
551 uint16_t ipv6_port; /* 204-205 */
552 uint16_t ipv6_opts; /* 206-207 */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530553#define IPV6_OPT_IPV6_PROTOCOL_ENABLE 0x8000
Vikas Chaudhary6ac73e82011-07-25 13:48:49 -0500554#define IPV6_OPT_VLAN_TAGGING_ENABLE 0x2000
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530555
David C Somayajulub2854312007-05-23 17:52:26 -0700556 uint16_t ipv6_addtl_opts; /* 208-209 */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530557#define IPV6_ADDOPT_NEIGHBOR_DISCOVERY_ADDR_ENABLE 0x0002 /* Pri ACB
558 Only */
559#define IPV6_ADDOPT_AUTOCONFIG_LINK_LOCAL_ADDR 0x0001
560
David C Somayajulub2854312007-05-23 17:52:26 -0700561 uint16_t ipv6_tcp_opts; /* 20A-20B */
562 uint8_t ipv6_tcp_wsf; /* 20C */
563 uint16_t ipv6_flow_lbl; /* 20D-20F */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530564 uint8_t ipv6_dflt_rtr_addr[16]; /* 210-21F */
David C Somayajulub2854312007-05-23 17:52:26 -0700565 uint16_t ipv6_vlan_tag; /* 220-221 */
566 uint8_t ipv6_lnk_lcl_addr_state;/* 222 */
567 uint8_t ipv6_addr0_state; /* 223 */
568 uint8_t ipv6_addr1_state; /* 224 */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530569#define IP_ADDRSTATE_UNCONFIGURED 0
570#define IP_ADDRSTATE_INVALID 1
571#define IP_ADDRSTATE_ACQUIRING 2
572#define IP_ADDRSTATE_TENTATIVE 3
573#define IP_ADDRSTATE_DEPRICATED 4
574#define IP_ADDRSTATE_PREFERRED 5
575#define IP_ADDRSTATE_DISABLING 6
576
577 uint8_t ipv6_dflt_rtr_state; /* 225 */
578#define IPV6_RTRSTATE_UNKNOWN 0
579#define IPV6_RTRSTATE_MANUAL 1
580#define IPV6_RTRSTATE_ADVERTISED 3
581#define IPV6_RTRSTATE_STALE 4
582
David C Somayajulub2854312007-05-23 17:52:26 -0700583 uint8_t ipv6_traffic_class; /* 226 */
584 uint8_t ipv6_hop_limit; /* 227 */
585 uint8_t ipv6_if_id[8]; /* 228-22F */
586 uint8_t ipv6_addr0[16]; /* 230-23F */
587 uint8_t ipv6_addr1[16]; /* 240-24F */
588 uint32_t ipv6_nd_reach_time; /* 250-253 */
589 uint32_t ipv6_nd_rexmit_timer; /* 254-257 */
590 uint32_t ipv6_nd_stale_timeout; /* 258-25B */
591 uint8_t ipv6_dup_addr_detect_count; /* 25C */
592 uint8_t ipv6_cache_id; /* 25D */
593 uint8_t res13[18]; /* 25E-26F */
594 uint32_t ipv6_gw_advrt_mtu; /* 270-273 */
595 uint8_t res14[140]; /* 274-2FF */
596};
David Somayajuluafaf5a22006-09-19 10:28:00 -0700597
David C Somayajulub2854312007-05-23 17:52:26 -0700598struct init_fw_ctrl_blk {
599 struct addr_ctrl_blk pri;
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530600/* struct addr_ctrl_blk sec;*/
David Somayajuluafaf5a22006-09-19 10:28:00 -0700601};
602
Mike Christied00efe32011-07-25 13:48:38 -0500603struct addr_ctrl_blk_def {
604 uint8_t reserved1[1]; /* 00 */
605 uint8_t control; /* 01 */
606 uint8_t reserved2[11]; /* 02-0C */
607 uint8_t inst_num; /* 0D */
608 uint8_t reserved3[34]; /* 0E-2F */
609 uint16_t iscsi_opts; /* 30-31 */
610 uint16_t ipv4_tcp_opts; /* 32-33 */
611 uint16_t ipv4_ip_opts; /* 34-35 */
612 uint16_t iscsi_max_pdu_size; /* 36-37 */
613 uint8_t ipv4_tos; /* 38 */
614 uint8_t ipv4_ttl; /* 39 */
615 uint8_t reserved4[2]; /* 3A-3B */
616 uint16_t def_timeout; /* 3C-3D */
617 uint16_t iscsi_fburst_len; /* 3E-3F */
618 uint8_t reserved5[4]; /* 40-43 */
619 uint16_t iscsi_max_outstnd_r2t; /* 44-45 */
620 uint8_t reserved6[2]; /* 46-47 */
621 uint16_t ipv4_port; /* 48-49 */
622 uint16_t iscsi_max_burst_len; /* 4A-4B */
623 uint8_t reserved7[4]; /* 4C-4F */
624 uint8_t ipv4_addr[4]; /* 50-53 */
625 uint16_t ipv4_vlan_tag; /* 54-55 */
626 uint8_t ipv4_addr_state; /* 56 */
627 uint8_t ipv4_cacheid; /* 57 */
628 uint8_t reserved8[8]; /* 58-5F */
629 uint8_t ipv4_subnet[4]; /* 60-63 */
630 uint8_t reserved9[12]; /* 64-6F */
631 uint8_t ipv4_gw_addr[4]; /* 70-73 */
632 uint8_t reserved10[84]; /* 74-C7 */
633 uint8_t abort_timer; /* C8 */
634 uint8_t ipv4_tcp_wsf; /* C9 */
635 uint8_t reserved11[10]; /* CA-D3 */
636 uint8_t ipv4_dhcp_vid_len; /* D4 */
637 uint8_t ipv4_dhcp_vid[11]; /* D5-DF */
638 uint8_t reserved12[20]; /* E0-F3 */
639 uint8_t ipv4_dhcp_alt_cid_len; /* F4 */
640 uint8_t ipv4_dhcp_alt_cid[11]; /* F5-FF */
641 uint8_t iscsi_name[224]; /* 100-1DF */
642 uint8_t reserved13[32]; /* 1E0-1FF */
643 uint32_t cookie; /* 200-203 */
644 uint16_t ipv6_port; /* 204-205 */
645 uint16_t ipv6_opts; /* 206-207 */
646 uint16_t ipv6_addtl_opts; /* 208-209 */
647 uint16_t ipv6_tcp_opts; /* 20A-20B */
648 uint8_t ipv6_tcp_wsf; /* 20C */
649 uint16_t ipv6_flow_lbl; /* 20D-20F */
650 uint8_t ipv6_dflt_rtr_addr[16]; /* 210-21F */
651 uint16_t ipv6_vlan_tag; /* 220-221 */
652 uint8_t ipv6_lnk_lcl_addr_state; /* 222 */
653 uint8_t ipv6_addr0_state; /* 223 */
654 uint8_t ipv6_addr1_state; /* 224 */
655 uint8_t ipv6_dflt_rtr_state; /* 225 */
656 uint8_t ipv6_traffic_class; /* 226 */
657 uint8_t ipv6_hop_limit; /* 227 */
658 uint8_t ipv6_if_id[8]; /* 228-22F */
659 uint8_t ipv6_addr0[16]; /* 230-23F */
660 uint8_t ipv6_addr1[16]; /* 240-24F */
661 uint32_t ipv6_nd_reach_time; /* 250-253 */
662 uint32_t ipv6_nd_rexmit_timer; /* 254-257 */
663 uint32_t ipv6_nd_stale_timeout; /* 258-25B */
664 uint8_t ipv6_dup_addr_detect_count; /* 25C */
665 uint8_t ipv6_cache_id; /* 25D */
666 uint8_t reserved14[18]; /* 25E-26F */
667 uint32_t ipv6_gw_advrt_mtu; /* 270-273 */
668 uint8_t reserved15[140]; /* 274-2FF */
669};
670
David Somayajuluafaf5a22006-09-19 10:28:00 -0700671/*************************************************************************/
672
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500673#define MAX_CHAP_ENTRIES_40XX 128
674#define MAX_CHAP_ENTRIES_82XX 1024
675
676struct ql4_chap_table {
677 uint16_t link;
678 uint8_t flags;
679 uint8_t secret_len;
680#define MIN_CHAP_SECRET_LEN 12
681#define MAX_CHAP_SECRET_LEN 100
682 uint8_t secret[MAX_CHAP_SECRET_LEN];
683#define MAX_CHAP_NAME_LEN 256
684 uint8_t name[MAX_CHAP_NAME_LEN];
685 uint16_t reserved;
686#define CHAP_VALID_COOKIE 0x4092
687#define CHAP_INVALID_COOKIE 0xFFEE
688 uint16_t cookie;
689};
690
David Somayajuluafaf5a22006-09-19 10:28:00 -0700691struct dev_db_entry {
David C Somayajulub2854312007-05-23 17:52:26 -0700692 uint16_t options; /* 00-01 */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700693#define DDB_OPT_DISC_SESSION 0x10
694#define DDB_OPT_TARGET 0x02 /* device is a target */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530695#define DDB_OPT_IPV6_DEVICE 0x100
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500696#define DDB_OPT_AUTO_SENDTGTS_DISABLE 0x40
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530697#define DDB_OPT_IPV6_NULL_LINK_LOCAL 0x800 /* post connection */
698#define DDB_OPT_IPV6_FW_DEFINED_LINK_LOCAL 0x800 /* pre connection */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700699
David C Somayajulub2854312007-05-23 17:52:26 -0700700 uint16_t exec_throttle; /* 02-03 */
701 uint16_t exec_count; /* 04-05 */
702 uint16_t res0; /* 06-07 */
703 uint16_t iscsi_options; /* 08-09 */
704 uint16_t tcp_options; /* 0A-0B */
705 uint16_t ip_options; /* 0C-0D */
706 uint16_t iscsi_max_rcv_data_seg_len; /* 0E-0F */
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500707#define BYTE_UNITS 512
David C Somayajulub2854312007-05-23 17:52:26 -0700708 uint32_t res1; /* 10-13 */
709 uint16_t iscsi_max_snd_data_seg_len; /* 14-15 */
710 uint16_t iscsi_first_burst_len; /* 16-17 */
711 uint16_t iscsi_def_time2wait; /* 18-19 */
712 uint16_t iscsi_def_time2retain; /* 1A-1B */
713 uint16_t iscsi_max_outsnd_r2t; /* 1C-1D */
714 uint16_t ka_timeout; /* 1E-1F */
715 uint8_t isid[6]; /* 20-25 big-endian, must be converted
David Somayajuluafaf5a22006-09-19 10:28:00 -0700716 * to little-endian */
David C Somayajulub2854312007-05-23 17:52:26 -0700717 uint16_t tsid; /* 26-27 */
718 uint16_t port; /* 28-29 */
719 uint16_t iscsi_max_burst_len; /* 2A-2B */
720 uint16_t def_timeout; /* 2C-2D */
721 uint16_t res2; /* 2E-2F */
722 uint8_t ip_addr[0x10]; /* 30-3F */
723 uint8_t iscsi_alias[0x20]; /* 40-5F */
724 uint8_t tgt_addr[0x20]; /* 60-7F */
725 uint16_t mss; /* 80-81 */
726 uint16_t res3; /* 82-83 */
727 uint16_t lcl_port; /* 84-85 */
728 uint8_t ipv4_tos; /* 86 */
729 uint16_t ipv6_flow_lbl; /* 87-89 */
730 uint8_t res4[0x36]; /* 8A-BF */
731 uint8_t iscsi_name[0xE0]; /* C0-19F : xxzzy Make this a
David Somayajuluafaf5a22006-09-19 10:28:00 -0700732 * pointer to a string so we
733 * don't have to reserve soooo
734 * much RAM */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530735 uint8_t link_local_ipv6_addr[0x10]; /* 1A0-1AF */
David C Somayajulub2854312007-05-23 17:52:26 -0700736 uint8_t res5[0x10]; /* 1B0-1BF */
737 uint16_t ddb_link; /* 1C0-1C1 */
738 uint16_t chap_tbl_idx; /* 1C2-1C3 */
739 uint16_t tgt_portal_grp; /* 1C4-1C5 */
740 uint8_t tcp_xmt_wsf; /* 1C6 */
741 uint8_t tcp_rcv_wsf; /* 1C7 */
742 uint32_t stat_sn; /* 1C8-1CB */
743 uint32_t exp_stat_sn; /* 1CC-1CF */
Manish Rangankar2a991c22011-07-25 13:48:55 -0500744 uint8_t res6[0x2b]; /* 1D0-1FB */
745#define DDB_VALID_COOKIE 0x9034
746 uint16_t cookie; /* 1FC-1FD */
747 uint16_t len; /* 1FE-1FF */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700748};
749
750/*************************************************************************/
751
752/* Flash definitions */
753
754#define FLASH_OFFSET_SYS_INFO 0x02000000
755#define FLASH_DEFAULTBLOCKSIZE 0x20000
756#define FLASH_EOF_OFFSET (FLASH_DEFAULTBLOCKSIZE-8) /* 4 bytes
757 * for EOF
758 * signature */
Manish Rangankar2a991c22011-07-25 13:48:55 -0500759#define FLASH_RAW_ACCESS_ADDR 0x8e000000
760
761#define BOOT_PARAM_OFFSET_PORT0 0x3b0
762#define BOOT_PARAM_OFFSET_PORT1 0x7b0
763
764#define FLASH_OFFSET_DB_INFO 0x05000000
765#define FLASH_OFFSET_DB_END (FLASH_OFFSET_DB_INFO + 0x7fff)
766
David Somayajuluafaf5a22006-09-19 10:28:00 -0700767
768struct sys_info_phys_addr {
769 uint8_t address[6]; /* 00-05 */
770 uint8_t filler[2]; /* 06-07 */
771};
772
773struct flash_sys_info {
774 uint32_t cookie; /* 00-03 */
775 uint32_t physAddrCount; /* 04-07 */
776 struct sys_info_phys_addr physAddr[4]; /* 08-27 */
777 uint8_t vendorId[128]; /* 28-A7 */
778 uint8_t productId[128]; /* A8-127 */
779 uint32_t serialNumber; /* 128-12B */
780
781 /* PCI Configuration values */
782 uint32_t pciDeviceVendor; /* 12C-12F */
783 uint32_t pciDeviceId; /* 130-133 */
784 uint32_t pciSubsysVendor; /* 134-137 */
785 uint32_t pciSubsysId; /* 138-13B */
786
787 /* This validates version 1. */
788 uint32_t crumbs; /* 13C-13F */
789
790 uint32_t enterpriseNumber; /* 140-143 */
791
792 uint32_t mtu; /* 144-147 */
793 uint32_t reserved0; /* 148-14b */
794 uint32_t crumbs2; /* 14c-14f */
795 uint8_t acSerialNumber[16]; /* 150-15f */
796 uint32_t crumbs3; /* 160-16f */
797
798 /* Leave this last in the struct so it is declared invalid if
799 * any new items are added.
800 */
801 uint32_t reserved1[39]; /* 170-1ff */
802}; /* 200 */
803
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530804struct mbx_sys_info {
Vikas Chaudhary2ccdf0d2010-07-30 14:27:45 +0530805 uint8_t board_id_str[16]; /* 0-f Keep board ID string first */
806 /* in this structure for GUI. */
807 uint16_t board_id; /* 10-11 board ID code */
808 uint16_t phys_port_cnt; /* 12-13 number of physical network ports */
809 uint16_t port_num; /* 14-15 network port for this PCI function */
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530810 /* (port 0 is first port) */
Vikas Chaudhary2ccdf0d2010-07-30 14:27:45 +0530811 uint8_t mac_addr[6]; /* 16-1b MAC address for this PCI function */
812 uint32_t iscsi_pci_func_cnt; /* 1c-1f number of iSCSI PCI functions */
813 uint32_t pci_func; /* 20-23 this PCI function */
814 unsigned char serial_number[16]; /* 24-33 serial number string */
815 uint8_t reserved[12]; /* 34-3f */
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530816};
817
Harish Zunjarrao7ad633c2011-05-17 23:17:11 -0700818struct about_fw_info {
819 uint16_t fw_major; /* 00 - 01 */
820 uint16_t fw_minor; /* 02 - 03 */
821 uint16_t fw_patch; /* 04 - 05 */
822 uint16_t fw_build; /* 06 - 07 */
823 uint8_t fw_build_date[16]; /* 08 - 17 ASCII String */
824 uint8_t fw_build_time[16]; /* 18 - 27 ASCII String */
825 uint8_t fw_build_user[16]; /* 28 - 37 ASCII String */
826 uint16_t fw_load_source; /* 38 - 39 */
827 /* 1 = Flash Primary,
828 2 = Flash Secondary,
829 3 = Host Download
830 */
831 uint8_t reserved1[6]; /* 3A - 3F */
832 uint16_t iscsi_major; /* 40 - 41 */
833 uint16_t iscsi_minor; /* 42 - 43 */
834 uint16_t bootload_major; /* 44 - 45 */
835 uint16_t bootload_minor; /* 46 - 47 */
836 uint16_t bootload_patch; /* 48 - 49 */
837 uint16_t bootload_build; /* 4A - 4B */
838 uint8_t reserved2[180]; /* 4C - FF */
839};
840
David Somayajuluafaf5a22006-09-19 10:28:00 -0700841struct crash_record {
842 uint16_t fw_major_version; /* 00 - 01 */
843 uint16_t fw_minor_version; /* 02 - 03 */
844 uint16_t fw_patch_version; /* 04 - 05 */
845 uint16_t fw_build_version; /* 06 - 07 */
846
847 uint8_t build_date[16]; /* 08 - 17 */
848 uint8_t build_time[16]; /* 18 - 27 */
849 uint8_t build_user[16]; /* 28 - 37 */
850 uint8_t card_serial_num[16]; /* 38 - 47 */
851
852 uint32_t time_of_crash_in_secs; /* 48 - 4B */
853 uint32_t time_of_crash_in_ms; /* 4C - 4F */
854
855 uint16_t out_RISC_sd_num_frames; /* 50 - 51 */
856 uint16_t OAP_sd_num_words; /* 52 - 53 */
857 uint16_t IAP_sd_num_frames; /* 54 - 55 */
858 uint16_t in_RISC_sd_num_words; /* 56 - 57 */
859
860 uint8_t reserved1[28]; /* 58 - 7F */
861
862 uint8_t out_RISC_reg_dump[256]; /* 80 -17F */
863 uint8_t in_RISC_reg_dump[256]; /*180 -27F */
864 uint8_t in_out_RISC_stack_dump[0]; /*280 - ??? */
865};
866
867struct conn_event_log_entry {
868#define MAX_CONN_EVENT_LOG_ENTRIES 100
869 uint32_t timestamp_sec; /* 00 - 03 seconds since boot */
870 uint32_t timestamp_ms; /* 04 - 07 milliseconds since boot */
871 uint16_t device_index; /* 08 - 09 */
872 uint16_t fw_conn_state; /* 0A - 0B */
873 uint8_t event_type; /* 0C - 0C */
874 uint8_t error_code; /* 0D - 0D */
875 uint16_t error_code_detail; /* 0E - 0F */
876 uint8_t num_consecutive_events; /* 10 - 10 */
877 uint8_t rsvd[3]; /* 11 - 13 */
878};
879
880/*************************************************************************
881 *
882 * IOCB Commands Structures and Definitions
883 *
884 *************************************************************************/
885#define IOCB_MAX_CDB_LEN 16 /* Bytes in a CBD */
886#define IOCB_MAX_SENSEDATA_LEN 32 /* Bytes of sense data */
Karen Higgins94bced32009-07-15 15:02:58 -0500887#define IOCB_MAX_EXT_SENSEDATA_LEN 60 /* Bytes of extended sense data */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700888
889/* IOCB header structure */
890struct qla4_header {
891 uint8_t entryType;
892#define ET_STATUS 0x03
893#define ET_MARKER 0x04
894#define ET_CONT_T1 0x0A
895#define ET_STATUS_CONTINUATION 0x10
896#define ET_CMND_T3 0x19
897#define ET_PASSTHRU0 0x3A
898#define ET_PASSTHRU_STATUS 0x3C
899
900 uint8_t entryStatus;
901 uint8_t systemDefined;
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500902#define SD_ISCSI_PDU 0x01
David Somayajuluafaf5a22006-09-19 10:28:00 -0700903 uint8_t entryCount;
904
905 /* SyetemDefined definition */
906};
907
908/* Generic queue entry structure*/
909struct queue_entry {
910 uint8_t data[60];
911 uint32_t signature;
912
913};
914
915/* 64 bit addressing segment counts*/
916
917#define COMMAND_SEG_A64 1
918#define CONTINUE_SEG_A64 5
919
920/* 64 bit addressing segment definition*/
921
922struct data_seg_a64 {
923 struct {
924 uint32_t addrLow;
925 uint32_t addrHigh;
926
927 } base;
928
929 uint32_t count;
930
931};
932
933/* Command Type 3 entry structure*/
934
935struct command_t3_entry {
936 struct qla4_header hdr; /* 00-03 */
937
938 uint32_t handle; /* 04-07 */
939 uint16_t target; /* 08-09 */
940 uint16_t connection_id; /* 0A-0B */
941
942 uint8_t control_flags; /* 0C */
943
944 /* data direction (bits 5-6) */
945#define CF_WRITE 0x20
946#define CF_READ 0x40
947#define CF_NO_DATA 0x00
948
949 /* task attributes (bits 2-0) */
950#define CF_HEAD_TAG 0x03
951#define CF_ORDERED_TAG 0x02
952#define CF_SIMPLE_TAG 0x01
953
954 /* STATE FLAGS FIELD IS A PLACE HOLDER. THE FW WILL SET BITS
955 * IN THIS FIELD AS THE COMMAND IS PROCESSED. WHEN THE IOCB IS
956 * CHANGED TO AN IOSB THIS FIELD WILL HAVE THE STATE FLAGS SET
957 * PROPERLY.
958 */
959 uint8_t state_flags; /* 0D */
960 uint8_t cmdRefNum; /* 0E */
961 uint8_t reserved1; /* 0F */
962 uint8_t cdb[IOCB_MAX_CDB_LEN]; /* 10-1F */
963 struct scsi_lun lun; /* FCP LUN (BE). */
964 uint32_t cmdSeqNum; /* 28-2B */
965 uint16_t timeout; /* 2C-2D */
966 uint16_t dataSegCnt; /* 2E-2F */
967 uint32_t ttlByteCnt; /* 30-33 */
968 struct data_seg_a64 dataseg[COMMAND_SEG_A64]; /* 34-3F */
969
970};
971
972
973/* Continuation Type 1 entry structure*/
974struct continuation_t1_entry {
975 struct qla4_header hdr;
976
977 struct data_seg_a64 dataseg[CONTINUE_SEG_A64];
978
979};
980
981/* Parameterize for 64 or 32 bits */
982#define COMMAND_SEG COMMAND_SEG_A64
983#define CONTINUE_SEG CONTINUE_SEG_A64
984
985#define ET_COMMAND ET_CMND_T3
986#define ET_CONTINUE ET_CONT_T1
987
988/* Marker entry structure*/
Mathieu Desnoyers1c3f0b82007-10-18 23:41:04 -0700989struct qla4_marker_entry {
David Somayajuluafaf5a22006-09-19 10:28:00 -0700990 struct qla4_header hdr; /* 00-03 */
991
992 uint32_t system_defined; /* 04-07 */
993 uint16_t target; /* 08-09 */
994 uint16_t modifier; /* 0A-0B */
David C Somayajulu9d562912008-03-19 11:23:03 -0700995#define MM_LUN_RESET 0
996#define MM_TGT_WARM_RESET 1
David Somayajuluafaf5a22006-09-19 10:28:00 -0700997
998 uint16_t flags; /* 0C-0D */
999 uint16_t reserved1; /* 0E-0F */
1000 struct scsi_lun lun; /* FCP LUN (BE). */
1001 uint64_t reserved2; /* 18-1F */
1002 uint64_t reserved3; /* 20-27 */
1003 uint64_t reserved4; /* 28-2F */
1004 uint64_t reserved5; /* 30-37 */
1005 uint64_t reserved6; /* 38-3F */
1006};
1007
1008/* Status entry structure*/
1009struct status_entry {
1010 struct qla4_header hdr; /* 00-03 */
1011
1012 uint32_t handle; /* 04-07 */
1013
1014 uint8_t scsiStatus; /* 08 */
1015#define SCSI_CHECK_CONDITION 0x02
1016
1017 uint8_t iscsiFlags; /* 09 */
1018#define ISCSI_FLAG_RESIDUAL_UNDER 0x02
1019#define ISCSI_FLAG_RESIDUAL_OVER 0x04
1020
1021 uint8_t iscsiResponse; /* 0A */
1022
1023 uint8_t completionStatus; /* 0B */
1024#define SCS_COMPLETE 0x00
1025#define SCS_INCOMPLETE 0x01
1026#define SCS_RESET_OCCURRED 0x04
1027#define SCS_ABORTED 0x05
1028#define SCS_TIMEOUT 0x06
1029#define SCS_DATA_OVERRUN 0x07
1030#define SCS_DATA_UNDERRUN 0x15
1031#define SCS_QUEUE_FULL 0x1C
1032#define SCS_DEVICE_UNAVAILABLE 0x28
1033#define SCS_DEVICE_LOGGED_OUT 0x29
1034
1035 uint8_t reserved1; /* 0C */
1036
1037 /* state_flags MUST be at the same location as state_flags in
1038 * the Command_T3/4_Entry */
1039 uint8_t state_flags; /* 0D */
1040
1041 uint16_t senseDataByteCnt; /* 0E-0F */
1042 uint32_t residualByteCnt; /* 10-13 */
1043 uint32_t bidiResidualByteCnt; /* 14-17 */
1044 uint32_t expSeqNum; /* 18-1B */
1045 uint32_t maxCmdSeqNum; /* 1C-1F */
1046 uint8_t senseData[IOCB_MAX_SENSEDATA_LEN]; /* 20-3F */
1047
1048};
1049
Karen Higgins94bced32009-07-15 15:02:58 -05001050/* Status Continuation entry */
1051struct status_cont_entry {
1052 struct qla4_header hdr; /* 00-03 */
1053 uint8_t ext_sense_data[IOCB_MAX_EXT_SENSEDATA_LEN]; /* 04-63 */
1054};
1055
David Somayajuluafaf5a22006-09-19 10:28:00 -07001056struct passthru0 {
1057 struct qla4_header hdr; /* 00-03 */
1058 uint32_t handle; /* 04-07 */
1059 uint16_t target; /* 08-09 */
Manish Rangankarb3a271a2011-07-25 13:48:53 -05001060 uint16_t connection_id; /* 0A-0B */
David Somayajuluafaf5a22006-09-19 10:28:00 -07001061#define ISNS_DEFAULT_SERVER_CONN_ID ((uint16_t)0x8000)
1062
Manish Rangankarb3a271a2011-07-25 13:48:53 -05001063 uint16_t control_flags; /* 0C-0D */
David Somayajuluafaf5a22006-09-19 10:28:00 -07001064#define PT_FLAG_ETHERNET_FRAME 0x8000
1065#define PT_FLAG_ISNS_PDU 0x8000
1066#define PT_FLAG_SEND_BUFFER 0x0200
1067#define PT_FLAG_WAIT_4_RESPONSE 0x0100
Manish Rangankarb3a271a2011-07-25 13:48:53 -05001068#define PT_FLAG_ISCSI_PDU 0x1000
David Somayajuluafaf5a22006-09-19 10:28:00 -07001069
1070 uint16_t timeout; /* 0E-0F */
1071#define PT_DEFAULT_TIMEOUT 30 /* seconds */
1072
Manish Rangankarb3a271a2011-07-25 13:48:53 -05001073 struct data_seg_a64 out_dsd; /* 10-1B */
David Somayajuluafaf5a22006-09-19 10:28:00 -07001074 uint32_t res1; /* 1C-1F */
Manish Rangankarb3a271a2011-07-25 13:48:53 -05001075 struct data_seg_a64 in_dsd; /* 20-2B */
David Somayajuluafaf5a22006-09-19 10:28:00 -07001076 uint8_t res2[20]; /* 2C-3F */
1077};
1078
1079struct passthru_status {
1080 struct qla4_header hdr; /* 00-03 */
1081 uint32_t handle; /* 04-07 */
1082 uint16_t target; /* 08-09 */
1083 uint16_t connectionID; /* 0A-0B */
1084
1085 uint8_t completionStatus; /* 0C */
1086#define PASSTHRU_STATUS_COMPLETE 0x01
1087
1088 uint8_t residualFlags; /* 0D */
1089
1090 uint16_t timeout; /* 0E-0F */
1091 uint16_t portNumber; /* 10-11 */
1092 uint8_t res1[10]; /* 12-1B */
1093 uint32_t outResidual; /* 1C-1F */
1094 uint8_t res2[12]; /* 20-2B */
1095 uint32_t inResidual; /* 2C-2F */
1096 uint8_t res4[16]; /* 30-3F */
1097};
1098
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +05301099/*
1100 * ISP queue - response queue entry definition.
1101 */
1102struct response {
1103 uint8_t data[60];
1104 uint32_t signature;
1105#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1106};
1107
Manish Rangankarb3a271a2011-07-25 13:48:53 -05001108struct ql_iscsi_stats {
1109 uint8_t reserved1[656]; /* 0000-028F */
1110 uint32_t tx_cmd_pdu; /* 0290-0293 */
1111 uint32_t tx_resp_pdu; /* 0294-0297 */
1112 uint32_t rx_cmd_pdu; /* 0298-029B */
1113 uint32_t rx_resp_pdu; /* 029C-029F */
1114
1115 uint64_t tx_data_octets; /* 02A0-02A7 */
1116 uint64_t rx_data_octets; /* 02A8-02AF */
1117
1118 uint32_t hdr_digest_err; /* 02B0–02B3 */
1119 uint32_t data_digest_err; /* 02B4–02B7 */
1120 uint32_t conn_timeout_err; /* 02B8–02BB */
1121 uint32_t framing_err; /* 02BC–02BF */
1122
1123 uint32_t tx_nopout_pdus; /* 02C0–02C3 */
1124 uint32_t tx_scsi_cmd_pdus; /* 02C4–02C7 */
1125 uint32_t tx_tmf_cmd_pdus; /* 02C8–02CB */
1126 uint32_t tx_login_cmd_pdus; /* 02CC–02CF */
1127 uint32_t tx_text_cmd_pdus; /* 02D0–02D3 */
1128 uint32_t tx_scsi_write_pdus; /* 02D4–02D7 */
1129 uint32_t tx_logout_cmd_pdus; /* 02D8–02DB */
1130 uint32_t tx_snack_req_pdus; /* 02DC–02DF */
1131
1132 uint32_t rx_nopin_pdus; /* 02E0–02E3 */
1133 uint32_t rx_scsi_resp_pdus; /* 02E4–02E7 */
1134 uint32_t rx_tmf_resp_pdus; /* 02E8–02EB */
1135 uint32_t rx_login_resp_pdus; /* 02EC–02EF */
1136 uint32_t rx_text_resp_pdus; /* 02F0–02F3 */
1137 uint32_t rx_scsi_read_pdus; /* 02F4–02F7 */
1138 uint32_t rx_logout_resp_pdus; /* 02F8–02FB */
1139
1140 uint32_t rx_r2t_pdus; /* 02FC–02FF */
1141 uint32_t rx_async_pdus; /* 0300–0303 */
1142 uint32_t rx_reject_pdus; /* 0304–0307 */
1143
1144 uint8_t reserved2[264]; /* 0x0308 - 0x040F */
1145};
1146
David Somayajuluafaf5a22006-09-19 10:28:00 -07001147#endif /* _QLA4X_FW_H */