blob: 0d94e7804c13fe105fc050008114dd333bdb0a96 [file] [log] [blame]
Chris Leech0bbd5f42006-05-23 17:35:34 -07001/*
Maciej Sosnowski211a22c2009-02-26 11:05:43 +01002 * Copyright(c) 2004 - 2009 Intel Corporation. All rights reserved.
Chris Leech0bbd5f42006-05-23 17:35:34 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
21#ifndef IOATDMA_H
22#define IOATDMA_H
23
24#include <linux/dmaengine.h>
Dan Williams584ec222009-07-28 14:32:12 -070025#include "hw.h"
Dan Williams09c8a5b2009-09-08 12:01:49 -070026#include "registers.h"
Chris Leech0bbd5f42006-05-23 17:35:34 -070027#include <linux/init.h>
28#include <linux/dmapool.h>
29#include <linux/cache.h>
David S. Miller57c651f2006-05-23 17:39:49 -070030#include <linux/pci_ids.h>
Maciej Sosnowski16a37ac2008-07-22 17:30:57 -070031#include <net/tcp.h>
Chris Leech0bbd5f42006-05-23 17:35:34 -070032
Maciej Sosnowski211a22c2009-02-26 11:05:43 +010033#define IOAT_DMA_VERSION "3.64"
Shannon Nelson5149fd02007-10-18 03:07:13 -070034
Chris Leech0bbd5f42006-05-23 17:35:34 -070035#define IOAT_LOW_COMPLETION_MASK 0xffffffc0
Shannon Nelson7bb67c12007-11-14 16:59:51 -080036#define IOAT_DMA_DCA_ANY_CPU ~0
37
Dan Williams1f27adc22009-09-08 17:29:02 -070038#define to_ioatdma_device(dev) container_of(dev, struct ioatdma_device, common)
39#define to_ioat_desc(lh) container_of(lh, struct ioat_desc_sw, node)
Dan Williamsbc3c7022009-07-28 14:33:42 -070040#define tx_to_ioat_desc(tx) container_of(tx, struct ioat_desc_sw, txd)
41#define to_dev(ioat_chan) (&(ioat_chan)->device->pdev->dev)
Dan Williams1f27adc22009-09-08 17:29:02 -070042
43#define chan_num(ch) ((int)((ch)->reg_base - (ch)->device->reg_base) / 0x80)
44
Dan Williams1f27adc22009-09-08 17:29:02 -070045/*
46 * workaround for IOAT ver.3.0 null descriptor issue
47 * (channel returns error when size is 0)
48 */
49#define NULL_DESC_BUFFER_SIZE 1
50
Chris Leech0bbd5f42006-05-23 17:35:34 -070051/**
Shannon Nelson8ab89562007-10-16 01:27:39 -070052 * struct ioatdma_device - internal representation of a IOAT device
Chris Leech0bbd5f42006-05-23 17:35:34 -070053 * @pdev: PCI-Express device
54 * @reg_base: MMIO register space base address
55 * @dma_pool: for allocating DMA descriptors
56 * @common: embedded struct dma_device
Shannon Nelson8ab89562007-10-16 01:27:39 -070057 * @version: version of ioatdma device
Shannon Nelson7bb67c12007-11-14 16:59:51 -080058 * @msix_entries: irq handlers
59 * @idx: per channel data
Dan Williamsf2427e22009-07-28 14:42:38 -070060 * @dca: direct cache access context
61 * @intr_quirk: interrupt setup quirk (for ioat_v1 devices)
Dan Williams5cbafa62009-08-26 13:01:44 -070062 * @enumerate_channels: hw version specific channel enumeration
Chris Leech0bbd5f42006-05-23 17:35:34 -070063 */
64
Shannon Nelson8ab89562007-10-16 01:27:39 -070065struct ioatdma_device {
Chris Leech0bbd5f42006-05-23 17:35:34 -070066 struct pci_dev *pdev;
Al Viro47b16532006-10-10 22:45:47 +010067 void __iomem *reg_base;
Chris Leech0bbd5f42006-05-23 17:35:34 -070068 struct pci_pool *dma_pool;
69 struct pci_pool *completion_pool;
Chris Leech0bbd5f42006-05-23 17:35:34 -070070 struct dma_device common;
Shannon Nelson8ab89562007-10-16 01:27:39 -070071 u8 version;
Shannon Nelson3e037452007-10-16 01:27:40 -070072 struct msix_entry msix_entries[4];
Dan Williamsdcbc8532009-07-28 14:44:50 -070073 struct ioat_chan_common *idx[4];
Dan Williamsf2427e22009-07-28 14:42:38 -070074 struct dca_provider *dca;
75 void (*intr_quirk)(struct ioatdma_device *device);
Dan Williams5cbafa62009-08-26 13:01:44 -070076 int (*enumerate_channels)(struct ioatdma_device *device);
Chris Leech0bbd5f42006-05-23 17:35:34 -070077};
78
Dan Williamsdcbc8532009-07-28 14:44:50 -070079struct ioat_chan_common {
Dan Williams09c8a5b2009-09-08 12:01:49 -070080 struct dma_chan common;
Al Viro47b16532006-10-10 22:45:47 +010081 void __iomem *reg_base;
Chris Leech0bbd5f42006-05-23 17:35:34 -070082 unsigned long last_completion;
Chris Leech0bbd5f42006-05-23 17:35:34 -070083 spinlock_t cleanup_lock;
Dan Williamsdcbc8532009-07-28 14:44:50 -070084 dma_cookie_t completed_cookie;
Dan Williams09c8a5b2009-09-08 12:01:49 -070085 unsigned long state;
86 #define IOAT_COMPLETION_PENDING 0
87 #define IOAT_COMPLETION_ACK 1
88 #define IOAT_RESET_PENDING 2
89 struct timer_list timer;
90 #define COMPLETION_TIMEOUT msecs_to_jiffies(100)
Dan Williamsa3092182009-09-08 12:02:01 -070091 #define IDLE_TIMEOUT msecs_to_jiffies(2000)
Dan Williams09c8a5b2009-09-08 12:01:49 -070092 #define RESET_DELAY msecs_to_jiffies(100)
Shannon Nelson8ab89562007-10-16 01:27:39 -070093 struct ioatdma_device *device;
Dan Williams4fb9b9e2009-09-08 12:01:04 -070094 dma_addr_t completion_dma;
95 u64 *completion;
Shannon Nelson3e037452007-10-16 01:27:40 -070096 struct tasklet_struct cleanup_task;
Chris Leech0bbd5f42006-05-23 17:35:34 -070097};
98
Dan Williams5cbafa62009-08-26 13:01:44 -070099
Dan Williamsdcbc8532009-07-28 14:44:50 -0700100/**
101 * struct ioat_dma_chan - internal representation of a DMA channel
102 */
103struct ioat_dma_chan {
104 struct ioat_chan_common base;
105
106 size_t xfercap; /* XFERCAP register value expanded out */
107
108 spinlock_t desc_lock;
109 struct list_head free_desc;
110 struct list_head used_desc;
111
112 int pending;
Dan Williamsdcbc8532009-07-28 14:44:50 -0700113 u16 desccount;
114};
115
116static inline struct ioat_chan_common *to_chan_common(struct dma_chan *c)
117{
118 return container_of(c, struct ioat_chan_common, common);
119}
120
121static inline struct ioat_dma_chan *to_ioat_chan(struct dma_chan *c)
122{
123 struct ioat_chan_common *chan = to_chan_common(c);
124
125 return container_of(chan, struct ioat_dma_chan, base);
126}
127
Dan Williams5cbafa62009-08-26 13:01:44 -0700128/**
129 * ioat_is_complete - poll the status of an ioat transaction
130 * @c: channel handle
131 * @cookie: transaction identifier
132 * @done: if set, updated with last completed transaction
133 * @used: if set, updated with last used transaction
134 */
135static inline enum dma_status
136ioat_is_complete(struct dma_chan *c, dma_cookie_t cookie,
137 dma_cookie_t *done, dma_cookie_t *used)
138{
139 struct ioat_chan_common *chan = to_chan_common(c);
140 dma_cookie_t last_used;
141 dma_cookie_t last_complete;
142
143 last_used = c->cookie;
144 last_complete = chan->completed_cookie;
Dan Williams5cbafa62009-08-26 13:01:44 -0700145
146 if (done)
147 *done = last_complete;
148 if (used)
149 *used = last_used;
150
151 return dma_async_is_complete(cookie, last_complete, last_used);
152}
153
Chris Leech0bbd5f42006-05-23 17:35:34 -0700154/* wrapper around hardware descriptor format + additional software fields */
155
156/**
157 * struct ioat_desc_sw - wrapper around hardware descriptor
Dan Williams2aec0482009-09-08 17:42:54 -0700158 * @hw: hardware DMA descriptor (for memcpy)
Dan Williams7405f742007-01-02 11:10:43 -0700159 * @node: this descriptor will either be on the free list,
160 * or attached to a transaction list (async_tx.tx_list)
Dan Williamsbc3c7022009-07-28 14:33:42 -0700161 * @txd: the generic software descriptor for all engines
Dan Williams6df91832009-09-08 12:00:55 -0700162 * @id: identifier for debug
Chris Leech0bbd5f42006-05-23 17:35:34 -0700163 */
Chris Leech0bbd5f42006-05-23 17:35:34 -0700164struct ioat_desc_sw {
165 struct ioat_dma_descriptor *hw;
166 struct list_head node;
Shannon Nelson7f2b2912007-10-18 03:07:14 -0700167 size_t len;
Dan Williamsbc3c7022009-07-28 14:33:42 -0700168 struct dma_async_tx_descriptor txd;
Dan Williams6df91832009-09-08 12:00:55 -0700169 #ifdef DEBUG
170 int id;
171 #endif
Chris Leech0bbd5f42006-05-23 17:35:34 -0700172};
173
Dan Williams6df91832009-09-08 12:00:55 -0700174#ifdef DEBUG
175#define set_desc_id(desc, i) ((desc)->id = (i))
176#define desc_id(desc) ((desc)->id)
177#else
178#define set_desc_id(desc, i)
179#define desc_id(desc) (0)
180#endif
181
182static inline void
183__dump_desc_dbg(struct ioat_chan_common *chan, struct ioat_dma_descriptor *hw,
184 struct dma_async_tx_descriptor *tx, int id)
185{
186 struct device *dev = to_dev(chan);
187
188 dev_dbg(dev, "desc[%d]: (%#llx->%#llx) cookie: %d flags: %#x"
189 " ctl: %#x (op: %d int_en: %d compl: %d)\n", id,
190 (unsigned long long) tx->phys,
191 (unsigned long long) hw->next, tx->cookie, tx->flags,
192 hw->ctl, hw->ctl_f.op, hw->ctl_f.int_en, hw->ctl_f.compl_write);
193}
194
195#define dump_desc_dbg(c, d) \
196 ({ if (d) __dump_desc_dbg(&c->base, d->hw, &d->txd, desc_id(d)); 0; })
197
Dan Williamsf2427e22009-07-28 14:42:38 -0700198static inline void ioat_set_tcp_copy_break(unsigned long copybreak)
Maciej Sosnowski16a37ac2008-07-22 17:30:57 -0700199{
200 #ifdef CONFIG_NET_DMA
Dan Williamsf2427e22009-07-28 14:42:38 -0700201 sysctl_tcp_dma_copybreak = copybreak;
Maciej Sosnowski16a37ac2008-07-22 17:30:57 -0700202 #endif
203}
204
Dan Williams5cbafa62009-08-26 13:01:44 -0700205static inline struct ioat_chan_common *
206ioat_chan_by_index(struct ioatdma_device *device, int index)
207{
208 return device->idx[index];
209}
210
Dan Williams09c8a5b2009-09-08 12:01:49 -0700211static inline u64 ioat_chansts(struct ioat_chan_common *chan)
212{
213 u8 ver = chan->device->version;
214 u64 status;
215 u32 status_lo;
216
217 /* We need to read the low address first as this causes the
218 * chipset to latch the upper bits for the subsequent read
219 */
220 status_lo = readl(chan->reg_base + IOAT_CHANSTS_OFFSET_LOW(ver));
221 status = readl(chan->reg_base + IOAT_CHANSTS_OFFSET_HIGH(ver));
222 status <<= 32;
223 status |= status_lo;
224
225 return status;
226}
227
228static inline void ioat_start(struct ioat_chan_common *chan)
229{
230 u8 ver = chan->device->version;
231
232 writeb(IOAT_CHANCMD_START, chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
233}
234
235static inline u64 ioat_chansts_to_addr(u64 status)
236{
237 return status & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
238}
239
240static inline u32 ioat_chanerr(struct ioat_chan_common *chan)
241{
242 return readl(chan->reg_base + IOAT_CHANERR_OFFSET);
243}
244
245static inline void ioat_suspend(struct ioat_chan_common *chan)
246{
247 u8 ver = chan->device->version;
248
249 writeb(IOAT_CHANCMD_SUSPEND, chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
250}
251
252static inline void ioat_set_chainaddr(struct ioat_dma_chan *ioat, u64 addr)
253{
254 struct ioat_chan_common *chan = &ioat->base;
255
256 writel(addr & 0x00000000FFFFFFFF,
257 chan->reg_base + IOAT1_CHAINADDR_OFFSET_LOW);
258 writel(addr >> 32,
259 chan->reg_base + IOAT1_CHAINADDR_OFFSET_HIGH);
260}
261
262static inline bool is_ioat_active(unsigned long status)
263{
264 return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_ACTIVE);
265}
266
267static inline bool is_ioat_idle(unsigned long status)
268{
269 return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_DONE);
270}
271
272static inline bool is_ioat_halted(unsigned long status)
273{
274 return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_HALTED);
275}
276
277static inline bool is_ioat_suspended(unsigned long status)
278{
279 return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_SUSPENDED);
280}
281
282/* channel was fatally programmed */
283static inline bool is_ioat_bug(unsigned long err)
284{
285 return !!(err & (IOAT_CHANERR_SRC_ADDR_ERR|IOAT_CHANERR_DEST_ADDR_ERR|
286 IOAT_CHANERR_NEXT_ADDR_ERR|IOAT_CHANERR_CONTROL_ERR|
287 IOAT_CHANERR_LENGTH_ERR));
288}
289
Dan Williams345d8522009-09-08 12:01:30 -0700290int __devinit ioat_probe(struct ioatdma_device *device);
291int __devinit ioat_register(struct ioatdma_device *device);
292int __devinit ioat1_dma_probe(struct ioatdma_device *dev, int dca);
293void __devexit ioat_dma_remove(struct ioatdma_device *device);
294struct dca_provider * __devinit ioat_dca_init(struct pci_dev *pdev,
295 void __iomem *iobase);
Dan Williams5cbafa62009-08-26 13:01:44 -0700296unsigned long ioat_get_current_completion(struct ioat_chan_common *chan);
297void ioat_init_channel(struct ioatdma_device *device,
298 struct ioat_chan_common *chan, int idx,
Dan Williams09c8a5b2009-09-08 12:01:49 -0700299 void (*timer_fn)(unsigned long),
300 void (*tasklet)(unsigned long),
301 unsigned long ioat);
Dan Williams5cbafa62009-08-26 13:01:44 -0700302void ioat_dma_unmap(struct ioat_chan_common *chan, enum dma_ctrl_flags flags,
303 size_t len, struct ioat_dma_descriptor *hw);
Dan Williams09c8a5b2009-09-08 12:01:49 -0700304bool ioat_cleanup_preamble(struct ioat_chan_common *chan,
305 unsigned long *phys_complete);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700306#endif /* IOATDMA_H */