blob: 07d976bf49314e0ce8e9939bf4db171ae5fe3124 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
Eric Anholt280b7132009-03-12 16:56:27 -070028#include "linux/string.h"
29#include "linux/bitops.h"
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "drmP.h"
31#include "drm.h"
32#include "i915_drm.h"
33#include "i915_drv.h"
34
35/** @file i915_gem_tiling.c
36 *
37 * Support for managing tiling state of buffer objects.
38 *
39 * The idea behind tiling is to increase cache hit rates by rearranging
40 * pixel data so that a group of pixel accesses are in the same cacheline.
41 * Performance improvement from doing this on the back/depth buffer are on
42 * the order of 30%.
43 *
44 * Intel architectures make this somewhat more complicated, though, by
45 * adjustments made to addressing of data when the memory is in interleaved
46 * mode (matched pairs of DIMMS) to improve memory bandwidth.
47 * For interleaved memory, the CPU sends every sequential 64 bytes
48 * to an alternate memory channel so it can get the bandwidth from both.
49 *
50 * The GPU also rearranges its accesses for increased bandwidth to interleaved
51 * memory, and it matches what the CPU does for non-tiled. However, when tiled
52 * it does it a little differently, since one walks addresses not just in the
53 * X direction but also Y. So, along with alternating channels when bit
54 * 6 of the address flips, it also alternates when other bits flip -- Bits 9
55 * (every 512 bytes, an X tile scanline) and 10 (every two X tile scanlines)
56 * are common to both the 915 and 965-class hardware.
57 *
58 * The CPU also sometimes XORs in higher bits as well, to improve
59 * bandwidth doing strided access like we do so frequently in graphics. This
60 * is called "Channel XOR Randomization" in the MCH documentation. The result
61 * is that the CPU is XORing in either bit 11 or bit 17 to bit 6 of its address
62 * decode.
63 *
64 * All of this bit 6 XORing has an effect on our memory management,
65 * as we need to make sure that the 3d driver can correctly address object
66 * contents.
67 *
68 * If we don't have interleaved memory, all tiling is safe and no swizzling is
69 * required.
70 *
71 * When bit 17 is XORed in, we simply refuse to tile at all. Bit
72 * 17 is not just a page offset, so as we page an objet out and back in,
73 * individual pages in it will have different bit 17 addresses, resulting in
74 * each 64 bytes being swapped with its neighbor!
75 *
76 * Otherwise, if interleaved, we have to tell the 3d driver what the address
77 * swizzling it needs to do is, since it's writing with the CPU to the pages
78 * (bit 6 and potentially bit 11 XORed in), and the GPU is reading from the
79 * pages (bit 6, 9, and 10 XORed in), resulting in a cumulative bit swizzling
80 * required by the CPU of XORing in bit 6, 9, 10, and potentially 11, in order
81 * to match what the GPU expects.
82 */
83
84/**
85 * Detects bit 6 swizzling of address lookup between IGD access and CPU
86 * access through main memory.
87 */
88void
89i915_gem_detect_bit_6_swizzle(struct drm_device *dev)
90{
91 drm_i915_private_t *dev_priv = dev->dev_private;
92 uint32_t swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN;
93 uint32_t swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN;
94
95 if (!IS_I9XX(dev)) {
96 /* As far as we know, the 865 doesn't have these bit 6
97 * swizzling issues.
98 */
99 swizzle_x = I915_BIT_6_SWIZZLE_NONE;
100 swizzle_y = I915_BIT_6_SWIZZLE_NONE;
Eric Anholt568d9a82009-03-12 16:27:11 -0700101 } else if (IS_MOBILE(dev)) {
Eric Anholt673a3942008-07-30 12:06:12 -0700102 uint32_t dcc;
103
Eric Anholt568d9a82009-03-12 16:27:11 -0700104 /* On mobile 9xx chipsets, channel interleave by the CPU is
105 * determined by DCC. For single-channel, neither the CPU
106 * nor the GPU do swizzling. For dual channel interleaved,
107 * the GPU's interleave is bit 9 and 10 for X tiled, and bit
108 * 9 for Y tiled. The CPU's interleave is independent, and
109 * can be based on either bit 11 (haven't seen this yet) or
110 * bit 17 (common).
Eric Anholt673a3942008-07-30 12:06:12 -0700111 */
112 dcc = I915_READ(DCC);
113 switch (dcc & DCC_ADDRESSING_MODE_MASK) {
114 case DCC_ADDRESSING_MODE_SINGLE_CHANNEL:
115 case DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC:
116 swizzle_x = I915_BIT_6_SWIZZLE_NONE;
117 swizzle_y = I915_BIT_6_SWIZZLE_NONE;
118 break;
119 case DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED:
Eric Anholt568d9a82009-03-12 16:27:11 -0700120 if (dcc & DCC_CHANNEL_XOR_DISABLE) {
121 /* This is the base swizzling by the GPU for
122 * tiled buffers.
123 */
Eric Anholt673a3942008-07-30 12:06:12 -0700124 swizzle_x = I915_BIT_6_SWIZZLE_9_10;
125 swizzle_y = I915_BIT_6_SWIZZLE_9;
Eric Anholt568d9a82009-03-12 16:27:11 -0700126 } else if ((dcc & DCC_CHANNEL_XOR_BIT_17) == 0) {
127 /* Bit 11 swizzling by the CPU in addition. */
Eric Anholt673a3942008-07-30 12:06:12 -0700128 swizzle_x = I915_BIT_6_SWIZZLE_9_10_11;
129 swizzle_y = I915_BIT_6_SWIZZLE_9_11;
130 } else {
Eric Anholt568d9a82009-03-12 16:27:11 -0700131 /* Bit 17 swizzling by the CPU in addition. */
Eric Anholt280b7132009-03-12 16:56:27 -0700132 swizzle_x = I915_BIT_6_SWIZZLE_9_10_17;
133 swizzle_y = I915_BIT_6_SWIZZLE_9_17;
Eric Anholt673a3942008-07-30 12:06:12 -0700134 }
135 break;
136 }
137 if (dcc == 0xffffffff) {
138 DRM_ERROR("Couldn't read from MCHBAR. "
139 "Disabling tiling.\n");
140 swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN;
141 swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN;
142 }
143 } else {
144 /* The 965, G33, and newer, have a very flexible memory
145 * configuration. It will enable dual-channel mode
146 * (interleaving) on as much memory as it can, and the GPU
147 * will additionally sometimes enable different bit 6
148 * swizzling for tiled objects from the CPU.
149 *
150 * Here's what I found on the G965:
151 * slot fill memory size swizzling
152 * 0A 0B 1A 1B 1-ch 2-ch
153 * 512 0 0 0 512 0 O
154 * 512 0 512 0 16 1008 X
155 * 512 0 0 512 16 1008 X
156 * 0 512 0 512 16 1008 X
157 * 1024 1024 1024 0 2048 1024 O
158 *
159 * We could probably detect this based on either the DRB
160 * matching, which was the case for the swizzling required in
161 * the table above, or from the 1-ch value being less than
162 * the minimum size of a rank.
163 */
164 if (I915_READ16(C0DRB3) != I915_READ16(C1DRB3)) {
165 swizzle_x = I915_BIT_6_SWIZZLE_NONE;
166 swizzle_y = I915_BIT_6_SWIZZLE_NONE;
167 } else {
168 swizzle_x = I915_BIT_6_SWIZZLE_9_10;
169 swizzle_y = I915_BIT_6_SWIZZLE_9;
170 }
171 }
172
Zhenyu Wang2cce0d82009-06-05 15:38:41 +0800173 /* FIXME: check with memory config on IGDNG */
174 if (IS_IGDNG(dev)) {
175 DRM_ERROR("disable tiling on IGDNG...\n");
176 swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN;
177 swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN;
178 }
179
Eric Anholt673a3942008-07-30 12:06:12 -0700180 dev_priv->mm.bit_6_swizzle_x = swizzle_x;
181 dev_priv->mm.bit_6_swizzle_y = swizzle_y;
182}
183
Jesse Barnes0f973f22009-01-26 17:10:45 -0800184
185/**
186 * Returns the size of the fence for a tiled object of the given size.
187 */
188static int
189i915_get_fence_size(struct drm_device *dev, int size)
190{
191 int i;
192 int start;
193
194 if (IS_I965G(dev)) {
195 /* The 965 can have fences at any page boundary. */
196 return ALIGN(size, 4096);
197 } else {
198 /* Align the size to a power of two greater than the smallest
199 * fence size.
200 */
201 if (IS_I9XX(dev))
202 start = 1024 * 1024;
203 else
204 start = 512 * 1024;
205
206 for (i = start; i < size; i <<= 1)
207 ;
208
209 return i;
210 }
211}
212
213/* Check pitch constriants for all chips & tiling formats */
214static bool
215i915_tiling_ok(struct drm_device *dev, int stride, int size, int tiling_mode)
216{
217 int tile_width;
218
219 /* Linear is always fine */
220 if (tiling_mode == I915_TILING_NONE)
221 return true;
222
Eric Anholte76a16d2009-05-26 17:44:56 -0700223 if (!IS_I9XX(dev) ||
224 (tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev)))
Jesse Barnes0f973f22009-01-26 17:10:45 -0800225 tile_width = 128;
226 else
227 tile_width = 512;
228
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200229 /* check maximum stride & object size */
230 if (IS_I965G(dev)) {
231 /* i965 stores the end address of the gtt mapping in the fence
232 * reg, so dont bother to check the size */
233 if (stride / 128 > I965_FENCE_MAX_PITCH_VAL)
234 return false;
235 } else if (IS_I9XX(dev)) {
Eric Anholte76a16d2009-05-26 17:44:56 -0700236 uint32_t pitch_val = ffs(stride / tile_width) - 1;
237
238 /* XXX: For Y tiling, FENCE_MAX_PITCH_VAL is actually 6 (8KB)
239 * instead of 4 (2KB) on 945s.
240 */
241 if (pitch_val > I915_FENCE_MAX_PITCH_VAL ||
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200242 size > (I830_FENCE_MAX_SIZE_VAL << 20))
243 return false;
244 } else {
Eric Anholte76a16d2009-05-26 17:44:56 -0700245 uint32_t pitch_val = ffs(stride / tile_width) - 1;
246
247 if (pitch_val > I830_FENCE_MAX_PITCH_VAL ||
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200248 size > (I830_FENCE_MAX_SIZE_VAL << 19))
249 return false;
250 }
251
Jesse Barnes0f973f22009-01-26 17:10:45 -0800252 /* 965+ just needs multiples of tile width */
253 if (IS_I965G(dev)) {
254 if (stride & (tile_width - 1))
255 return false;
256 return true;
257 }
258
259 /* Pre-965 needs power of two tile widths */
260 if (stride < tile_width)
261 return false;
262
263 if (stride & (stride - 1))
264 return false;
265
266 /* We don't handle the aperture area covered by the fence being bigger
267 * than the object size.
268 */
269 if (i915_get_fence_size(dev, size) != size)
270 return false;
271
272 return true;
273}
274
Eric Anholt673a3942008-07-30 12:06:12 -0700275/**
276 * Sets the tiling mode of an object, returning the required swizzling of
277 * bit 6 of addresses in the object.
278 */
279int
280i915_gem_set_tiling(struct drm_device *dev, void *data,
281 struct drm_file *file_priv)
282{
283 struct drm_i915_gem_set_tiling *args = data;
284 drm_i915_private_t *dev_priv = dev->dev_private;
285 struct drm_gem_object *obj;
286 struct drm_i915_gem_object *obj_priv;
287
288 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
289 if (obj == NULL)
290 return -EINVAL;
291 obj_priv = obj->driver_private;
292
Chris Wilson72daad42009-01-30 21:10:22 +0000293 if (!i915_tiling_ok(dev, args->stride, obj->size, args->tiling_mode)) {
294 drm_gem_object_unreference(obj);
Jesse Barnes0f973f22009-01-26 17:10:45 -0800295 return -EINVAL;
Chris Wilson72daad42009-01-30 21:10:22 +0000296 }
Jesse Barnes0f973f22009-01-26 17:10:45 -0800297
Eric Anholt673a3942008-07-30 12:06:12 -0700298 mutex_lock(&dev->struct_mutex);
299
300 if (args->tiling_mode == I915_TILING_NONE) {
Eric Anholt673a3942008-07-30 12:06:12 -0700301 args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
302 } else {
303 if (args->tiling_mode == I915_TILING_X)
304 args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x;
305 else
306 args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y;
Eric Anholt280b7132009-03-12 16:56:27 -0700307
308 /* Hide bit 17 swizzling from the user. This prevents old Mesa
309 * from aborting the application on sw fallbacks to bit 17,
310 * and we use the pread/pwrite bit17 paths to swizzle for it.
311 * If there was a user that was relying on the swizzle
312 * information for drm_intel_bo_map()ed reads/writes this would
313 * break it, but we don't have any of those.
314 */
315 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_17)
316 args->swizzle_mode = I915_BIT_6_SWIZZLE_9;
317 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_10_17)
318 args->swizzle_mode = I915_BIT_6_SWIZZLE_9_10;
319
Eric Anholt673a3942008-07-30 12:06:12 -0700320 /* If we can't handle the swizzling, make it untiled. */
321 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_UNKNOWN) {
322 args->tiling_mode = I915_TILING_NONE;
323 args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
324 }
325 }
Jesse Barnes0f973f22009-01-26 17:10:45 -0800326 if (args->tiling_mode != obj_priv->tiling_mode) {
327 int ret;
328
329 /* Unbind the object, as switching tiling means we're
330 * switching the cache organization due to fencing, probably.
331 */
332 ret = i915_gem_object_unbind(obj);
333 if (ret != 0) {
334 WARN(ret != -ERESTARTSYS,
335 "failed to unbind object for tiling switch");
336 args->tiling_mode = obj_priv->tiling_mode;
337 mutex_unlock(&dev->struct_mutex);
Chris Wilson72daad42009-01-30 21:10:22 +0000338 drm_gem_object_unreference(obj);
Jesse Barnes0f973f22009-01-26 17:10:45 -0800339
340 return ret;
341 }
342 obj_priv->tiling_mode = args->tiling_mode;
343 }
Jesse Barnesde151cf2008-11-12 10:03:55 -0800344 obj_priv->stride = args->stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700345
Eric Anholt673a3942008-07-30 12:06:12 -0700346 drm_gem_object_unreference(obj);
Chris Wilsond6873102009-02-08 19:07:51 +0000347 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700348
349 return 0;
350}
351
352/**
353 * Returns the current tiling mode and required bit 6 swizzling for the object.
354 */
355int
356i915_gem_get_tiling(struct drm_device *dev, void *data,
357 struct drm_file *file_priv)
358{
359 struct drm_i915_gem_get_tiling *args = data;
360 drm_i915_private_t *dev_priv = dev->dev_private;
361 struct drm_gem_object *obj;
362 struct drm_i915_gem_object *obj_priv;
363
364 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
365 if (obj == NULL)
366 return -EINVAL;
367 obj_priv = obj->driver_private;
368
369 mutex_lock(&dev->struct_mutex);
370
371 args->tiling_mode = obj_priv->tiling_mode;
372 switch (obj_priv->tiling_mode) {
373 case I915_TILING_X:
374 args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x;
375 break;
376 case I915_TILING_Y:
377 args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y;
378 break;
379 case I915_TILING_NONE:
380 args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
381 break;
382 default:
383 DRM_ERROR("unknown tiling mode\n");
384 }
385
Eric Anholt280b7132009-03-12 16:56:27 -0700386 /* Hide bit 17 from the user -- see comment in i915_gem_set_tiling */
387 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_17)
388 args->swizzle_mode = I915_BIT_6_SWIZZLE_9;
389 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_10_17)
390 args->swizzle_mode = I915_BIT_6_SWIZZLE_9_10;
391
Eric Anholt673a3942008-07-30 12:06:12 -0700392 drm_gem_object_unreference(obj);
Chris Wilsond6873102009-02-08 19:07:51 +0000393 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700394
395 return 0;
396}
Eric Anholt280b7132009-03-12 16:56:27 -0700397
398/**
399 * Swap every 64 bytes of this page around, to account for it having a new
400 * bit 17 of its physical address and therefore being interpreted differently
401 * by the GPU.
402 */
403static int
404i915_gem_swizzle_page(struct page *page)
405{
406 char *vaddr;
407 int i;
408 char temp[64];
409
410 vaddr = kmap(page);
411 if (vaddr == NULL)
412 return -ENOMEM;
413
414 for (i = 0; i < PAGE_SIZE; i += 128) {
415 memcpy(temp, &vaddr[i], 64);
416 memcpy(&vaddr[i], &vaddr[i + 64], 64);
417 memcpy(&vaddr[i + 64], temp, 64);
418 }
419
420 kunmap(page);
421
422 return 0;
423}
424
425void
426i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj)
427{
428 struct drm_device *dev = obj->dev;
429 drm_i915_private_t *dev_priv = dev->dev_private;
430 struct drm_i915_gem_object *obj_priv = obj->driver_private;
431 int page_count = obj->size >> PAGE_SHIFT;
432 int i;
433
434 if (dev_priv->mm.bit_6_swizzle_x != I915_BIT_6_SWIZZLE_9_10_17)
435 return;
436
437 if (obj_priv->bit_17 == NULL)
438 return;
439
440 for (i = 0; i < page_count; i++) {
441 char new_bit_17 = page_to_phys(obj_priv->pages[i]) >> 17;
442 if ((new_bit_17 & 0x1) !=
443 (test_bit(i, obj_priv->bit_17) != 0)) {
444 int ret = i915_gem_swizzle_page(obj_priv->pages[i]);
445 if (ret != 0) {
446 DRM_ERROR("Failed to swizzle page\n");
447 return;
448 }
449 set_page_dirty(obj_priv->pages[i]);
450 }
451 }
452}
453
454void
455i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj)
456{
457 struct drm_device *dev = obj->dev;
458 drm_i915_private_t *dev_priv = dev->dev_private;
459 struct drm_i915_gem_object *obj_priv = obj->driver_private;
460 int page_count = obj->size >> PAGE_SHIFT;
461 int i;
462
463 if (dev_priv->mm.bit_6_swizzle_x != I915_BIT_6_SWIZZLE_9_10_17)
464 return;
465
466 if (obj_priv->bit_17 == NULL) {
467 obj_priv->bit_17 = kmalloc(BITS_TO_LONGS(page_count) *
468 sizeof(long), GFP_KERNEL);
469 if (obj_priv->bit_17 == NULL) {
470 DRM_ERROR("Failed to allocate memory for bit 17 "
471 "record\n");
472 return;
473 }
474 }
475
476 for (i = 0; i < page_count; i++) {
477 if (page_to_phys(obj_priv->pages[i]) & (1 << 17))
478 __set_bit(i, obj_priv->bit_17);
479 else
480 __clear_bit(i, obj_priv->bit_17);
481 }
482}