blob: d4bd345b0a8d4ba891222f5752fe6eca56aec7b4 [file] [log] [blame]
Sascha Hauer83802222009-11-25 16:41:04 +01001/*
2 * imx-ssi.c -- ALSA Soc Audio Layer
3 *
4 * Copyright 2009 Sascha Hauer <s.hauer@pengutronix.de>
5 *
6 * This code is based on code copyrighted by Freescale,
7 * Liam Girdwood, Javier Martin and probably others.
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License as published by the
11 * Free Software Foundation; either version 2 of the License, or (at your
12 * option) any later version.
13 *
14 *
15 * The i.MX SSI core has some nasty limitations in AC97 mode. While most
16 * sane processor vendors have a FIFO per AC97 slot, the i.MX has only
17 * one FIFO which combines all valid receive slots. We cannot even select
18 * which slots we want to receive. The WM9712 with which this driver
19 * was developped with always sends GPIO status data in slot 12 which
20 * we receive in our (PCM-) data stream. The only chance we have is to
21 * manually skip this data in the FIQ handler. With sampling rates different
22 * from 48000Hz not every frame has valid receive data, so the ratio
23 * between pcm data and GPIO status data changes. Our FIQ handler is not
24 * able to handle this, hence this driver only works with 48000Hz sampling
25 * rate.
Uwe Kleine-König25d1fbf2010-07-13 11:27:58 +020026 * Reading and writing AC97 registers is another challenge. The core
Sascha Hauer83802222009-11-25 16:41:04 +010027 * provides us status bits when the read register is updated with *another*
28 * value. When we read the same register two times (and the register still
29 * contains the same value) these status bits are not set. We work
30 * around this by not polling these bits but only wait a fixed delay.
31 *
32 */
33
34#include <linux/clk.h>
35#include <linux/delay.h>
36#include <linux/device.h>
37#include <linux/dma-mapping.h>
38#include <linux/init.h>
39#include <linux/interrupt.h>
40#include <linux/module.h>
41#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090042#include <linux/slab.h>
Sascha Hauer83802222009-11-25 16:41:04 +010043
44#include <sound/core.h>
45#include <sound/initval.h>
46#include <sound/pcm.h>
47#include <sound/pcm_params.h>
48#include <sound/soc.h>
49
50#include <mach/ssi.h>
51#include <mach/hardware.h>
52
53#include "imx-ssi.h"
54
55#define SSI_SACNT_DEFAULT (SSI_SACNT_AC97EN | SSI_SACNT_FV)
56
57/*
58 * SSI Network Mode or TDM slots configuration.
59 * Should only be called when port is inactive (i.e. SSIEN = 0).
60 */
61static int imx_ssi_set_dai_tdm_slot(struct snd_soc_dai *cpu_dai,
62 unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width)
63{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000064 struct imx_ssi *ssi = snd_soc_dai_get_drvdata(cpu_dai);
Sascha Hauer83802222009-11-25 16:41:04 +010065 u32 sccr;
66
67 sccr = readl(ssi->base + SSI_STCCR);
68 sccr &= ~SSI_STCCR_DC_MASK;
69 sccr |= SSI_STCCR_DC(slots - 1);
70 writel(sccr, ssi->base + SSI_STCCR);
71
72 sccr = readl(ssi->base + SSI_SRCCR);
73 sccr &= ~SSI_STCCR_DC_MASK;
74 sccr |= SSI_STCCR_DC(slots - 1);
75 writel(sccr, ssi->base + SSI_SRCCR);
76
77 writel(tx_mask, ssi->base + SSI_STMSK);
78 writel(rx_mask, ssi->base + SSI_SRMSK);
79
80 return 0;
81}
82
83/*
84 * SSI DAI format configuration.
85 * Should only be called when port is inactive (i.e. SSIEN = 0).
Sascha Hauer83802222009-11-25 16:41:04 +010086 */
87static int imx_ssi_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
88{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000089 struct imx_ssi *ssi = snd_soc_dai_get_drvdata(cpu_dai);
Sascha Hauer83802222009-11-25 16:41:04 +010090 u32 strcr = 0, scr;
91
92 scr = readl(ssi->base + SSI_SCR) & ~(SSI_SCR_SYN | SSI_SCR_NET);
93
94 /* DAI mode */
95 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
96 case SND_SOC_DAIFMT_I2S:
97 /* data on rising edge of bclk, frame low 1clk before data */
98 strcr |= SSI_STCR_TFSI | SSI_STCR_TEFS | SSI_STCR_TXBIT0;
99 scr |= SSI_SCR_NET;
Eric Bénard0e796122010-05-27 10:58:54 +0200100 if (ssi->flags & IMX_SSI_USE_I2S_SLAVE) {
101 scr &= ~SSI_I2S_MODE_MASK;
102 scr |= SSI_SCR_I2S_MODE_SLAVE;
103 }
Sascha Hauer83802222009-11-25 16:41:04 +0100104 break;
105 case SND_SOC_DAIFMT_LEFT_J:
106 /* data on rising edge of bclk, frame high with data */
107 strcr |= SSI_STCR_TXBIT0;
108 break;
109 case SND_SOC_DAIFMT_DSP_B:
110 /* data on rising edge of bclk, frame high with data */
111 strcr |= SSI_STCR_TFSL;
112 break;
113 case SND_SOC_DAIFMT_DSP_A:
114 /* data on rising edge of bclk, frame high 1clk before data */
115 strcr |= SSI_STCR_TFSL | SSI_STCR_TEFS;
116 break;
117 }
118
119 /* DAI clock inversion */
120 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
121 case SND_SOC_DAIFMT_IB_IF:
122 strcr |= SSI_STCR_TFSI;
123 strcr &= ~SSI_STCR_TSCKP;
124 break;
125 case SND_SOC_DAIFMT_IB_NF:
126 strcr &= ~(SSI_STCR_TSCKP | SSI_STCR_TFSI);
127 break;
128 case SND_SOC_DAIFMT_NB_IF:
129 strcr |= SSI_STCR_TFSI | SSI_STCR_TSCKP;
130 break;
131 case SND_SOC_DAIFMT_NB_NF:
132 strcr &= ~SSI_STCR_TFSI;
133 strcr |= SSI_STCR_TSCKP;
134 break;
135 }
136
137 /* DAI clock master masks */
138 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
Mark Brownd08a68b2010-01-11 16:56:19 +0000139 case SND_SOC_DAIFMT_CBM_CFM:
Sascha Hauer83802222009-11-25 16:41:04 +0100140 break;
Mark Brownd08a68b2010-01-11 16:56:19 +0000141 default:
142 /* Master mode not implemented, needs handling of clocks. */
143 return -EINVAL;
Sascha Hauer83802222009-11-25 16:41:04 +0100144 }
145
146 strcr |= SSI_STCR_TFEN0;
147
Eric Bénard0e796122010-05-27 10:58:54 +0200148 if (ssi->flags & IMX_SSI_NET)
149 scr |= SSI_SCR_NET;
150 if (ssi->flags & IMX_SSI_SYN)
151 scr |= SSI_SCR_SYN;
152
Sascha Hauer83802222009-11-25 16:41:04 +0100153 writel(strcr, ssi->base + SSI_STCR);
154 writel(strcr, ssi->base + SSI_SRCR);
155 writel(scr, ssi->base + SSI_SCR);
156
157 return 0;
158}
159
160/*
161 * SSI system clock configuration.
162 * Should only be called when port is inactive (i.e. SSIEN = 0).
163 */
164static int imx_ssi_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
165 int clk_id, unsigned int freq, int dir)
166{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000167 struct imx_ssi *ssi = snd_soc_dai_get_drvdata(cpu_dai);
Sascha Hauer83802222009-11-25 16:41:04 +0100168 u32 scr;
169
170 scr = readl(ssi->base + SSI_SCR);
171
172 switch (clk_id) {
173 case IMX_SSP_SYS_CLK:
174 if (dir == SND_SOC_CLOCK_OUT)
175 scr |= SSI_SCR_SYS_CLK_EN;
176 else
177 scr &= ~SSI_SCR_SYS_CLK_EN;
178 break;
179 default:
180 return -EINVAL;
181 }
182
183 writel(scr, ssi->base + SSI_SCR);
184
185 return 0;
186}
187
188/*
189 * SSI Clock dividers
190 * Should only be called when port is inactive (i.e. SSIEN = 0).
191 */
192static int imx_ssi_set_dai_clkdiv(struct snd_soc_dai *cpu_dai,
193 int div_id, int div)
194{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000195 struct imx_ssi *ssi = snd_soc_dai_get_drvdata(cpu_dai);
Sascha Hauer83802222009-11-25 16:41:04 +0100196 u32 stccr, srccr;
197
198 stccr = readl(ssi->base + SSI_STCCR);
199 srccr = readl(ssi->base + SSI_SRCCR);
200
201 switch (div_id) {
202 case IMX_SSI_TX_DIV_2:
203 stccr &= ~SSI_STCCR_DIV2;
204 stccr |= div;
205 break;
206 case IMX_SSI_TX_DIV_PSR:
207 stccr &= ~SSI_STCCR_PSR;
208 stccr |= div;
209 break;
210 case IMX_SSI_TX_DIV_PM:
211 stccr &= ~0xff;
212 stccr |= SSI_STCCR_PM(div);
213 break;
214 case IMX_SSI_RX_DIV_2:
215 stccr &= ~SSI_STCCR_DIV2;
216 stccr |= div;
217 break;
218 case IMX_SSI_RX_DIV_PSR:
219 stccr &= ~SSI_STCCR_PSR;
220 stccr |= div;
221 break;
222 case IMX_SSI_RX_DIV_PM:
223 stccr &= ~0xff;
224 stccr |= SSI_STCCR_PM(div);
225 break;
226 default:
227 return -EINVAL;
228 }
229
230 writel(stccr, ssi->base + SSI_STCCR);
231 writel(srccr, ssi->base + SSI_SRCCR);
232
233 return 0;
234}
235
236/*
237 * Should only be called when port is inactive (i.e. SSIEN = 0),
238 * although can be called multiple times by upper layers.
239 */
240static int imx_ssi_hw_params(struct snd_pcm_substream *substream,
241 struct snd_pcm_hw_params *params,
242 struct snd_soc_dai *cpu_dai)
243{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000244 struct imx_ssi *ssi = snd_soc_dai_get_drvdata(cpu_dai);
Daniel Mack5f712b22010-03-22 10:11:15 +0100245 struct imx_pcm_dma_params *dma_data;
Sascha Hauer83802222009-11-25 16:41:04 +0100246 u32 reg, sccr;
247
248 /* Tx/Rx config */
249 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
250 reg = SSI_STCCR;
Daniel Mack5f712b22010-03-22 10:11:15 +0100251 dma_data = &ssi->dma_params_tx;
Sascha Hauer83802222009-11-25 16:41:04 +0100252 } else {
253 reg = SSI_SRCCR;
Daniel Mack5f712b22010-03-22 10:11:15 +0100254 dma_data = &ssi->dma_params_rx;
Sascha Hauer83802222009-11-25 16:41:04 +0100255 }
256
Sascha Hauer70bf0432010-08-23 08:54:02 +0200257 if (ssi->flags & IMX_SSI_SYN)
258 reg = SSI_STCCR;
259
Daniel Mack5f712b22010-03-22 10:11:15 +0100260 snd_soc_dai_set_dma_data(cpu_dai, substream, dma_data);
261
Sascha Hauer83802222009-11-25 16:41:04 +0100262 sccr = readl(ssi->base + reg) & ~SSI_STCCR_WL_MASK;
263
264 /* DAI data (word) size */
265 switch (params_format(params)) {
266 case SNDRV_PCM_FORMAT_S16_LE:
267 sccr |= SSI_SRCCR_WL(16);
268 break;
269 case SNDRV_PCM_FORMAT_S20_3LE:
270 sccr |= SSI_SRCCR_WL(20);
271 break;
272 case SNDRV_PCM_FORMAT_S24_LE:
273 sccr |= SSI_SRCCR_WL(24);
274 break;
275 }
276
277 writel(sccr, ssi->base + reg);
278
279 return 0;
280}
281
282static int imx_ssi_trigger(struct snd_pcm_substream *substream, int cmd,
283 struct snd_soc_dai *dai)
284{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000285 struct imx_ssi *ssi = snd_soc_dai_get_drvdata(dai);
Sascha Hauer83802222009-11-25 16:41:04 +0100286 unsigned int sier_bits, sier;
287 unsigned int scr;
288
289 scr = readl(ssi->base + SSI_SCR);
290 sier = readl(ssi->base + SSI_SIER);
291
292 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
293 if (ssi->flags & IMX_SSI_DMA)
294 sier_bits = SSI_SIER_TDMAE;
295 else
296 sier_bits = SSI_SIER_TIE | SSI_SIER_TFE0_EN;
297 } else {
298 if (ssi->flags & IMX_SSI_DMA)
299 sier_bits = SSI_SIER_RDMAE;
300 else
301 sier_bits = SSI_SIER_RIE | SSI_SIER_RFF0_EN;
302 }
303
304 switch (cmd) {
305 case SNDRV_PCM_TRIGGER_START:
306 case SNDRV_PCM_TRIGGER_RESUME:
307 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
308 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
309 scr |= SSI_SCR_TE;
310 else
311 scr |= SSI_SCR_RE;
312 sier |= sier_bits;
313
314 if (++ssi->enabled == 1)
315 scr |= SSI_SCR_SSIEN;
316
317 break;
318
319 case SNDRV_PCM_TRIGGER_STOP:
320 case SNDRV_PCM_TRIGGER_SUSPEND:
321 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
322 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
323 scr &= ~SSI_SCR_TE;
324 else
325 scr &= ~SSI_SCR_RE;
326 sier &= ~sier_bits;
327
328 if (--ssi->enabled == 0)
329 scr &= ~SSI_SCR_SSIEN;
330
331 break;
332 default:
333 return -EINVAL;
334 }
335
336 if (!(ssi->flags & IMX_SSI_USE_AC97))
337 /* rx/tx are always enabled to access ac97 registers */
338 writel(scr, ssi->base + SSI_SCR);
339
340 writel(sier, ssi->base + SSI_SIER);
341
342 return 0;
343}
344
345static struct snd_soc_dai_ops imx_ssi_pcm_dai_ops = {
346 .hw_params = imx_ssi_hw_params,
347 .set_fmt = imx_ssi_set_dai_fmt,
348 .set_clkdiv = imx_ssi_set_dai_clkdiv,
349 .set_sysclk = imx_ssi_set_dai_sysclk,
350 .set_tdm_slot = imx_ssi_set_dai_tdm_slot,
351 .trigger = imx_ssi_trigger,
352};
353
Sascha Hauer83802222009-11-25 16:41:04 +0100354int snd_imx_pcm_mmap(struct snd_pcm_substream *substream,
355 struct vm_area_struct *vma)
356{
357 struct snd_pcm_runtime *runtime = substream->runtime;
358 int ret;
359
360 ret = dma_mmap_coherent(NULL, vma, runtime->dma_area,
361 runtime->dma_addr, runtime->dma_bytes);
362
363 pr_debug("%s: ret: %d %p 0x%08x 0x%08x\n", __func__, ret,
364 runtime->dma_area,
365 runtime->dma_addr,
366 runtime->dma_bytes);
367 return ret;
368}
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000369EXPORT_SYMBOL_GPL(snd_imx_pcm_mmap);
Sascha Hauer83802222009-11-25 16:41:04 +0100370
371static int imx_pcm_preallocate_dma_buffer(struct snd_pcm *pcm, int stream)
372{
373 struct snd_pcm_substream *substream = pcm->streams[stream].substream;
374 struct snd_dma_buffer *buf = &substream->dma_buffer;
375 size_t size = IMX_SSI_DMABUF_SIZE;
376
377 buf->dev.type = SNDRV_DMA_TYPE_DEV;
378 buf->dev.dev = pcm->card->dev;
379 buf->private_data = NULL;
380 buf->area = dma_alloc_writecombine(pcm->card->dev, size,
381 &buf->addr, GFP_KERNEL);
382 if (!buf->area)
383 return -ENOMEM;
384 buf->bytes = size;
385
386 return 0;
387}
388
389static u64 imx_pcm_dmamask = DMA_BIT_MASK(32);
390
391int imx_pcm_new(struct snd_card *card, struct snd_soc_dai *dai,
392 struct snd_pcm *pcm)
393{
394
395 int ret = 0;
396
397 if (!card->dev->dma_mask)
398 card->dev->dma_mask = &imx_pcm_dmamask;
399 if (!card->dev->coherent_dma_mask)
400 card->dev->coherent_dma_mask = DMA_BIT_MASK(32);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000401 if (dai->driver->playback.channels_min) {
Sascha Hauer83802222009-11-25 16:41:04 +0100402 ret = imx_pcm_preallocate_dma_buffer(pcm,
403 SNDRV_PCM_STREAM_PLAYBACK);
404 if (ret)
405 goto out;
406 }
407
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000408 if (dai->driver->capture.channels_min) {
Sascha Hauer83802222009-11-25 16:41:04 +0100409 ret = imx_pcm_preallocate_dma_buffer(pcm,
410 SNDRV_PCM_STREAM_CAPTURE);
411 if (ret)
412 goto out;
413 }
414
415out:
416 return ret;
417}
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000418EXPORT_SYMBOL_GPL(imx_pcm_new);
Sascha Hauer83802222009-11-25 16:41:04 +0100419
420void imx_pcm_free(struct snd_pcm *pcm)
421{
422 struct snd_pcm_substream *substream;
423 struct snd_dma_buffer *buf;
424 int stream;
425
426 for (stream = 0; stream < 2; stream++) {
427 substream = pcm->streams[stream].substream;
428 if (!substream)
429 continue;
430
431 buf = &substream->dma_buffer;
432 if (!buf->area)
433 continue;
434
435 dma_free_writecombine(pcm->card->dev, buf->bytes,
436 buf->area, buf->addr);
437 buf->area = NULL;
438 }
439}
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000440EXPORT_SYMBOL_GPL(imx_pcm_free);
Sascha Hauer83802222009-11-25 16:41:04 +0100441
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000442static struct snd_soc_dai_driver imx_ssi_dai = {
443 .playback = {
444 .channels_min = 2,
445 .channels_max = 2,
446 .rates = SNDRV_PCM_RATE_8000_96000,
447 .formats = SNDRV_PCM_FMTBIT_S16_LE,
448 },
449 .capture = {
450 .channels_min = 2,
451 .channels_max = 2,
452 .rates = SNDRV_PCM_RATE_8000_96000,
453 .formats = SNDRV_PCM_FMTBIT_S16_LE,
454 },
455 .ops = &imx_ssi_pcm_dai_ops,
Sascha Hauer83802222009-11-25 16:41:04 +0100456};
Sascha Hauer83802222009-11-25 16:41:04 +0100457
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000458static int imx_ssi_dai_probe(struct snd_soc_dai *dai)
459{
460 struct imx_ssi *ssi = dev_get_drvdata(dai->dev);
461 uint32_t val;
462
463 snd_soc_dai_set_drvdata(dai, ssi);
464
465 val = SSI_SFCSR_TFWM0(ssi->dma_params_tx.burstsize) |
466 SSI_SFCSR_RFWM0(ssi->dma_params_rx.burstsize);
467 writel(val, ssi->base + SSI_SFCSR);
468
469 return 0;
470}
471
472static struct snd_soc_dai_driver imx_ac97_dai = {
473 .probe = imx_ssi_dai_probe,
Sascha Hauer83802222009-11-25 16:41:04 +0100474 .ac97_control = 1,
475 .playback = {
476 .stream_name = "AC97 Playback",
477 .channels_min = 2,
478 .channels_max = 2,
479 .rates = SNDRV_PCM_RATE_48000,
480 .formats = SNDRV_PCM_FMTBIT_S16_LE,
481 },
482 .capture = {
483 .stream_name = "AC97 Capture",
484 .channels_min = 2,
485 .channels_max = 2,
486 .rates = SNDRV_PCM_RATE_48000,
487 .formats = SNDRV_PCM_FMTBIT_S16_LE,
488 },
489 .ops = &imx_ssi_pcm_dai_ops,
490};
491
492static void setup_channel_to_ac97(struct imx_ssi *imx_ssi)
493{
494 void __iomem *base = imx_ssi->base;
495
496 writel(0x0, base + SSI_SCR);
497 writel(0x0, base + SSI_STCR);
498 writel(0x0, base + SSI_SRCR);
499
500 writel(SSI_SCR_SYN | SSI_SCR_NET, base + SSI_SCR);
501
502 writel(SSI_SFCSR_RFWM0(8) |
503 SSI_SFCSR_TFWM0(8) |
504 SSI_SFCSR_RFWM1(8) |
505 SSI_SFCSR_TFWM1(8), base + SSI_SFCSR);
506
507 writel(SSI_STCCR_WL(16) | SSI_STCCR_DC(12), base + SSI_STCCR);
508 writel(SSI_STCCR_WL(16) | SSI_STCCR_DC(12), base + SSI_SRCCR);
509
510 writel(SSI_SCR_SYN | SSI_SCR_NET | SSI_SCR_SSIEN, base + SSI_SCR);
511 writel(SSI_SOR_WAIT(3), base + SSI_SOR);
512
513 writel(SSI_SCR_SYN | SSI_SCR_NET | SSI_SCR_SSIEN |
514 SSI_SCR_TE | SSI_SCR_RE,
515 base + SSI_SCR);
516
517 writel(SSI_SACNT_DEFAULT, base + SSI_SACNT);
518 writel(0xff, base + SSI_SACCDIS);
519 writel(0x300, base + SSI_SACCEN);
520}
521
522static struct imx_ssi *ac97_ssi;
523
524static void imx_ssi_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
525 unsigned short val)
526{
527 struct imx_ssi *imx_ssi = ac97_ssi;
528 void __iomem *base = imx_ssi->base;
529 unsigned int lreg;
530 unsigned int lval;
531
532 if (reg > 0x7f)
533 return;
534
535 pr_debug("%s: 0x%02x 0x%04x\n", __func__, reg, val);
536
537 lreg = reg << 12;
538 writel(lreg, base + SSI_SACADD);
539
540 lval = val << 4;
541 writel(lval , base + SSI_SACDAT);
542
543 writel(SSI_SACNT_DEFAULT | SSI_SACNT_WR, base + SSI_SACNT);
544 udelay(100);
545}
546
547static unsigned short imx_ssi_ac97_read(struct snd_ac97 *ac97,
548 unsigned short reg)
549{
550 struct imx_ssi *imx_ssi = ac97_ssi;
551 void __iomem *base = imx_ssi->base;
552
553 unsigned short val = -1;
554 unsigned int lreg;
555
556 lreg = (reg & 0x7f) << 12 ;
557 writel(lreg, base + SSI_SACADD);
558 writel(SSI_SACNT_DEFAULT | SSI_SACNT_RD, base + SSI_SACNT);
559
560 udelay(100);
561
562 val = (readl(base + SSI_SACDAT) >> 4) & 0xffff;
563
564 pr_debug("%s: 0x%02x 0x%04x\n", __func__, reg, val);
565
566 return val;
567}
568
569static void imx_ssi_ac97_reset(struct snd_ac97 *ac97)
570{
571 struct imx_ssi *imx_ssi = ac97_ssi;
572
573 if (imx_ssi->ac97_reset)
574 imx_ssi->ac97_reset(ac97);
575}
576
577static void imx_ssi_ac97_warm_reset(struct snd_ac97 *ac97)
578{
579 struct imx_ssi *imx_ssi = ac97_ssi;
580
581 if (imx_ssi->ac97_warm_reset)
582 imx_ssi->ac97_warm_reset(ac97);
583}
584
585struct snd_ac97_bus_ops soc_ac97_ops = {
586 .read = imx_ssi_ac97_read,
587 .write = imx_ssi_ac97_write,
588 .reset = imx_ssi_ac97_reset,
589 .warm_reset = imx_ssi_ac97_warm_reset
590};
591EXPORT_SYMBOL_GPL(soc_ac97_ops);
592
Sascha Hauer83802222009-11-25 16:41:04 +0100593static int imx_ssi_probe(struct platform_device *pdev)
594{
595 struct resource *res;
596 struct imx_ssi *ssi;
597 struct imx_ssi_platform_data *pdata = pdev->dev.platform_data;
Sascha Hauer83802222009-11-25 16:41:04 +0100598 int ret = 0;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000599 struct snd_soc_dai_driver *dai;
Sascha Hauer83802222009-11-25 16:41:04 +0100600
601 ssi = kzalloc(sizeof(*ssi), GFP_KERNEL);
602 if (!ssi)
603 return -ENOMEM;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000604 dev_set_drvdata(&pdev->dev, ssi);
Sascha Hauer83802222009-11-25 16:41:04 +0100605
606 if (pdata) {
607 ssi->ac97_reset = pdata->ac97_reset;
608 ssi->ac97_warm_reset = pdata->ac97_warm_reset;
609 ssi->flags = pdata->flags;
610 }
611
Sascha Hauer83802222009-11-25 16:41:04 +0100612 ssi->irq = platform_get_irq(pdev, 0);
613
614 ssi->clk = clk_get(&pdev->dev, NULL);
615 if (IS_ERR(ssi->clk)) {
616 ret = PTR_ERR(ssi->clk);
617 dev_err(&pdev->dev, "Cannot get the clock: %d\n",
618 ret);
619 goto failed_clk;
620 }
621 clk_enable(ssi->clk);
622
623 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
624 if (!res) {
625 ret = -ENODEV;
626 goto failed_get_resource;
627 }
628
629 if (!request_mem_region(res->start, resource_size(res), DRV_NAME)) {
630 dev_err(&pdev->dev, "request_mem_region failed\n");
631 ret = -EBUSY;
632 goto failed_get_resource;
633 }
634
635 ssi->base = ioremap(res->start, resource_size(res));
636 if (!ssi->base) {
637 dev_err(&pdev->dev, "ioremap failed\n");
638 ret = -ENODEV;
639 goto failed_ioremap;
640 }
641
642 if (ssi->flags & IMX_SSI_USE_AC97) {
643 if (ac97_ssi) {
644 ret = -EBUSY;
645 goto failed_ac97;
646 }
647 ac97_ssi = ssi;
648 setup_channel_to_ac97(ssi);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000649 dai = &imx_ac97_dai;
Sascha Hauer83802222009-11-25 16:41:04 +0100650 } else
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000651 dai = &imx_ssi_dai;
Sascha Hauer83802222009-11-25 16:41:04 +0100652
653 writel(0x0, ssi->base + SSI_SIER);
654
655 ssi->dma_params_rx.dma_addr = res->start + SSI_SRX0;
656 ssi->dma_params_tx.dma_addr = res->start + SSI_STX0;
657
658 res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx0");
659 if (res)
660 ssi->dma_params_tx.dma = res->start;
661
662 res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx0");
663 if (res)
664 ssi->dma_params_rx.dma = res->start;
665
Sascha Hauer83802222009-11-25 16:41:04 +0100666 if ((cpu_is_mx27() || cpu_is_mx21()) &&
Sascha Hauer206b60e2010-04-08 11:31:24 +0200667 !(ssi->flags & IMX_SSI_USE_AC97) &&
668 (ssi->flags & IMX_SSI_DMA)) {
Sascha Hauer83802222009-11-25 16:41:04 +0100669 ssi->flags |= IMX_SSI_DMA;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000670 }
Sascha Hauer83802222009-11-25 16:41:04 +0100671
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000672 platform_set_drvdata(pdev, ssi);
Sascha Hauer83802222009-11-25 16:41:04 +0100673
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000674 ret = snd_soc_register_dai(&pdev->dev, dai);
Sascha Hauer83802222009-11-25 16:41:04 +0100675 if (ret) {
676 dev_err(&pdev->dev, "register DAI failed\n");
677 goto failed_register;
678 }
679
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000680 ssi->soc_platform_pdev = platform_device_alloc("imx-fiq-pcm-audio", pdev->id);
681 if (!ssi->soc_platform_pdev)
682 goto failed_pdev_alloc;
683 platform_set_drvdata(ssi->soc_platform_pdev, ssi);
684 ret = platform_device_add(ssi->soc_platform_pdev);
685 if (ret) {
686 dev_err(&pdev->dev, "failed to add platform device\n");
687 goto failed_pdev_add;
688 }
Sascha Hauer83802222009-11-25 16:41:04 +0100689
690 return 0;
691
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000692failed_pdev_add:
693 platform_device_put(ssi->soc_platform_pdev);
694failed_pdev_alloc:
695 snd_soc_unregister_dai(&pdev->dev);
Sascha Hauer83802222009-11-25 16:41:04 +0100696failed_register:
697failed_ac97:
698 iounmap(ssi->base);
699failed_ioremap:
700 release_mem_region(res->start, resource_size(res));
701failed_get_resource:
702 clk_disable(ssi->clk);
703 clk_put(ssi->clk);
704failed_clk:
705 kfree(ssi);
706
707 return ret;
708}
709
710static int __devexit imx_ssi_remove(struct platform_device *pdev)
711{
712 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
713 struct imx_ssi *ssi = platform_get_drvdata(pdev);
714
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000715 platform_device_del(ssi->soc_platform_pdev);
716 platform_device_put(ssi->soc_platform_pdev);
717
718 snd_soc_unregister_dai(&pdev->dev);
Sascha Hauer83802222009-11-25 16:41:04 +0100719
720 if (ssi->flags & IMX_SSI_USE_AC97)
721 ac97_ssi = NULL;
722
Sascha Hauer83802222009-11-25 16:41:04 +0100723 iounmap(ssi->base);
724 release_mem_region(res->start, resource_size(res));
725 clk_disable(ssi->clk);
726 clk_put(ssi->clk);
727 kfree(ssi);
728
729 return 0;
730}
731
732static struct platform_driver imx_ssi_driver = {
733 .probe = imx_ssi_probe,
734 .remove = __devexit_p(imx_ssi_remove),
735
736 .driver = {
Mark Brown205d2312010-09-30 13:46:14 -0700737 .name = "imx-ssi",
Sascha Hauer83802222009-11-25 16:41:04 +0100738 .owner = THIS_MODULE,
739 },
740};
741
742static int __init imx_ssi_init(void)
743{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000744 return platform_driver_register(&imx_ssi_driver);
Sascha Hauer83802222009-11-25 16:41:04 +0100745}
746
747static void __exit imx_ssi_exit(void)
748{
749 platform_driver_unregister(&imx_ssi_driver);
Sascha Hauer83802222009-11-25 16:41:04 +0100750}
751
752module_init(imx_ssi_init);
753module_exit(imx_ssi_exit);
754
755/* Module information */
756MODULE_AUTHOR("Sascha Hauer, <s.hauer@pengutronix.de>");
757MODULE_DESCRIPTION("i.MX I2S/ac97 SoC Interface");
758MODULE_LICENSE("GPL");
759