blob: ade70056cbd63a3aa05cd8341f500c8ef9023d0a [file] [log] [blame]
Marc Zyngier1a89dd92013-01-21 19:36:12 -05001/*
2 * Copyright (C) 2012 ARM Ltd.
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
17 */
18
19#ifndef __ASM_ARM_KVM_VGIC_H
20#define __ASM_ARM_KVM_VGIC_H
21
Marc Zyngierb47ef922013-01-21 19:36:14 -050022#include <linux/kernel.h>
23#include <linux/kvm.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -050024#include <linux/irqreturn.h>
25#include <linux/spinlock.h>
26#include <linux/types.h>
Andre Przywara6777f772015-03-26 14:39:34 +000027#include <kvm/iodev.h>
Julien Grall503a6282016-04-11 16:32:59 +010028#include <linux/irqchip/arm-gic-common.h>
Marc Zyngier1a89dd92013-01-21 19:36:12 -050029
Marc Zyngier5fb66da2014-07-08 12:09:05 +010030#define VGIC_NR_IRQS_LEGACY 256
Marc Zyngierb47ef922013-01-21 19:36:14 -050031#define VGIC_NR_SGIS 16
32#define VGIC_NR_PPIS 16
33#define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
Marc Zyngier8f186d52014-02-04 18:13:03 +000034
35#define VGIC_V2_MAX_LRS (1 << 6)
Marc Zyngierb2fb1c02013-07-12 15:15:23 +010036#define VGIC_V3_MAX_LRS 16
Marc Zyngierc3c91832014-07-08 12:09:04 +010037#define VGIC_MAX_IRQS 1024
Andre Przywara3caa2d82014-06-02 16:26:01 +020038#define VGIC_V2_MAX_CPUS 8
Ming Leief748912015-09-02 14:31:21 +080039#define VGIC_V3_MAX_CPUS 255
Marc Zyngierb47ef922013-01-21 19:36:14 -050040
Marc Zyngier5fb66da2014-07-08 12:09:05 +010041#if (VGIC_NR_IRQS_LEGACY & 31)
Marc Zyngierb47ef922013-01-21 19:36:14 -050042#error "VGIC_NR_IRQS must be a multiple of 32"
43#endif
44
Marc Zyngier5fb66da2014-07-08 12:09:05 +010045#if (VGIC_NR_IRQS_LEGACY > VGIC_MAX_IRQS)
Marc Zyngierb47ef922013-01-21 19:36:14 -050046#error "VGIC_NR_IRQS must be <= 1024"
47#endif
48
49/*
50 * The GIC distributor registers describing interrupts have two parts:
51 * - 32 per-CPU interrupts (SGI + PPI)
52 * - a bunch of shared interrupts (SPI)
53 */
54struct vgic_bitmap {
Marc Zyngierc1bfb572014-07-08 12:09:01 +010055 /*
56 * - One UL per VCPU for private interrupts (assumes UL is at
57 * least 32 bits)
58 * - As many UL as necessary for shared interrupts.
59 *
60 * The private interrupts are accessed via the "private"
61 * field, one UL per vcpu (the state for vcpu n is in
62 * private[n]). The shared interrupts are accessed via the
63 * "shared" pointer (IRQn state is at bit n-32 in the bitmap).
64 */
65 unsigned long *private;
66 unsigned long *shared;
Marc Zyngierb47ef922013-01-21 19:36:14 -050067};
68
69struct vgic_bytemap {
Marc Zyngierc1bfb572014-07-08 12:09:01 +010070 /*
71 * - 8 u32 per VCPU for private interrupts
72 * - As many u32 as necessary for shared interrupts.
73 *
74 * The private interrupts are accessed via the "private"
75 * field, (the state for vcpu n is in private[n*8] to
76 * private[n*8 + 7]). The shared interrupts are accessed via
77 * the "shared" pointer (IRQn state is at byte (n-32)%4 of the
78 * shared[(n-32)/4] word).
79 */
80 u32 *private;
81 u32 *shared;
Marc Zyngierb47ef922013-01-21 19:36:14 -050082};
83
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010084struct kvm_vcpu;
85
Marc Zyngier1a9b1302013-06-21 11:57:56 +010086enum vgic_type {
87 VGIC_V2, /* Good ol' GICv2 */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +010088 VGIC_V3, /* New fancy GICv3 */
Marc Zyngier1a9b1302013-06-21 11:57:56 +010089};
90
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010091#define LR_STATE_PENDING (1 << 0)
92#define LR_STATE_ACTIVE (1 << 1)
93#define LR_STATE_MASK (3 << 0)
94#define LR_EOI_INT (1 << 2)
Marc Zyngier32d2d802015-06-08 15:21:32 +010095#define LR_HW (1 << 3)
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010096
97struct vgic_lr {
Marc Zyngier32d2d802015-06-08 15:21:32 +010098 unsigned irq:10;
99 union {
100 unsigned hwirq:10;
101 unsigned source:3;
102 };
103 unsigned state:4;
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100104};
105
Marc Zyngierbeee38b2014-02-04 17:48:10 +0000106struct vgic_vmcr {
107 u32 ctlr;
108 u32 abpr;
109 u32 bpr;
110 u32 pmr;
111};
112
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100113struct vgic_ops {
114 struct vgic_lr (*get_lr)(const struct kvm_vcpu *, int);
115 void (*set_lr)(struct kvm_vcpu *, int, struct vgic_lr);
Marc Zyngier69bb2c92013-06-04 10:29:39 +0100116 u64 (*get_elrsr)(const struct kvm_vcpu *vcpu);
Marc Zyngier8d6a0312013-06-04 10:33:43 +0100117 u64 (*get_eisr)(const struct kvm_vcpu *vcpu);
Christoffer Dallae705932015-03-13 17:02:56 +0000118 void (*clear_eisr)(struct kvm_vcpu *vcpu);
Marc Zyngier495dd852013-06-04 11:02:10 +0100119 u32 (*get_interrupt_status)(const struct kvm_vcpu *vcpu);
Marc Zyngier909d9b52013-06-04 11:24:17 +0100120 void (*enable_underflow)(struct kvm_vcpu *vcpu);
121 void (*disable_underflow)(struct kvm_vcpu *vcpu);
Marc Zyngierbeee38b2014-02-04 17:48:10 +0000122 void (*get_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
123 void (*set_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
Marc Zyngierda8dafd12013-06-04 11:36:38 +0100124 void (*enable)(struct kvm_vcpu *vcpu);
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100125};
126
Marc Zyngierca85f622013-06-18 19:17:28 +0100127struct vgic_params {
Marc Zyngier1a9b1302013-06-21 11:57:56 +0100128 /* vgic type */
129 enum vgic_type type;
Marc Zyngierca85f622013-06-18 19:17:28 +0100130 /* Physical address of vgic virtual cpu interface */
131 phys_addr_t vcpu_base;
132 /* Number of list registers */
133 u32 nr_lr;
134 /* Interrupt number */
135 unsigned int maint_irq;
136 /* Virtual control interface base address */
137 void __iomem *vctrl_base;
Andre Przywara3caa2d82014-06-02 16:26:01 +0200138 int max_gic_vcpus;
Andre Przywarab5d84ff2014-06-03 10:26:03 +0200139 /* Only needed for the legacy KVM_CREATE_IRQCHIP */
140 bool can_emulate_gicv2;
Marc Zyngierca85f622013-06-18 19:17:28 +0100141};
142
Andre Przywarab26e5fd2014-06-02 16:19:12 +0200143struct vgic_vm_ops {
Andre Przywarab26e5fd2014-06-02 16:19:12 +0200144 bool (*queue_sgi)(struct kvm_vcpu *, int irq);
145 void (*add_sgi_source)(struct kvm_vcpu *, int irq, int source);
146 int (*init_model)(struct kvm *);
147 int (*map_resources)(struct kvm *, const struct vgic_params *);
148};
149
Andre Przywara6777f772015-03-26 14:39:34 +0000150struct vgic_io_device {
151 gpa_t addr;
152 int len;
153 const struct vgic_io_range *reg_ranges;
154 struct kvm_vcpu *redist_vcpu;
155 struct kvm_io_device dev;
156};
157
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100158struct irq_phys_map {
159 u32 virt_irq;
160 u32 phys_irq;
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100161};
162
163struct irq_phys_map_entry {
164 struct list_head entry;
165 struct rcu_head rcu;
166 struct irq_phys_map map;
167};
168
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500169struct vgic_dist {
Marc Zyngierb47ef922013-01-21 19:36:14 -0500170 spinlock_t lock;
Marc Zyngierf982cf42014-05-15 10:03:25 +0100171 bool in_kernel;
Marc Zyngier01ac5e32013-01-21 19:36:16 -0500172 bool ready;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500173
Andre Przywara598921362014-06-03 09:33:10 +0200174 /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
175 u32 vgic_model;
176
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100177 int nr_cpus;
178 int nr_irqs;
179
Marc Zyngierb47ef922013-01-21 19:36:14 -0500180 /* Virtual control interface mapping */
181 void __iomem *vctrl_base;
182
Christoffer Dall330690c2013-01-21 19:36:13 -0500183 /* Distributor and vcpu interface mapping in the guest */
184 phys_addr_t vgic_dist_base;
Andre Przywaraa0675c22014-06-07 00:54:51 +0200185 /* GICv2 and GICv3 use different mapped register blocks */
186 union {
187 phys_addr_t vgic_cpu_base;
188 phys_addr_t vgic_redist_base;
189 };
Marc Zyngierb47ef922013-01-21 19:36:14 -0500190
191 /* Distributor enabled */
192 u32 enabled;
193
194 /* Interrupt enabled (one bit per IRQ) */
195 struct vgic_bitmap irq_enabled;
196
Christoffer Dallfaa1b462014-06-14 21:54:51 +0200197 /* Level-triggered interrupt external input is asserted */
198 struct vgic_bitmap irq_level;
199
200 /*
201 * Interrupt state is pending on the distributor
202 */
Christoffer Dall227844f2014-06-09 12:27:18 +0200203 struct vgic_bitmap irq_pending;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500204
Christoffer Dallfaa1b462014-06-14 21:54:51 +0200205 /*
206 * Tracks writes to GICD_ISPENDRn and GICD_ICPENDRn for level-triggered
207 * interrupts. Essentially holds the state of the flip-flop in
208 * Figure 4-10 on page 4-101 in ARM IHI 0048B.b.
209 * Once set, it is only cleared for level-triggered interrupts on
210 * guest ACKs (when we queue it) or writes to GICD_ICPENDRn.
211 */
212 struct vgic_bitmap irq_soft_pend;
213
Christoffer Dalldbf20f92014-06-09 12:55:13 +0200214 /* Level-triggered interrupt queued on VCPU interface */
215 struct vgic_bitmap irq_queued;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500216
Christoffer Dall47a98b12015-03-13 17:02:54 +0000217 /* Interrupt was active when unqueue from VCPU interface */
218 struct vgic_bitmap irq_active;
219
Marc Zyngierb47ef922013-01-21 19:36:14 -0500220 /* Interrupt priority. Not used yet. */
221 struct vgic_bytemap irq_priority;
222
223 /* Level/edge triggered */
224 struct vgic_bitmap irq_cfg;
225
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100226 /*
227 * Source CPU per SGI and target CPU:
228 *
229 * Each byte represent a SGI observable on a VCPU, each bit of
230 * this byte indicating if the corresponding VCPU has
231 * generated this interrupt. This is a GICv2 feature only.
232 *
233 * For VCPUn (n < 8), irq_sgi_sources[n*16] to [n*16 + 15] are
234 * the SGIs observable on VCPUn.
235 */
236 u8 *irq_sgi_sources;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500237
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100238 /*
239 * Target CPU for each SPI:
240 *
241 * Array of available SPI, each byte indicating the target
242 * VCPU for SPI. IRQn (n >=32) is at irq_spi_cpu[n-32].
243 */
244 u8 *irq_spi_cpu;
245
246 /*
247 * Reverse lookup of irq_spi_cpu for faster compute pending:
248 *
249 * Array of bitmaps, one per VCPU, describing if IRQn is
250 * routed to a particular VCPU.
251 */
252 struct vgic_bitmap *irq_spi_target;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500253
Andre Przywaraa0675c22014-06-07 00:54:51 +0200254 /* Target MPIDR for each IRQ (needed for GICv3 IROUTERn) only */
255 u32 *irq_spi_mpidr;
256
Marc Zyngierb47ef922013-01-21 19:36:14 -0500257 /* Bitmap indicating which CPU has something pending */
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100258 unsigned long *irq_pending_on_cpu;
Andre Przywarab26e5fd2014-06-02 16:19:12 +0200259
Christoffer Dall47a98b12015-03-13 17:02:54 +0000260 /* Bitmap indicating which CPU has active IRQs */
261 unsigned long *irq_active_on_cpu;
262
Andre Przywarab26e5fd2014-06-02 16:19:12 +0200263 struct vgic_vm_ops vm_ops;
Andre Przywaraa9cf86f2015-03-26 14:39:35 +0000264 struct vgic_io_device dist_iodev;
Andre Przywarafb8f61a2015-03-26 14:39:37 +0000265 struct vgic_io_device *redist_iodevs;
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100266
267 /* Virtual irq to hwirq mapping */
268 spinlock_t irq_phys_map_lock;
269 struct list_head irq_phys_map_list;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500270};
271
Marc Zyngiereede8212013-05-30 10:20:36 +0100272struct vgic_v2_cpu_if {
273 u32 vgic_hcr;
274 u32 vgic_vmcr;
275 u32 vgic_misr; /* Saved only */
Christoffer Dall2df36a52014-09-28 16:04:26 +0200276 u64 vgic_eisr; /* Saved only */
277 u64 vgic_elrsr; /* Saved only */
Marc Zyngiereede8212013-05-30 10:20:36 +0100278 u32 vgic_apr;
Marc Zyngier8f186d52014-02-04 18:13:03 +0000279 u32 vgic_lr[VGIC_V2_MAX_LRS];
Marc Zyngiereede8212013-05-30 10:20:36 +0100280};
281
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100282struct vgic_v3_cpu_if {
Jean-Philippe Brucker4f64cb62015-10-01 13:47:19 +0100283#ifdef CONFIG_KVM_ARM_VGIC_V3
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100284 u32 vgic_hcr;
285 u32 vgic_vmcr;
Andre Przywara2f5fa412014-06-03 08:58:15 +0200286 u32 vgic_sre; /* Restored only, change ignored */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100287 u32 vgic_misr; /* Saved only */
288 u32 vgic_eisr; /* Saved only */
289 u32 vgic_elrsr; /* Saved only */
290 u32 vgic_ap0r[4];
291 u32 vgic_ap1r[4];
292 u64 vgic_lr[VGIC_V3_MAX_LRS];
293#endif
294};
295
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500296struct vgic_cpu {
Christoffer Dall47a98b12015-03-13 17:02:54 +0000297 /* Pending/active/both interrupts on this VCPU */
Michal Marek5fdf8762015-10-15 22:16:28 +0200298 DECLARE_BITMAP(pending_percpu, VGIC_NR_PRIVATE_IRQS);
299 DECLARE_BITMAP(active_percpu, VGIC_NR_PRIVATE_IRQS);
300 DECLARE_BITMAP(pend_act_percpu, VGIC_NR_PRIVATE_IRQS);
Christoffer Dall47a98b12015-03-13 17:02:54 +0000301
302 /* Pending/active/both shared interrupts, dynamically sized */
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100303 unsigned long *pending_shared;
Christoffer Dall47a98b12015-03-13 17:02:54 +0000304 unsigned long *active_shared;
305 unsigned long *pend_act_shared;
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500306
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500307 /* CPU vif control registers for world switch */
Marc Zyngiereede8212013-05-30 10:20:36 +0100308 union {
309 struct vgic_v2_cpu_if vgic_v2;
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100310 struct vgic_v3_cpu_if vgic_v3;
Marc Zyngiereede8212013-05-30 10:20:36 +0100311 };
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100312
313 /* Protected by the distributor's irq_phys_map_lock */
314 struct list_head irq_phys_map_list;
Marc Zyngier59f00ff2016-02-02 19:35:34 +0000315
316 u64 live_lrs;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500317};
318
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500319#define LR_EMPTY 0xff
320
Marc Zyngier495dd852013-06-04 11:02:10 +0100321#define INT_STATUS_EOI (1 << 0)
322#define INT_STATUS_UNDERFLOW (1 << 1)
323
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500324struct kvm;
325struct kvm_vcpu;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500326
Christoffer Dallce01e4e2013-09-23 14:55:56 -0700327int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
Marc Zyngier01ac5e32013-01-21 19:36:16 -0500328int kvm_vgic_hyp_init(void);
Peter Maydell6d3cfbe2014-12-04 15:02:24 +0000329int kvm_vgic_map_resources(struct kvm *kvm);
Andre Przywara3caa2d82014-06-02 16:26:01 +0200330int kvm_vgic_get_max_vcpus(void);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100331void kvm_vgic_early_init(struct kvm *kvm);
Andre Przywara598921362014-06-03 09:33:10 +0200332int kvm_vgic_create(struct kvm *kvm, u32 type);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100333void kvm_vgic_destroy(struct kvm *kvm);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100334void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100335void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500336void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
337void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
Marc Zyngier5863c2c2013-01-21 19:36:15 -0500338int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int irq_num,
339 bool level);
Marc Zyngier773299a2015-07-24 11:30:43 +0100340int kvm_vgic_inject_mapped_irq(struct kvm *kvm, int cpuid,
Andre Przywara4f551a32016-04-13 09:48:02 +0100341 unsigned int virt_irq, bool level);
Andre Przywara6d52f352014-06-03 10:13:13 +0200342void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500343int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
Andre Przywarac8eb3f62016-04-13 11:49:07 +0100344int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, int virt_irq, int phys_irq);
Andre Przywara63306c22016-04-13 10:04:06 +0100345int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int virt_irq);
Andre Przywarae262f412016-04-13 10:03:49 +0100346bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int virt_irq);
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500347
Marc Zyngierf982cf42014-05-15 10:03:25 +0100348#define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
Christoffer Dall1f57be22014-12-09 14:30:36 +0100349#define vgic_initialized(k) (!!((k)->arch.vgic.nr_cpus))
Christoffer Dallc52edf52014-12-09 14:28:09 +0100350#define vgic_ready(k) ((k)->arch.vgic.ready)
Andre Przywara2defaff2016-03-07 17:32:29 +0700351#define vgic_valid_spi(k, i) (((i) >= VGIC_NR_PRIVATE_IRQS) && \
352 ((i) < (k)->arch.vgic.nr_irqs))
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500353
Julien Grall503a6282016-04-11 16:32:59 +0100354int vgic_v2_probe(const struct gic_kvm_info *gic_kvm_info,
Marc Zyngier8f186d52014-02-04 18:13:03 +0000355 const struct vgic_ops **ops,
356 const struct vgic_params **params);
Jean-Philippe Brucker4f64cb62015-10-01 13:47:19 +0100357#ifdef CONFIG_KVM_ARM_VGIC_V3
Julien Grall503a6282016-04-11 16:32:59 +0100358int vgic_v3_probe(const struct gic_kvm_info *gic_kvm_info,
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100359 const struct vgic_ops **ops,
360 const struct vgic_params **params);
361#else
Julien Grall503a6282016-04-11 16:32:59 +0100362static inline int vgic_v3_probe(const struct gic_kvm_info *gic_kvm_info,
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100363 const struct vgic_ops **ops,
364 const struct vgic_params **params)
365{
366 return -ENODEV;
367}
368#endif
Marc Zyngier8f186d52014-02-04 18:13:03 +0000369
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500370#endif