blob: 69ad9817076ad590179ec362c23bb7212f4e1d4c [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Mathias Nymanf9c589e2016-06-21 10:58:02 +030069#include <linux/dma-mapping.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070070#include "xhci.h"
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +030071#include "xhci-trace.h"
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +020072#include "xhci-mtk.h"
Sarah Sharp7f84eef2009-04-27 19:53:56 -070073
74/*
75 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
76 * address of the TRB.
77 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070078dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070079 union xhci_trb *trb)
80{
Sarah Sharp6071d832009-05-14 11:44:14 -070081 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070082
Sarah Sharp6071d832009-05-14 11:44:14 -070083 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070084 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070085 /* offset in TRBs */
86 segment_offset = trb - seg->trbs;
Mathias Nyman78950862015-08-03 16:07:48 +030087 if (segment_offset >= TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070088 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070089 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070090}
91
Mathias Nyman2d98ef42016-06-21 10:58:04 +030092static bool trb_is_link(union xhci_trb *trb)
93{
94 return TRB_TYPE_LINK_LE32(trb->link.control);
95}
96
Mathias Nymanbd5e67f2016-06-21 10:58:05 +030097static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb)
98{
99 return trb == &seg->trbs[TRBS_PER_SEGMENT - 1];
100}
101
102static bool last_trb_on_ring(struct xhci_ring *ring,
103 struct xhci_segment *seg, union xhci_trb *trb)
104{
105 return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg);
106}
107
Mathias Nymand0c77d82016-06-21 10:58:07 +0300108static bool link_trb_toggles_cycle(union xhci_trb *trb)
109{
110 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
111}
112
Sarah Sharpae636742009-04-29 19:02:31 -0700113/* Updates trb to point to the next TRB in the ring, and updates seg if the next
114 * TRB is in a new segment. This does not skip over link TRBs, and it does not
115 * effect the ring dequeue or enqueue pointers.
116 */
117static void next_trb(struct xhci_hcd *xhci,
118 struct xhci_ring *ring,
119 struct xhci_segment **seg,
120 union xhci_trb **trb)
121{
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300122 if (trb_is_link(*trb)) {
Sarah Sharpae636742009-04-29 19:02:31 -0700123 *seg = (*seg)->next;
124 *trb = ((*seg)->trbs);
125 } else {
John Youna1669b22010-08-09 13:56:11 -0700126 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700127 }
128}
129
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700130/*
131 * See Cycle bit rules. SW is the consumer for the event ring only.
132 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
133 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800134static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700135{
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700136 ring->deq_updates++;
Andiry Xub008df62012-03-05 17:49:34 +0800137
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300138 /* event ring doesn't have link trbs, check for last trb */
139 if (ring->type == TYPE_EVENT) {
140 if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
Sarah Sharp50d02062012-07-26 12:03:59 -0700141 ring->dequeue++;
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300142 return;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700143 }
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300144 if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue))
145 ring->cycle_state ^= 1;
146 ring->deq_seg = ring->deq_seg->next;
147 ring->dequeue = ring->deq_seg->trbs;
148 return;
149 }
150
151 /* All other rings have link trbs */
152 if (!trb_is_link(ring->dequeue)) {
153 ring->dequeue++;
154 ring->num_trbs_free++;
155 }
156 while (trb_is_link(ring->dequeue)) {
157 ring->deq_seg = ring->deq_seg->next;
158 ring->dequeue = ring->deq_seg->trbs;
159 }
160 return;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700161}
162
163/*
164 * See Cycle bit rules. SW is the consumer for the event ring only.
165 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
166 *
167 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
168 * chain bit is set), then set the chain bit in all the following link TRBs.
169 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
170 * have their chain bit cleared (so that each Link TRB is a separate TD).
171 *
172 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700173 * set, but other sections talk about dealing with the chain bit set. This was
174 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
175 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700176 *
177 * @more_trbs_coming: Will you enqueue more TRBs before calling
178 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700179 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700180static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800181 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700182{
183 u32 chain;
184 union xhci_trb *next;
185
Matt Evans28ccd292011-03-29 13:40:46 +1100186 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800187 /* If this is not event ring, there is one less usable TRB */
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300188 if (!trb_is_link(ring->enqueue))
Andiry Xub008df62012-03-05 17:49:34 +0800189 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700190 next = ++(ring->enqueue);
191
192 ring->enq_updates++;
Mathias Nyman22511982016-06-21 10:58:03 +0300193 /* Update the dequeue pointer further if that was a link TRB */
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300194 while (trb_is_link(next)) {
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700195
Mathias Nyman22511982016-06-21 10:58:03 +0300196 /*
197 * If the caller doesn't plan on enqueueing more TDs before
198 * ringing the doorbell, then we don't want to give the link TRB
199 * to the hardware just yet. We'll give the link TRB back in
200 * prepare_ring() just before we enqueue the TD at the top of
201 * the ring.
202 */
203 if (!chain && !more_trbs_coming)
204 break;
Andiry Xu3b72fca2012-03-05 17:49:32 +0800205
Mathias Nyman22511982016-06-21 10:58:03 +0300206 /* If we're not dealing with 0.95 hardware or isoc rings on
207 * AMD 0.96 host, carry over the chain bit of the previous TRB
208 * (which may mean the chain bit is cleared).
209 */
210 if (!(ring->type == TYPE_ISOC &&
211 (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
212 !xhci_link_trb_quirk(xhci)) {
213 next->link.control &= cpu_to_le32(~TRB_CHAIN);
214 next->link.control |= cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700215 }
Mathias Nyman22511982016-06-21 10:58:03 +0300216 /* Give this link TRB to the hardware */
217 wmb();
218 next->link.control ^= cpu_to_le32(TRB_CYCLE);
219
220 /* Toggle the cycle bit after the last ring segment. */
Mathias Nymand0c77d82016-06-21 10:58:07 +0300221 if (link_trb_toggles_cycle(next))
Mathias Nyman22511982016-06-21 10:58:03 +0300222 ring->cycle_state ^= 1;
223
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700224 ring->enq_seg = ring->enq_seg->next;
225 ring->enqueue = ring->enq_seg->trbs;
226 next = ring->enqueue;
227 }
228}
229
230/*
Andiry Xu085deb12012-03-05 17:49:40 +0800231 * Check to see if there's room to enqueue num_trbs on the ring and make sure
232 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700233 */
Andiry Xub008df62012-03-05 17:49:34 +0800234static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700235 unsigned int num_trbs)
236{
Andiry Xu085deb12012-03-05 17:49:40 +0800237 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800238
Andiry Xu085deb12012-03-05 17:49:40 +0800239 if (ring->num_trbs_free < num_trbs)
240 return 0;
241
242 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
243 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
244 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
245 return 0;
246 }
247
248 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700249}
250
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700251/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700252void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700253{
Elric Fuc181bc52012-06-27 16:30:57 +0800254 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
255 return;
256
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700257 xhci_dbg(xhci, "// Ding dong!\n");
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200258 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700259 /* Flush PCI posted writes */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200260 readl(&xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700261}
262
OGAWA Hirofumi799dfde2017-01-03 18:28:50 +0200263static bool xhci_mod_cmd_timer(struct xhci_hcd *xhci, unsigned long delay)
264{
265 return mod_delayed_work(system_wq, &xhci->cmd_timer, delay);
266}
267
OGAWA Hirofumi63d92d12017-01-03 18:28:51 +0200268static struct xhci_command *xhci_next_queued_cmd(struct xhci_hcd *xhci)
269{
270 return list_first_entry_or_null(&xhci->cmd_list, struct xhci_command,
271 cmd_list);
272}
273
274/*
275 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
276 * If there are other commands waiting then restart the ring and kick the timer.
277 * This must be called with command ring stopped and xhci->lock held.
278 */
279static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
280 struct xhci_command *cur_cmd)
281{
282 struct xhci_command *i_cmd;
283 u32 cycle_state;
284
285 /* Turn all aborted commands in list to no-ops, then restart */
286 list_for_each_entry(i_cmd, &xhci->cmd_list, cmd_list) {
287
288 if (i_cmd->status != COMP_CMD_ABORT)
289 continue;
290
291 i_cmd->status = COMP_CMD_STOP;
292
293 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
294 i_cmd->command_trb);
295 /* get cycle state from the original cmd trb */
296 cycle_state = le32_to_cpu(
297 i_cmd->command_trb->generic.field[3]) & TRB_CYCLE;
298 /* modify the command trb to no-op command */
299 i_cmd->command_trb->generic.field[0] = 0;
300 i_cmd->command_trb->generic.field[1] = 0;
301 i_cmd->command_trb->generic.field[2] = 0;
302 i_cmd->command_trb->generic.field[3] = cpu_to_le32(
303 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
304
305 /*
306 * caller waiting for completion is called when command
307 * completion event is received for these no-op commands
308 */
309 }
310
311 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
312
313 /* ring command ring doorbell to restart the command ring */
314 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
315 !(xhci->xhc_state & XHCI_STATE_DYING)) {
316 xhci->current_cmd = cur_cmd;
317 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
318 xhci_ring_cmd_db(xhci);
319 }
320}
321
322/* Must be called with xhci->lock held, releases and aquires lock back */
323static int xhci_abort_cmd_ring(struct xhci_hcd *xhci, unsigned long flags)
Elric Fub92cc662012-06-27 16:31:12 +0800324{
325 u64 temp_64;
326 int ret;
327
328 xhci_dbg(xhci, "Abort command ring\n");
329
OGAWA Hirofumi63d92d12017-01-03 18:28:51 +0200330 reinit_completion(&xhci->cmd_ring_stop_completion);
Mathias Nyman3425aa02016-06-01 18:09:08 +0300331
OGAWA Hirofumi63d92d12017-01-03 18:28:51 +0200332 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Sarah Sharp477632d2014-01-29 14:02:00 -0800333 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
334 &xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800335
336 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
337 * time the completion od all xHCI commands, including
338 * the Command Abort operation. If software doesn't see
339 * CRR negated in a timely manner (e.g. longer than 5
340 * seconds), then it should assume that the there are
341 * larger problems with the xHC and assert HCRST.
342 */
Lin Wangdc0b1772015-01-09 16:06:28 +0200343 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
Elric Fub92cc662012-06-27 16:31:12 +0800344 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
345 if (ret < 0) {
Mathias Nymana6809ff2015-09-21 17:46:10 +0300346 /* we are about to kill xhci, give it one more chance */
347 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
348 &xhci->op_regs->cmd_ring);
349 udelay(1000);
350 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
351 CMD_RING_RUNNING, 0, 3 * 1000 * 1000);
OGAWA Hirofumi63d92d12017-01-03 18:28:51 +0200352 if (ret < 0) {
353 xhci_err(xhci, "Stopped the command ring failed, "
354 "maybe the host is dead\n");
355 xhci->xhc_state |= XHCI_STATE_DYING;
356 xhci_quiesce(xhci);
357 xhci_halt(xhci);
358 return -ESHUTDOWN;
359 }
360 }
361 /*
362 * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
363 * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
364 * but the completion event in never sent. Wait 2 secs (arbitrary
365 * number) to handle those cases after negation of CMD_RING_RUNNING.
366 */
367 spin_unlock_irqrestore(&xhci->lock, flags);
368 ret = wait_for_completion_timeout(&xhci->cmd_ring_stop_completion,
369 msecs_to_jiffies(2000));
370 spin_lock_irqsave(&xhci->lock, flags);
371 if (!ret) {
372 xhci_dbg(xhci, "No stop event for abort, ring start fail?\n");
373 xhci_cleanup_command_queue(xhci);
374 } else {
375 xhci_handle_stopped_cmd_ring(xhci, xhci_next_queued_cmd(xhci));
Elric Fub92cc662012-06-27 16:31:12 +0800376 }
377
378 return 0;
379}
380
Andiry Xube88fe42010-10-14 07:22:57 -0700381void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700382 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700383 unsigned int ep_index,
384 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700385{
Matt Evans28ccd292011-03-29 13:40:46 +1100386 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d646762010-12-15 14:18:11 -0500387 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
388 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700389
Sarah Sharpae636742009-04-29 19:02:31 -0700390 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d646762010-12-15 14:18:11 -0500391 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700392 * We don't want to restart any stream rings if there's a set dequeue
393 * pointer command pending because the device can choose to start any
394 * stream once the endpoint is on the HW schedule.
Sarah Sharpae636742009-04-29 19:02:31 -0700395 */
Matthew Wilcox50d646762010-12-15 14:18:11 -0500396 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
397 (ep_state & EP_HALTED))
398 return;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200399 writel(DB_VALUE(ep_index, stream_id), db_addr);
Matthew Wilcox50d646762010-12-15 14:18:11 -0500400 /* The CPU has better things to do at this point than wait for a
401 * write-posting flush. It'll get there soon enough.
402 */
Sarah Sharpae636742009-04-29 19:02:31 -0700403}
404
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700405/* Ring the doorbell for any rings with pending URBs */
406static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
407 unsigned int slot_id,
408 unsigned int ep_index)
409{
410 unsigned int stream_id;
411 struct xhci_virt_ep *ep;
412
413 ep = &xhci->devs[slot_id]->eps[ep_index];
414
415 /* A ring has pending URBs if its TD list is not empty */
416 if (!(ep->ep_state & EP_HAS_STREAMS)) {
Oleksij Rempeld66eaf92013-07-21 15:36:19 +0200417 if (ep->ring && !(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700418 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700419 return;
420 }
421
422 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
423 stream_id++) {
424 struct xhci_stream_info *stream_info = ep->stream_info;
425 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700426 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
427 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700428 }
429}
430
Alexandr Ivanov75b040e2016-04-22 13:17:10 +0300431/* Get the right ring for the given slot_id, ep_index and stream_id.
432 * If the endpoint supports streams, boundary check the URB's stream ID.
433 * If the endpoint doesn't support streams, return the singular endpoint ring.
434 */
435struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
Sarah Sharp021bff92010-07-29 22:12:20 -0700436 unsigned int slot_id, unsigned int ep_index,
437 unsigned int stream_id)
438{
439 struct xhci_virt_ep *ep;
440
441 ep = &xhci->devs[slot_id]->eps[ep_index];
442 /* Common case: no streams */
443 if (!(ep->ep_state & EP_HAS_STREAMS))
444 return ep->ring;
445
446 if (stream_id == 0) {
447 xhci_warn(xhci,
448 "WARN: Slot ID %u, ep index %u has streams, "
449 "but URB has no stream ID.\n",
450 slot_id, ep_index);
451 return NULL;
452 }
453
454 if (stream_id < ep->stream_info->num_streams)
455 return ep->stream_info->stream_rings[stream_id];
456
457 xhci_warn(xhci,
458 "WARN: Slot ID %u, ep index %u has "
459 "stream IDs 1 to %u allocated, "
460 "but stream ID %u is requested.\n",
461 slot_id, ep_index,
462 ep->stream_info->num_streams - 1,
463 stream_id);
464 return NULL;
465}
466
Sarah Sharpae636742009-04-29 19:02:31 -0700467/*
468 * Move the xHC's endpoint ring dequeue pointer past cur_td.
469 * Record the new state of the xHC's endpoint ring dequeue segment,
470 * dequeue pointer, and new consumer cycle state in state.
471 * Update our internal representation of the ring's dequeue pointer.
472 *
473 * We do this in three jumps:
474 * - First we update our new ring state to be the same as when the xHC stopped.
475 * - Then we traverse the ring to find the segment that contains
476 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
477 * any link TRBs with the toggle cycle bit set.
478 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
479 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100480 *
481 * Some of the uses of xhci_generic_trb are grotty, but if they're done
482 * with correct __le32 accesses they should work fine. Only users of this are
483 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700484 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700485void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700486 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700487 unsigned int stream_id, struct xhci_td *cur_td,
488 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700489{
490 struct xhci_virt_device *dev = xhci->devs[slot_id];
Hans de Goedec4bedb72013-10-04 00:29:47 +0200491 struct xhci_virt_ep *ep = &dev->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700492 struct xhci_ring *ep_ring;
Mathias Nyman365038d2014-08-19 15:17:58 +0300493 struct xhci_segment *new_seg;
494 union xhci_trb *new_deq;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700495 dma_addr_t addr;
Julius Werner1f81b6d2014-04-25 19:20:13 +0300496 u64 hw_dequeue;
Mathias Nyman365038d2014-08-19 15:17:58 +0300497 bool cycle_found = false;
498 bool td_last_trb_found = false;
Sarah Sharpae636742009-04-29 19:02:31 -0700499
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700500 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
501 ep_index, stream_id);
502 if (!ep_ring) {
503 xhci_warn(xhci, "WARN can't find new dequeue state "
504 "for invalid stream ID %u.\n",
505 stream_id);
506 return;
507 }
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800508
Sarah Sharpae636742009-04-29 19:02:31 -0700509 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300510 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
511 "Finding endpoint context");
Hans de Goedec4bedb72013-10-04 00:29:47 +0200512 /* 4.6.9 the css flag is written to the stream context for streams */
513 if (ep->ep_state & EP_HAS_STREAMS) {
514 struct xhci_stream_ctx *ctx =
515 &ep->stream_info->stream_ctx_array[stream_id];
Julius Werner1f81b6d2014-04-25 19:20:13 +0300516 hw_dequeue = le64_to_cpu(ctx->stream_ring);
Hans de Goedec4bedb72013-10-04 00:29:47 +0200517 } else {
518 struct xhci_ep_ctx *ep_ctx
519 = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Julius Werner1f81b6d2014-04-25 19:20:13 +0300520 hw_dequeue = le64_to_cpu(ep_ctx->deq);
Hans de Goedec4bedb72013-10-04 00:29:47 +0200521 }
Sarah Sharpae636742009-04-29 19:02:31 -0700522
Mathias Nyman365038d2014-08-19 15:17:58 +0300523 new_seg = ep_ring->deq_seg;
524 new_deq = ep_ring->dequeue;
525 state->new_cycle_state = hw_dequeue & 0x1;
526
527 /*
528 * We want to find the pointer, segment and cycle state of the new trb
529 * (the one after current TD's last_trb). We know the cycle state at
530 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
531 * found.
532 */
533 do {
534 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
535 == (dma_addr_t)(hw_dequeue & ~0xf)) {
536 cycle_found = true;
537 if (td_last_trb_found)
538 break;
539 }
540 if (new_deq == cur_td->last_trb)
541 td_last_trb_found = true;
542
543 if (cycle_found &&
544 TRB_TYPE_LINK_LE32(new_deq->generic.field[3]) &&
545 new_deq->generic.field[3] & cpu_to_le32(LINK_TOGGLE))
546 state->new_cycle_state ^= 0x1;
547
548 next_trb(xhci, ep_ring, &new_seg, &new_deq);
549
550 /* Search wrapped around, bail out */
551 if (new_deq == ep->ring->dequeue) {
552 xhci_err(xhci, "Error: Failed finding new dequeue state\n");
553 state->new_deq_seg = NULL;
554 state->new_deq_ptr = NULL;
Julius Werner1f81b6d2014-04-25 19:20:13 +0300555 return;
556 }
Julius Werner1f81b6d2014-04-25 19:20:13 +0300557
Mathias Nyman365038d2014-08-19 15:17:58 +0300558 } while (!cycle_found || !td_last_trb_found);
Sarah Sharpae636742009-04-29 19:02:31 -0700559
Mathias Nyman365038d2014-08-19 15:17:58 +0300560 state->new_deq_seg = new_seg;
561 state->new_deq_ptr = new_deq;
Sarah Sharpae636742009-04-29 19:02:31 -0700562
Julius Werner1f81b6d2014-04-25 19:20:13 +0300563 /* Don't update the ring cycle state for the producer (us). */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300564 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
565 "Cycle state = 0x%x", state->new_cycle_state);
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800566
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300567 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
568 "New dequeue segment = %p (virtual)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700569 state->new_deq_seg);
570 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300571 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
572 "New dequeue pointer = 0x%llx (DMA)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700573 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700574}
575
Sarah Sharp522989a2011-07-29 12:44:32 -0700576/* flip_cycle means flip the cycle bit of all but the first and last TRB.
577 * (The last TRB actually points to the ring enqueue pointer, which is not part
578 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
579 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700580static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700581 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700582{
583 struct xhci_segment *cur_seg;
584 union xhci_trb *cur_trb;
585
586 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
587 true;
588 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000589 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700590 /* Unchain any chained Link TRBs, but
591 * leave the pointers intact.
592 */
Matt Evans28ccd292011-03-29 13:40:46 +1100593 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700594 /* Flip the cycle bit (link TRBs can't be the first
595 * or last TRB).
596 */
597 if (flip_cycle)
598 cur_trb->generic.field[3] ^=
599 cpu_to_le32(TRB_CYCLE);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300600 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
601 "Cancel (unchain) link TRB");
602 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
603 "Address = %p (0x%llx dma); "
604 "in seg %p (0x%llx dma)",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700605 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700606 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700607 cur_seg,
608 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700609 } else {
610 cur_trb->generic.field[0] = 0;
611 cur_trb->generic.field[1] = 0;
612 cur_trb->generic.field[2] = 0;
613 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100614 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700615 /* Flip the cycle bit except on the first or last TRB */
616 if (flip_cycle && cur_trb != cur_td->first_trb &&
617 cur_trb != cur_td->last_trb)
618 cur_trb->generic.field[3] ^=
619 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100620 cur_trb->generic.field[3] |= cpu_to_le32(
621 TRB_TYPE(TRB_TR_NOOP));
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300622 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
623 "TRB to noop at offset 0x%llx",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800624 (unsigned long long)
625 xhci_trb_virt_to_dma(cur_seg, cur_trb));
Sarah Sharpae636742009-04-29 19:02:31 -0700626 }
627 if (cur_trb == cur_td->last_trb)
628 break;
629 }
630}
631
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700632static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700633 struct xhci_virt_ep *ep)
634{
635 ep->ep_state &= ~EP_HALT_PENDING;
636 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
637 * timer is running on another CPU, we don't decrement stop_cmds_pending
638 * (since we didn't successfully stop the watchdog timer).
639 */
640 if (del_timer(&ep->stop_cmd_timer))
641 ep->stop_cmds_pending--;
642}
643
644/* Must be called with xhci->lock held in interrupt context */
645static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300646 struct xhci_td *cur_td, int status)
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700647{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700648 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700649 struct urb *urb;
650 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700651
Andiry Xu8e51adc2010-07-22 15:23:31 -0700652 urb = cur_td->urb;
653 urb_priv = urb->hcpriv;
654 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700655 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700656
Andiry Xu8e51adc2010-07-22 15:23:31 -0700657 /* Only giveback urb when this is the last td in urb */
658 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800659 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
660 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
661 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
662 if (xhci->quirks & XHCI_AMD_PLL_FIX)
663 usb_amd_quirk_pll_enable();
664 }
665 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700666 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700667
668 spin_unlock(&xhci->lock);
669 usb_hcd_giveback_urb(hcd, urb, status);
Lin Wang4daf9df2015-01-09 16:06:31 +0200670 xhci_urb_free_priv(urb_priv);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700671 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700672 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700673}
674
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300675void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci, struct xhci_ring *ring,
676 struct xhci_td *td)
677{
678 struct device *dev = xhci_to_hcd(xhci)->self.controller;
679 struct xhci_segment *seg = td->bounce_seg;
680 struct urb *urb = td->urb;
Henry Linfa2fc3c2019-05-22 14:33:57 +0300681 size_t len;
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300682
683 if (!seg || !urb)
684 return;
685
686 if (usb_urb_dir_out(urb)) {
687 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
688 DMA_TO_DEVICE);
689 return;
690 }
691
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300692 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
693 DMA_FROM_DEVICE);
Henry Linfa2fc3c2019-05-22 14:33:57 +0300694 /* for in tranfers we need to copy the data from bounce to sg */
695 len = sg_pcopy_from_buffer(urb->sg, urb->num_sgs, seg->bounce_buf,
696 seg->bounce_len, seg->bounce_offs);
697 if (len != seg->bounce_len)
Fabio Estevam0b3521c2019-05-22 10:35:29 -0300698 xhci_warn(xhci, "WARN Wrong bounce buffer read length: %zu != %d\n",
Henry Linfa2fc3c2019-05-22 14:33:57 +0300699 len, seg->bounce_len);
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300700 seg->bounce_len = 0;
701 seg->bounce_offs = 0;
702}
703
Sarah Sharpae636742009-04-29 19:02:31 -0700704/*
705 * When we get a command completion for a Stop Endpoint Command, we need to
706 * unlink any cancelled TDs from the ring. There are two ways to do that:
707 *
708 * 1. If the HW was in the middle of processing the TD that needs to be
709 * cancelled, then we must move the ring's dequeue pointer past the last TRB
710 * in the TD with a Set Dequeue Pointer Command.
711 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
712 * bit cleared) so that the HW will skip over them.
713 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +0300714static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -0700715 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700716{
Sarah Sharpae636742009-04-29 19:02:31 -0700717 unsigned int ep_index;
718 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700719 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700720 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700721 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700722 struct xhci_td *last_unlinked_td;
723
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700724 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700725
Xenia Ragiadakoubc752bd2013-09-09 13:29:59 +0300726 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
Mathias Nyman9ea18332014-05-08 19:26:02 +0300727 if (!xhci->devs[slot_id])
Andiry Xube88fe42010-10-14 07:22:57 -0700728 xhci_warn(xhci, "Stop endpoint command "
729 "completion for disabled slot %u\n",
730 slot_id);
731 return;
732 }
733
Sarah Sharpae636742009-04-29 19:02:31 -0700734 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100735 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700736 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700737
Sarah Sharp678539c2009-10-27 10:55:52 -0700738 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700739 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700740 ep->stopped_td = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700741 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700742 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700743 }
Sarah Sharpae636742009-04-29 19:02:31 -0700744
745 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
746 * We have the xHCI lock, so nothing can modify this list until we drop
747 * it. We're also in the event handler, so we can't get re-interrupted
748 * if another Stop Endpoint command completes
749 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700750 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700751 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300752 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
753 "Removing canceled TD starting at 0x%llx (dma).",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800754 (unsigned long long)xhci_trb_virt_to_dma(
755 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700756 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
757 if (!ep_ring) {
758 /* This shouldn't happen unless a driver is mucking
759 * with the stream ID after submission. This will
760 * leave the TD on the hardware ring, and the hardware
761 * will try to execute it, and may access a buffer
762 * that has already been freed. In the best case, the
763 * hardware will execute it, and the event handler will
764 * ignore the completion event for that TD, since it was
765 * removed from the td_list for that endpoint. In
766 * short, don't muck with the stream ID after
767 * submission.
768 */
769 xhci_warn(xhci, "WARN Cancelled URB %p "
770 "has invalid stream ID %u.\n",
771 cur_td->urb,
772 cur_td->urb->stream_id);
773 goto remove_finished_td;
774 }
Sarah Sharpae636742009-04-29 19:02:31 -0700775 /*
776 * If we stopped on the TD we need to cancel, then we have to
777 * move the xHC endpoint ring dequeue pointer past this TD.
778 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700779 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700780 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
781 cur_td->urb->stream_id,
782 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700783 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700784 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700785remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700786 /*
787 * The event handler won't see a completion for this TD anymore,
788 * so remove it from the endpoint ring's TD list. Keep it in
789 * the cancelled TD list for URB completion later.
790 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700791 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700792 }
793 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700794 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700795
796 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
797 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Hans de Goede1e3452e2014-08-20 16:41:52 +0300798 xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
799 ep->stopped_td->urb->stream_id, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700800 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700801 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700802 /* Otherwise ring the doorbell(s) to restart queued transfers */
803 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700804 }
Florian Wolter526867c2013-08-14 10:33:16 +0200805
Mathias Nymand97b4f82014-11-27 18:19:16 +0200806 ep->stopped_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700807
808 /*
809 * Drop the lock and complete the URBs in the cancelled TD list.
810 * New TDs to be cancelled might be added to the end of the list before
811 * we can complete all the URBs for the TDs we already unlinked.
812 * So stop when we've completed the URB for the last TD we unlinked.
813 */
814 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700815 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700816 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700817 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700818
819 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700820 /* Doesn't matter what we pass for status, since the core will
821 * just overwrite it (because the URB has been unlinked).
822 */
Arnd Bergmannf76a28a2016-06-30 14:26:17 +0200823 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300824 if (ep_ring && cur_td->bounce_seg)
825 xhci_unmap_td_bounce_buffer(xhci, ep_ring, cur_td);
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300826 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
Sarah Sharpae636742009-04-29 19:02:31 -0700827
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700828 /* Stop processing the cancelled list if the watchdog timer is
829 * running.
830 */
831 if (xhci->xhc_state & XHCI_STATE_DYING)
832 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700833 } while (cur_td != last_unlinked_td);
834
835 /* Return to the event handler with xhci->lock re-acquired */
836}
837
Sarah Sharp50e87252014-02-21 09:27:30 -0800838static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
839{
840 struct xhci_td *cur_td;
841
842 while (!list_empty(&ring->td_list)) {
843 cur_td = list_first_entry(&ring->td_list,
844 struct xhci_td, td_list);
845 list_del_init(&cur_td->td_list);
846 if (!list_empty(&cur_td->cancelled_td_list))
847 list_del_init(&cur_td->cancelled_td_list);
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300848
849 if (cur_td->bounce_seg)
850 xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
Sarah Sharp50e87252014-02-21 09:27:30 -0800851 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
852 }
853}
854
855static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
856 int slot_id, int ep_index)
857{
858 struct xhci_td *cur_td;
859 struct xhci_virt_ep *ep;
860 struct xhci_ring *ring;
861
862 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharp21d0e512014-02-21 14:29:02 -0800863 if ((ep->ep_state & EP_HAS_STREAMS) ||
864 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
865 int stream_id;
866
Mathias Nyman01845a82017-07-20 14:48:26 +0300867 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
Sarah Sharp21d0e512014-02-21 14:29:02 -0800868 stream_id++) {
Mathias Nyman01845a82017-07-20 14:48:26 +0300869 ring = ep->stream_info->stream_rings[stream_id];
870 if (!ring)
871 continue;
872
Sarah Sharp21d0e512014-02-21 14:29:02 -0800873 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
874 "Killing URBs for slot ID %u, ep index %u, stream %u",
Mathias Nyman01845a82017-07-20 14:48:26 +0300875 slot_id, ep_index, stream_id);
876 xhci_kill_ring_urbs(xhci, ring);
Sarah Sharp21d0e512014-02-21 14:29:02 -0800877 }
878 } else {
879 ring = ep->ring;
880 if (!ring)
881 return;
882 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
883 "Killing URBs for slot ID %u, ep index %u",
884 slot_id, ep_index);
885 xhci_kill_ring_urbs(xhci, ring);
886 }
Sarah Sharp50e87252014-02-21 09:27:30 -0800887 while (!list_empty(&ep->cancelled_td_list)) {
888 cur_td = list_first_entry(&ep->cancelled_td_list,
889 struct xhci_td, cancelled_td_list);
890 list_del_init(&cur_td->cancelled_td_list);
891 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
892 }
893}
894
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700895/* Watchdog timer function for when a stop endpoint command fails to complete.
896 * In this case, we assume the host controller is broken or dying or dead. The
897 * host may still be completing some other events, so we have to be careful to
898 * let the event ring handler and the URB dequeueing/enqueueing functions know
899 * through xhci->state.
900 *
901 * The timer may also fire if the host takes a very long time to respond to the
902 * command, and the stop endpoint command completion handler cannot delete the
903 * timer before the timer function is called. Another endpoint cancellation may
904 * sneak in before the timer function can grab the lock, and that may queue
905 * another stop endpoint command and add the timer back. So we cannot use a
906 * simple flag to say whether there is a pending stop endpoint command for a
907 * particular endpoint.
908 *
909 * Instead we use a combination of that flag and a counter for the number of
910 * pending stop endpoint commands. If the timer is the tail end of the last
911 * stop endpoint command, and the endpoint's command is still pending, we assume
912 * the host is dying.
913 */
914void xhci_stop_endpoint_command_watchdog(unsigned long arg)
915{
916 struct xhci_hcd *xhci;
917 struct xhci_virt_ep *ep;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700918 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400919 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700920
921 ep = (struct xhci_virt_ep *) arg;
922 xhci = ep->xhci;
923
Don Zickusf43d6232011-10-20 23:52:14 -0400924 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700925
926 ep->stop_cmds_pending--;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700927 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300928 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
929 "Stop EP timer ran, but no command pending, "
930 "exiting.");
Don Zickusf43d6232011-10-20 23:52:14 -0400931 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700932 return;
933 }
934
935 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
936 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
937 /* Oops, HC is dead or dying or at least not responding to the stop
938 * endpoint command.
939 */
940 xhci->xhc_state |= XHCI_STATE_DYING;
941 /* Disable interrupts from the host controller and start halting it */
942 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400943 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700944
945 ret = xhci_halt(xhci);
946
Don Zickusf43d6232011-10-20 23:52:14 -0400947 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700948 if (ret < 0) {
949 /* This is bad; the host is not responding to commands and it's
950 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800951 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700952 * disconnect all device drivers under this host. Those
953 * disconnect() methods will wait for all URBs to be unlinked,
954 * so we must complete them.
955 */
956 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
957 xhci_warn(xhci, "Completing active URBs anyway.\n");
958 /* We could turn all TDs on the rings to no-ops. This won't
959 * help if the host has cached part of the ring, and is slow if
960 * we want to preserve the cycle bit. Skip it and hope the host
961 * doesn't touch the memory.
962 */
963 }
964 for (i = 0; i < MAX_HC_SLOTS; i++) {
965 if (!xhci->devs[i])
966 continue;
Sarah Sharp50e87252014-02-21 09:27:30 -0800967 for (j = 0; j < 31; j++)
968 xhci_kill_endpoint_urbs(xhci, i, j);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700969 }
Don Zickusf43d6232011-10-20 23:52:14 -0400970 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300971 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
972 "Calling usb_hc_died()");
Mathias Nymanbcf42aa2016-09-07 17:26:33 +0300973 usb_hc_died(xhci_to_hcd(xhci));
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300974 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
975 "xHCI host controller is dead.");
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700976}
977
Andiry Xub008df62012-03-05 17:49:34 +0800978
979static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
980 struct xhci_virt_device *dev,
981 struct xhci_ring *ep_ring,
982 unsigned int ep_index)
983{
984 union xhci_trb *dequeue_temp;
985 int num_trbs_free_temp;
986 bool revert = false;
987
988 num_trbs_free_temp = ep_ring->num_trbs_free;
989 dequeue_temp = ep_ring->dequeue;
990
Sarah Sharp0d9f78a2012-06-21 16:28:30 -0700991 /* If we get two back-to-back stalls, and the first stalled transfer
992 * ends just before a link TRB, the dequeue pointer will be left on
993 * the link TRB by the code in the while loop. So we have to update
994 * the dequeue pointer one segment further, or we'll jump off
995 * the segment into la-la-land.
996 */
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300997 if (trb_is_link(ep_ring->dequeue)) {
Sarah Sharp0d9f78a2012-06-21 16:28:30 -0700998 ep_ring->deq_seg = ep_ring->deq_seg->next;
999 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1000 }
1001
Andiry Xub008df62012-03-05 17:49:34 +08001002 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1003 /* We have more usable TRBs */
1004 ep_ring->num_trbs_free++;
1005 ep_ring->dequeue++;
Mathias Nyman2d98ef42016-06-21 10:58:04 +03001006 if (trb_is_link(ep_ring->dequeue)) {
Andiry Xub008df62012-03-05 17:49:34 +08001007 if (ep_ring->dequeue ==
1008 dev->eps[ep_index].queued_deq_ptr)
1009 break;
1010 ep_ring->deq_seg = ep_ring->deq_seg->next;
1011 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1012 }
1013 if (ep_ring->dequeue == dequeue_temp) {
1014 revert = true;
1015 break;
1016 }
1017 }
1018
1019 if (revert) {
1020 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1021 ep_ring->num_trbs_free = num_trbs_free_temp;
1022 }
1023}
1024
Sarah Sharpae636742009-04-29 19:02:31 -07001025/*
1026 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1027 * we need to clear the set deq pending flag in the endpoint ring state, so that
1028 * the TD queueing code can ring the doorbell again. We also need to ring the
1029 * endpoint doorbell to restart the ring, but only if there aren't more
1030 * cancellations pending.
1031 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001032static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001033 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpae636742009-04-29 19:02:31 -07001034{
Sarah Sharpae636742009-04-29 19:02:31 -07001035 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001036 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -07001037 struct xhci_ring *ep_ring;
1038 struct xhci_virt_device *dev;
Hans de Goede9aad95e2013-10-04 00:29:49 +02001039 struct xhci_virt_ep *ep;
John Yound115b042009-07-27 12:05:15 -07001040 struct xhci_ep_ctx *ep_ctx;
1041 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -07001042
Matt Evans28ccd292011-03-29 13:40:46 +11001043 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1044 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -07001045 dev = xhci->devs[slot_id];
Hans de Goede9aad95e2013-10-04 00:29:49 +02001046 ep = &dev->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001047
1048 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1049 if (!ep_ring) {
Oliver Neukume587b8b2014-01-08 17:13:11 +01001050 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001051 stream_id);
1052 /* XXX: Harmless??? */
Hans de Goede0d4976e2014-08-20 16:41:55 +03001053 goto cleanup;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001054 }
1055
John Yound115b042009-07-27 12:05:15 -07001056 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1057 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -07001058
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001059 if (cmd_comp_code != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -07001060 unsigned int ep_state;
1061 unsigned int slot_state;
1062
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001063 switch (cmd_comp_code) {
Sarah Sharpae636742009-04-29 19:02:31 -07001064 case COMP_TRB_ERR:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001065 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
Sarah Sharpae636742009-04-29 19:02:31 -07001066 break;
1067 case COMP_CTX_STATE:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001068 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +11001069 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -07001070 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +11001071 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -07001072 slot_state = GET_SLOT_STATE(slot_state);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001073 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1074 "Slot state = %u, EP state = %u",
Sarah Sharpae636742009-04-29 19:02:31 -07001075 slot_state, ep_state);
1076 break;
1077 case COMP_EBADSLT:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001078 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1079 slot_id);
Sarah Sharpae636742009-04-29 19:02:31 -07001080 break;
1081 default:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001082 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1083 cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001084 break;
1085 }
1086 /* OK what do we do now? The endpoint state is hosed, and we
1087 * should never get to this point if the synchronization between
1088 * queueing, and endpoint state are correct. This might happen
1089 * if the device gets disconnected after we've finished
1090 * cancelling URBs, which might not be an error...
1091 */
1092 } else {
Hans de Goede9aad95e2013-10-04 00:29:49 +02001093 u64 deq;
1094 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1095 if (ep->ep_state & EP_HAS_STREAMS) {
1096 struct xhci_stream_ctx *ctx =
1097 &ep->stream_info->stream_ctx_array[stream_id];
1098 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1099 } else {
1100 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1101 }
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001102 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
Hans de Goede9aad95e2013-10-04 00:29:49 +02001103 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1104 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1105 ep->queued_deq_ptr) == deq) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001106 /* Update the ring's dequeue segment and dequeue pointer
1107 * to reflect the new position.
1108 */
Andiry Xub008df62012-03-05 17:49:34 +08001109 update_ring_for_set_deq_completion(xhci, dev,
1110 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001111 } else {
Oliver Neukume587b8b2014-01-08 17:13:11 +01001112 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
Sarah Sharpbf161e82011-02-23 15:46:42 -08001113 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
Hans de Goede9aad95e2013-10-04 00:29:49 +02001114 ep->queued_deq_seg, ep->queued_deq_ptr);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001115 }
Sarah Sharpae636742009-04-29 19:02:31 -07001116 }
1117
Hans de Goede0d4976e2014-08-20 16:41:55 +03001118cleanup:
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001119 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001120 dev->eps[ep_index].queued_deq_seg = NULL;
1121 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001122 /* Restart any rings with pending URBs */
1123 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001124}
1125
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001126static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001127 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpa1587d92009-07-27 12:03:15 -07001128{
Sarah Sharpa1587d92009-07-27 12:03:15 -07001129 unsigned int ep_index;
1130
Matt Evans28ccd292011-03-29 13:40:46 +11001131 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001132 /* This command will only fail if the endpoint wasn't halted,
1133 * but we don't care.
1134 */
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03001135 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001136 "Ignoring reset ep completion code of %u", cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001137
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001138 /* HW with the reset endpoint quirk needs to have a configure endpoint
1139 * command complete before the endpoint can be used. Queue that here
1140 * because the HW can't handle two commands being queued in a row.
1141 */
1142 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001143 struct xhci_command *command;
1144 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
Hans de Goedea0ee6192014-07-25 22:01:21 +02001145 if (!command) {
1146 xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n");
1147 return;
1148 }
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001149 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1150 "Queueing configure endpoint command");
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001151 xhci_queue_configure_endpoint(xhci, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001152 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1153 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001154 xhci_ring_cmd_db(xhci);
1155 } else {
Mathias Nymanc3492db2014-11-18 11:27:11 +02001156 /* Clear our internal halted state */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001157 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001158 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001159}
Sarah Sharpae636742009-04-29 19:02:31 -07001160
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001161static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1162 u32 cmd_comp_code)
1163{
1164 if (cmd_comp_code == COMP_SUCCESS)
1165 xhci->slot_id = slot_id;
1166 else
1167 xhci->slot_id = 0;
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001168}
1169
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001170static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1171{
1172 struct xhci_virt_device *virt_dev;
1173
1174 virt_dev = xhci->devs[slot_id];
1175 if (!virt_dev)
1176 return;
1177 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1178 /* Delete default control endpoint resources */
1179 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1180 xhci_free_virt_device(xhci, slot_id);
1181}
1182
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001183static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1184 struct xhci_event_cmd *event, u32 cmd_comp_code)
1185{
1186 struct xhci_virt_device *virt_dev;
1187 struct xhci_input_control_ctx *ctrl_ctx;
1188 unsigned int ep_index;
1189 unsigned int ep_state;
1190 u32 add_flags, drop_flags;
1191
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001192 /*
1193 * Configure endpoint commands can come from the USB core
1194 * configuration or alt setting changes, or because the HW
1195 * needed an extra configure endpoint command after a reset
1196 * endpoint command or streams were being configured.
1197 * If the command was for a halted endpoint, the xHCI driver
1198 * is not waiting on the configure endpoint command.
1199 */
Mathias Nyman9ea18332014-05-08 19:26:02 +03001200 virt_dev = xhci->devs[slot_id];
Lin Wang4daf9df2015-01-09 16:06:31 +02001201 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001202 if (!ctrl_ctx) {
1203 xhci_warn(xhci, "Could not get input context, bad type.\n");
1204 return;
1205 }
1206
1207 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1208 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1209 /* Input ctx add_flags are the endpoint index plus one */
1210 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1211
1212 /* A usb_set_interface() call directly after clearing a halted
1213 * condition may race on this quirky hardware. Not worth
1214 * worrying about, since this is prototype hardware. Not sure
1215 * if this will work for streams, but streams support was
1216 * untested on this prototype.
1217 */
1218 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1219 ep_index != (unsigned int) -1 &&
1220 add_flags - SLOT_FLAG == drop_flags) {
1221 ep_state = virt_dev->eps[ep_index].ep_state;
1222 if (!(ep_state & EP_HALTED))
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001223 return;
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001224 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1225 "Completed config ep cmd - "
1226 "last ep index = %d, state = %d",
1227 ep_index, ep_state);
1228 /* Clear internal halted state and restart ring(s) */
1229 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1230 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1231 return;
1232 }
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001233 return;
1234}
1235
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001236static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1237 struct xhci_event_cmd *event)
1238{
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001239 xhci_dbg(xhci, "Completed reset device command.\n");
Mathias Nyman9ea18332014-05-08 19:26:02 +03001240 if (!xhci->devs[slot_id])
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001241 xhci_warn(xhci, "Reset device command completion "
1242 "for disabled slot %u\n", slot_id);
1243}
1244
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001245static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1246 struct xhci_event_cmd *event)
1247{
1248 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1249 xhci->error_bitmask |= 1 << 6;
1250 return;
1251 }
1252 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1253 "NEC firmware version %2x.%02x",
1254 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1255 NEC_FW_MINOR(le32_to_cpu(event->status)));
1256}
1257
Mathias Nyman9ea18332014-05-08 19:26:02 +03001258static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001259{
1260 list_del(&cmd->cmd_list);
Mathias Nyman9ea18332014-05-08 19:26:02 +03001261
1262 if (cmd->completion) {
1263 cmd->status = status;
1264 complete(cmd->completion);
1265 } else {
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001266 kfree(cmd);
Mathias Nyman9ea18332014-05-08 19:26:02 +03001267 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001268}
1269
1270void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1271{
1272 struct xhci_command *cur_cmd, *tmp_cmd;
1273 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
Mathias Nyman9ea18332014-05-08 19:26:02 +03001274 xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001275}
1276
OGAWA Hirofumi799dfde2017-01-03 18:28:50 +02001277void xhci_handle_command_timeout(struct work_struct *work)
Mathias Nymanc311e392014-05-08 19:26:03 +03001278{
1279 struct xhci_hcd *xhci;
1280 int ret;
1281 unsigned long flags;
1282 u64 hw_ring_state;
OGAWA Hirofumi799dfde2017-01-03 18:28:50 +02001283
1284 xhci = container_of(to_delayed_work(work), struct xhci_hcd, cmd_timer);
Mathias Nymanc311e392014-05-08 19:26:03 +03001285
Mathias Nymanc311e392014-05-08 19:26:03 +03001286 spin_lock_irqsave(&xhci->lock, flags);
Lu Baolu9da8e3e2017-01-03 18:28:46 +02001287
Mathias Nyman9e6c4002017-01-03 18:28:48 +02001288 /*
1289 * If timeout work is pending, or current_cmd is NULL, it means we
1290 * raced with command completion. Command is handled so just return.
1291 */
OGAWA Hirofumi799dfde2017-01-03 18:28:50 +02001292 if (!xhci->current_cmd || delayed_work_pending(&xhci->cmd_timer)) {
Lu Baolu9da8e3e2017-01-03 18:28:46 +02001293 spin_unlock_irqrestore(&xhci->lock, flags);
1294 return;
Mathias Nymanc311e392014-05-08 19:26:03 +03001295 }
Lu Baolu9da8e3e2017-01-03 18:28:46 +02001296 /* mark this command to be cancelled */
Lu Baolu9da8e3e2017-01-03 18:28:46 +02001297 xhci->current_cmd->status = COMP_CMD_ABORT;
1298
Mathias Nymanc311e392014-05-08 19:26:03 +03001299 /* Make sure command ring is running before aborting it */
1300 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
1301 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1302 (hw_ring_state & CMD_RING_RUNNING)) {
OGAWA Hirofumi63d92d12017-01-03 18:28:51 +02001303 /* Prevent new doorbell, and start command abort */
1304 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
Mathias Nymanc311e392014-05-08 19:26:03 +03001305 xhci_dbg(xhci, "Command timeout\n");
OGAWA Hirofumi63d92d12017-01-03 18:28:51 +02001306 ret = xhci_abort_cmd_ring(xhci, flags);
Mathias Nymanc311e392014-05-08 19:26:03 +03001307 if (unlikely(ret == -ESHUTDOWN)) {
1308 xhci_err(xhci, "Abort command ring failed\n");
1309 xhci_cleanup_command_queue(xhci);
Lu Baolucb02cce2017-01-03 18:28:49 +02001310 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nymanc311e392014-05-08 19:26:03 +03001311 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
1312 xhci_dbg(xhci, "xHCI host controller is dead.\n");
Lu Baolucb02cce2017-01-03 18:28:49 +02001313
1314 return;
Mathias Nymanc311e392014-05-08 19:26:03 +03001315 }
Lu Baolucb02cce2017-01-03 18:28:49 +02001316
1317 goto time_out_completed;
Mathias Nymanc311e392014-05-08 19:26:03 +03001318 }
Mathias Nyman3425aa02016-06-01 18:09:08 +03001319
OGAWA Hirofumi63d92d12017-01-03 18:28:51 +02001320 /* host removed. Bail out */
1321 if (xhci->xhc_state & XHCI_STATE_REMOVING) {
1322 xhci_dbg(xhci, "host removed, ring start fail?\n");
Mathias Nyman3425aa02016-06-01 18:09:08 +03001323 xhci_cleanup_command_queue(xhci);
Lu Baolucb02cce2017-01-03 18:28:49 +02001324
1325 goto time_out_completed;
Mathias Nyman3425aa02016-06-01 18:09:08 +03001326 }
1327
Mathias Nymanc311e392014-05-08 19:26:03 +03001328 /* command timeout on stopped ring, ring can't be aborted */
1329 xhci_dbg(xhci, "Command timeout on stopped ring\n");
1330 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
Lu Baolucb02cce2017-01-03 18:28:49 +02001331
1332time_out_completed:
Mathias Nymanc311e392014-05-08 19:26:03 +03001333 spin_unlock_irqrestore(&xhci->lock, flags);
1334 return;
1335}
1336
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001337static void handle_cmd_completion(struct xhci_hcd *xhci,
1338 struct xhci_event_cmd *event)
1339{
Matt Evans28ccd292011-03-29 13:40:46 +11001340 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001341 u64 cmd_dma;
1342 dma_addr_t cmd_dequeue_dma;
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001343 u32 cmd_comp_code;
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001344 union xhci_trb *cmd_trb;
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001345 struct xhci_command *cmd;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001346 u32 cmd_type;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001347
Matt Evans28ccd292011-03-29 13:40:46 +11001348 cmd_dma = le64_to_cpu(event->cmd_trb);
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001349 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001350 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001351 cmd_trb);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001352 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1353 if (cmd_dequeue_dma == 0) {
1354 xhci->error_bitmask |= 1 << 4;
1355 return;
1356 }
1357 /* Does the DMA address match our internal dequeue pointer address? */
1358 if (cmd_dma != (u64) cmd_dequeue_dma) {
1359 xhci->error_bitmask |= 1 << 5;
1360 return;
1361 }
Elric Fub63f4052012-06-27 16:55:43 +08001362
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001363 cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list);
1364
OGAWA Hirofumi799dfde2017-01-03 18:28:50 +02001365 cancel_delayed_work(&xhci->cmd_timer);
Mathias Nymanc311e392014-05-08 19:26:03 +03001366
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001367 trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
Xenia Ragiadakou63a23b9a2013-08-06 07:52:48 +03001368
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001369 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
Mathias Nymanc311e392014-05-08 19:26:03 +03001370
1371 /* If CMD ring stopped we own the trbs between enqueue and dequeue */
1372 if (cmd_comp_code == COMP_CMD_STOP) {
OGAWA Hirofumi63d92d12017-01-03 18:28:51 +02001373 complete_all(&xhci->cmd_ring_stop_completion);
Mathias Nymanc311e392014-05-08 19:26:03 +03001374 return;
1375 }
Mathias Nyman33be1262016-08-16 10:18:03 +03001376
1377 if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1378 xhci_err(xhci,
1379 "Command completion event does not match command\n");
1380 return;
1381 }
1382
Mathias Nymanc311e392014-05-08 19:26:03 +03001383 /*
1384 * Host aborted the command ring, check if the current command was
1385 * supposed to be aborted, otherwise continue normally.
1386 * The command ring is stopped now, but the xHC will issue a Command
1387 * Ring Stopped event which will cause us to restart it.
1388 */
1389 if (cmd_comp_code == COMP_CMD_ABORT) {
1390 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
Baolin Wang78ccc192017-01-03 18:28:47 +02001391 if (cmd->status == COMP_CMD_ABORT) {
1392 if (xhci->current_cmd == cmd)
1393 xhci->current_cmd = NULL;
Mathias Nymanc311e392014-05-08 19:26:03 +03001394 goto event_handled;
Baolin Wang78ccc192017-01-03 18:28:47 +02001395 }
Elric Fub63f4052012-06-27 16:55:43 +08001396 }
1397
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001398 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1399 switch (cmd_type) {
1400 case TRB_ENABLE_SLOT:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001401 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001402 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001403 case TRB_DISABLE_SLOT:
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001404 xhci_handle_cmd_disable_slot(xhci, slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001405 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001406 case TRB_CONFIG_EP:
Mathias Nyman9ea18332014-05-08 19:26:02 +03001407 if (!cmd->completion)
1408 xhci_handle_cmd_config_ep(xhci, slot_id, event,
1409 cmd_comp_code);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001410 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001411 case TRB_EVAL_CONTEXT:
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001412 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001413 case TRB_ADDR_DEV:
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001414 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001415 case TRB_STOP_RING:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001416 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1417 le32_to_cpu(cmd_trb->generic.field[3])));
1418 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001419 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001420 case TRB_SET_DEQ:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001421 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1422 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001423 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001424 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001425 case TRB_CMD_NOOP:
Mathias Nymanc311e392014-05-08 19:26:03 +03001426 /* Is this an aborted command turned to NO-OP? */
1427 if (cmd->status == COMP_CMD_STOP)
1428 cmd_comp_code = COMP_CMD_STOP;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001429 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001430 case TRB_RESET_EP:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001431 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1432 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001433 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001434 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001435 case TRB_RESET_DEV:
Mathias Nyman6fcfb0d2014-06-24 17:14:40 +03001436 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1437 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1438 */
1439 slot_id = TRB_TO_SLOT_ID(
1440 le32_to_cpu(cmd_trb->generic.field[3]));
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001441 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001442 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001443 case TRB_NEC_GET_FW:
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001444 xhci_handle_cmd_nec_get_fw(xhci, event);
Sarah Sharp02386342010-05-24 13:25:28 -07001445 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001446 default:
1447 /* Skip over unknown commands on the event ring */
1448 xhci->error_bitmask |= 1 << 6;
1449 break;
1450 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001451
Mathias Nymanc311e392014-05-08 19:26:03 +03001452 /* restart timer if this wasn't the last command */
1453 if (cmd->cmd_list.next != &xhci->cmd_list) {
1454 xhci->current_cmd = list_entry(cmd->cmd_list.next,
1455 struct xhci_command, cmd_list);
OGAWA Hirofumi799dfde2017-01-03 18:28:50 +02001456 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
Lu Baolu9da8e3e2017-01-03 18:28:46 +02001457 } else if (xhci->current_cmd == cmd) {
1458 xhci->current_cmd = NULL;
Mathias Nymanc311e392014-05-08 19:26:03 +03001459 }
1460
1461event_handled:
Mathias Nyman9ea18332014-05-08 19:26:02 +03001462 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001463
Andiry Xu3b72fca2012-03-05 17:49:32 +08001464 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001465}
1466
Sarah Sharp02386342010-05-24 13:25:28 -07001467static void handle_vendor_event(struct xhci_hcd *xhci,
1468 union xhci_trb *event)
1469{
1470 u32 trb_type;
1471
Matt Evans28ccd292011-03-29 13:40:46 +11001472 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001473 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1474 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1475 handle_cmd_completion(xhci, &event->event_cmd);
1476}
1477
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001478/* @port_id: the one-based port ID from the hardware (indexed from array of all
1479 * port registers -- USB 3.0 and USB 2.0).
1480 *
1481 * Returns a zero-based port number, which is suitable for indexing into each of
1482 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001483 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001484 */
1485static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1486 struct xhci_hcd *xhci, u32 port_id)
1487{
1488 unsigned int i;
1489 unsigned int num_similar_speed_ports = 0;
1490
1491 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1492 * and usb2_ports are 0-based indexes. Count the number of similar
1493 * speed ports, up to 1 port before this port.
1494 */
1495 for (i = 0; i < (port_id - 1); i++) {
1496 u8 port_speed = xhci->port_array[i];
1497
1498 /*
1499 * Skip ports that don't have known speeds, or have duplicate
1500 * Extended Capabilities port speed entries.
1501 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001502 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001503 continue;
1504
1505 /*
1506 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1507 * 1.1 ports are under the USB 2.0 hub. If the port speed
1508 * matches the device speed, it's a similar speed port.
1509 */
Mathias Nymanb50107b2015-10-01 18:40:38 +03001510 if ((port_speed == 0x03) == (hcd->speed >= HCD_USB3))
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001511 num_similar_speed_ports++;
1512 }
1513 return num_similar_speed_ports;
1514}
1515
Sarah Sharp623bef92011-11-11 14:57:33 -08001516static void handle_device_notification(struct xhci_hcd *xhci,
1517 union xhci_trb *event)
1518{
1519 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001520 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001521
Xenia Ragiadakou7e76ad42013-09-09 21:03:10 +03001522 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001523 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001524 xhci_warn(xhci, "Device Notification event for "
1525 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001526 return;
1527 }
1528
1529 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1530 slot_id);
1531 udev = xhci->devs[slot_id]->udev;
1532 if (udev && udev->parent)
1533 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001534}
1535
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001536static void handle_port_status(struct xhci_hcd *xhci,
1537 union xhci_trb *event)
1538{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001539 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001540 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001541 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001542 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001543 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001544 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001545 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001546 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001547 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001548 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001549
1550 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001551 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001552 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1553 xhci->error_bitmask |= 1 << 8;
1554 }
Matt Evans28ccd292011-03-29 13:40:46 +11001555 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001556 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1557
Sarah Sharp518e8482010-12-15 11:56:29 -08001558 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1559 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001560 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Peter Chen09ce0c02013-03-20 09:30:00 +08001561 inc_deq(xhci, xhci->event_ring);
1562 return;
Andiry Xu56192532010-10-14 07:23:00 -07001563 }
1564
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001565 /* Figure out which usb_hcd this port is attached to:
1566 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1567 */
1568 major_revision = xhci->port_array[port_id - 1];
Peter Chen09ce0c02013-03-20 09:30:00 +08001569
1570 /* Find the right roothub. */
1571 hcd = xhci_to_hcd(xhci);
Mathias Nymanb50107b2015-10-01 18:40:38 +03001572 if ((major_revision == 0x03) != (hcd->speed >= HCD_USB3))
Peter Chen09ce0c02013-03-20 09:30:00 +08001573 hcd = xhci->shared_hcd;
1574
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001575 if (major_revision == 0) {
1576 xhci_warn(xhci, "Event for port %u not in "
1577 "Extended Capabilities, ignoring.\n",
1578 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001579 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001580 goto cleanup;
1581 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001582 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001583 xhci_warn(xhci, "Event for port %u duplicated in"
1584 "Extended Capabilities, ignoring.\n",
1585 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001586 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001587 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001588 }
1589
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001590 /*
1591 * Hardware port IDs reported by a Port Status Change Event include USB
1592 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1593 * resume event, but we first need to translate the hardware port ID
1594 * into the index into the ports on the correct split roothub, and the
1595 * correct bus_state structure.
1596 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001597 bus_state = &xhci->bus_state[hcd_index(hcd)];
Mathias Nymanb50107b2015-10-01 18:40:38 +03001598 if (hcd->speed >= HCD_USB3)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001599 port_array = xhci->usb3_ports;
1600 else
1601 port_array = xhci->usb2_ports;
1602 /* Find the faked port hub number */
1603 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1604 port_id);
1605
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001606 temp = readl(port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001607 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001608 xhci_dbg(xhci, "resume root hub\n");
1609 usb_hcd_resume_root_hub(hcd);
1610 }
1611
Mathias Nymanb50107b2015-10-01 18:40:38 +03001612 if (hcd->speed >= HCD_USB3 && (temp & PORT_PLS_MASK) == XDEV_INACTIVE)
Zhuang Jin Canfac42712015-07-21 17:20:30 +03001613 bus_state->port_remote_wakeup &= ~(1 << faked_port_index);
1614
Andiry Xu56192532010-10-14 07:23:00 -07001615 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1616 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1617
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001618 temp1 = readl(&xhci->op_regs->command);
Andiry Xu56192532010-10-14 07:23:00 -07001619 if (!(temp1 & CMD_RUN)) {
1620 xhci_warn(xhci, "xHC is not running.\n");
1621 goto cleanup;
1622 }
1623
Mathias Nyman2338b9e2015-10-01 18:40:36 +03001624 if (DEV_SUPERSPEED_ANY(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001625 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001626 /* Set a flag to say the port signaled remote wakeup,
1627 * so we can tell the difference between the end of
1628 * device and host initiated resume.
1629 */
1630 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001631 xhci_test_and_clear_bit(xhci, port_array,
1632 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001633 xhci_set_link_state(xhci, port_array, faked_port_index,
1634 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001635 /* Need to wait until the next link state change
1636 * indicates the device is actually in U0.
1637 */
1638 bogus_port_status = true;
1639 goto cleanup;
Mathias Nymanf69115f2015-12-11 14:38:06 +02001640 } else if (!test_bit(faked_port_index,
1641 &bus_state->resuming_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001642 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001643 bus_state->resume_done[faked_port_index] = jiffies +
Felipe Balbib9e45182015-02-13 14:39:13 -06001644 msecs_to_jiffies(USB_RESUME_TIMEOUT);
Andiry Xuf370b992012-04-14 02:54:30 +08001645 set_bit(faked_port_index, &bus_state->resuming_ports);
Andiry Xu56192532010-10-14 07:23:00 -07001646 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001647 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001648 /* Do the rest in GetPortStatus */
1649 }
1650 }
1651
Mathias Nyman24234802019-03-22 17:50:15 +02001652 if ((temp & PORT_PLC) &&
1653 DEV_SUPERSPEED_ANY(temp) &&
1654 ((temp & PORT_PLS_MASK) == XDEV_U0 ||
1655 (temp & PORT_PLS_MASK) == XDEV_U1 ||
1656 (temp & PORT_PLS_MASK) == XDEV_U2)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001657 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Mathias Nyman24234802019-03-22 17:50:15 +02001658 /* We've just brought the device into U0/1/2 through either the
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001659 * Resume state after a device remote wakeup, or through the
1660 * U3Exit state after a host-initiated resume. If it's a device
1661 * initiated remote wake, don't pass up the link state change,
1662 * so the roothub behavior is consistent with external
1663 * USB 3.0 hub behavior.
1664 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001665 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1666 faked_port_index + 1);
1667 if (slot_id && xhci->devs[slot_id])
1668 xhci_ring_device(xhci, slot_id);
Nickolai Zeldovichba7b5c22013-01-07 22:39:31 -05001669 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001670 bus_state->port_remote_wakeup &=
1671 ~(1 << faked_port_index);
1672 xhci_test_and_clear_bit(xhci, port_array,
1673 faked_port_index, PORT_PLC);
1674 usb_wakeup_notification(hcd->self.root_hub,
1675 faked_port_index + 1);
1676 bogus_port_status = true;
1677 goto cleanup;
1678 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001679 }
1680
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001681 /*
1682 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1683 * RExit to a disconnect state). If so, let the the driver know it's
1684 * out of the RExit state.
1685 */
Aaron Ma0c9aa4d2018-11-09 17:21:20 +02001686 if (!DEV_SUPERSPEED_ANY(temp) && hcd->speed < HCD_USB3 &&
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001687 test_and_clear_bit(faked_port_index,
1688 &bus_state->rexit_ports)) {
1689 complete(&bus_state->rexit_done[faked_port_index]);
1690 bogus_port_status = true;
1691 goto cleanup;
1692 }
1693
Mathias Nymanb50107b2015-10-01 18:40:38 +03001694 if (hcd->speed < HCD_USB3)
Andiry Xu6fd45622011-09-23 14:19:50 -07001695 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1696 PORT_PLC);
1697
Andiry Xu56192532010-10-14 07:23:00 -07001698cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001699 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001700 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001701
Sarah Sharp386139d2011-03-24 08:02:58 -07001702 /* Don't make the USB core poll the roothub if we got a bad port status
1703 * change event. Besides, at that point we can't tell which roothub
1704 * (USB 2.0 or USB 3.0) to kick.
1705 */
1706 if (bogus_port_status)
1707 return;
1708
Sarah Sharpc52804a2012-11-27 12:30:23 -08001709 /*
1710 * xHCI port-status-change events occur when the "or" of all the
1711 * status-change bits in the portsc register changes from 0 to 1.
1712 * New status changes won't cause an event if any other change
1713 * bits are still set. When an event occurs, switch over to
1714 * polling to avoid losing status changes.
1715 */
1716 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1717 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001718 spin_unlock(&xhci->lock);
1719 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001720 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001721 spin_lock(&xhci->lock);
1722}
1723
1724/*
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001725 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1726 * at end_trb, which may be in another segment. If the suspect DMA address is a
1727 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1728 * returns 0.
1729 */
Hans de Goedecffb9be2014-08-20 16:41:51 +03001730struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1731 struct xhci_segment *start_seg,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001732 union xhci_trb *start_trb,
1733 union xhci_trb *end_trb,
Hans de Goedecffb9be2014-08-20 16:41:51 +03001734 dma_addr_t suspect_dma,
1735 bool debug)
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001736{
1737 dma_addr_t start_dma;
1738 dma_addr_t end_seg_dma;
1739 dma_addr_t end_trb_dma;
1740 struct xhci_segment *cur_seg;
1741
Sarah Sharp23e3be12009-04-29 19:05:20 -07001742 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001743 cur_seg = start_seg;
1744
1745 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001746 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001747 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001748 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001749 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001750 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001751 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001752 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001753
Hans de Goedecffb9be2014-08-20 16:41:51 +03001754 if (debug)
1755 xhci_warn(xhci,
1756 "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
1757 (unsigned long long)suspect_dma,
1758 (unsigned long long)start_dma,
1759 (unsigned long long)end_trb_dma,
1760 (unsigned long long)cur_seg->dma,
1761 (unsigned long long)end_seg_dma);
1762
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001763 if (end_trb_dma > 0) {
1764 /* The end TRB is in this segment, so suspect should be here */
1765 if (start_dma <= end_trb_dma) {
1766 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1767 return cur_seg;
1768 } else {
1769 /* Case for one segment with
1770 * a TD wrapped around to the top
1771 */
1772 if ((suspect_dma >= start_dma &&
1773 suspect_dma <= end_seg_dma) ||
1774 (suspect_dma >= cur_seg->dma &&
1775 suspect_dma <= end_trb_dma))
1776 return cur_seg;
1777 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001778 return NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001779 } else {
1780 /* Might still be somewhere in this segment */
1781 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1782 return cur_seg;
1783 }
1784 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001785 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001786 } while (cur_seg != start_seg);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001787
Randy Dunlap326b4812010-04-19 08:53:50 -07001788 return NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001789}
1790
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001791static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1792 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001793 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001794 struct xhci_td *td, union xhci_trb *event_trb)
1795{
1796 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001797 struct xhci_command *command;
1798 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1799 if (!command)
1800 return;
1801
Mathias Nymand0167ad2015-03-10 19:49:00 +02001802 ep->ep_state |= EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001803 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001804
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001805 xhci_queue_reset_ep(xhci, command, slot_id, ep_index);
Mathias Nymand97b4f82014-11-27 18:19:16 +02001806 xhci_cleanup_stalled_ring(xhci, ep_index, td);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001807
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001808 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001809
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001810 xhci_ring_cmd_db(xhci);
1811}
1812
1813/* Check if an error has halted the endpoint ring. The class driver will
1814 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1815 * However, a babble and other errors also halt the endpoint ring, and the class
1816 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1817 * Ring Dequeue Pointer command manually.
1818 */
1819static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1820 struct xhci_ep_ctx *ep_ctx,
1821 unsigned int trb_comp_code)
1822{
1823 /* TRB completion codes that may require a manual halt cleanup */
1824 if (trb_comp_code == COMP_TX_ERR ||
1825 trb_comp_code == COMP_BABBLE ||
1826 trb_comp_code == COMP_SPLIT_ERR)
Rajesh Bhagatd4fc8bf2016-03-11 10:27:49 +05301827 /* The 0.95 spec says a babbling control endpoint
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001828 * is not halted. The 0.96 spec says it is. Some HW
1829 * claims to be 0.95 compliant, but it halts the control
1830 * endpoint anyway. Check if a babble halted the
1831 * endpoint.
1832 */
Matt Evansf5960b62011-06-01 10:22:55 +10001833 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1834 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001835 return 1;
1836
1837 return 0;
1838}
1839
Sarah Sharpb45b5062009-12-09 15:59:06 -08001840int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1841{
1842 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1843 /* Vendor defined "informational" completion code,
1844 * treat as not-an-error.
1845 */
1846 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1847 trb_comp_code);
1848 xhci_dbg(xhci, "Treating code as success.\n");
1849 return 1;
1850 }
1851 return 0;
1852}
1853
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001854/*
Andiry Xu4422da62010-07-22 15:22:55 -07001855 * Finish the td processing, remove the td from td list;
1856 * Return 1 if the urb can be given back.
1857 */
1858static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1859 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1860 struct xhci_virt_ep *ep, int *status, bool skip)
1861{
1862 struct xhci_virt_device *xdev;
1863 struct xhci_ring *ep_ring;
1864 unsigned int slot_id;
1865 int ep_index;
1866 struct urb *urb = NULL;
1867 struct xhci_ep_ctx *ep_ctx;
1868 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001869 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001870 u32 trb_comp_code;
1871
Matt Evans28ccd292011-03-29 13:40:46 +11001872 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001873 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001874 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1875 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001876 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001877 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001878
1879 if (skip)
1880 goto td_cleanup;
1881
Lu Baolu40a3b772015-08-06 19:24:01 +03001882 if (trb_comp_code == COMP_STOP_INVAL ||
1883 trb_comp_code == COMP_STOP ||
1884 trb_comp_code == COMP_STOP_SHORT) {
Andiry Xu4422da62010-07-22 15:22:55 -07001885 /* The Endpoint Stop Command completion will take care of any
1886 * stopped TDs. A stopped TD may be restarted, so don't update
1887 * the ring dequeue pointer or take this TD off any lists yet.
1888 */
1889 ep->stopped_td = td;
Andiry Xu4422da62010-07-22 15:22:55 -07001890 return 0;
Mathias Nyman69defe02014-11-27 18:19:14 +02001891 }
1892 if (trb_comp_code == COMP_STALL ||
1893 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
1894 trb_comp_code)) {
1895 /* Issue a reset endpoint command to clear the host side
1896 * halt, followed by a set dequeue command to move the
1897 * dequeue pointer past the TD.
1898 * The class driver clears the device side halt later.
1899 */
1900 xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
1901 ep_ring->stream_id, td, event_trb);
Andiry Xu4422da62010-07-22 15:22:55 -07001902 } else {
Mathias Nyman69defe02014-11-27 18:19:14 +02001903 /* Update ring dequeue pointer */
1904 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08001905 inc_deq(xhci, ep_ring);
Mathias Nyman69defe02014-11-27 18:19:14 +02001906 inc_deq(xhci, ep_ring);
1907 }
Andiry Xu4422da62010-07-22 15:22:55 -07001908
1909td_cleanup:
Mathias Nyman69defe02014-11-27 18:19:14 +02001910 /* Clean up the endpoint's TD list */
1911 urb = td->urb;
1912 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07001913
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001914 /* if a bounce buffer was used to align this td then unmap it */
1915 if (td->bounce_seg)
1916 xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);
1917
Mathias Nyman69defe02014-11-27 18:19:14 +02001918 /* Do one last check of the actual transfer length.
1919 * If the host controller said we transferred more data than the buffer
1920 * length, urb->actual_length will be a very big number (since it's
1921 * unsigned). Play it safe and say we didn't transfer anything.
1922 */
1923 if (urb->actual_length > urb->transfer_buffer_length) {
1924 xhci_warn(xhci, "URB transfer length is wrong, xHC issue? req. len = %u, act. len = %u\n",
1925 urb->transfer_buffer_length,
1926 urb->actual_length);
1927 urb->actual_length = 0;
1928 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1929 *status = -EREMOTEIO;
1930 else
1931 *status = 0;
1932 }
1933 list_del_init(&td->td_list);
1934 /* Was this TD slated to be cancelled but completed anyway? */
1935 if (!list_empty(&td->cancelled_td_list))
1936 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001937
Mathias Nyman69defe02014-11-27 18:19:14 +02001938 urb_priv->td_cnt++;
1939 /* Giveback the urb when all the tds are completed */
1940 if (urb_priv->td_cnt == urb_priv->length) {
1941 ret = 1;
1942 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1943 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1944 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
1945 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1946 usb_amd_quirk_pll_enable();
Andiry Xuc41136b2011-03-22 17:08:14 +08001947 }
1948 }
Andiry Xu4422da62010-07-22 15:22:55 -07001949 }
1950
1951 return ret;
1952}
1953
1954/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001955 * Process control tds, update urb status and actual_length.
1956 */
1957static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1958 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1959 struct xhci_virt_ep *ep, int *status)
1960{
1961 struct xhci_virt_device *xdev;
1962 struct xhci_ring *ep_ring;
1963 unsigned int slot_id;
1964 int ep_index;
1965 struct xhci_ep_ctx *ep_ctx;
1966 u32 trb_comp_code;
1967
Matt Evans28ccd292011-03-29 13:40:46 +11001968 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07001969 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001970 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1971 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07001972 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001973 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001974
Andiry Xu8af56be2010-07-22 15:23:03 -07001975 switch (trb_comp_code) {
1976 case COMP_SUCCESS:
1977 if (event_trb == ep_ring->dequeue) {
1978 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1979 "without IOC set??\n");
1980 *status = -ESHUTDOWN;
1981 } else if (event_trb != td->last_trb) {
1982 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1983 "without IOC set??\n");
1984 *status = -ESHUTDOWN;
1985 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07001986 *status = 0;
1987 }
1988 break;
1989 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07001990 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1991 *status = -EREMOTEIO;
1992 else
1993 *status = 0;
1994 break;
Lu Baolu40a3b772015-08-06 19:24:01 +03001995 case COMP_STOP_SHORT:
1996 if (event_trb == ep_ring->dequeue || event_trb == td->last_trb)
1997 xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
1998 else
1999 td->urb->actual_length =
2000 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2001
2002 return finish_td(xhci, td, event_trb, event, ep, status, false);
Sarah Sharp3abeca92011-05-05 19:08:09 -07002003 case COMP_STOP:
Lu Baolu40a3b772015-08-06 19:24:01 +03002004 /* Did we stop at data stage? */
2005 if (event_trb != ep_ring->dequeue && event_trb != td->last_trb)
2006 td->urb->actual_length =
2007 td->urb->transfer_buffer_length -
2008 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2009 /* fall through */
2010 case COMP_STOP_INVAL:
Sarah Sharp3abeca92011-05-05 19:08:09 -07002011 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07002012 default:
2013 if (!xhci_requires_manual_halt_cleanup(xhci,
2014 ep_ctx, trb_comp_code))
2015 break;
2016 xhci_dbg(xhci, "TRB error code %u, "
2017 "halted endpoint index = %u\n",
2018 trb_comp_code, ep_index);
2019 /* else fall through */
2020 case COMP_STALL:
2021 /* Did we transfer part of the data (middle) phase? */
2022 if (event_trb != ep_ring->dequeue &&
2023 event_trb != td->last_trb)
2024 td->urb->actual_length =
Vivek Gautam1c11a172013-03-21 12:06:48 +05302025 td->urb->transfer_buffer_length -
2026 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Mathias Nyman22ae47e2015-05-29 17:01:53 +03002027 else if (!td->urb_length_set)
Andiry Xu8af56be2010-07-22 15:23:03 -07002028 td->urb->actual_length = 0;
2029
Mathias Nyman8e71a322014-11-18 11:27:12 +02002030 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07002031 }
2032 /*
2033 * Did we transfer any data, despite the errors that might have
2034 * happened? I.e. did we get past the setup stage?
2035 */
2036 if (event_trb != ep_ring->dequeue) {
2037 /* The event was for the status stage */
2038 if (event_trb == td->last_trb) {
Aleksander Morgado45ba2152015-03-06 17:14:21 +02002039 if (td->urb_length_set) {
Andiry Xu8af56be2010-07-22 15:23:03 -07002040 /* Don't overwrite a previously set error code
2041 */
2042 if ((*status == -EINPROGRESS || *status == 0) &&
2043 (td->urb->transfer_flags
2044 & URB_SHORT_NOT_OK))
2045 /* Did we already see a short data
2046 * stage? */
2047 *status = -EREMOTEIO;
2048 } else {
2049 td->urb->actual_length =
2050 td->urb->transfer_buffer_length;
2051 }
2052 } else {
Aleksander Morgado45ba2152015-03-06 17:14:21 +02002053 /*
2054 * Maybe the event was for the data stage? If so, update
2055 * already the actual_length of the URB and flag it as
2056 * set, so that it is not overwritten in the event for
2057 * the last TRB.
2058 */
2059 td->urb_length_set = true;
Sarah Sharp3abeca92011-05-05 19:08:09 -07002060 td->urb->actual_length =
2061 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302062 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Sarah Sharp3abeca92011-05-05 19:08:09 -07002063 xhci_dbg(xhci, "Waiting for status "
2064 "stage event\n");
2065 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002066 }
2067 }
2068
2069 return finish_td(xhci, td, event_trb, event, ep, status, false);
2070}
2071
2072/*
Andiry Xu04e51902010-07-22 15:23:39 -07002073 * Process isochronous tds, update urb packet status and actual_length.
2074 */
2075static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2076 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2077 struct xhci_virt_ep *ep, int *status)
2078{
2079 struct xhci_ring *ep_ring;
2080 struct urb_priv *urb_priv;
2081 int idx;
2082 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07002083 union xhci_trb *cur_trb;
2084 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002085 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07002086 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002087 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07002088
Matt Evans28ccd292011-03-29 13:40:46 +11002089 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2090 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002091 urb_priv = td->urb->hcpriv;
2092 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002093 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07002094
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002095 /* handle completion code */
2096 switch (trb_comp_code) {
2097 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302098 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002099 frame->status = 0;
2100 break;
2101 }
2102 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2103 trb_comp_code = COMP_SHORT_TX;
Lu Baolu40a3b772015-08-06 19:24:01 +03002104 /* fallthrough */
2105 case COMP_STOP_SHORT:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002106 case COMP_SHORT_TX:
2107 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2108 -EREMOTEIO : 0;
2109 break;
2110 case COMP_BW_OVER:
2111 frame->status = -ECOMM;
2112 skip_td = true;
2113 break;
2114 case COMP_BUFF_OVER:
2115 case COMP_BABBLE:
2116 frame->status = -EOVERFLOW;
2117 skip_td = true;
2118 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002119 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002120 case COMP_STALL:
Mathias Nymand104d012015-04-30 17:16:02 +03002121 frame->status = -EPROTO;
2122 skip_td = true;
2123 break;
Hans de Goede9c745992012-04-23 15:06:09 +02002124 case COMP_TX_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002125 frame->status = -EPROTO;
Mathias Nymand104d012015-04-30 17:16:02 +03002126 if (event_trb != td->last_trb)
2127 return 0;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002128 skip_td = true;
2129 break;
2130 case COMP_STOP:
2131 case COMP_STOP_INVAL:
2132 break;
2133 default:
2134 frame->status = -1;
2135 break;
Andiry Xu04e51902010-07-22 15:23:39 -07002136 }
2137
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002138 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2139 frame->actual_length = frame->length;
2140 td->urb->actual_length += frame->length;
Lu Baolu40a3b772015-08-06 19:24:01 +03002141 } else if (trb_comp_code == COMP_STOP_SHORT) {
2142 frame->actual_length =
2143 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2144 td->urb->actual_length += frame->actual_length;
Andiry Xu04e51902010-07-22 15:23:39 -07002145 } else {
2146 for (cur_trb = ep_ring->dequeue,
2147 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2148 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002149 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2150 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11002151 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07002152 }
Matt Evans28ccd292011-03-29 13:40:46 +11002153 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302154 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002155
2156 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002157 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07002158 td->urb->actual_length += len;
2159 }
2160 }
2161
Andiry Xu04e51902010-07-22 15:23:39 -07002162 return finish_td(xhci, td, event_trb, event, ep, status, false);
2163}
2164
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002165static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2166 struct xhci_transfer_event *event,
2167 struct xhci_virt_ep *ep, int *status)
2168{
2169 struct xhci_ring *ep_ring;
2170 struct urb_priv *urb_priv;
2171 struct usb_iso_packet_descriptor *frame;
2172 int idx;
2173
Matt Evansf6975312011-06-01 13:01:01 +10002174 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002175 urb_priv = td->urb->hcpriv;
2176 idx = urb_priv->td_cnt;
2177 frame = &td->urb->iso_frame_desc[idx];
2178
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002179 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002180 frame->status = -EXDEV;
2181
2182 /* calc actual length */
2183 frame->actual_length = 0;
2184
2185 /* Update ring dequeue pointer */
2186 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002187 inc_deq(xhci, ep_ring);
2188 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002189
2190 return finish_td(xhci, td, NULL, event, ep, status, true);
2191}
2192
Andiry Xu04e51902010-07-22 15:23:39 -07002193/*
Andiry Xu22405ed2010-07-22 15:23:08 -07002194 * Process bulk and interrupt tds, update urb status and actual_length.
2195 */
2196static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2197 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2198 struct xhci_virt_ep *ep, int *status)
2199{
2200 struct xhci_ring *ep_ring;
2201 union xhci_trb *cur_trb;
2202 struct xhci_segment *cur_seg;
2203 u32 trb_comp_code;
2204
Matt Evans28ccd292011-03-29 13:40:46 +11002205 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2206 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002207
2208 switch (trb_comp_code) {
2209 case COMP_SUCCESS:
2210 /* Double check that the HW transferred everything. */
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002211 if (event_trb != td->last_trb ||
Vivek Gautam1c11a172013-03-21 12:06:48 +05302212 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002213 xhci_warn(xhci, "WARN Successful completion "
2214 "on short TX\n");
2215 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2216 *status = -EREMOTEIO;
2217 else
2218 *status = 0;
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002219 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2220 trb_comp_code = COMP_SHORT_TX;
Andiry Xu22405ed2010-07-22 15:23:08 -07002221 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07002222 *status = 0;
2223 }
2224 break;
Lu Baolu40a3b772015-08-06 19:24:01 +03002225 case COMP_STOP_SHORT:
Andiry Xu22405ed2010-07-22 15:23:08 -07002226 case COMP_SHORT_TX:
2227 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2228 *status = -EREMOTEIO;
2229 else
2230 *status = 0;
2231 break;
2232 default:
2233 /* Others already handled above */
2234 break;
2235 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07002236 if (trb_comp_code == COMP_SHORT_TX)
2237 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2238 "%d bytes untransferred\n",
2239 td->urb->ep->desc.bEndpointAddress,
2240 td->urb->transfer_buffer_length,
Vivek Gautam1c11a172013-03-21 12:06:48 +05302241 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Lu Baolu40a3b772015-08-06 19:24:01 +03002242 /* Stopped - short packet completion */
2243 if (trb_comp_code == COMP_STOP_SHORT) {
2244 td->urb->actual_length =
2245 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2246
2247 if (td->urb->transfer_buffer_length <
2248 td->urb->actual_length) {
2249 xhci_warn(xhci, "HC gave bad length of %d bytes txed\n",
2250 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
2251 td->urb->actual_length = 0;
2252 /* status will be set by usb core for canceled urbs */
2253 }
Andiry Xu22405ed2010-07-22 15:23:08 -07002254 /* Fast path - was this the last TRB in the TD for this URB? */
Lu Baolu40a3b772015-08-06 19:24:01 +03002255 } else if (event_trb == td->last_trb) {
Vivek Gautam1c11a172013-03-21 12:06:48 +05302256 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002257 td->urb->actual_length =
2258 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302259 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002260 if (td->urb->transfer_buffer_length <
2261 td->urb->actual_length) {
2262 xhci_warn(xhci, "HC gave bad length "
2263 "of %d bytes left\n",
Vivek Gautam1c11a172013-03-21 12:06:48 +05302264 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002265 td->urb->actual_length = 0;
2266 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2267 *status = -EREMOTEIO;
2268 else
2269 *status = 0;
2270 }
2271 /* Don't overwrite a previously set error code */
2272 if (*status == -EINPROGRESS) {
2273 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2274 *status = -EREMOTEIO;
2275 else
2276 *status = 0;
2277 }
2278 } else {
2279 td->urb->actual_length =
2280 td->urb->transfer_buffer_length;
2281 /* Ignore a short packet completion if the
2282 * untransferred length was zero.
2283 */
2284 if (*status == -EREMOTEIO)
2285 *status = 0;
2286 }
2287 } else {
2288 /* Slow path - walk the list, starting from the dequeue
2289 * pointer, to get the actual length transferred.
2290 */
2291 td->urb->actual_length = 0;
2292 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2293 cur_trb != event_trb;
2294 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002295 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2296 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07002297 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002298 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07002299 }
2300 /* If the ring didn't stop on a Link or No-op TRB, add
2301 * in the actual bytes transferred from the Normal TRB
2302 */
2303 if (trb_comp_code != COMP_STOP_INVAL)
2304 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002305 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302306 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002307 }
2308
2309 return finish_td(xhci, td, event_trb, event, ep, status, false);
2310}
2311
2312/*
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002313 * If this function returns an error condition, it means it got a Transfer
2314 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2315 * At this point, the host controller is probably hosed and should be reset.
2316 */
2317static int handle_tx_event(struct xhci_hcd *xhci,
2318 struct xhci_transfer_event *event)
Felipe Balbied384bd2012-08-07 14:10:03 +03002319 __releases(&xhci->lock)
2320 __acquires(&xhci->lock)
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002321{
2322 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002323 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002324 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07002325 unsigned int slot_id;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002326 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07002327 struct xhci_td *td = NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002328 dma_addr_t event_dma;
2329 struct xhci_segment *event_seg;
2330 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07002331 struct urb *urb = NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002332 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002333 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07002334 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002335 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002336 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07002337 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002338 int td_num = 0;
Mathias Nyman3b4739b2015-10-12 11:30:12 +03002339 bool handling_skipped_tds = false;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002340
Matt Evans28ccd292011-03-29 13:40:46 +11002341 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07002342 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002343 if (!xdev) {
2344 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002345 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002346 (unsigned long long) xhci_trb_virt_to_dma(
2347 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002348 xhci->event_ring->dequeue),
2349 lower_32_bits(le64_to_cpu(event->buffer)),
2350 upper_32_bits(le64_to_cpu(event->buffer)),
2351 le32_to_cpu(event->transfer_len),
2352 le32_to_cpu(event->flags));
2353 xhci_dbg(xhci, "Event ring:\n");
2354 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002355 return -ENODEV;
2356 }
2357
2358 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11002359 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002360 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11002361 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07002362 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002363 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11002364 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2365 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002366 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2367 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002368 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002369 (unsigned long long) xhci_trb_virt_to_dma(
2370 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002371 xhci->event_ring->dequeue),
2372 lower_32_bits(le64_to_cpu(event->buffer)),
2373 upper_32_bits(le64_to_cpu(event->buffer)),
2374 le32_to_cpu(event->transfer_len),
2375 le32_to_cpu(event->flags));
2376 xhci_dbg(xhci, "Event ring:\n");
2377 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002378 return -ENODEV;
2379 }
2380
Andiry Xuc2d7b492011-09-19 16:05:12 -07002381 /* Count current td numbers if ep->skip is set */
2382 if (ep->skip) {
2383 list_for_each(tmp, &ep_ring->td_list)
2384 td_num++;
2385 }
2386
Matt Evans28ccd292011-03-29 13:40:46 +11002387 event_dma = le64_to_cpu(event->buffer);
2388 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07002389 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002390 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002391 /* Skip codes that require special handling depending on
2392 * transfer type
2393 */
2394 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302395 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002396 break;
2397 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2398 trb_comp_code = COMP_SHORT_TX;
2399 else
Sarah Sharp8202ce22012-07-25 10:52:45 -07002400 xhci_warn_ratelimited(xhci,
2401 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002402 case COMP_SHORT_TX:
2403 break;
Sarah Sharpae636742009-04-29 19:02:31 -07002404 case COMP_STOP:
2405 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2406 break;
2407 case COMP_STOP_INVAL:
2408 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2409 break;
Lu Baolu40a3b772015-08-06 19:24:01 +03002410 case COMP_STOP_SHORT:
2411 xhci_dbg(xhci, "Stopped with short packet transfer detected\n");
2412 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002413 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002414 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002415 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002416 status = -EPIPE;
2417 break;
2418 case COMP_TRB_ERR:
2419 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2420 status = -EILSEQ;
2421 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002422 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002423 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002424 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002425 status = -EPROTO;
2426 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002427 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002428 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002429 status = -EOVERFLOW;
2430 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002431 case COMP_DB_ERR:
2432 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2433 status = -ENOSR;
2434 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002435 case COMP_BW_OVER:
2436 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2437 break;
2438 case COMP_BUFF_OVER:
2439 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2440 break;
2441 case COMP_UNDERRUN:
2442 /*
2443 * When the Isoch ring is empty, the xHC will generate
2444 * a Ring Overrun Event for IN Isoch endpoint or Ring
2445 * Underrun Event for OUT Isoch endpoint.
2446 */
2447 xhci_dbg(xhci, "underrun event on endpoint\n");
2448 if (!list_empty(&ep_ring->td_list))
2449 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2450 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002451 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2452 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002453 goto cleanup;
2454 case COMP_OVERRUN:
2455 xhci_dbg(xhci, "overrun event on endpoint\n");
2456 if (!list_empty(&ep_ring->td_list))
2457 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2458 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002459 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2460 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002461 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002462 case COMP_DEV_ERR:
2463 xhci_warn(xhci, "WARN: detect an incompatible device");
2464 status = -EPROTO;
2465 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002466 case COMP_MISSED_INT:
2467 /*
2468 * When encounter missed service error, one or more isoc tds
2469 * may be missed by xHC.
2470 * Set skip flag of the ep_ring; Complete the missed tds as
2471 * short transfer when process the ep_ring next time.
2472 */
2473 ep->skip = true;
2474 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2475 goto cleanup;
Mathias Nyman3b4739b2015-10-12 11:30:12 +03002476 case COMP_PING_ERR:
2477 ep->skip = true;
2478 xhci_dbg(xhci, "No Ping response error, Skip one Isoc TD\n");
2479 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002480 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002481 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002482 status = 0;
2483 break;
2484 }
Mathias Nyman86cd7402015-01-09 16:06:32 +02002485 xhci_warn(xhci, "ERROR Unknown event condition %u, HC probably busted\n",
2486 trb_comp_code);
Sarah Sharpb10de142009-04-27 19:58:50 -07002487 goto cleanup;
2488 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002489
Andiry Xud18240d2010-07-22 15:23:25 -07002490 do {
2491 /* This TRB should be in the TD at the head of this ring's
2492 * TD list.
2493 */
2494 if (list_empty(&ep_ring->td_list)) {
Sarah Sharpa83d6752013-03-18 10:19:51 -07002495 /*
2496 * A stopped endpoint may generate an extra completion
2497 * event if the device was suspended. Don't print
2498 * warnings.
2499 */
2500 if (!(trb_comp_code == COMP_STOP ||
2501 trb_comp_code == COMP_STOP_INVAL)) {
2502 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2503 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2504 ep_index);
2505 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2506 (le32_to_cpu(event->flags) &
2507 TRB_TYPE_BITMASK)>>10);
2508 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2509 }
Andiry Xud18240d2010-07-22 15:23:25 -07002510 if (ep->skip) {
2511 ep->skip = false;
2512 xhci_dbg(xhci, "td_list is empty while skip "
2513 "flag set. Clear skip flag.\n");
2514 }
2515 ret = 0;
2516 goto cleanup;
2517 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002518
Andiry Xuc2d7b492011-09-19 16:05:12 -07002519 /* We've skipped all the TDs on the ep ring when ep->skip set */
2520 if (ep->skip && td_num == 0) {
2521 ep->skip = false;
2522 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2523 "Clear skip flag.\n");
2524 ret = 0;
2525 goto cleanup;
2526 }
2527
Andiry Xud18240d2010-07-22 15:23:25 -07002528 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002529 if (ep->skip)
2530 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002531
Andiry Xud18240d2010-07-22 15:23:25 -07002532 /* Is this a TRB in the currently executing TD? */
Hans de Goedecffb9be2014-08-20 16:41:51 +03002533 event_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2534 td->last_trb, event_dma, false);
Alex Hee1cf4862011-06-03 15:58:25 +08002535
2536 /*
2537 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2538 * is not in the current TD pointed by ep_ring->dequeue because
2539 * that the hardware dequeue pointer still at the previous TRB
2540 * of the current TD. The previous TRB maybe a Link TD or the
2541 * last TRB of the previous TD. The command completion handle
2542 * will take care the rest.
2543 */
Hans de Goede9a548862014-08-19 15:17:56 +03002544 if (!event_seg && (trb_comp_code == COMP_STOP ||
2545 trb_comp_code == COMP_STOP_INVAL)) {
Alex Hee1cf4862011-06-03 15:58:25 +08002546 ret = 0;
2547 goto cleanup;
2548 }
2549
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002550 if (!event_seg) {
2551 if (!ep->skip ||
2552 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002553 /* Some host controllers give a spurious
2554 * successful event after a short transfer.
2555 * Ignore it.
2556 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002557 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
Sarah Sharpad808332011-05-25 10:43:56 -07002558 ep_ring->last_td_was_short) {
2559 ep_ring->last_td_was_short = false;
2560 ret = 0;
2561 goto cleanup;
2562 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002563 /* HC is busted, give up! */
2564 xhci_err(xhci,
2565 "ERROR Transfer event TRB DMA ptr not "
Hans de Goedecffb9be2014-08-20 16:41:51 +03002566 "part of current TD ep_index %d "
2567 "comp_code %u\n", ep_index,
2568 trb_comp_code);
2569 trb_in_td(xhci, ep_ring->deq_seg,
2570 ep_ring->dequeue, td->last_trb,
2571 event_dma, true);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002572 return -ESHUTDOWN;
2573 }
2574
2575 ret = skip_isoc_td(xhci, td, event, ep, &status);
2576 goto cleanup;
2577 }
Sarah Sharpad808332011-05-25 10:43:56 -07002578 if (trb_comp_code == COMP_SHORT_TX)
2579 ep_ring->last_td_was_short = true;
2580 else
2581 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002582
2583 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002584 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2585 ep->skip = false;
2586 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002587
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002588 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2589 sizeof(*event_trb)];
2590 /*
2591 * No-op TRB should not trigger interrupts.
2592 * If event_trb is a no-op TRB, it means the
2593 * corresponding TD has been cancelled. Just ignore
2594 * the TD.
2595 */
Matt Evansf5960b62011-06-01 10:22:55 +10002596 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002597 xhci_dbg(xhci,
2598 "event_trb is a no-op TRB. Skip it\n");
2599 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002600 }
2601
2602 /* Now update the urb's actual_length and give back to
2603 * the core
2604 */
2605 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2606 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2607 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002608 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2609 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2610 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002611 else
2612 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2613 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002614
2615cleanup:
Mathias Nyman3b4739b2015-10-12 11:30:12 +03002616
2617
2618 handling_skipped_tds = ep->skip &&
2619 trb_comp_code != COMP_MISSED_INT &&
2620 trb_comp_code != COMP_PING_ERR;
2621
Andiry Xud18240d2010-07-22 15:23:25 -07002622 /*
Mathias Nyman3b4739b2015-10-12 11:30:12 +03002623 * Do not update event ring dequeue pointer if we're in a loop
2624 * processing missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002625 */
Mathias Nyman3b4739b2015-10-12 11:30:12 +03002626 if (!handling_skipped_tds)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002627 inc_deq(xhci, xhci->event_ring);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002628
Andiry Xud18240d2010-07-22 15:23:25 -07002629 if (ret) {
2630 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002631 urb_priv = urb->hcpriv;
Mathias Nyman8e71a322014-11-18 11:27:12 +02002632
Lin Wang4daf9df2015-01-09 16:06:31 +02002633 xhci_urb_free_priv(urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002634
Sarah Sharp214f76f2010-10-26 11:22:02 -07002635 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002636 if ((urb->actual_length != urb->transfer_buffer_length &&
2637 (urb->transfer_flags &
2638 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002639 (status != 0 &&
2640 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Sarah Sharpf444ff22011-04-05 15:53:47 -07002641 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
Alan Stern1949f9e2012-05-07 13:22:52 -04002642 "expected = %d, status = %d\n",
Sarah Sharpf444ff22011-04-05 15:53:47 -07002643 urb, urb->actual_length,
2644 urb->transfer_buffer_length,
2645 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002646 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002647 /* EHCI, UHCI, and OHCI always unconditionally set the
2648 * urb->status of an isochronous endpoint to 0.
2649 */
2650 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2651 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002652 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002653 spin_lock(&xhci->lock);
2654 }
2655
2656 /*
2657 * If ep->skip is set, it means there are missed tds on the
2658 * endpoint ring need to take care of.
2659 * Process them as short transfer until reach the td pointed by
2660 * the event.
2661 */
Mathias Nyman3b4739b2015-10-12 11:30:12 +03002662 } while (handling_skipped_tds);
Andiry Xud18240d2010-07-22 15:23:25 -07002663
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002664 return 0;
2665}
2666
2667/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002668 * This function handles all OS-owned events on the event ring. It may drop
2669 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002670 * Returns >0 for "possibly more events to process" (caller should call again),
2671 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002672 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002673static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002674{
2675 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002676 int update_ptrs = 1;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002677 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002678
2679 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2680 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002681 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002682 }
2683
2684 event = xhci->event_ring->dequeue;
2685 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002686 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2687 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002688 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002689 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002690 }
2691
Matt Evans92a3da42011-03-29 13:40:51 +11002692 /*
2693 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2694 * speculative reads of the event's flags/data below.
2695 */
2696 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002697 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002698 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002699 case TRB_TYPE(TRB_COMPLETION):
2700 handle_cmd_completion(xhci, &event->event_cmd);
2701 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002702 case TRB_TYPE(TRB_PORT_STATUS):
2703 handle_port_status(xhci, event);
2704 update_ptrs = 0;
2705 break;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002706 case TRB_TYPE(TRB_TRANSFER):
2707 ret = handle_tx_event(xhci, &event->trans_event);
2708 if (ret < 0)
2709 xhci->error_bitmask |= 1 << 9;
2710 else
2711 update_ptrs = 0;
2712 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002713 case TRB_TYPE(TRB_DEV_NOTE):
2714 handle_device_notification(xhci, event);
2715 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002716 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002717 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2718 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002719 handle_vendor_event(xhci, event);
2720 else
2721 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002722 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002723 /* Any of the above functions may drop and re-acquire the lock, so check
2724 * to make sure a watchdog timer didn't mark the host as non-responsive.
2725 */
2726 if (xhci->xhc_state & XHCI_STATE_DYING) {
2727 xhci_dbg(xhci, "xHCI host dying, returning from "
2728 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002729 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002730 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002731
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002732 if (update_ptrs)
2733 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002734 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002735
Matt Evans9dee9a22011-03-29 13:41:02 +11002736 /* Are there more items on the event ring? Caller will call us again to
2737 * check.
2738 */
2739 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002740}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002741
2742/*
2743 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2744 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2745 * indicators of an event TRB error, but we check the status *first* to be safe.
2746 */
2747irqreturn_t xhci_irq(struct usb_hcd *hcd)
2748{
2749 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002750 u32 status;
Sarah Sharpbda53142010-07-29 22:12:38 -07002751 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002752 union xhci_trb *event_ring_deq;
2753 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002754
2755 spin_lock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002756 /* Check if the xHC generated the interrupt, or the irq is shared */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002757 status = readl(&xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002758 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002759 goto hw_died;
2760
Sarah Sharpc21599a2010-07-29 22:13:00 -07002761 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002762 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002763 return IRQ_NONE;
2764 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002765 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002766 xhci_warn(xhci, "WARNING: Host System Error\n");
2767 xhci_halt(xhci);
2768hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002769 spin_unlock(&xhci->lock);
Joe Lawrence948fa132015-04-30 17:16:04 +03002770 return IRQ_HANDLED;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002771 }
2772
Sarah Sharpbda53142010-07-29 22:12:38 -07002773 /*
2774 * Clear the op reg interrupt status first,
2775 * so we can receive interrupts from other MSI-X interrupters.
2776 * Write 1 to clear the interrupt status.
2777 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002778 status |= STS_EINT;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002779 writel(status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002780 /* FIXME when MSI-X is supported and there are multiple vectors */
2781 /* Clear the MSI-X event interrupt status */
2782
Felipe Balbicd704692012-02-29 16:46:23 +02002783 if (hcd->irq) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002784 u32 irq_pending;
2785 /* Acknowledge the PCI interrupt */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002786 irq_pending = readl(&xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002787 irq_pending |= IMAN_IP;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002788 writel(irq_pending, &xhci->ir_set->irq_pending);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002789 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002790
Gabriel Krisman Bertazi27a41a82016-06-01 18:09:07 +03002791 if (xhci->xhc_state & XHCI_STATE_DYING ||
2792 xhci->xhc_state & XHCI_STATE_HALTED) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002793 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2794 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002795 /* Clear the event handler busy flag (RW1C);
2796 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002797 */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002798 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp477632d2014-01-29 14:02:00 -08002799 xhci_write_64(xhci, temp_64 | ERST_EHB,
2800 &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002801 spin_unlock(&xhci->lock);
2802
2803 return IRQ_HANDLED;
2804 }
2805
2806 event_ring_deq = xhci->event_ring->dequeue;
2807 /* FIXME this should be a delayed service routine
2808 * that clears the EHB.
2809 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002810 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002811
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002812 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002813 /* If necessary, update the HW's version of the event ring deq ptr. */
2814 if (event_ring_deq != xhci->event_ring->dequeue) {
2815 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2816 xhci->event_ring->dequeue);
2817 if (deq == 0)
2818 xhci_warn(xhci, "WARN something wrong with SW event "
2819 "ring dequeue ptr.\n");
2820 /* Update HC event ring dequeue pointer */
2821 temp_64 &= ERST_PTR_MASK;
2822 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2823 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002824
2825 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002826 temp_64 |= ERST_EHB;
Sarah Sharp477632d2014-01-29 14:02:00 -08002827 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002828
Sarah Sharp9032cd52010-07-29 22:12:29 -07002829 spin_unlock(&xhci->lock);
2830
2831 return IRQ_HANDLED;
2832}
2833
Alex Shi851ec162013-05-24 10:54:19 +08002834irqreturn_t xhci_msi_irq(int irq, void *hcd)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002835{
Alan Stern968b8222011-11-03 12:03:38 -04002836 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002837}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002838
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002839/**** Endpoint Ring Operations ****/
2840
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002841/*
2842 * Generic function for queueing a TRB on a ring.
2843 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002844 *
2845 * @more_trbs_coming: Will you enqueue more TRBs before calling
2846 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002847 */
2848static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002849 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002850 u32 field1, u32 field2, u32 field3, u32 field4)
2851{
2852 struct xhci_generic_trb *trb;
2853
2854 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002855 trb->field[0] = cpu_to_le32(field1);
2856 trb->field[1] = cpu_to_le32(field2);
2857 trb->field[2] = cpu_to_le32(field3);
2858 trb->field[3] = cpu_to_le32(field4);
Andiry Xu3b72fca2012-03-05 17:49:32 +08002859 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002860}
2861
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002862/*
2863 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2864 * FIXME allocate segments if the ring is full.
2865 */
2866static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002867 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002868{
Andiry Xu8dfec612012-03-05 17:49:37 +08002869 unsigned int num_trbs_needed;
2870
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002871 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002872 switch (ep_state) {
2873 case EP_STATE_DISABLED:
2874 /*
2875 * USB core changed config/interfaces without notifying us,
2876 * or hardware is reporting the wrong state.
2877 */
2878 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2879 return -ENOENT;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002880 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002881 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002882 /* FIXME event handling code for error needs to clear it */
2883 /* XXX not sure if this should be -ENOENT or not */
2884 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002885 case EP_STATE_HALTED:
2886 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002887 case EP_STATE_STOPPED:
2888 case EP_STATE_RUNNING:
2889 break;
2890 default:
2891 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2892 /*
2893 * FIXME issue Configure Endpoint command to try to get the HC
2894 * back into a known state.
2895 */
2896 return -EINVAL;
2897 }
Andiry Xu8dfec612012-03-05 17:49:37 +08002898
2899 while (1) {
Sarah Sharp3d4b81e2014-01-31 11:52:57 -08002900 if (room_on_ring(xhci, ep_ring, num_trbs))
2901 break;
Andiry Xu8dfec612012-03-05 17:49:37 +08002902
2903 if (ep_ring == xhci->cmd_ring) {
2904 xhci_err(xhci, "Do not support expand command ring\n");
2905 return -ENOMEM;
2906 }
2907
Xenia Ragiadakou68ffb012013-08-14 06:33:56 +03002908 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2909 "ERROR no room on ep ring, try ring expansion");
Andiry Xu8dfec612012-03-05 17:49:37 +08002910 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2911 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2912 mem_flags)) {
2913 xhci_err(xhci, "Ring expansion failed\n");
2914 return -ENOMEM;
2915 }
Peter Senna Tschudin261fa122012-09-12 19:03:17 +02002916 }
John Youn6c12db92010-05-10 15:33:00 -07002917
Mathias Nymand0c77d82016-06-21 10:58:07 +03002918 while (trb_is_link(ep_ring->enqueue)) {
2919 /* If we're not dealing with 0.95 hardware or isoc rings
2920 * on AMD 0.96 host, clear the chain bit.
2921 */
2922 if (!xhci_link_trb_quirk(xhci) &&
2923 !(ep_ring->type == TYPE_ISOC &&
2924 (xhci->quirks & XHCI_AMD_0x96_HOST)))
2925 ep_ring->enqueue->link.control &=
2926 cpu_to_le32(~TRB_CHAIN);
2927 else
2928 ep_ring->enqueue->link.control |=
2929 cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002930
Mathias Nymand0c77d82016-06-21 10:58:07 +03002931 wmb();
2932 ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07002933
Mathias Nymand0c77d82016-06-21 10:58:07 +03002934 /* Toggle the cycle bit after the last ring segment. */
2935 if (link_trb_toggles_cycle(ep_ring->enqueue))
2936 ep_ring->cycle_state ^= 1;
John Youn6c12db92010-05-10 15:33:00 -07002937
Mathias Nymand0c77d82016-06-21 10:58:07 +03002938 ep_ring->enq_seg = ep_ring->enq_seg->next;
2939 ep_ring->enqueue = ep_ring->enq_seg->trbs;
John Youn6c12db92010-05-10 15:33:00 -07002940 }
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002941 return 0;
2942}
2943
Sarah Sharp23e3be12009-04-29 19:05:20 -07002944static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002945 struct xhci_virt_device *xdev,
2946 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002947 unsigned int stream_id,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002948 unsigned int num_trbs,
2949 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002950 unsigned int td_index,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002951 gfp_t mem_flags)
2952{
2953 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002954 struct urb_priv *urb_priv;
2955 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002956 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002957 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002958
2959 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2960 if (!ep_ring) {
2961 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2962 stream_id);
2963 return -EINVAL;
2964 }
2965
2966 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11002967 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002968 num_trbs, mem_flags);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002969 if (ret)
2970 return ret;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002971
Andiry Xu8e51adc2010-07-22 15:23:31 -07002972 urb_priv = urb->hcpriv;
2973 td = urb_priv->td[td_index];
2974
2975 INIT_LIST_HEAD(&td->td_list);
2976 INIT_LIST_HEAD(&td->cancelled_td_list);
2977
2978 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002979 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07002980 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002981 return ret;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002982 }
2983
Andiry Xu8e51adc2010-07-22 15:23:31 -07002984 td->urb = urb;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002985 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002986 list_add_tail(&td->td_list, &ep_ring->td_list);
2987 td->start_seg = ep_ring->enq_seg;
2988 td->first_trb = ep_ring->enqueue;
2989
2990 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002991
2992 return 0;
2993}
2994
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002995static unsigned int count_trbs(u64 addr, u64 len)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002996{
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002997 unsigned int num_trbs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002998
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002999 num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3000 TRB_MAX_BUFF_SIZE);
3001 if (num_trbs == 0)
3002 num_trbs++;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003003
Sarah Sharp8a96c052009-04-27 19:59:19 -07003004 return num_trbs;
3005}
3006
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003007static inline unsigned int count_trbs_needed(struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003008{
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003009 return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
3010}
3011
3012static unsigned int count_sg_trbs_needed(struct urb *urb)
3013{
3014 struct scatterlist *sg;
3015 unsigned int i, len, full_len, num_trbs = 0;
3016
3017 full_len = urb->transfer_buffer_length;
3018
3019 for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
3020 len = sg_dma_len(sg);
3021 num_trbs += count_trbs(sg_dma_address(sg), len);
3022 len = min_t(unsigned int, len, full_len);
3023 full_len -= len;
3024 if (full_len == 0)
3025 break;
3026 }
3027
3028 return num_trbs;
3029}
3030
3031static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
3032{
3033 u64 addr, len;
3034
3035 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3036 len = urb->iso_frame_desc[i].length;
3037
3038 return count_trbs(addr, len);
3039}
3040
3041static void check_trb_math(struct urb *urb, int running_total)
3042{
3043 if (unlikely(running_total != urb->transfer_buffer_length))
Paul Zimmermana2490182011-02-12 14:06:44 -08003044 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003045 "queued %#x (%d), asked for %#x (%d)\n",
3046 __func__,
3047 urb->ep->desc.bEndpointAddress,
3048 running_total, running_total,
3049 urb->transfer_buffer_length,
3050 urb->transfer_buffer_length);
3051}
3052
Sarah Sharp23e3be12009-04-29 19:05:20 -07003053static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003054 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003055 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003056{
Sarah Sharp8a96c052009-04-27 19:59:19 -07003057 /*
3058 * Pass all the TRBs to the hardware at once and make sure this write
3059 * isn't reordered.
3060 */
3061 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08003062 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11003063 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08003064 else
Matt Evans28ccd292011-03-29 13:40:46 +11003065 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07003066 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003067}
3068
Alexandr Ivanov78140152016-04-22 13:17:11 +03003069static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
3070 struct xhci_ep_ctx *ep_ctx)
Sarah Sharp624defa2009-09-02 12:14:28 -07003071{
Sarah Sharp624defa2009-09-02 12:14:28 -07003072 int xhci_interval;
3073 int ep_interval;
3074
Matt Evans28ccd292011-03-29 13:40:46 +11003075 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07003076 ep_interval = urb->interval;
Alexandr Ivanov78140152016-04-22 13:17:11 +03003077
Sarah Sharp624defa2009-09-02 12:14:28 -07003078 /* Convert to microframes */
3079 if (urb->dev->speed == USB_SPEED_LOW ||
3080 urb->dev->speed == USB_SPEED_FULL)
3081 ep_interval *= 8;
Alexandr Ivanov78140152016-04-22 13:17:11 +03003082
Sarah Sharp624defa2009-09-02 12:14:28 -07003083 /* FIXME change this to a warning and a suggestion to use the new API
3084 * to set the polling interval (once the API is added).
3085 */
3086 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03003087 dev_dbg_ratelimited(&urb->dev->dev,
3088 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3089 ep_interval, ep_interval == 1 ? "" : "s",
3090 xhci_interval, xhci_interval == 1 ? "" : "s");
Sarah Sharp624defa2009-09-02 12:14:28 -07003091 urb->interval = xhci_interval;
3092 /* Convert back to frames for LS/FS devices */
3093 if (urb->dev->speed == USB_SPEED_LOW ||
3094 urb->dev->speed == USB_SPEED_FULL)
3095 urb->interval /= 8;
3096 }
Alexandr Ivanov78140152016-04-22 13:17:11 +03003097}
3098
3099/*
3100 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3101 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3102 * (comprised of sg list entries) can take several service intervals to
3103 * transmit.
3104 */
3105int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3106 struct urb *urb, int slot_id, unsigned int ep_index)
3107{
3108 struct xhci_ep_ctx *ep_ctx;
3109
3110 ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
3111 check_interval(xhci, urb, ep_ctx);
3112
Dan Carpenter3fc82062012-03-28 10:30:26 +03003113 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07003114}
3115
Sarah Sharp04dd9502009-11-11 10:28:30 -08003116/*
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003117 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3118 * packets remaining in the TD (*not* including this TRB).
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003119 *
3120 * Total TD packet count = total_packet_count =
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003121 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003122 *
3123 * Packets transferred up to and including this TRB = packets_transferred =
3124 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3125 *
3126 * TD size = total_packet_count - packets_transferred
3127 *
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003128 * For xHCI 0.96 and older, TD size field should be the remaining bytes
3129 * including this TRB, right shifted by 10
3130 *
3131 * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
3132 * This is taken care of in the TRB_TD_SIZE() macro
3133 *
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003134 * The last TRB in a TD must have the TD size set to zero.
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003135 */
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003136static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
3137 int trb_buff_len, unsigned int td_total_len,
Mathias Nyman124c3932016-06-21 10:57:59 +03003138 struct urb *urb, bool more_trbs_coming)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003139{
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003140 u32 maxp, total_packet_count;
3141
Chunfeng Yuncdfe4c02017-12-08 18:10:06 +02003142 /* MTK xHCI 0.96 contains some features from 1.0 */
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02003143 if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003144 return ((td_total_len - transferred) >> 10);
3145
Sarah Sharp48df4a62011-08-12 10:23:01 -07003146 /* One TRB with a zero-length data packet. */
Mathias Nyman124c3932016-06-21 10:57:59 +03003147 if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003148 trb_buff_len == td_total_len)
Sarah Sharp48df4a62011-08-12 10:23:01 -07003149 return 0;
3150
Chunfeng Yuncdfe4c02017-12-08 18:10:06 +02003151 /* for MTK xHCI 0.96, TD size include this TRB, but not in 1.x */
3152 if ((xhci->quirks & XHCI_MTK_HOST) && (xhci->hci_version < 0x100))
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02003153 trb_buff_len = 0;
3154
3155 maxp = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3156 total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
3157
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003158 /* Queueing functions don't count the current TRB into transferred */
3159 return (total_packet_count - ((transferred + trb_buff_len) / maxp));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003160}
3161
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003162
Mathias Nyman474ed232016-06-21 10:58:01 +03003163static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003164 u32 *trb_buff_len, struct xhci_segment *seg)
Mathias Nyman474ed232016-06-21 10:58:01 +03003165{
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003166 struct device *dev = xhci_to_hcd(xhci)->self.controller;
Mathias Nyman474ed232016-06-21 10:58:01 +03003167 unsigned int unalign;
3168 unsigned int max_pkt;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003169 u32 new_buff_len;
Henry Linfa2fc3c2019-05-22 14:33:57 +03003170 size_t len;
Mathias Nyman474ed232016-06-21 10:58:01 +03003171
3172 max_pkt = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3173 unalign = (enqd_len + *trb_buff_len) % max_pkt;
3174
3175 /* we got lucky, last normal TRB data on segment is packet aligned */
3176 if (unalign == 0)
3177 return 0;
3178
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003179 xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
3180 unalign, *trb_buff_len);
3181
Mathias Nyman474ed232016-06-21 10:58:01 +03003182 /* is the last nornal TRB alignable by splitting it */
3183 if (*trb_buff_len > unalign) {
3184 *trb_buff_len -= unalign;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003185 xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
Mathias Nyman474ed232016-06-21 10:58:01 +03003186 return 0;
3187 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003188
3189 /*
3190 * We want enqd_len + trb_buff_len to sum up to a number aligned to
3191 * number which is divisible by the endpoint's wMaxPacketSize. IOW:
3192 * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
3193 */
3194 new_buff_len = max_pkt - (enqd_len % max_pkt);
3195
3196 if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
3197 new_buff_len = (urb->transfer_buffer_length - enqd_len);
3198
3199 /* create a max max_pkt sized bounce buffer pointed to by last trb */
3200 if (usb_urb_dir_out(urb)) {
Henry Linfa2fc3c2019-05-22 14:33:57 +03003201 len = sg_pcopy_to_buffer(urb->sg, urb->num_sgs,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003202 seg->bounce_buf, new_buff_len, enqd_len);
Mathias Nyman1817e622019-10-04 14:59:26 +03003203 if (len != new_buff_len)
Henry Linfa2fc3c2019-05-22 14:33:57 +03003204 xhci_warn(xhci,
Fabio Estevam0b3521c2019-05-22 10:35:29 -03003205 "WARN Wrong bounce buffer write length: %zu != %d\n",
Mathias Nyman1817e622019-10-04 14:59:26 +03003206 len, new_buff_len);
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003207 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3208 max_pkt, DMA_TO_DEVICE);
3209 } else {
3210 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3211 max_pkt, DMA_FROM_DEVICE);
3212 }
3213
3214 if (dma_mapping_error(dev, seg->bounce_dma)) {
3215 /* try without aligning. Some host controllers survive */
3216 xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
3217 return 0;
3218 }
3219 *trb_buff_len = new_buff_len;
3220 seg->bounce_len = new_buff_len;
3221 seg->bounce_offs = enqd_len;
3222
3223 xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);
3224
Mathias Nyman474ed232016-06-21 10:58:01 +03003225 return 1;
3226}
3227
Sarah Sharpb10de142009-04-27 19:58:50 -07003228/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003229int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07003230 struct urb *urb, int slot_id, unsigned int ep_index)
3231{
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003232 struct xhci_ring *ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003233 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07003234 struct xhci_td *td;
Sarah Sharpb10de142009-04-27 19:58:50 -07003235 struct xhci_generic_trb *start_trb;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003236 struct scatterlist *sg = NULL;
Mathias Nyman5a83f042016-06-21 10:57:58 +03003237 bool more_trbs_coming = true;
3238 bool need_zero_pkt = false;
Mathias Nyman86065c22016-06-21 10:58:00 +03003239 bool first_trb = true;
3240 unsigned int num_trbs;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003241 unsigned int start_cycle, num_sgs = 0;
Mathias Nyman86065c22016-06-21 10:58:00 +03003242 unsigned int enqd_len, block_len, trb_buff_len, full_len;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003243 int sent_len, ret;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003244 u32 field, length_field, remainder;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003245 u64 addr, send_addr;
Sarah Sharpb10de142009-04-27 19:58:50 -07003246
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003247 ring = xhci_urb_to_transfer_ring(xhci, urb);
3248 if (!ring)
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003249 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07003250
Mathias Nyman86065c22016-06-21 10:58:00 +03003251 full_len = urb->transfer_buffer_length;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003252 /* If we have scatter/gather list, we use it. */
3253 if (urb->num_sgs) {
3254 num_sgs = urb->num_mapped_sgs;
3255 sg = urb->sg;
Mathias Nyman86065c22016-06-21 10:58:00 +03003256 addr = (u64) sg_dma_address(sg);
3257 block_len = sg_dma_len(sg);
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003258 num_trbs = count_sg_trbs_needed(urb);
Mathias Nyman86065c22016-06-21 10:58:00 +03003259 } else {
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003260 num_trbs = count_trbs_needed(urb);
Mathias Nyman86065c22016-06-21 10:58:00 +03003261 addr = (u64) urb->transfer_dma;
3262 block_len = full_len;
3263 }
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003264 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3265 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003266 num_trbs, urb, 0, mem_flags);
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003267 if (unlikely(ret < 0))
Sarah Sharpb10de142009-04-27 19:58:50 -07003268 return ret;
3269
Andiry Xu8e51adc2010-07-22 15:23:31 -07003270 urb_priv = urb->hcpriv;
Reyad Attiyat4758dcd2015-08-06 19:23:58 +03003271
3272 /* Deal with URB_ZERO_PACKET - need one more td/trb */
Mathias Nyman5a83f042016-06-21 10:57:58 +03003273 if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->length > 1)
3274 need_zero_pkt = true;
Reyad Attiyat4758dcd2015-08-06 19:23:58 +03003275
Andiry Xu8e51adc2010-07-22 15:23:31 -07003276 td = urb_priv->td[0];
3277
Sarah Sharpb10de142009-04-27 19:58:50 -07003278 /*
3279 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3280 * until we've finished creating all the other TRBs. The ring's cycle
3281 * state may change as we enqueue the other TRBs, so save it too.
3282 */
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003283 start_trb = &ring->enqueue->generic;
3284 start_cycle = ring->cycle_state;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003285 send_addr = addr;
Sarah Sharpb10de142009-04-27 19:58:50 -07003286
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003287 /* Queue the TRBs, even if they are zero-length */
Alban Browaeys0d2daad2016-08-16 10:18:04 +03003288 for (enqd_len = 0; first_trb || enqd_len < full_len;
3289 enqd_len += trb_buff_len) {
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003290 field = TRB_TYPE(TRB_NORMAL);
3291
Mathias Nyman86065c22016-06-21 10:58:00 +03003292 /* TRB buffer should not cross 64KB boundaries */
3293 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3294 trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003295
Mathias Nyman86065c22016-06-21 10:58:00 +03003296 if (enqd_len + trb_buff_len > full_len)
3297 trb_buff_len = full_len - enqd_len;
Sarah Sharpb10de142009-04-27 19:58:50 -07003298
3299 /* Don't change the cycle bit of the first TRB until later */
Mathias Nyman86065c22016-06-21 10:58:00 +03003300 if (first_trb) {
3301 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003302 if (start_cycle == 0)
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003303 field |= TRB_CYCLE;
Andiry Xu50f7b522010-12-20 15:09:34 +08003304 } else
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003305 field |= ring->cycle_state;
Sarah Sharpb10de142009-04-27 19:58:50 -07003306
3307 /* Chain all the TRBs together; clear the chain bit in the last
3308 * TRB to indicate it's the last TRB in the chain.
3309 */
Mathias Nyman86065c22016-06-21 10:58:00 +03003310 if (enqd_len + trb_buff_len < full_len) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003311 field |= TRB_CHAIN;
Mathias Nyman2d98ef42016-06-21 10:58:04 +03003312 if (trb_is_link(ring->enqueue + 1)) {
Mathias Nyman474ed232016-06-21 10:58:01 +03003313 if (xhci_align_td(xhci, urb, enqd_len,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003314 &trb_buff_len,
3315 ring->enq_seg)) {
3316 send_addr = ring->enq_seg->bounce_dma;
3317 /* assuming TD won't span 2 segs */
3318 td->bounce_seg = ring->enq_seg;
3319 }
Mathias Nyman474ed232016-06-21 10:58:01 +03003320 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003321 }
3322 if (enqd_len + trb_buff_len >= full_len) {
3323 field &= ~TRB_CHAIN;
Sarah Sharpb10de142009-04-27 19:58:50 -07003324 field |= TRB_IOC;
Mathias Nyman124c3932016-06-21 10:57:59 +03003325 more_trbs_coming = false;
Mathias Nyman5a83f042016-06-21 10:57:58 +03003326 td->last_trb = ring->enqueue;
Sarah Sharpb10de142009-04-27 19:58:50 -07003327 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003328
3329 /* Only set interrupt on short packet for IN endpoints */
3330 if (usb_urb_dir_in(urb))
3331 field |= TRB_ISP;
3332
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003333 /* Set the TRB length, TD size, and interrupter fields. */
Mathias Nyman86065c22016-06-21 10:58:00 +03003334 remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
3335 full_len, urb, more_trbs_coming);
3336
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003337 length_field = TRB_LEN(trb_buff_len) |
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003338 TRB_TD_SIZE(remainder) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003339 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003340
Mathias Nyman124c3932016-06-21 10:57:59 +03003341 queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003342 lower_32_bits(send_addr),
3343 upper_32_bits(send_addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003344 length_field,
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003345 field);
3346
Sarah Sharpb10de142009-04-27 19:58:50 -07003347 addr += trb_buff_len;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003348 sent_len = trb_buff_len;
Sarah Sharpb10de142009-04-27 19:58:50 -07003349
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003350 while (sg && sent_len >= block_len) {
Mathias Nyman86065c22016-06-21 10:58:00 +03003351 /* New sg entry */
3352 --num_sgs;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003353 sent_len -= block_len;
Mathias Nyman86065c22016-06-21 10:58:00 +03003354 if (num_sgs != 0) {
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003355 sg = sg_next(sg);
Mathias Nyman86065c22016-06-21 10:58:00 +03003356 block_len = sg_dma_len(sg);
3357 addr = (u64) sg_dma_address(sg);
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003358 addr += sent_len;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003359 }
3360 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003361 block_len -= sent_len;
3362 send_addr = addr;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003363 }
3364
Mathias Nyman5a83f042016-06-21 10:57:58 +03003365 if (need_zero_pkt) {
3366 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3367 ep_index, urb->stream_id,
3368 1, urb, 1, mem_flags);
3369 urb_priv->td[1]->last_trb = ring->enqueue;
3370 field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
3371 queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
3372 }
3373
Mathias Nyman86065c22016-06-21 10:58:00 +03003374 check_trb_math(urb, enqd_len);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003375 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003376 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003377 return 0;
3378}
3379
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003380/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003381int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003382 struct urb *urb, int slot_id, unsigned int ep_index)
3383{
3384 struct xhci_ring *ep_ring;
3385 int num_trbs;
3386 int ret;
3387 struct usb_ctrlrequest *setup;
3388 struct xhci_generic_trb *start_trb;
3389 int start_cycle;
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003390 u32 field, length_field, remainder;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003391 struct urb_priv *urb_priv;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003392 struct xhci_td *td;
3393
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003394 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3395 if (!ep_ring)
3396 return -EINVAL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003397
3398 /*
3399 * Need to copy setup packet into setup TRB, so we can't use the setup
3400 * DMA address.
3401 */
3402 if (!urb->setup_packet)
3403 return -EINVAL;
3404
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003405 /* 1 TRB for setup, 1 for status */
3406 num_trbs = 2;
3407 /*
3408 * Don't need to check if we need additional event data and normal TRBs,
3409 * since data in control transfers will never get bigger than 16MB
3410 * XXX: can we get a buffer that crosses 64KB boundaries?
3411 */
3412 if (urb->transfer_buffer_length > 0)
3413 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003414 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3415 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003416 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003417 if (ret < 0)
3418 return ret;
3419
Andiry Xu8e51adc2010-07-22 15:23:31 -07003420 urb_priv = urb->hcpriv;
3421 td = urb_priv->td[0];
3422
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003423 /*
3424 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3425 * until we've finished creating all the other TRBs. The ring's cycle
3426 * state may change as we enqueue the other TRBs, so save it too.
3427 */
3428 start_trb = &ep_ring->enqueue->generic;
3429 start_cycle = ep_ring->cycle_state;
3430
3431 /* Queue setup TRB - see section 6.4.1.2.1 */
3432 /* FIXME better way to translate setup_packet into two u32 fields? */
3433 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003434 field = 0;
3435 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3436 if (start_cycle == 0)
3437 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003438
Mathias Nymandca77942015-09-21 17:46:16 +03003439 /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02003440 if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
Andiry Xub83cdc82011-05-05 18:13:56 +08003441 if (urb->transfer_buffer_length > 0) {
3442 if (setup->bRequestType & USB_DIR_IN)
3443 field |= TRB_TX_TYPE(TRB_DATA_IN);
3444 else
3445 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3446 }
3447 }
3448
Andiry Xu3b72fca2012-03-05 17:49:32 +08003449 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003450 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3451 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3452 TRB_LEN(8) | TRB_INTR_TARGET(0),
3453 /* Immediate data in pointer */
3454 field);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003455
3456 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003457 /* Only set interrupt on short packet for IN endpoints */
3458 if (usb_urb_dir_in(urb))
3459 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3460 else
3461 field = TRB_TYPE(TRB_DATA);
3462
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003463 remainder = xhci_td_remainder(xhci, 0,
3464 urb->transfer_buffer_length,
3465 urb->transfer_buffer_length,
3466 urb, 1);
3467
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003468 length_field = TRB_LEN(urb->transfer_buffer_length) |
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003469 TRB_TD_SIZE(remainder) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003470 TRB_INTR_TARGET(0);
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003471
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003472 if (urb->transfer_buffer_length > 0) {
3473 if (setup->bRequestType & USB_DIR_IN)
3474 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003475 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003476 lower_32_bits(urb->transfer_dma),
3477 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003478 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003479 field | ep_ring->cycle_state);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003480 }
3481
3482 /* Save the DMA address of the last TRB in the TD */
3483 td->last_trb = ep_ring->enqueue;
3484
3485 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3486 /* If the device sent data, the status stage is an OUT transfer */
3487 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3488 field = 0;
3489 else
3490 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003491 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003492 0,
3493 0,
3494 TRB_INTR_TARGET(0),
3495 /* Event on completion */
3496 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3497
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003498 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003499 start_cycle, start_trb);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003500 return 0;
3501}
3502
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003503/*
3504 * The transfer burst count field of the isochronous TRB defines the number of
3505 * bursts that are required to move all packets in this TD. Only SuperSpeed
3506 * devices can burst up to bMaxBurst number of packets per service interval.
3507 * This field is zero based, meaning a value of zero in the field means one
3508 * burst. Basically, for everything but SuperSpeed devices, this field will be
3509 * zero. Only xHCI 1.0 host controllers support this field.
3510 */
3511static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003512 struct urb *urb, unsigned int total_packet_count)
3513{
3514 unsigned int max_burst;
3515
Mathias Nyman09c352e2016-02-12 16:40:17 +02003516 if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003517 return 0;
3518
3519 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
Mathias Nyman3213b152014-06-24 17:14:41 +03003520 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003521}
3522
Sarah Sharpb61d3782011-04-19 17:43:33 -07003523/*
3524 * Returns the number of packets in the last "burst" of packets. This field is
3525 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3526 * the last burst packet count is equal to the total number of packets in the
3527 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3528 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3529 * contain 1 to (bMaxBurst + 1) packets.
3530 */
3531static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
Sarah Sharpb61d3782011-04-19 17:43:33 -07003532 struct urb *urb, unsigned int total_packet_count)
3533{
3534 unsigned int max_burst;
3535 unsigned int residue;
3536
3537 if (xhci->hci_version < 0x100)
3538 return 0;
3539
Mathias Nyman09c352e2016-02-12 16:40:17 +02003540 if (urb->dev->speed >= USB_SPEED_SUPER) {
Sarah Sharpb61d3782011-04-19 17:43:33 -07003541 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3542 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3543 residue = total_packet_count % (max_burst + 1);
3544 /* If residue is zero, the last burst contains (max_burst + 1)
3545 * number of packets, but the TLBPC field is zero-based.
3546 */
3547 if (residue == 0)
3548 return max_burst;
3549 return residue - 1;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003550 }
Mathias Nyman09c352e2016-02-12 16:40:17 +02003551 if (total_packet_count == 0)
3552 return 0;
3553 return total_packet_count - 1;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003554}
3555
Lu Baolu79b80942015-08-06 19:24:00 +03003556/*
3557 * Calculates Frame ID field of the isochronous TRB identifies the
3558 * target frame that the Interval associated with this Isochronous
3559 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3560 *
3561 * Returns actual frame id on success, negative value on error.
3562 */
3563static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3564 struct urb *urb, int index)
3565{
3566 int start_frame, ist, ret = 0;
3567 int start_frame_id, end_frame_id, current_frame_id;
3568
3569 if (urb->dev->speed == USB_SPEED_LOW ||
3570 urb->dev->speed == USB_SPEED_FULL)
3571 start_frame = urb->start_frame + index * urb->interval;
3572 else
3573 start_frame = (urb->start_frame + index * urb->interval) >> 3;
3574
3575 /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3576 *
3577 * If bit [3] of IST is cleared to '0', software can add a TRB no
3578 * later than IST[2:0] Microframes before that TRB is scheduled to
3579 * be executed.
3580 * If bit [3] of IST is set to '1', software can add a TRB no later
3581 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3582 */
3583 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3584 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3585 ist <<= 3;
3586
3587 /* Software shall not schedule an Isoch TD with a Frame ID value that
3588 * is less than the Start Frame ID or greater than the End Frame ID,
3589 * where:
3590 *
3591 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3592 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3593 *
3594 * Both the End Frame ID and Start Frame ID values are calculated
3595 * in microframes. When software determines the valid Frame ID value;
3596 * The End Frame ID value should be rounded down to the nearest Frame
3597 * boundary, and the Start Frame ID value should be rounded up to the
3598 * nearest Frame boundary.
3599 */
3600 current_frame_id = readl(&xhci->run_regs->microframe_index);
3601 start_frame_id = roundup(current_frame_id + ist + 1, 8);
3602 end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3603
3604 start_frame &= 0x7ff;
3605 start_frame_id = (start_frame_id >> 3) & 0x7ff;
3606 end_frame_id = (end_frame_id >> 3) & 0x7ff;
3607
3608 xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3609 __func__, index, readl(&xhci->run_regs->microframe_index),
3610 start_frame_id, end_frame_id, start_frame);
3611
3612 if (start_frame_id < end_frame_id) {
3613 if (start_frame > end_frame_id ||
3614 start_frame < start_frame_id)
3615 ret = -EINVAL;
3616 } else if (start_frame_id > end_frame_id) {
3617 if ((start_frame > end_frame_id &&
3618 start_frame < start_frame_id))
3619 ret = -EINVAL;
3620 } else {
3621 ret = -EINVAL;
3622 }
3623
3624 if (index == 0) {
3625 if (ret == -EINVAL || start_frame == start_frame_id) {
3626 start_frame = start_frame_id + 1;
3627 if (urb->dev->speed == USB_SPEED_LOW ||
3628 urb->dev->speed == USB_SPEED_FULL)
3629 urb->start_frame = start_frame;
3630 else
3631 urb->start_frame = start_frame << 3;
3632 ret = 0;
3633 }
3634 }
3635
3636 if (ret) {
3637 xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
3638 start_frame, current_frame_id, index,
3639 start_frame_id, end_frame_id);
3640 xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
3641 return ret;
3642 }
3643
3644 return start_frame;
3645}
3646
Andiry Xu04e51902010-07-22 15:23:39 -07003647/* This is for isoc transfer */
3648static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3649 struct urb *urb, int slot_id, unsigned int ep_index)
3650{
3651 struct xhci_ring *ep_ring;
3652 struct urb_priv *urb_priv;
3653 struct xhci_td *td;
3654 int num_tds, trbs_per_td;
3655 struct xhci_generic_trb *start_trb;
3656 bool first_trb;
3657 int start_cycle;
3658 u32 field, length_field;
3659 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3660 u64 start_addr, addr;
3661 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003662 bool more_trbs_coming;
Lu Baolu79b80942015-08-06 19:24:00 +03003663 struct xhci_virt_ep *xep;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003664 int frame_id;
Andiry Xu04e51902010-07-22 15:23:39 -07003665
Lu Baolu79b80942015-08-06 19:24:00 +03003666 xep = &xhci->devs[slot_id]->eps[ep_index];
Andiry Xu04e51902010-07-22 15:23:39 -07003667 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3668
3669 num_tds = urb->number_of_packets;
3670 if (num_tds < 1) {
3671 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3672 return -EINVAL;
3673 }
Andiry Xu04e51902010-07-22 15:23:39 -07003674 start_addr = (u64) urb->transfer_dma;
3675 start_trb = &ep_ring->enqueue->generic;
3676 start_cycle = ep_ring->cycle_state;
3677
Sarah Sharp522989a2011-07-29 12:44:32 -07003678 urb_priv = urb->hcpriv;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003679 /* Queue the TRBs for each TD, even if they are zero-length */
Andiry Xu04e51902010-07-22 15:23:39 -07003680 for (i = 0; i < num_tds; i++) {
Mathias Nyman09c352e2016-02-12 16:40:17 +02003681 unsigned int total_pkt_count, max_pkt;
3682 unsigned int burst_count, last_burst_pkt_count;
3683 u32 sia_frame_id;
Andiry Xu04e51902010-07-22 15:23:39 -07003684
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003685 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003686 running_total = 0;
3687 addr = start_addr + urb->iso_frame_desc[i].offset;
3688 td_len = urb->iso_frame_desc[i].length;
3689 td_remain_len = td_len;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003690 max_pkt = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3691 total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
3692
Sarah Sharp48df4a62011-08-12 10:23:01 -07003693 /* A zero-length transfer still involves at least one packet. */
Mathias Nyman09c352e2016-02-12 16:40:17 +02003694 if (total_pkt_count == 0)
3695 total_pkt_count++;
3696 burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
3697 last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
3698 urb, total_pkt_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003699
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003700 trbs_per_td = count_isoc_trbs_needed(urb, i);
Andiry Xu04e51902010-07-22 15:23:39 -07003701
3702 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003703 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003704 if (ret < 0) {
3705 if (i == 0)
3706 return ret;
3707 goto cleanup;
3708 }
Andiry Xu04e51902010-07-22 15:23:39 -07003709 td = urb_priv->td[i];
Mathias Nyman09c352e2016-02-12 16:40:17 +02003710
3711 /* use SIA as default, if frame id is used overwrite it */
3712 sia_frame_id = TRB_SIA;
3713 if (!(urb->transfer_flags & URB_ISO_ASAP) &&
3714 HCC_CFC(xhci->hcc_params)) {
3715 frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
3716 if (frame_id >= 0)
3717 sia_frame_id = TRB_FRAME_ID(frame_id);
3718 }
3719 /*
3720 * Set isoc specific data for the first TRB in a TD.
3721 * Prevent HW from getting the TRBs by keeping the cycle state
3722 * inverted in the first TDs isoc TRB.
3723 */
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02003724 field = TRB_TYPE(TRB_ISOC) |
Mathias Nyman09c352e2016-02-12 16:40:17 +02003725 TRB_TLBPC(last_burst_pkt_count) |
3726 sia_frame_id |
3727 (i ? ep_ring->cycle_state : !start_cycle);
3728
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02003729 /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
3730 if (!xep->use_extended_tbc)
3731 field |= TRB_TBC(burst_count);
3732
Mathias Nyman09c352e2016-02-12 16:40:17 +02003733 /* fill the rest of the TRB fields, and remaining normal TRBs */
Andiry Xu04e51902010-07-22 15:23:39 -07003734 for (j = 0; j < trbs_per_td; j++) {
3735 u32 remainder = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07003736
Mathias Nyman09c352e2016-02-12 16:40:17 +02003737 /* only first TRB is isoc, overwrite otherwise */
3738 if (!first_trb)
3739 field = TRB_TYPE(TRB_NORMAL) |
3740 ep_ring->cycle_state;
Andiry Xu04e51902010-07-22 15:23:39 -07003741
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003742 /* Only set interrupt on short packet for IN EPs */
3743 if (usb_urb_dir_in(urb))
3744 field |= TRB_ISP;
3745
Mathias Nyman09c352e2016-02-12 16:40:17 +02003746 /* Set the chain bit for all except the last TRB */
Andiry Xu04e51902010-07-22 15:23:39 -07003747 if (j < trbs_per_td - 1) {
Andiry Xu47cbf692010-12-20 14:49:48 +08003748 more_trbs_coming = true;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003749 field |= TRB_CHAIN;
Andiry Xu04e51902010-07-22 15:23:39 -07003750 } else {
Mathias Nyman09c352e2016-02-12 16:40:17 +02003751 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003752 td->last_trb = ep_ring->enqueue;
3753 field |= TRB_IOC;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003754 /* set BEI, except for the last TD */
3755 if (xhci->hci_version >= 0x100 &&
3756 !(xhci->quirks & XHCI_AVOID_BEI) &&
3757 i < num_tds - 1)
3758 field |= TRB_BEI;
Andiry Xu04e51902010-07-22 15:23:39 -07003759 }
Andiry Xu04e51902010-07-22 15:23:39 -07003760 /* Calculate TRB length */
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003761 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
Andiry Xu04e51902010-07-22 15:23:39 -07003762 if (trb_buff_len > td_remain_len)
3763 trb_buff_len = td_remain_len;
3764
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003765 /* Set the TRB length, TD size, & interrupter fields. */
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003766 remainder = xhci_td_remainder(xhci, running_total,
3767 trb_buff_len, td_len,
Mathias Nyman124c3932016-06-21 10:57:59 +03003768 urb, more_trbs_coming);
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003769
Andiry Xu04e51902010-07-22 15:23:39 -07003770 length_field = TRB_LEN(trb_buff_len) |
Andiry Xu04e51902010-07-22 15:23:39 -07003771 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003772
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02003773 /* xhci 1.1 with ETE uses TD Size field for TBC */
3774 if (first_trb && xep->use_extended_tbc)
3775 length_field |= TRB_TD_SIZE_TBC(burst_count);
3776 else
3777 length_field |= TRB_TD_SIZE(remainder);
3778 first_trb = false;
3779
Andiry Xu3b72fca2012-03-05 17:49:32 +08003780 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003781 lower_32_bits(addr),
3782 upper_32_bits(addr),
3783 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003784 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003785 running_total += trb_buff_len;
3786
3787 addr += trb_buff_len;
3788 td_remain_len -= trb_buff_len;
3789 }
3790
3791 /* Check TD length */
3792 if (running_total != td_len) {
3793 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003794 ret = -EINVAL;
3795 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003796 }
3797 }
3798
Lu Baolu79b80942015-08-06 19:24:00 +03003799 /* store the next frame id */
3800 if (HCC_CFC(xhci->hcc_params))
3801 xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
3802
Andiry Xuc41136b2011-03-22 17:08:14 +08003803 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3804 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3805 usb_amd_quirk_pll_disable();
3806 }
3807 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3808
Andiry Xue1eab2e2011-01-04 16:30:39 -08003809 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3810 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003811 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003812cleanup:
3813 /* Clean up a partially enqueued isoc transfer. */
3814
3815 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003816 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003817
3818 /* Use the first TD as a temporary variable to turn the TDs we've queued
3819 * into No-ops with a software-owned cycle bit. That way the hardware
3820 * won't accidentally start executing bogus TDs when we partially
3821 * overwrite them. td->first_trb and td->start_seg are already set.
3822 */
3823 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3824 /* Every TRB except the first & last will have its cycle bit flipped. */
3825 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3826
3827 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3828 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3829 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3830 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003831 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003832 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3833 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003834}
3835
3836/*
3837 * Check transfer ring to guarantee there is enough room for the urb.
3838 * Update ISO URB start_frame and interval.
Lu Baolu79b80942015-08-06 19:24:00 +03003839 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
3840 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
3841 * Contiguous Frame ID is not supported by HC.
Andiry Xu04e51902010-07-22 15:23:39 -07003842 */
3843int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3844 struct urb *urb, int slot_id, unsigned int ep_index)
3845{
3846 struct xhci_virt_device *xdev;
3847 struct xhci_ring *ep_ring;
3848 struct xhci_ep_ctx *ep_ctx;
3849 int start_frame;
Andiry Xu04e51902010-07-22 15:23:39 -07003850 int num_tds, num_trbs, i;
3851 int ret;
Lu Baolu79b80942015-08-06 19:24:00 +03003852 struct xhci_virt_ep *xep;
3853 int ist;
Andiry Xu04e51902010-07-22 15:23:39 -07003854
3855 xdev = xhci->devs[slot_id];
Lu Baolu79b80942015-08-06 19:24:00 +03003856 xep = &xhci->devs[slot_id]->eps[ep_index];
Andiry Xu04e51902010-07-22 15:23:39 -07003857 ep_ring = xdev->eps[ep_index].ring;
3858 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3859
3860 num_trbs = 0;
3861 num_tds = urb->number_of_packets;
3862 for (i = 0; i < num_tds; i++)
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003863 num_trbs += count_isoc_trbs_needed(urb, i);
Andiry Xu04e51902010-07-22 15:23:39 -07003864
3865 /* Check the ring to guarantee there is enough room for the whole urb.
3866 * Do not insert any td of the urb to the ring if the check failed.
3867 */
Matt Evans28ccd292011-03-29 13:40:46 +11003868 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003869 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003870 if (ret)
3871 return ret;
3872
Lu Baolu79b80942015-08-06 19:24:00 +03003873 /*
3874 * Check interval value. This should be done before we start to
3875 * calculate the start frame value.
3876 */
Alexandr Ivanov78140152016-04-22 13:17:11 +03003877 check_interval(xhci, urb, ep_ctx);
Lu Baolu79b80942015-08-06 19:24:00 +03003878
3879 /* Calculate the start frame and put it in urb->start_frame. */
Lu Baolu42df7212015-11-18 10:48:21 +02003880 if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
3881 if ((le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
3882 EP_STATE_RUNNING) {
3883 urb->start_frame = xep->next_frame_id;
3884 goto skip_start_over;
3885 }
Lu Baolu79b80942015-08-06 19:24:00 +03003886 }
3887
3888 start_frame = readl(&xhci->run_regs->microframe_index);
3889 start_frame &= 0x3fff;
3890 /*
3891 * Round up to the next frame and consider the time before trb really
3892 * gets scheduled by hardare.
3893 */
3894 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3895 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3896 ist <<= 3;
3897 start_frame += ist + XHCI_CFC_DELAY;
3898 start_frame = roundup(start_frame, 8);
3899
3900 /*
3901 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
3902 * is greate than 8 microframes.
3903 */
3904 if (urb->dev->speed == USB_SPEED_LOW ||
3905 urb->dev->speed == USB_SPEED_FULL) {
3906 start_frame = roundup(start_frame, urb->interval << 3);
3907 urb->start_frame = start_frame >> 3;
3908 } else {
3909 start_frame = roundup(start_frame, urb->interval);
3910 urb->start_frame = start_frame;
3911 }
3912
3913skip_start_over:
Andiry Xub008df62012-03-05 17:49:34 +08003914 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3915
Dan Carpenter3fc82062012-03-28 10:30:26 +03003916 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003917}
3918
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003919/**** Command Ring Operations ****/
3920
Sarah Sharp913a8a32009-09-04 10:53:13 -07003921/* Generic function for queueing a command TRB on the command ring.
3922 * Check to make sure there's room on the command ring for one command TRB.
3923 * Also check that there's room reserved for commands that must not fail.
3924 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3925 * then only check for the number of reserved spots.
3926 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3927 * because the command event handler may want to resubmit a failed command.
3928 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003929static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3930 u32 field1, u32 field2,
3931 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003932{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003933 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003934 int ret;
Roger Quadrosad6b1d92015-05-29 17:01:49 +03003935
Mathias Nyman98d74f92016-04-08 16:25:10 +03003936 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
3937 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Roger Quadrosad6b1d92015-05-29 17:01:49 +03003938 xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03003939 return -ESHUTDOWN;
Roger Quadrosad6b1d92015-05-29 17:01:49 +03003940 }
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003941
Sarah Sharp913a8a32009-09-04 10:53:13 -07003942 if (!command_must_succeed)
3943 reserved_trbs++;
3944
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003945 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003946 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003947 if (ret < 0) {
3948 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003949 if (command_must_succeed)
3950 xhci_err(xhci, "ERR: Reserved TRB counting for "
3951 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003952 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003953 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03003954
3955 cmd->command_trb = xhci->cmd_ring->enqueue;
3956 list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003957
Mathias Nymanc311e392014-05-08 19:26:03 +03003958 /* if there are no other commands queued we start the timeout timer */
3959 if (xhci->cmd_list.next == &cmd->cmd_list &&
OGAWA Hirofumi799dfde2017-01-03 18:28:50 +02003960 !delayed_work_pending(&xhci->cmd_timer)) {
Mathias Nymanc311e392014-05-08 19:26:03 +03003961 xhci->current_cmd = cmd;
OGAWA Hirofumi799dfde2017-01-03 18:28:50 +02003962 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
Mathias Nymanc311e392014-05-08 19:26:03 +03003963 }
3964
Andiry Xu3b72fca2012-03-05 17:49:32 +08003965 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3966 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003967 return 0;
3968}
3969
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003970/* Queue a slot enable or disable request on the command ring */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003971int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
3972 u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003973{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003974 return queue_command(xhci, cmd, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003975 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003976}
3977
3978/* Queue an address device command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003979int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3980 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003981{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003982 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharp8e595a52009-07-27 12:03:31 -07003983 upper_32_bits(in_ctx_ptr), 0,
Dan Williams48fc7db2013-12-05 17:07:27 -08003984 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
3985 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003986}
Sarah Sharpf94e01862009-04-27 19:58:38 -07003987
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003988int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
Sarah Sharp02386342010-05-24 13:25:28 -07003989 u32 field1, u32 field2, u32 field3, u32 field4)
3990{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003991 return queue_command(xhci, cmd, field1, field2, field3, field4, false);
Sarah Sharp02386342010-05-24 13:25:28 -07003992}
3993
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003994/* Queue a reset device command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003995int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3996 u32 slot_id)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003997{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003998 return queue_command(xhci, cmd, 0, 0, 0,
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003999 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
4000 false);
4001}
4002
Sarah Sharpf94e01862009-04-27 19:58:38 -07004003/* Queue a configure endpoint command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004004int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
4005 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004006 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07004007{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004008 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharp8e595a52009-07-27 12:03:31 -07004009 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004010 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
4011 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07004012}
Sarah Sharpae636742009-04-29 19:02:31 -07004013
Sarah Sharpf2217e82009-08-07 14:04:43 -07004014/* Queue an evaluate context command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004015int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
4016 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07004017{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004018 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharpf2217e82009-08-07 14:04:43 -07004019 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004020 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
Sarah Sharp4b266542012-05-07 15:34:26 -07004021 command_must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07004022}
4023
Andiry Xube88fe42010-10-14 07:22:57 -07004024/*
4025 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4026 * activity on an endpoint that is about to be suspended.
4027 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004028int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
4029 int slot_id, unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07004030{
4031 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4032 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4033 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07004034 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07004035
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004036 return queue_command(xhci, cmd, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07004037 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07004038}
4039
Hans de Goeded3a43e62014-08-20 16:41:53 +03004040/* Set Transfer Ring Dequeue Pointer command */
4041void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
4042 unsigned int slot_id, unsigned int ep_index,
4043 unsigned int stream_id,
4044 struct xhci_dequeue_state *deq_state)
Sarah Sharpae636742009-04-29 19:02:31 -07004045{
4046 dma_addr_t addr;
4047 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4048 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004049 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Hans de Goede95241db2013-10-04 00:29:48 +02004050 u32 trb_sct = 0;
Sarah Sharpae636742009-04-29 19:02:31 -07004051 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08004052 struct xhci_virt_ep *ep;
Hans de Goede1e3452e2014-08-20 16:41:52 +03004053 struct xhci_command *cmd;
4054 int ret;
Sarah Sharpae636742009-04-29 19:02:31 -07004055
Hans de Goeded3a43e62014-08-20 16:41:53 +03004056 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
4057 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
4058 deq_state->new_deq_seg,
4059 (unsigned long long)deq_state->new_deq_seg->dma,
4060 deq_state->new_deq_ptr,
4061 (unsigned long long)xhci_trb_virt_to_dma(
4062 deq_state->new_deq_seg, deq_state->new_deq_ptr),
4063 deq_state->new_cycle_state);
4064
4065 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
4066 deq_state->new_deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07004067 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07004068 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07004069 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
Hans de Goeded3a43e62014-08-20 16:41:53 +03004070 deq_state->new_deq_seg, deq_state->new_deq_ptr);
4071 return;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07004072 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08004073 ep = &xhci->devs[slot_id]->eps[ep_index];
4074 if ((ep->ep_state & SET_DEQ_PENDING)) {
4075 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4076 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
Hans de Goeded3a43e62014-08-20 16:41:53 +03004077 return;
Sarah Sharpbf161e82011-02-23 15:46:42 -08004078 }
Hans de Goede1e3452e2014-08-20 16:41:52 +03004079
4080 /* This function gets called from contexts where it cannot sleep */
4081 cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
4082 if (!cmd) {
4083 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr: ENOMEM\n");
Hans de Goeded3a43e62014-08-20 16:41:53 +03004084 return;
Hans de Goede1e3452e2014-08-20 16:41:52 +03004085 }
4086
Hans de Goeded3a43e62014-08-20 16:41:53 +03004087 ep->queued_deq_seg = deq_state->new_deq_seg;
4088 ep->queued_deq_ptr = deq_state->new_deq_ptr;
Hans de Goede95241db2013-10-04 00:29:48 +02004089 if (stream_id)
4090 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
Hans de Goede1e3452e2014-08-20 16:41:52 +03004091 ret = queue_command(xhci, cmd,
Hans de Goeded3a43e62014-08-20 16:41:53 +03004092 lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
4093 upper_32_bits(addr), trb_stream_id,
4094 trb_slot_id | trb_ep_index | type, false);
Hans de Goede1e3452e2014-08-20 16:41:52 +03004095 if (ret < 0) {
4096 xhci_free_command(xhci, cmd);
Hans de Goeded3a43e62014-08-20 16:41:53 +03004097 return;
Hans de Goede1e3452e2014-08-20 16:41:52 +03004098 }
4099
Hans de Goeded3a43e62014-08-20 16:41:53 +03004100 /* Stop the TD queueing code from ringing the doorbell until
4101 * this command completes. The HC won't set the dequeue pointer
4102 * if the ring is running, and ringing the doorbell starts the
4103 * ring running.
4104 */
4105 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpae636742009-04-29 19:02:31 -07004106}
Sarah Sharpa1587d92009-07-27 12:03:15 -07004107
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004108int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
4109 int slot_id, unsigned int ep_index)
Sarah Sharpa1587d92009-07-27 12:03:15 -07004110{
4111 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4112 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4113 u32 type = TRB_TYPE(TRB_RESET_EP);
4114
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004115 return queue_command(xhci, cmd, 0, 0, 0,
4116 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07004117}