blob: 2fc8d2f401be5c0514e7b474ee071bfceede5b99 [file] [log] [blame]
Ben Widawsky0136db582012-04-10 21:17:01 -07001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28#include <linux/device.h>
29#include <linux/module.h>
30#include <linux/stat.h>
31#include <linux/sysfs.h>
Ben Widawsky84bc7582012-05-25 16:56:25 -070032#include "intel_drv.h"
Ben Widawsky0136db582012-04-10 21:17:01 -070033#include "i915_drv.h"
34
Hunt Xu5ab36332012-07-01 03:45:07 +000035#ifdef CONFIG_PM
Ben Widawsky0136db582012-04-10 21:17:01 -070036static u32 calc_residency(struct drm_device *dev, const u32 reg)
37{
38 struct drm_i915_private *dev_priv = dev->dev_private;
39 u64 raw_time; /* 32b value may overflow during fixed point math */
Jesse Barnese454a052013-09-26 17:55:58 -070040 u64 units = 128ULL, div = 100000ULL, bias = 100ULL;
Ben Widawsky0136db582012-04-10 21:17:01 -070041
42 if (!intel_enable_rc6(dev))
43 return 0;
44
Jesse Barnese454a052013-09-26 17:55:58 -070045 /* On VLV, residency time is in CZ units rather than 1.28us */
46 if (IS_VALLEYVIEW(dev)) {
47 u32 clkctl2;
48
49 clkctl2 = I915_READ(VLV_CLK_CTL2) >>
50 CLK_CTL2_CZCOUNT_30NS_SHIFT;
51 if (!clkctl2) {
52 WARN(!clkctl2, "bogus CZ count value");
53 return 0;
54 }
55 units = DIV_ROUND_UP_ULL(30ULL * bias, (u64)clkctl2);
56 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
57 units <<= 8;
58
59 div = 1000000ULL * bias;
60 }
61
62 raw_time = I915_READ(reg) * units;
63 return DIV_ROUND_UP_ULL(raw_time, div);
Ben Widawsky0136db582012-04-10 21:17:01 -070064}
65
66static ssize_t
Ben Widawskydbdfd8e2012-09-07 19:43:38 -070067show_rc6_mask(struct device *kdev, struct device_attribute *attr, char *buf)
Ben Widawsky0136db582012-04-10 21:17:01 -070068{
Ben Widawskydbdfd8e2012-09-07 19:43:38 -070069 struct drm_minor *dminor = container_of(kdev, struct drm_minor, kdev);
Jani Nikula3e2a1552013-02-14 10:42:11 +020070 return snprintf(buf, PAGE_SIZE, "%x\n", intel_enable_rc6(dminor->dev));
Ben Widawsky0136db582012-04-10 21:17:01 -070071}
72
73static ssize_t
Ben Widawskydbdfd8e2012-09-07 19:43:38 -070074show_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf)
Ben Widawsky0136db582012-04-10 21:17:01 -070075{
Ben Widawskydbdfd8e2012-09-07 19:43:38 -070076 struct drm_minor *dminor = container_of(kdev, struct drm_minor, kdev);
Ben Widawsky0136db582012-04-10 21:17:01 -070077 u32 rc6_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6);
Jani Nikula3e2a1552013-02-14 10:42:11 +020078 return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency);
Ben Widawsky0136db582012-04-10 21:17:01 -070079}
80
81static ssize_t
Ben Widawskydbdfd8e2012-09-07 19:43:38 -070082show_rc6p_ms(struct device *kdev, struct device_attribute *attr, char *buf)
Ben Widawsky0136db582012-04-10 21:17:01 -070083{
Ben Widawskydbdfd8e2012-09-07 19:43:38 -070084 struct drm_minor *dminor = container_of(kdev, struct drm_minor, kdev);
Ben Widawsky0136db582012-04-10 21:17:01 -070085 u32 rc6p_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6p);
Jesse Barnes5ffd4942013-09-11 13:43:20 -070086 if (IS_VALLEYVIEW(dminor->dev))
87 rc6p_residency = 0;
Jani Nikula3e2a1552013-02-14 10:42:11 +020088 return snprintf(buf, PAGE_SIZE, "%u\n", rc6p_residency);
Ben Widawsky0136db582012-04-10 21:17:01 -070089}
90
91static ssize_t
Ben Widawskydbdfd8e2012-09-07 19:43:38 -070092show_rc6pp_ms(struct device *kdev, struct device_attribute *attr, char *buf)
Ben Widawsky0136db582012-04-10 21:17:01 -070093{
Ben Widawskydbdfd8e2012-09-07 19:43:38 -070094 struct drm_minor *dminor = container_of(kdev, struct drm_minor, kdev);
Ben Widawsky0136db582012-04-10 21:17:01 -070095 u32 rc6pp_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6pp);
Jesse Barnes5ffd4942013-09-11 13:43:20 -070096 if (IS_VALLEYVIEW(dminor->dev))
97 rc6pp_residency = 0;
Jani Nikula3e2a1552013-02-14 10:42:11 +020098 return snprintf(buf, PAGE_SIZE, "%u\n", rc6pp_residency);
Ben Widawsky0136db582012-04-10 21:17:01 -070099}
100
101static DEVICE_ATTR(rc6_enable, S_IRUGO, show_rc6_mask, NULL);
102static DEVICE_ATTR(rc6_residency_ms, S_IRUGO, show_rc6_ms, NULL);
103static DEVICE_ATTR(rc6p_residency_ms, S_IRUGO, show_rc6p_ms, NULL);
104static DEVICE_ATTR(rc6pp_residency_ms, S_IRUGO, show_rc6pp_ms, NULL);
105
106static struct attribute *rc6_attrs[] = {
107 &dev_attr_rc6_enable.attr,
108 &dev_attr_rc6_residency_ms.attr,
109 &dev_attr_rc6p_residency_ms.attr,
110 &dev_attr_rc6pp_residency_ms.attr,
111 NULL
112};
113
114static struct attribute_group rc6_attr_group = {
115 .name = power_group_name,
116 .attrs = rc6_attrs
117};
Ben Widawsky8c3f9292012-09-02 00:24:40 -0700118#endif
Ben Widawsky0136db582012-04-10 21:17:01 -0700119
Ben Widawsky84bc7582012-05-25 16:56:25 -0700120static int l3_access_valid(struct drm_device *dev, loff_t offset)
121{
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700122 if (!HAS_L3_DPF(dev))
Ben Widawsky84bc7582012-05-25 16:56:25 -0700123 return -EPERM;
124
125 if (offset % 4 != 0)
126 return -EINVAL;
127
128 if (offset >= GEN7_L3LOG_SIZE)
129 return -ENXIO;
130
131 return 0;
132}
133
134static ssize_t
135i915_l3_read(struct file *filp, struct kobject *kobj,
136 struct bin_attribute *attr, char *buf,
137 loff_t offset, size_t count)
138{
139 struct device *dev = container_of(kobj, struct device, kobj);
140 struct drm_minor *dminor = container_of(dev, struct drm_minor, kdev);
141 struct drm_device *drm_dev = dminor->dev;
142 struct drm_i915_private *dev_priv = drm_dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700143 int slice = (int)(uintptr_t)attr->private;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700144 int ret;
Ben Widawsky84bc7582012-05-25 16:56:25 -0700145
Ben Widawsky1c3dcd12013-09-12 22:28:28 -0700146 count = round_down(count, 4);
147
Ben Widawsky84bc7582012-05-25 16:56:25 -0700148 ret = l3_access_valid(drm_dev, offset);
149 if (ret)
150 return ret;
151
Dan Carpentere5ad4022013-09-20 14:20:18 +0300152 count = min_t(size_t, GEN7_L3LOG_SIZE - offset, count);
Ben Widawsky33618ea2013-09-12 22:28:29 -0700153
Ben Widawsky84bc7582012-05-25 16:56:25 -0700154 ret = i915_mutex_lock_interruptible(drm_dev);
155 if (ret)
156 return ret;
157
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700158 if (dev_priv->l3_parity.remap_info[slice])
159 memcpy(buf,
160 dev_priv->l3_parity.remap_info[slice] + (offset/4),
161 count);
162 else
163 memset(buf, 0, count);
Ben Widawsky1c966dd2013-09-17 21:12:42 -0700164
Ben Widawsky84bc7582012-05-25 16:56:25 -0700165 mutex_unlock(&drm_dev->struct_mutex);
166
Ben Widawsky1c966dd2013-09-17 21:12:42 -0700167 return count;
Ben Widawsky84bc7582012-05-25 16:56:25 -0700168}
169
170static ssize_t
171i915_l3_write(struct file *filp, struct kobject *kobj,
172 struct bin_attribute *attr, char *buf,
173 loff_t offset, size_t count)
174{
175 struct device *dev = container_of(kobj, struct device, kobj);
176 struct drm_minor *dminor = container_of(dev, struct drm_minor, kdev);
177 struct drm_device *drm_dev = dminor->dev;
178 struct drm_i915_private *dev_priv = drm_dev->dev_private;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700179 struct i915_hw_context *ctx;
Ben Widawsky84bc7582012-05-25 16:56:25 -0700180 u32 *temp = NULL; /* Just here to make handling failures easy */
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700181 int slice = (int)(uintptr_t)attr->private;
Ben Widawsky84bc7582012-05-25 16:56:25 -0700182 int ret;
183
184 ret = l3_access_valid(drm_dev, offset);
185 if (ret)
186 return ret;
187
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700188 if (dev_priv->hw_contexts_disabled)
189 return -ENXIO;
190
Ben Widawsky84bc7582012-05-25 16:56:25 -0700191 ret = i915_mutex_lock_interruptible(drm_dev);
192 if (ret)
193 return ret;
194
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700195 if (!dev_priv->l3_parity.remap_info[slice]) {
Ben Widawsky84bc7582012-05-25 16:56:25 -0700196 temp = kzalloc(GEN7_L3LOG_SIZE, GFP_KERNEL);
197 if (!temp) {
198 mutex_unlock(&drm_dev->struct_mutex);
199 return -ENOMEM;
200 }
201 }
202
203 ret = i915_gpu_idle(drm_dev);
204 if (ret) {
205 kfree(temp);
206 mutex_unlock(&drm_dev->struct_mutex);
207 return ret;
208 }
209
210 /* TODO: Ideally we really want a GPU reset here to make sure errors
211 * aren't propagated. Since I cannot find a stable way to reset the GPU
212 * at this point it is left as a TODO.
213 */
214 if (temp)
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700215 dev_priv->l3_parity.remap_info[slice] = temp;
Ben Widawsky84bc7582012-05-25 16:56:25 -0700216
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700217 memcpy(dev_priv->l3_parity.remap_info[slice] + (offset/4), buf, count);
Ben Widawsky84bc7582012-05-25 16:56:25 -0700218
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700219 /* NB: We defer the remapping until we switch to the context */
220 list_for_each_entry(ctx, &dev_priv->context_list, link)
221 ctx->remap_slice |= (1<<slice);
Ben Widawsky84bc7582012-05-25 16:56:25 -0700222
223 mutex_unlock(&drm_dev->struct_mutex);
224
225 return count;
226}
227
228static struct bin_attribute dpf_attrs = {
229 .attr = {.name = "l3_parity", .mode = (S_IRUSR | S_IWUSR)},
230 .size = GEN7_L3LOG_SIZE,
231 .read = i915_l3_read,
232 .write = i915_l3_write,
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700233 .mmap = NULL,
234 .private = (void *)0
235};
236
237static struct bin_attribute dpf_attrs_1 = {
238 .attr = {.name = "l3_parity_slice_1", .mode = (S_IRUSR | S_IWUSR)},
239 .size = GEN7_L3LOG_SIZE,
240 .read = i915_l3_read,
241 .write = i915_l3_write,
242 .mmap = NULL,
243 .private = (void *)1
Ben Widawsky84bc7582012-05-25 16:56:25 -0700244};
245
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700246static ssize_t gt_cur_freq_mhz_show(struct device *kdev,
247 struct device_attribute *attr, char *buf)
248{
249 struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
250 struct drm_device *dev = minor->dev;
251 struct drm_i915_private *dev_priv = dev->dev_private;
252 int ret;
253
Tom O'Rourke5c9669c2013-09-16 14:56:43 -0700254 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
255
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700256 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes177006a2013-05-02 10:48:07 -0700257 if (IS_VALLEYVIEW(dev_priv->dev)) {
258 u32 freq;
Jani Nikula64936252013-05-22 15:36:20 +0300259 freq = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Ville Syrjälä2ec38152013-11-05 22:42:29 +0200260 ret = vlv_gpu_freq(dev_priv, (freq >> 8) & 0xff);
Jesse Barnes177006a2013-05-02 10:48:07 -0700261 } else {
Jesse Barnes0a073b82013-04-17 15:54:58 -0700262 ret = dev_priv->rps.cur_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes177006a2013-05-02 10:48:07 -0700263 }
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700264 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700265
Jani Nikula3e2a1552013-02-14 10:42:11 +0200266 return snprintf(buf, PAGE_SIZE, "%d\n", ret);
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700267}
268
Chris Wilson97e4eed2013-08-26 16:18:54 +0100269static ssize_t vlv_rpe_freq_mhz_show(struct device *kdev,
270 struct device_attribute *attr, char *buf)
271{
272 struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
273 struct drm_device *dev = minor->dev;
274 struct drm_i915_private *dev_priv = dev->dev_private;
275
276 return snprintf(buf, PAGE_SIZE, "%d\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +0200277 vlv_gpu_freq(dev_priv, dev_priv->rps.rpe_delay));
Chris Wilson97e4eed2013-08-26 16:18:54 +0100278}
279
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700280static ssize_t gt_max_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
281{
282 struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
283 struct drm_device *dev = minor->dev;
284 struct drm_i915_private *dev_priv = dev->dev_private;
285 int ret;
286
Tom O'Rourke5c9669c2013-09-16 14:56:43 -0700287 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
288
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700289 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700290 if (IS_VALLEYVIEW(dev_priv->dev))
Ville Syrjälä2ec38152013-11-05 22:42:29 +0200291 ret = vlv_gpu_freq(dev_priv, dev_priv->rps.max_delay);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700292 else
293 ret = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700294 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700295
Jani Nikula3e2a1552013-02-14 10:42:11 +0200296 return snprintf(buf, PAGE_SIZE, "%d\n", ret);
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700297}
298
Ben Widawsky46ddf192012-09-12 18:12:07 -0700299static ssize_t gt_max_freq_mhz_store(struct device *kdev,
300 struct device_attribute *attr,
301 const char *buf, size_t count)
302{
303 struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
304 struct drm_device *dev = minor->dev;
305 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky31c77382013-04-05 14:29:22 -0700306 u32 val, rp_state_cap, hw_max, hw_min, non_oc_max;
Ben Widawsky46ddf192012-09-12 18:12:07 -0700307 ssize_t ret;
308
309 ret = kstrtou32(buf, 0, &val);
310 if (ret)
311 return ret;
312
Tom O'Rourke5c9669c2013-09-16 14:56:43 -0700313 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
314
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700315 mutex_lock(&dev_priv->rps.hw_lock);
Ben Widawsky46ddf192012-09-12 18:12:07 -0700316
Jesse Barnes0a073b82013-04-17 15:54:58 -0700317 if (IS_VALLEYVIEW(dev_priv->dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +0200318 val = vlv_freq_opcode(dev_priv, val);
Ben Widawsky46ddf192012-09-12 18:12:07 -0700319
Jesse Barnes0a073b82013-04-17 15:54:58 -0700320 hw_max = valleyview_rps_max_freq(dev_priv);
321 hw_min = valleyview_rps_min_freq(dev_priv);
322 non_oc_max = hw_max;
323 } else {
324 val /= GT_FREQUENCY_MULTIPLIER;
325
326 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
327 hw_max = dev_priv->rps.hw_max;
328 non_oc_max = (rp_state_cap & 0xff);
329 hw_min = ((rp_state_cap & 0xff0000) >> 16);
330 }
331
332 if (val < hw_min || val > hw_max ||
333 val < dev_priv->rps.min_delay) {
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700334 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky46ddf192012-09-12 18:12:07 -0700335 return -EINVAL;
336 }
337
Ben Widawsky31c77382013-04-05 14:29:22 -0700338 if (val > non_oc_max)
339 DRM_DEBUG("User requested overclocking to %d\n",
340 val * GT_FREQUENCY_MULTIPLIER);
341
Jesse Barnes0a073b82013-04-17 15:54:58 -0700342 if (dev_priv->rps.cur_delay > val) {
343 if (IS_VALLEYVIEW(dev_priv->dev))
344 valleyview_set_rps(dev_priv->dev, val);
345 else
346 gen6_set_rps(dev_priv->dev, val);
347 }
Ben Widawsky46ddf192012-09-12 18:12:07 -0700348
349 dev_priv->rps.max_delay = val;
350
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700351 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky46ddf192012-09-12 18:12:07 -0700352
353 return count;
354}
355
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700356static ssize_t gt_min_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
357{
358 struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
359 struct drm_device *dev = minor->dev;
360 struct drm_i915_private *dev_priv = dev->dev_private;
361 int ret;
362
Tom O'Rourke5c9669c2013-09-16 14:56:43 -0700363 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
364
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700365 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700366 if (IS_VALLEYVIEW(dev_priv->dev))
Ville Syrjälä2ec38152013-11-05 22:42:29 +0200367 ret = vlv_gpu_freq(dev_priv, dev_priv->rps.min_delay);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700368 else
369 ret = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700370 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700371
Jani Nikula3e2a1552013-02-14 10:42:11 +0200372 return snprintf(buf, PAGE_SIZE, "%d\n", ret);
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700373}
374
Ben Widawsky46ddf192012-09-12 18:12:07 -0700375static ssize_t gt_min_freq_mhz_store(struct device *kdev,
376 struct device_attribute *attr,
377 const char *buf, size_t count)
378{
379 struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
380 struct drm_device *dev = minor->dev;
381 struct drm_i915_private *dev_priv = dev->dev_private;
382 u32 val, rp_state_cap, hw_max, hw_min;
383 ssize_t ret;
384
385 ret = kstrtou32(buf, 0, &val);
386 if (ret)
387 return ret;
388
Tom O'Rourke5c9669c2013-09-16 14:56:43 -0700389 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
390
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700391 mutex_lock(&dev_priv->rps.hw_lock);
Ben Widawsky46ddf192012-09-12 18:12:07 -0700392
Jesse Barnes0a073b82013-04-17 15:54:58 -0700393 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +0200394 val = vlv_freq_opcode(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700395
396 hw_max = valleyview_rps_max_freq(dev_priv);
397 hw_min = valleyview_rps_min_freq(dev_priv);
398 } else {
399 val /= GT_FREQUENCY_MULTIPLIER;
400
401 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
402 hw_max = dev_priv->rps.hw_max;
403 hw_min = ((rp_state_cap & 0xff0000) >> 16);
404 }
Ben Widawsky46ddf192012-09-12 18:12:07 -0700405
406 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_delay) {
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700407 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky46ddf192012-09-12 18:12:07 -0700408 return -EINVAL;
409 }
410
Jesse Barnes0a073b82013-04-17 15:54:58 -0700411 if (dev_priv->rps.cur_delay < val) {
412 if (IS_VALLEYVIEW(dev))
413 valleyview_set_rps(dev, val);
414 else
415 gen6_set_rps(dev_priv->dev, val);
416 }
Ben Widawsky46ddf192012-09-12 18:12:07 -0700417
418 dev_priv->rps.min_delay = val;
419
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700420 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky46ddf192012-09-12 18:12:07 -0700421
422 return count;
423
424}
425
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700426static DEVICE_ATTR(gt_cur_freq_mhz, S_IRUGO, gt_cur_freq_mhz_show, NULL);
Ben Widawsky46ddf192012-09-12 18:12:07 -0700427static DEVICE_ATTR(gt_max_freq_mhz, S_IRUGO | S_IWUSR, gt_max_freq_mhz_show, gt_max_freq_mhz_store);
428static DEVICE_ATTR(gt_min_freq_mhz, S_IRUGO | S_IWUSR, gt_min_freq_mhz_show, gt_min_freq_mhz_store);
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700429
Chris Wilson97e4eed2013-08-26 16:18:54 +0100430static DEVICE_ATTR(vlv_rpe_freq_mhz, S_IRUGO, vlv_rpe_freq_mhz_show, NULL);
Ben Widawskyac6ae342012-09-07 19:43:44 -0700431
432static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf);
433static DEVICE_ATTR(gt_RP0_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
434static DEVICE_ATTR(gt_RP1_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
435static DEVICE_ATTR(gt_RPn_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
436
437/* For now we have a static number of RP states */
438static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
439{
440 struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
441 struct drm_device *dev = minor->dev;
442 struct drm_i915_private *dev_priv = dev->dev_private;
443 u32 val, rp_state_cap;
444 ssize_t ret;
445
446 ret = mutex_lock_interruptible(&dev->struct_mutex);
447 if (ret)
448 return ret;
449 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
450 mutex_unlock(&dev->struct_mutex);
451
452 if (attr == &dev_attr_gt_RP0_freq_mhz) {
453 val = ((rp_state_cap & 0x0000ff) >> 0) * GT_FREQUENCY_MULTIPLIER;
454 } else if (attr == &dev_attr_gt_RP1_freq_mhz) {
455 val = ((rp_state_cap & 0x00ff00) >> 8) * GT_FREQUENCY_MULTIPLIER;
456 } else if (attr == &dev_attr_gt_RPn_freq_mhz) {
457 val = ((rp_state_cap & 0xff0000) >> 16) * GT_FREQUENCY_MULTIPLIER;
458 } else {
459 BUG();
460 }
Jani Nikula3e2a1552013-02-14 10:42:11 +0200461 return snprintf(buf, PAGE_SIZE, "%d\n", val);
Ben Widawskyac6ae342012-09-07 19:43:44 -0700462}
463
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700464static const struct attribute *gen6_attrs[] = {
465 &dev_attr_gt_cur_freq_mhz.attr,
466 &dev_attr_gt_max_freq_mhz.attr,
467 &dev_attr_gt_min_freq_mhz.attr,
Ben Widawskyac6ae342012-09-07 19:43:44 -0700468 &dev_attr_gt_RP0_freq_mhz.attr,
469 &dev_attr_gt_RP1_freq_mhz.attr,
470 &dev_attr_gt_RPn_freq_mhz.attr,
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700471 NULL,
472};
473
Chris Wilson97e4eed2013-08-26 16:18:54 +0100474static const struct attribute *vlv_attrs[] = {
475 &dev_attr_gt_cur_freq_mhz.attr,
476 &dev_attr_gt_max_freq_mhz.attr,
477 &dev_attr_gt_min_freq_mhz.attr,
478 &dev_attr_vlv_rpe_freq_mhz.attr,
479 NULL,
480};
481
Mika Kuoppalaef86ddc2013-06-06 17:38:54 +0300482static ssize_t error_state_read(struct file *filp, struct kobject *kobj,
483 struct bin_attribute *attr, char *buf,
484 loff_t off, size_t count)
485{
486
487 struct device *kdev = container_of(kobj, struct device, kobj);
488 struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
489 struct drm_device *dev = minor->dev;
490 struct i915_error_state_file_priv error_priv;
491 struct drm_i915_error_state_buf error_str;
492 ssize_t ret_count = 0;
493 int ret;
494
495 memset(&error_priv, 0, sizeof(error_priv));
496
497 ret = i915_error_state_buf_init(&error_str, count, off);
498 if (ret)
499 return ret;
500
501 error_priv.dev = dev;
502 i915_error_state_get(dev, &error_priv);
503
504 ret = i915_error_state_to_str(&error_str, &error_priv);
505 if (ret)
506 goto out;
507
508 ret_count = count < error_str.bytes ? count : error_str.bytes;
509
510 memcpy(buf, error_str.buf, ret_count);
511out:
512 i915_error_state_put(&error_priv);
513 i915_error_state_buf_release(&error_str);
514
515 return ret ?: ret_count;
516}
517
518static ssize_t error_state_write(struct file *file, struct kobject *kobj,
519 struct bin_attribute *attr, char *buf,
520 loff_t off, size_t count)
521{
522 struct device *kdev = container_of(kobj, struct device, kobj);
523 struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
524 struct drm_device *dev = minor->dev;
525 int ret;
526
527 DRM_DEBUG_DRIVER("Resetting error state\n");
528
529 ret = mutex_lock_interruptible(&dev->struct_mutex);
530 if (ret)
531 return ret;
532
533 i915_destroy_error_state(dev);
534 mutex_unlock(&dev->struct_mutex);
535
536 return count;
537}
538
539static struct bin_attribute error_state_attr = {
540 .attr.name = "error",
541 .attr.mode = S_IRUSR | S_IWUSR,
542 .size = 0,
543 .read = error_state_read,
544 .write = error_state_write,
545};
546
Ben Widawsky0136db582012-04-10 21:17:01 -0700547void i915_setup_sysfs(struct drm_device *dev)
548{
549 int ret;
550
Ben Widawsky8c3f9292012-09-02 00:24:40 -0700551#ifdef CONFIG_PM
Daniel Vetter112abd22012-05-31 14:57:43 +0200552 if (INTEL_INFO(dev)->gen >= 6) {
553 ret = sysfs_merge_group(&dev->primary->kdev.kobj,
554 &rc6_attr_group);
555 if (ret)
556 DRM_ERROR("RC6 residency sysfs setup failed\n");
557 }
Ben Widawsky8c3f9292012-09-02 00:24:40 -0700558#endif
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700559 if (HAS_L3_DPF(dev)) {
Daniel Vetter112abd22012-05-31 14:57:43 +0200560 ret = device_create_bin_file(&dev->primary->kdev, &dpf_attrs);
561 if (ret)
562 DRM_ERROR("l3 parity sysfs setup failed\n");
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700563
564 if (NUM_L3_SLICES(dev) > 1) {
565 ret = device_create_bin_file(&dev->primary->kdev,
566 &dpf_attrs_1);
567 if (ret)
568 DRM_ERROR("l3 parity slice 1 setup failed\n");
569 }
Daniel Vetter112abd22012-05-31 14:57:43 +0200570 }
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700571
Chris Wilson97e4eed2013-08-26 16:18:54 +0100572 ret = 0;
573 if (IS_VALLEYVIEW(dev))
574 ret = sysfs_create_files(&dev->primary->kdev.kobj, vlv_attrs);
575 else if (INTEL_INFO(dev)->gen >= 6)
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700576 ret = sysfs_create_files(&dev->primary->kdev.kobj, gen6_attrs);
Chris Wilson97e4eed2013-08-26 16:18:54 +0100577 if (ret)
578 DRM_ERROR("RPS sysfs setup failed\n");
Mika Kuoppalaef86ddc2013-06-06 17:38:54 +0300579
580 ret = sysfs_create_bin_file(&dev->primary->kdev.kobj,
581 &error_state_attr);
582 if (ret)
583 DRM_ERROR("error_state sysfs setup failed\n");
Ben Widawsky0136db582012-04-10 21:17:01 -0700584}
585
586void i915_teardown_sysfs(struct drm_device *dev)
587{
Mika Kuoppalaef86ddc2013-06-06 17:38:54 +0300588 sysfs_remove_bin_file(&dev->primary->kdev.kobj, &error_state_attr);
Chris Wilson97e4eed2013-08-26 16:18:54 +0100589 if (IS_VALLEYVIEW(dev))
590 sysfs_remove_files(&dev->primary->kdev.kobj, vlv_attrs);
591 else
592 sysfs_remove_files(&dev->primary->kdev.kobj, gen6_attrs);
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700593 device_remove_bin_file(&dev->primary->kdev, &dpf_attrs_1);
Ben Widawsky84bc7582012-05-25 16:56:25 -0700594 device_remove_bin_file(&dev->primary->kdev, &dpf_attrs);
Ben Widawsky853c70e2012-09-19 10:50:19 -0700595#ifdef CONFIG_PM
Ben Widawsky0136db582012-04-10 21:17:01 -0700596 sysfs_unmerge_group(&dev->primary->kdev.kobj, &rc6_attr_group);
Ben Widawsky853c70e2012-09-19 10:50:19 -0700597#endif
Ben Widawsky0136db582012-04-10 21:17:01 -0700598}