blob: 3b1398798b61106a6d8bf88ff6471ed5199fde58 [file] [log] [blame]
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -07001/*
2 * OMAP4 specific common source file.
3 *
4 * Copyright (C) 2010 Texas Instruments, Inc.
5 * Author:
6 * Santosh Shilimkar <santosh.shilimkar@ti.com>
7 *
8 *
9 * This program is free software,you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/kernel.h>
15#include <linux/init.h>
16#include <linux/io.h>
17#include <linux/platform_device.h>
Santosh Shilimkar137d1052011-06-25 18:04:31 -070018#include <linux/memblock.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070019#include <linux/of_irq.h>
20#include <linux/of_platform.h>
21#include <linux/export.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070022
23#include <asm/hardware/gic.h>
24#include <asm/hardware/cache-l2x0.h>
Santosh Shilimkar137d1052011-06-25 18:04:31 -070025#include <asm/mach/map.h>
Russell King716a3dc2012-01-13 15:00:51 +000026#include <asm/memblock.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070027
Tony Lindgren622297f2012-10-02 14:19:52 -070028#include "../plat-omap/sram.h"
Tony Lindgren4e653312011-11-10 22:45:17 +010029
Tony Lindgren622297f2012-10-02 14:19:52 -070030#include "omap-wakeupgen.h"
Tony Lindgrendbc04162012-08-31 10:59:07 -070031#include "soc.h"
Paul Walmsleyb6a42262012-10-29 20:50:21 -060032#include "iomap.h"
Tony Lindgren4e653312011-11-10 22:45:17 +010033#include "common.h"
Tony Lindgren68f39e72012-10-15 12:09:43 -070034#include "mmc.h"
Balaji T K1ee47b02012-04-25 17:27:46 +053035#include "hsmmc.h"
Paul Walmsley2f334a32012-10-29 20:56:07 -060036#include "prminst44xx.h"
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053037#include "omap4-sar-layout.h"
Lokesh Vutlaf7a9b8a2012-10-02 00:17:06 +053038#include "omap-secure.h"
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070039
40#ifdef CONFIG_CACHE_L2X0
Santosh Shilimkar02afe8a2011-03-03 18:03:25 +053041static void __iomem *l2cache_base;
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070042#endif
43
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053044static void __iomem *sar_ram_base;
45
Santosh Shilimkar137d1052011-06-25 18:04:31 -070046#ifdef CONFIG_OMAP4_ERRATA_I688
47/* Used to implement memory barrier on DRAM path */
48#define OMAP4_DRAM_BARRIER_VA 0xfe600000
49
50void __iomem *dram_sync, *sram_sync;
51
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053052static phys_addr_t paddr;
53static u32 size;
54
Santosh Shilimkar137d1052011-06-25 18:04:31 -070055void omap_bus_sync(void)
56{
57 if (dram_sync && sram_sync) {
58 writel_relaxed(readl_relaxed(dram_sync), dram_sync);
59 writel_relaxed(readl_relaxed(sram_sync), sram_sync);
60 isb();
61 }
62}
R Sricharancc4ad902012-03-02 16:31:18 +053063EXPORT_SYMBOL(omap_bus_sync);
Santosh Shilimkar137d1052011-06-25 18:04:31 -070064
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053065/* Steal one page physical memory for barrier implementation */
66int __init omap_barrier_reserve_memblock(void)
Santosh Shilimkar137d1052011-06-25 18:04:31 -070067{
Santosh Shilimkar137d1052011-06-25 18:04:31 -070068
69 size = ALIGN(PAGE_SIZE, SZ_1M);
Russell King716a3dc2012-01-13 15:00:51 +000070 paddr = arm_memblock_steal(size, SZ_1M);
71
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053072 return 0;
73}
74
75void __init omap_barriers_init(void)
76{
77 struct map_desc dram_io_desc[1];
78
Santosh Shilimkar137d1052011-06-25 18:04:31 -070079 dram_io_desc[0].virtual = OMAP4_DRAM_BARRIER_VA;
80 dram_io_desc[0].pfn = __phys_to_pfn(paddr);
81 dram_io_desc[0].length = size;
82 dram_io_desc[0].type = MT_MEMORY_SO;
83 iotable_init(dram_io_desc, ARRAY_SIZE(dram_io_desc));
84 dram_sync = (void __iomem *) dram_io_desc[0].virtual;
85 sram_sync = (void __iomem *) OMAP4_SRAM_VA;
86
87 pr_info("OMAP4: Map 0x%08llx to 0x%08lx for dram barrier\n",
88 (long long) paddr, dram_io_desc[0].virtual);
89
Santosh Shilimkar137d1052011-06-25 18:04:31 -070090}
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053091#else
92void __init omap_barriers_init(void)
93{}
Santosh Shilimkar137d1052011-06-25 18:04:31 -070094#endif
95
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070096void __init gic_init_irq(void)
97{
Marc Zyngierab65be22011-11-15 17:22:45 +000098 void __iomem *omap_irq_base;
99 void __iomem *gic_dist_base_addr;
100
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700101 /* Static mapping, never released */
102 gic_dist_base_addr = ioremap(OMAP44XX_GIC_DIST_BASE, SZ_4K);
103 BUG_ON(!gic_dist_base_addr);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700104
105 /* Static mapping, never released */
Tony Lindgren741e3a82011-05-17 03:51:26 -0700106 omap_irq_base = ioremap(OMAP44XX_GIC_CPU_BASE, SZ_512);
107 BUG_ON(!omap_irq_base);
Russell Kingb580b892010-12-04 15:55:14 +0000108
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530109 omap_wakeupgen_init();
110
Tony Lindgren741e3a82011-05-17 03:51:26 -0700111 gic_init(0, 29, gic_dist_base_addr, omap_irq_base);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700112}
113
114#ifdef CONFIG_CACHE_L2X0
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530115
Santosh Shilimkar02afe8a2011-03-03 18:03:25 +0530116void __iomem *omap4_get_l2cache_base(void)
117{
118 return l2cache_base;
119}
120
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530121static void omap4_l2x0_disable(void)
122{
123 /* Disable PL310 L2 Cache controller */
124 omap_smc1(0x102, 0x0);
125}
126
Santosh Shilimkar4bdb1572011-02-22 10:00:44 +0100127static void omap4_l2x0_set_debug(unsigned long val)
128{
129 /* Program PL310 L2 Cache controller debug register */
130 omap_smc1(0x100, val);
131}
132
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700133static int __init omap_l2_cache_init(void)
134{
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530135 u32 aux_ctrl = 0;
136
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700137 /*
138 * To avoid code running on other OMAPs in
139 * multi-omap builds
140 */
141 if (!cpu_is_omap44xx())
142 return -ENODEV;
143
144 /* Static mapping, never released */
145 l2cache_base = ioremap(OMAP44XX_L2CACHE_BASE, SZ_4K);
Santosh Shilimkar0db18032011-03-03 17:36:52 +0530146 if (WARN_ON(!l2cache_base))
147 return -ENOMEM;
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700148
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700149 /*
Santosh Shilimkara777b722010-09-16 18:44:47 +0530150 * 16-way associativity, parity disabled
151 * Way size - 32KB (es1.0)
152 * Way size - 64KB (es2.0 +)
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700153 */
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530154 aux_ctrl = ((1 << L2X0_AUX_CTRL_ASSOCIATIVITY_SHIFT) |
155 (0x1 << 25) |
156 (0x1 << L2X0_AUX_CTRL_NS_LOCKDOWN_SHIFT) |
157 (0x1 << L2X0_AUX_CTRL_NS_INT_CTRL_SHIFT));
158
Mans Rullgard11e02642010-11-19 23:01:04 +0530159 if (omap_rev() == OMAP4430_REV_ES1_0) {
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530160 aux_ctrl |= 0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT;
Mans Rullgard11e02642010-11-19 23:01:04 +0530161 } else {
162 aux_ctrl |= ((0x3 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) |
Santosh Shilimkarb0f20ff2010-11-19 23:01:05 +0530163 (1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) |
Mans Rullgard11e02642010-11-19 23:01:04 +0530164 (1 << L2X0_AUX_CTRL_DATA_PREFETCH_SHIFT) |
Santosh Shilimkarb89cd712010-11-19 23:01:06 +0530165 (1 << L2X0_AUX_CTRL_INSTR_PREFETCH_SHIFT) |
166 (1 << L2X0_AUX_CTRL_EARLY_BRESP_SHIFT));
Mans Rullgard11e02642010-11-19 23:01:04 +0530167 }
168 if (omap_rev() != OMAP4430_REV_ES1_0)
169 omap_smc1(0x109, aux_ctrl);
170
171 /* Enable PL310 L2 Cache controller */
172 omap_smc1(0x102, 0x1);
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530173
Santosh Shilimkar926fd452012-07-04 17:57:34 +0530174 if (of_have_populated_dt())
175 l2x0_of_init(aux_ctrl, L2X0_AUX_CTRL_MASK);
176 else
177 l2x0_init(l2cache_base, aux_ctrl, L2X0_AUX_CTRL_MASK);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700178
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530179 /*
180 * Override default outer_cache.disable with a OMAP4
181 * specific one
182 */
183 outer_cache.disable = omap4_l2x0_disable;
Santosh Shilimkar4bdb1572011-02-22 10:00:44 +0100184 outer_cache.set_debug = omap4_l2x0_set_debug;
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530185
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700186 return 0;
187}
188early_initcall(omap_l2_cache_init);
189#endif
Santosh Shilimkar501f0c72011-01-01 19:56:04 +0530190
191void __iomem *omap4_get_sar_ram_base(void)
192{
193 return sar_ram_base;
194}
195
196/*
197 * SAR RAM used to save and restore the HW
198 * context in low power modes
199 */
200static int __init omap4_sar_ram_init(void)
201{
202 /*
203 * To avoid code running on other OMAPs in
204 * multi-omap builds
205 */
206 if (!cpu_is_omap44xx())
207 return -ENOMEM;
208
209 /* Static mapping, never released */
210 sar_ram_base = ioremap(OMAP44XX_SAR_RAM_BASE, SZ_16K);
211 if (WARN_ON(!sar_ram_base))
212 return -ENOMEM;
213
214 return 0;
215}
216early_initcall(omap4_sar_ram_init);
Balaji T K1ee47b02012-04-25 17:27:46 +0530217
R Sricharanc4082d42012-06-05 16:31:06 +0530218static struct of_device_id irq_match[] __initdata = {
219 { .compatible = "arm,cortex-a9-gic", .data = gic_of_init, },
R Sricharan0c1b6fa2012-05-09 23:34:56 +0530220 { .compatible = "arm,cortex-a15-gic", .data = gic_of_init, },
R Sricharanc4082d42012-06-05 16:31:06 +0530221 { }
222};
223
224void __init omap_gic_of_init(void)
225{
226 omap_wakeupgen_init();
227 of_irq_init(irq_match);
228}
229
Balaji T K1ee47b02012-04-25 17:27:46 +0530230#if defined(CONFIG_MMC_OMAP_HS) || defined(CONFIG_MMC_OMAP_HS_MODULE)
231static int omap4_twl6030_hsmmc_late_init(struct device *dev)
232{
233 int irq = 0;
234 struct platform_device *pdev = container_of(dev,
235 struct platform_device, dev);
236 struct omap_mmc_platform_data *pdata = dev->platform_data;
237
238 /* Setting MMC1 Card detect Irq */
239 if (pdev->id == 0) {
240 irq = twl6030_mmc_card_detect_config();
241 if (irq < 0) {
242 dev_err(dev, "%s: Error card detect config(%d)\n",
243 __func__, irq);
244 return irq;
245 }
246 pdata->slots[0].card_detect_irq = irq;
247 pdata->slots[0].card_detect = twl6030_mmc_card_detect;
248 }
249 return 0;
250}
251
252static __init void omap4_twl6030_hsmmc_set_late_init(struct device *dev)
253{
254 struct omap_mmc_platform_data *pdata;
255
256 /* dev can be null if CONFIG_MMC_OMAP_HS is not set */
257 if (!dev) {
258 pr_err("Failed %s\n", __func__);
259 return;
260 }
261 pdata = dev->platform_data;
262 pdata->init = omap4_twl6030_hsmmc_late_init;
263}
264
265int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
266{
267 struct omap2_hsmmc_info *c;
268
269 omap_hsmmc_init(controllers);
270 for (c = controllers; c->mmc; c++) {
271 /* pdev can be null if CONFIG_MMC_OMAP_HS is not set */
272 if (!c->pdev)
273 continue;
274 omap4_twl6030_hsmmc_set_late_init(&c->pdev->dev);
275 }
276
277 return 0;
278}
279#else
280int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
281{
282 return 0;
283}
284#endif
Paul Walmsley2f334a32012-10-29 20:56:07 -0600285
286/**
287 * omap44xx_restart - trigger a software restart of the SoC
288 * @mode: the "reboot mode", see arch/arm/kernel/{setup,process}.c
289 * @cmd: passed from the userspace program rebooting the system (if provided)
290 *
291 * Resets the SoC. For @cmd, see the 'reboot' syscall in
292 * kernel/sys.c. No return value.
293 */
294void omap44xx_restart(char mode, const char *cmd)
295{
296 /* XXX Should save 'cmd' into scratchpad for use after reboot */
297 omap4_prminst_global_warm_sw_reset(); /* never returns */
298 while (1);
299}
300