blob: 87b0aa13ab483e8754da14865d8039b44456367d [file] [log] [blame]
Jon Loeligerb809b3e2006-06-17 17:52:48 -05001/*
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +08002 * MPC85xx/86xx PCI/PCIE support routing.
Jon Loeligerb809b3e2006-06-17 17:52:48 -05003 *
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +08004 * Copyright 2007 Freescale Semiconductor, Inc
5 *
Jon Loeligerb809b3e2006-06-17 17:52:48 -05006 * Initial author: Xianghua Xiao <x.xiao@freescale.com>
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +08007 * Recode: ZHANG WEI <wei.zhang@freescale.com>
8 * Rewrite the routing for Frescale PCI and PCI Express
9 * Roy Zang <tie-fei.zang@freescale.com>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050010 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
13 * Free Software Foundation; either version 2 of the License, or (at your
14 * option) any later version.
15 */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080016#include <linux/kernel.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050017#include <linux/pci.h>
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080018#include <linux/delay.h>
19#include <linux/string.h>
20#include <linux/init.h>
21#include <linux/bootmem.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050022
Jon Loeligerb809b3e2006-06-17 17:52:48 -050023#include <asm/io.h>
24#include <asm/prom.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050025#include <asm/pci-bridge.h>
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080026#include <asm/machdep.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050027#include <sysdev/fsl_soc.h>
Roy Zang55c44992007-07-10 18:44:34 +080028#include <sysdev/fsl_pci.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050029
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080030/* atmu setup for fsl pci/pcie controller */
31void __init setup_pci_atmu(struct pci_controller *hose, struct resource *rsrc)
Jon Loeligerb809b3e2006-06-17 17:52:48 -050032{
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080033 struct ccsr_pci __iomem *pci;
34 int i;
Jon Loeligerb809b3e2006-06-17 17:52:48 -050035
Kumar Gala72b122c2008-01-14 17:02:19 -060036 pr_debug("PCI memory map start 0x%016llx, size 0x%016llx\n",
37 (u64)rsrc->start, (u64)rsrc->end - (u64)rsrc->start + 1);
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080038 pci = ioremap(rsrc->start, rsrc->end - rsrc->start + 1);
Jon Loeligerb809b3e2006-06-17 17:52:48 -050039
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080040 /* Disable all windows (except powar0 since its ignored) */
41 for(i = 1; i < 5; i++)
42 out_be32(&pci->pow[i].powar, 0);
43 for(i = 0; i < 3; i++)
44 out_be32(&pci->piw[i].piwar, 0);
Jon Loeligerb809b3e2006-06-17 17:52:48 -050045
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080046 /* Setup outbound MEM window */
47 for(i = 0; i < 3; i++)
48 if (hose->mem_resources[i].flags & IORESOURCE_MEM){
Kumar Gala72b122c2008-01-14 17:02:19 -060049 resource_size_t pci_addr_start =
50 hose->mem_resources[i].start -
51 hose->pci_mem_offset;
52 pr_debug("PCI MEM resource start 0x%016llx, size 0x%016llx.\n",
53 (u64)hose->mem_resources[i].start,
54 (u64)hose->mem_resources[i].end
55 - (u64)hose->mem_resources[i].start + 1);
56 out_be32(&pci->pow[i+1].potar, (pci_addr_start >> 12));
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080057 out_be32(&pci->pow[i+1].potear, 0);
58 out_be32(&pci->pow[i+1].powbar,
Kumar Gala72b122c2008-01-14 17:02:19 -060059 (hose->mem_resources[i].start >> 12));
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080060 /* Enable, Mem R/W */
61 out_be32(&pci->pow[i+1].powar, 0x80044000
62 | (__ilog2(hose->mem_resources[i].end
63 - hose->mem_resources[i].start + 1) - 1));
64 }
Jon Loeligerb809b3e2006-06-17 17:52:48 -050065
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080066 /* Setup outbound IO window */
67 if (hose->io_resource.flags & IORESOURCE_IO){
Kumar Gala72b122c2008-01-14 17:02:19 -060068 pr_debug("PCI IO resource start 0x%016llx, size 0x%016llx, "
69 "phy base 0x%016llx.\n",
70 (u64)hose->io_resource.start,
71 (u64)hose->io_resource.end - (u64)hose->io_resource.start + 1,
72 (u64)hose->io_base_phys);
73 out_be32(&pci->pow[i+1].potar, (hose->io_resource.start >> 12));
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080074 out_be32(&pci->pow[i+1].potear, 0);
Kumar Gala72b122c2008-01-14 17:02:19 -060075 out_be32(&pci->pow[i+1].powbar, (hose->io_base_phys >> 12));
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080076 /* Enable, IO R/W */
77 out_be32(&pci->pow[i+1].powar, 0x80088000
78 | (__ilog2(hose->io_resource.end
79 - hose->io_resource.start + 1) - 1));
80 }
Jon Loeligerb809b3e2006-06-17 17:52:48 -050081
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080082 /* Setup 2G inbound Memory Window @ 1 */
83 out_be32(&pci->piw[2].pitar, 0x00000000);
84 out_be32(&pci->piw[2].piwbar,0x00000000);
85 out_be32(&pci->piw[2].piwar, PIWAR_2G);
Jon Loeligerb809b3e2006-06-17 17:52:48 -050086}
87
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080088void __init setup_pci_cmd(struct pci_controller *hose)
Jon Loeligerb809b3e2006-06-17 17:52:48 -050089{
Jon Loeligerb809b3e2006-06-17 17:52:48 -050090 u16 cmd;
Kumar Galaeb12af42007-07-20 16:29:09 -050091 int cap_x;
92
Jon Loeligerb809b3e2006-06-17 17:52:48 -050093 early_read_config_word(hose, 0, 0, PCI_COMMAND, &cmd);
94 cmd |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080095 | PCI_COMMAND_IO;
Jon Loeligerb809b3e2006-06-17 17:52:48 -050096 early_write_config_word(hose, 0, 0, PCI_COMMAND, cmd);
Kumar Galaeb12af42007-07-20 16:29:09 -050097
98 cap_x = early_find_capability(hose, 0, 0, PCI_CAP_ID_PCIX);
99 if (cap_x) {
100 int pci_x_cmd = cap_x + PCI_X_CMD;
101 cmd = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
102 | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
103 early_write_config_word(hose, 0, 0, pci_x_cmd, cmd);
104 } else {
105 early_write_config_byte(hose, 0, 0, PCI_LATENCY_TIMER, 0x80);
106 }
Kumar Gala9ad494f2006-06-28 00:37:45 -0500107}
108
Anton Vorontsov692d1032008-05-23 17:41:02 +0400109static void __init setup_pci_pcsrbar(struct pci_controller *hose)
Jason Jin34e36c12008-05-23 16:32:46 +0800110{
Anton Vorontsov692d1032008-05-23 17:41:02 +0400111#ifdef CONFIG_PCI_MSI
Jason Jin34e36c12008-05-23 16:32:46 +0800112 phys_addr_t immr_base;
113
114 immr_base = get_immrbase();
115 early_write_config_dword(hose, 0, 0, PCI_BASE_ADDRESS_0, immr_base);
Jason Jin34e36c12008-05-23 16:32:46 +0800116#endif
Anton Vorontsov692d1032008-05-23 17:41:02 +0400117}
Jason Jin34e36c12008-05-23 16:32:46 +0800118
Kumar Gala72b122c2008-01-14 17:02:19 -0600119static int fsl_pcie_bus_fixup;
Zhang Wei20243c72007-06-26 18:22:40 -0500120
Kumar Gala72b122c2008-01-14 17:02:19 -0600121static void __init quirk_fsl_pcie_header(struct pci_dev *dev)
122{
Kumar Gala957ecff2007-07-11 13:31:58 -0500123 /* if we aren't a PCIe don't bother */
124 if (!pci_find_capability(dev, PCI_CAP_ID_EXP))
125 return ;
126
Kumar Gala72b122c2008-01-14 17:02:19 -0600127 dev->class = PCI_CLASS_BRIDGE_PCI << 8;
128 fsl_pcie_bus_fixup = 1;
129 return ;
Zhang Wei20243c72007-06-26 18:22:40 -0500130}
131
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800132int __init fsl_pcie_check_link(struct pci_controller *hose)
133{
Kumar Gala2fce12252007-10-03 23:37:33 -0500134 u32 val;
135 early_read_config_dword(hose, 0, 0, PCIE_LTSSM, &val);
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800136 if (val < PCIE_LTSSM_L0)
137 return 1;
138 return 0;
139}
Zhang Wei20243c72007-06-26 18:22:40 -0500140
Kumar Gala6c0a11c2007-07-19 15:29:53 -0500141void fsl_pcibios_fixup_bus(struct pci_bus *bus)
142{
143 struct pci_controller *hose = (struct pci_controller *) bus->sysdata;
144 int i;
145
Kumar Gala72b122c2008-01-14 17:02:19 -0600146 if ((bus->parent == hose->bus) &&
147 ((fsl_pcie_bus_fixup &&
148 early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) ||
149 (hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK)))
150 {
151 for (i = 0; i < 4; ++i) {
152 struct resource *res = bus->resource[i];
153 struct resource *par = bus->parent->resource[i];
154 if (res) {
155 res->start = 0;
156 res->end = 0;
157 res->flags = 0;
158 }
159 if (res && par) {
160 res->start = par->start;
161 res->end = par->end;
162 res->flags = par->flags;
163 }
Kumar Gala6c0a11c2007-07-19 15:29:53 -0500164 }
165 }
166}
167
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800168int __init fsl_add_bridge(struct device_node *dev, int is_primary)
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500169{
170 int len;
171 struct pci_controller *hose;
172 struct resource rsrc;
Jeremy Kerr8efca492006-07-12 15:39:42 +1000173 const int *bus_range;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500174
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800175 pr_debug("Adding PCI host bridge %s\n", dev->full_name);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500176
177 /* Fetch host bridge registers address */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800178 if (of_address_to_resource(dev, 0, &rsrc)) {
179 printk(KERN_WARNING "Can't get pci register base!");
180 return -ENOMEM;
181 }
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500182
183 /* Get bus range if any */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000184 bus_range = of_get_property(dev, "bus-range", &len);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500185 if (bus_range == NULL || len < 2 * sizeof(int))
186 printk(KERN_WARNING "Can't get bus-range for %s, assume"
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800187 " bus 0\n", dev->full_name);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500188
Benjamin Herrenschmidtfc3fb712007-12-20 14:54:46 +1100189 ppc_pci_flags |= PPC_PCI_REASSIGN_ALL_BUS;
Kumar Galadbf84712007-06-27 01:56:50 -0500190 hose = pcibios_alloc_controller(dev);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500191 if (!hose)
192 return -ENOMEM;
Kumar Galadbf84712007-06-27 01:56:50 -0500193
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500194 hose->first_busno = bus_range ? bus_range[0] : 0x0;
Zhang Weibf7c0362007-05-22 11:38:26 +0800195 hose->last_busno = bus_range ? bus_range[1] : 0xff;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500196
Kumar Gala2e56ff22007-07-19 16:07:35 -0500197 setup_indirect_pci(hose, rsrc.start, rsrc.start + 0x4,
198 PPC_INDIRECT_TYPE_BIG_ENDIAN);
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800199 setup_pci_cmd(hose);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500200
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800201 /* check PCI express link status */
Kumar Gala957ecff2007-07-11 13:31:58 -0500202 if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
Kumar Gala7659c032007-07-25 00:29:53 -0500203 hose->indirect_type |= PPC_INDIRECT_TYPE_EXT_REG |
Kumar Gala957ecff2007-07-11 13:31:58 -0500204 PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS;
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800205 if (fsl_pcie_check_link(hose))
Kumar Gala957ecff2007-07-11 13:31:58 -0500206 hose->indirect_type |= PPC_INDIRECT_TYPE_NO_PCIE_LINK;
207 }
Zhang Weie4725c22007-06-25 15:21:10 -0500208
joe@perches.comdf3c9012007-11-20 12:47:55 +1100209 printk(KERN_INFO "Found FSL PCI host bridge at 0x%016llx. "
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800210 "Firmware bus number: %d->%d\n",
211 (unsigned long long)rsrc.start, hose->first_busno,
212 hose->last_busno);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500213
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800214 pr_debug(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500215 hose, hose->cfg_addr, hose->cfg_data);
216
217 /* Interpret the "ranges" property */
218 /* This also maps the I/O region and sets isa_io/mem_base */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800219 pci_process_bridge_OF_ranges(hose, dev, is_primary);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500220
221 /* Setup PEX window registers */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800222 setup_pci_atmu(hose, &rsrc);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500223
Jason Jin34e36c12008-05-23 16:32:46 +0800224 /* Setup PEXCSRBAR */
Jason Jin34e36c12008-05-23 16:32:46 +0800225 setup_pci_pcsrbar(hose);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500226 return 0;
227}
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800228
Kumar Gala72b122c2008-01-14 17:02:19 -0600229DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8548E, quirk_fsl_pcie_header);
230DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8548, quirk_fsl_pcie_header);
231DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8543E, quirk_fsl_pcie_header);
232DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8543, quirk_fsl_pcie_header);
233DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8547E, quirk_fsl_pcie_header);
234DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8545E, quirk_fsl_pcie_header);
235DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8545, quirk_fsl_pcie_header);
236DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8568E, quirk_fsl_pcie_header);
237DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8568, quirk_fsl_pcie_header);
238DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8567E, quirk_fsl_pcie_header);
239DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8567, quirk_fsl_pcie_header);
240DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8533E, quirk_fsl_pcie_header);
241DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8533, quirk_fsl_pcie_header);
242DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8544E, quirk_fsl_pcie_header);
243DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8544, quirk_fsl_pcie_header);
244DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8572E, quirk_fsl_pcie_header);
245DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8572, quirk_fsl_pcie_header);
Kumar Gala2f3804e2008-07-02 01:36:15 -0500246DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8536E, quirk_fsl_pcie_header);
247DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8536, quirk_fsl_pcie_header);
Kumar Gala72b122c2008-01-14 17:02:19 -0600248DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8641, quirk_fsl_pcie_header);
249DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8641D, quirk_fsl_pcie_header);
250DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8610, quirk_fsl_pcie_header);