Shawn Guo | 289569f | 2010-12-18 21:39:28 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify |
| 5 | * it under the terms of the GNU General Public License as published by |
| 6 | * the Free Software Foundation; either version 2 of the License, or |
| 7 | * (at your option) any later version. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, |
| 10 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 11 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 12 | * GNU General Public License for more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License along |
| 15 | * with this program; if not, write to the Free Software Foundation, Inc., |
| 16 | * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA. |
| 17 | */ |
| 18 | |
| 19 | #include <linux/kernel.h> |
| 20 | #include <linux/init.h> |
| 21 | #include <linux/irq.h> |
Shawn Guo | 83a84ef | 2012-08-20 21:34:56 +0800 | [diff] [blame] | 22 | #include <linux/irqdomain.h> |
Shawn Guo | 289569f | 2010-12-18 21:39:28 +0800 | [diff] [blame] | 23 | #include <linux/io.h> |
Shawn Guo | 83a84ef | 2012-08-20 21:34:56 +0800 | [diff] [blame] | 24 | #include <linux/of.h> |
Shawn Guo | 8256aa7 | 2013-03-25 21:13:22 +0800 | [diff] [blame] | 25 | #include <linux/of_address.h> |
Shawn Guo | 83a84ef | 2012-08-20 21:34:56 +0800 | [diff] [blame] | 26 | #include <linux/of_irq.h> |
Shawn Guo | cec6bae | 2013-03-25 21:20:05 +0800 | [diff] [blame] | 27 | #include <linux/stmp_device.h> |
Shawn Guo | 4e0a1b8 | 2012-08-20 10:14:56 +0800 | [diff] [blame] | 28 | #include <asm/exception.h> |
Shawn Guo | 289569f | 2010-12-18 21:39:28 +0800 | [diff] [blame] | 29 | |
Shawn Guo | 6a8e95b | 2013-03-25 21:34:51 +0800 | [diff] [blame] | 30 | #include "irqchip.h" |
| 31 | |
Shawn Guo | 289569f | 2010-12-18 21:39:28 +0800 | [diff] [blame] | 32 | #define HW_ICOLL_VECTOR 0x0000 |
| 33 | #define HW_ICOLL_LEVELACK 0x0010 |
| 34 | #define HW_ICOLL_CTRL 0x0020 |
Shawn Guo | 4e0a1b8 | 2012-08-20 10:14:56 +0800 | [diff] [blame] | 35 | #define HW_ICOLL_STAT_OFFSET 0x0070 |
Shawn Guo | 289569f | 2010-12-18 21:39:28 +0800 | [diff] [blame] | 36 | #define HW_ICOLL_INTERRUPTn_SET(n) (0x0124 + (n) * 0x10) |
| 37 | #define HW_ICOLL_INTERRUPTn_CLR(n) (0x0128 + (n) * 0x10) |
| 38 | #define BM_ICOLL_INTERRUPTn_ENABLE 0x00000004 |
| 39 | #define BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL0 0x1 |
| 40 | |
Shawn Guo | 83a84ef | 2012-08-20 21:34:56 +0800 | [diff] [blame] | 41 | #define ICOLL_NUM_IRQS 128 |
| 42 | |
Shawn Guo | 8256aa7 | 2013-03-25 21:13:22 +0800 | [diff] [blame] | 43 | static void __iomem *icoll_base; |
Shawn Guo | 83a84ef | 2012-08-20 21:34:56 +0800 | [diff] [blame] | 44 | static struct irq_domain *icoll_domain; |
Shawn Guo | 289569f | 2010-12-18 21:39:28 +0800 | [diff] [blame] | 45 | |
Uwe Kleine-König | bf0c1118 | 2011-02-18 21:31:41 +0100 | [diff] [blame] | 46 | static void icoll_ack_irq(struct irq_data *d) |
Shawn Guo | 289569f | 2010-12-18 21:39:28 +0800 | [diff] [blame] | 47 | { |
| 48 | /* |
| 49 | * The Interrupt Collector is able to prioritize irqs. |
| 50 | * Currently only level 0 is used. So acking can use |
| 51 | * BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL0 unconditionally. |
| 52 | */ |
| 53 | __raw_writel(BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL0, |
| 54 | icoll_base + HW_ICOLL_LEVELACK); |
| 55 | } |
| 56 | |
Uwe Kleine-König | bf0c1118 | 2011-02-18 21:31:41 +0100 | [diff] [blame] | 57 | static void icoll_mask_irq(struct irq_data *d) |
Shawn Guo | 289569f | 2010-12-18 21:39:28 +0800 | [diff] [blame] | 58 | { |
| 59 | __raw_writel(BM_ICOLL_INTERRUPTn_ENABLE, |
Shawn Guo | 83a84ef | 2012-08-20 21:34:56 +0800 | [diff] [blame] | 60 | icoll_base + HW_ICOLL_INTERRUPTn_CLR(d->hwirq)); |
Shawn Guo | 289569f | 2010-12-18 21:39:28 +0800 | [diff] [blame] | 61 | } |
| 62 | |
Uwe Kleine-König | bf0c1118 | 2011-02-18 21:31:41 +0100 | [diff] [blame] | 63 | static void icoll_unmask_irq(struct irq_data *d) |
Shawn Guo | 289569f | 2010-12-18 21:39:28 +0800 | [diff] [blame] | 64 | { |
| 65 | __raw_writel(BM_ICOLL_INTERRUPTn_ENABLE, |
Shawn Guo | 83a84ef | 2012-08-20 21:34:56 +0800 | [diff] [blame] | 66 | icoll_base + HW_ICOLL_INTERRUPTn_SET(d->hwirq)); |
Shawn Guo | 289569f | 2010-12-18 21:39:28 +0800 | [diff] [blame] | 67 | } |
| 68 | |
| 69 | static struct irq_chip mxs_icoll_chip = { |
Uwe Kleine-König | bf0c1118 | 2011-02-18 21:31:41 +0100 | [diff] [blame] | 70 | .irq_ack = icoll_ack_irq, |
| 71 | .irq_mask = icoll_mask_irq, |
| 72 | .irq_unmask = icoll_unmask_irq, |
Shawn Guo | 289569f | 2010-12-18 21:39:28 +0800 | [diff] [blame] | 73 | }; |
| 74 | |
Shawn Guo | 4e0a1b8 | 2012-08-20 10:14:56 +0800 | [diff] [blame] | 75 | asmlinkage void __exception_irq_entry icoll_handle_irq(struct pt_regs *regs) |
| 76 | { |
| 77 | u32 irqnr; |
| 78 | |
Markus Pargmann | b5f83e9b | 2013-05-28 17:00:57 +0200 | [diff] [blame] | 79 | irqnr = __raw_readl(icoll_base + HW_ICOLL_STAT_OFFSET); |
| 80 | __raw_writel(irqnr, icoll_base + HW_ICOLL_VECTOR); |
Marc Zyngier | b3410e5 | 2014-08-26 11:03:24 +0100 | [diff] [blame] | 81 | handle_domain_irq(icoll_domain, irqnr, regs); |
Shawn Guo | 4e0a1b8 | 2012-08-20 10:14:56 +0800 | [diff] [blame] | 82 | } |
| 83 | |
Shawn Guo | 83a84ef | 2012-08-20 21:34:56 +0800 | [diff] [blame] | 84 | static int icoll_irq_domain_map(struct irq_domain *d, unsigned int virq, |
| 85 | irq_hw_number_t hw) |
Shawn Guo | 289569f | 2010-12-18 21:39:28 +0800 | [diff] [blame] | 86 | { |
Shawn Guo | 83a84ef | 2012-08-20 21:34:56 +0800 | [diff] [blame] | 87 | irq_set_chip_and_handler(virq, &mxs_icoll_chip, handle_level_irq); |
| 88 | set_irq_flags(virq, IRQF_VALID); |
Shawn Guo | 289569f | 2010-12-18 21:39:28 +0800 | [diff] [blame] | 89 | |
Shawn Guo | 83a84ef | 2012-08-20 21:34:56 +0800 | [diff] [blame] | 90 | return 0; |
| 91 | } |
| 92 | |
Krzysztof Kozlowski | 9600973 | 2015-04-27 21:54:24 +0900 | [diff] [blame] | 93 | static const struct irq_domain_ops icoll_irq_domain_ops = { |
Shawn Guo | 83a84ef | 2012-08-20 21:34:56 +0800 | [diff] [blame] | 94 | .map = icoll_irq_domain_map, |
| 95 | .xlate = irq_domain_xlate_onecell, |
| 96 | }; |
| 97 | |
Rob Herring | 10776b5 | 2014-05-12 11:37:07 -0500 | [diff] [blame] | 98 | static int __init icoll_of_init(struct device_node *np, |
Shawn Guo | 83a84ef | 2012-08-20 21:34:56 +0800 | [diff] [blame] | 99 | struct device_node *interrupt_parent) |
| 100 | { |
Shawn Guo | 8256aa7 | 2013-03-25 21:13:22 +0800 | [diff] [blame] | 101 | icoll_base = of_iomap(np, 0); |
| 102 | WARN_ON(!icoll_base); |
| 103 | |
Shawn Guo | 289569f | 2010-12-18 21:39:28 +0800 | [diff] [blame] | 104 | /* |
| 105 | * Interrupt Collector reset, which initializes the priority |
| 106 | * for each irq to level 0. |
| 107 | */ |
Shawn Guo | cec6bae | 2013-03-25 21:20:05 +0800 | [diff] [blame] | 108 | stmp_reset_block(icoll_base + HW_ICOLL_CTRL); |
Shawn Guo | 289569f | 2010-12-18 21:39:28 +0800 | [diff] [blame] | 109 | |
Shawn Guo | 83a84ef | 2012-08-20 21:34:56 +0800 | [diff] [blame] | 110 | icoll_domain = irq_domain_add_linear(np, ICOLL_NUM_IRQS, |
| 111 | &icoll_irq_domain_ops, NULL); |
Rob Herring | 10776b5 | 2014-05-12 11:37:07 -0500 | [diff] [blame] | 112 | return icoll_domain ? 0 : -ENODEV; |
Shawn Guo | 83a84ef | 2012-08-20 21:34:56 +0800 | [diff] [blame] | 113 | } |
Shawn Guo | 6a8e95b | 2013-03-25 21:34:51 +0800 | [diff] [blame] | 114 | IRQCHIP_DECLARE(mxs, "fsl,icoll", icoll_of_init); |