blob: 87c55c7cb09679c499fd91ddbf0a6491496b191e [file] [log] [blame]
Eugeni Dodonov45244b82012-05-09 15:37:20 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29#include "intel_drv.h"
30
31/* HDMI/DVI modes ignore everything but the last 2 items. So we share
32 * them for both DP and FDI transports, allowing those ports to
33 * automatically adapt to HDMI connections as well
34 */
35static const u32 hsw_ddi_translations_dp[] = {
36 0x00FFFFFF, 0x0006000E, /* DP parameters */
37 0x00D75FFF, 0x0005000A,
38 0x00C30FFF, 0x00040006,
39 0x80AAAFFF, 0x000B0000,
40 0x00FFFFFF, 0x0005000A,
41 0x00D75FFF, 0x000C0004,
42 0x80C30FFF, 0x000B0000,
43 0x00FFFFFF, 0x00040006,
44 0x80D75FFF, 0x000B0000,
Eugeni Dodonov45244b82012-05-09 15:37:20 -030045};
46
47static const u32 hsw_ddi_translations_fdi[] = {
48 0x00FFFFFF, 0x0007000E, /* FDI parameters */
49 0x00D75FFF, 0x000F000A,
50 0x00C30FFF, 0x00060006,
51 0x00AAAFFF, 0x001E0000,
52 0x00FFFFFF, 0x000F000A,
53 0x00D75FFF, 0x00160004,
54 0x00C30FFF, 0x001E0000,
55 0x00FFFFFF, 0x00060006,
56 0x00D75FFF, 0x001E0000,
Paulo Zanoni6acab152013-09-12 17:06:24 -030057};
58
59static const u32 hsw_ddi_translations_hdmi[] = {
60 /* Idx NT mV diff T mV diff db */
61 0x00FFFFFF, 0x0006000E, /* 0: 400 400 0 */
62 0x00E79FFF, 0x000E000C, /* 1: 400 500 2 */
63 0x00D75FFF, 0x0005000A, /* 2: 400 600 3.5 */
64 0x00FFFFFF, 0x0005000A, /* 3: 600 600 0 */
65 0x00E79FFF, 0x001D0007, /* 4: 600 750 2 */
66 0x00D75FFF, 0x000C0004, /* 5: 600 900 3.5 */
67 0x00FFFFFF, 0x00040006, /* 6: 800 800 0 */
68 0x80E79FFF, 0x00030002, /* 7: 800 1000 2 */
69 0x00FFFFFF, 0x00140005, /* 8: 850 850 0 */
70 0x00FFFFFF, 0x000C0004, /* 9: 900 900 0 */
71 0x00FFFFFF, 0x001C0003, /* 10: 950 950 0 */
72 0x80FFFFFF, 0x00030002, /* 11: 1000 1000 0 */
Eugeni Dodonov45244b82012-05-09 15:37:20 -030073};
74
Paulo Zanoni300644c2013-11-02 21:07:42 -070075static const u32 bdw_ddi_translations_edp[] = {
76 0x00FFFFFF, 0x00000012, /* DP parameters */
77 0x00EBAFFF, 0x00020011,
78 0x00C71FFF, 0x0006000F,
79 0x00FFFFFF, 0x00020011,
80 0x00DB6FFF, 0x0005000F,
81 0x00BEEFFF, 0x000A000C,
82 0x00FFFFFF, 0x0005000F,
83 0x00DB6FFF, 0x000A000C,
84 0x00FFFFFF, 0x000A000C,
85 0x00FFFFFF, 0x00140006 /* HDMI parameters 800mV 0dB*/
86};
87
Art Runyane58623c2013-11-02 21:07:41 -070088static const u32 bdw_ddi_translations_dp[] = {
89 0x00FFFFFF, 0x0007000E, /* DP parameters */
90 0x00D75FFF, 0x000E000A,
91 0x00BEFFFF, 0x00140006,
92 0x00FFFFFF, 0x000E000A,
93 0x00D75FFF, 0x00180004,
94 0x80CB2FFF, 0x001B0002,
95 0x00F7DFFF, 0x00180004,
96 0x80D75FFF, 0x001B0002,
97 0x80FFFFFF, 0x001B0002,
98 0x00FFFFFF, 0x00140006 /* HDMI parameters 800mV 0dB*/
99};
100
101static const u32 bdw_ddi_translations_fdi[] = {
102 0x00FFFFFF, 0x0001000E, /* FDI parameters */
103 0x00D75FFF, 0x0004000A,
104 0x00C30FFF, 0x00070006,
105 0x00AAAFFF, 0x000C0000,
106 0x00FFFFFF, 0x0004000A,
107 0x00D75FFF, 0x00090004,
108 0x00C30FFF, 0x000C0000,
109 0x00FFFFFF, 0x00070006,
110 0x00D75FFF, 0x000C0000,
111 0x00FFFFFF, 0x00140006 /* HDMI parameters 800mV 0dB*/
112};
113
Jani Nikula20f4dbe2013-08-30 19:40:28 +0300114enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder)
Paulo Zanonifc914632012-10-05 12:05:54 -0300115{
Paulo Zanoni0bdee302012-10-15 15:51:38 -0300116 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonifc914632012-10-05 12:05:54 -0300117 int type = intel_encoder->type;
118
Paulo Zanoni174edf12012-10-26 19:05:50 -0200119 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP ||
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200120 type == INTEL_OUTPUT_HDMI || type == INTEL_OUTPUT_UNKNOWN) {
Paulo Zanoni174edf12012-10-26 19:05:50 -0200121 struct intel_digital_port *intel_dig_port =
122 enc_to_dig_port(encoder);
123 return intel_dig_port->port;
Paulo Zanoni0bdee302012-10-15 15:51:38 -0300124
Paulo Zanonifc914632012-10-05 12:05:54 -0300125 } else if (type == INTEL_OUTPUT_ANALOG) {
126 return PORT_E;
Paulo Zanoni0bdee302012-10-15 15:51:38 -0300127
Paulo Zanonifc914632012-10-05 12:05:54 -0300128 } else {
129 DRM_ERROR("Invalid DDI encoder type %d\n", type);
130 BUG();
131 }
132}
133
Art Runyane58623c2013-11-02 21:07:41 -0700134/*
135 * Starting with Haswell, DDI port buffers must be programmed with correct
136 * values in advance. The buffer values are different for FDI and DP modes,
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300137 * but the HDMI/DVI fields are shared among those. So we program the DDI
138 * in either FDI or DP modes only, as HDMI connections will work with both
139 * of those
140 */
Paulo Zanoniad8d2702013-08-05 17:25:56 -0300141static void intel_prepare_ddi_buffers(struct drm_device *dev, enum port port)
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300142{
143 struct drm_i915_private *dev_priv = dev->dev_private;
144 u32 reg;
145 int i;
Paulo Zanoni6acab152013-09-12 17:06:24 -0300146 int hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
Art Runyane58623c2013-11-02 21:07:41 -0700147 const u32 *ddi_translations_fdi;
148 const u32 *ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700149 const u32 *ddi_translations_edp;
Art Runyane58623c2013-11-02 21:07:41 -0700150 const u32 *ddi_translations;
151
152 if (IS_BROADWELL(dev)) {
153 ddi_translations_fdi = bdw_ddi_translations_fdi;
154 ddi_translations_dp = bdw_ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700155 ddi_translations_edp = bdw_ddi_translations_edp;
Art Runyane58623c2013-11-02 21:07:41 -0700156 } else if (IS_HASWELL(dev)) {
157 ddi_translations_fdi = hsw_ddi_translations_fdi;
158 ddi_translations_dp = hsw_ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700159 ddi_translations_edp = hsw_ddi_translations_dp;
Art Runyane58623c2013-11-02 21:07:41 -0700160 } else {
161 WARN(1, "ddi translation table missing\n");
Paulo Zanoni300644c2013-11-02 21:07:42 -0700162 ddi_translations_edp = bdw_ddi_translations_dp;
Art Runyane58623c2013-11-02 21:07:41 -0700163 ddi_translations_fdi = bdw_ddi_translations_fdi;
164 ddi_translations_dp = bdw_ddi_translations_dp;
165 }
166
Paulo Zanoni300644c2013-11-02 21:07:42 -0700167 switch (port) {
168 case PORT_A:
169 ddi_translations = ddi_translations_edp;
170 break;
171 case PORT_B:
172 case PORT_C:
173 case PORT_D:
174 ddi_translations = ddi_translations_dp;
175 break;
176 case PORT_E:
177 ddi_translations = ddi_translations_fdi;
178 break;
179 default:
180 BUG();
181 }
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300182
Paulo Zanonif72d19f2013-08-05 17:25:55 -0300183 for (i = 0, reg = DDI_BUF_TRANS(port);
184 i < ARRAY_SIZE(hsw_ddi_translations_fdi); i++) {
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300185 I915_WRITE(reg, ddi_translations[i]);
186 reg += 4;
187 }
Paulo Zanoni6acab152013-09-12 17:06:24 -0300188 /* Entry 9 is for HDMI: */
189 for (i = 0; i < 2; i++) {
190 I915_WRITE(reg, hsw_ddi_translations_hdmi[hdmi_level * 2 + i]);
191 reg += 4;
192 }
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300193}
194
195/* Program DDI buffers translations for DP. By default, program ports A-D in DP
196 * mode and port E for FDI.
197 */
198void intel_prepare_ddi(struct drm_device *dev)
199{
200 int port;
201
Paulo Zanoni0d536cb2012-11-23 16:46:41 -0200202 if (!HAS_DDI(dev))
203 return;
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300204
Paulo Zanoniad8d2702013-08-05 17:25:56 -0300205 for (port = PORT_A; port <= PORT_E; port++)
206 intel_prepare_ddi_buffers(dev, port);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300207}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300208
209static const long hsw_ddi_buf_ctl_values[] = {
210 DDI_BUF_EMP_400MV_0DB_HSW,
211 DDI_BUF_EMP_400MV_3_5DB_HSW,
212 DDI_BUF_EMP_400MV_6DB_HSW,
213 DDI_BUF_EMP_400MV_9_5DB_HSW,
214 DDI_BUF_EMP_600MV_0DB_HSW,
215 DDI_BUF_EMP_600MV_3_5DB_HSW,
216 DDI_BUF_EMP_600MV_6DB_HSW,
217 DDI_BUF_EMP_800MV_0DB_HSW,
218 DDI_BUF_EMP_800MV_3_5DB_HSW
219};
220
Paulo Zanoni248138b2012-11-29 11:29:31 -0200221static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
222 enum port port)
223{
224 uint32_t reg = DDI_BUF_CTL(port);
225 int i;
226
227 for (i = 0; i < 8; i++) {
228 udelay(1);
229 if (I915_READ(reg) & DDI_BUF_IS_IDLE)
230 return;
231 }
232 DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
233}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300234
235/* Starting with Haswell, different DDI ports can work in FDI mode for
236 * connection to the PCH-located connectors. For this, it is necessary to train
237 * both the DDI port and PCH receiver for the desired DDI buffer settings.
238 *
239 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
240 * please note that when FDI mode is active on DDI E, it shares 2 lines with
241 * DDI A (which is used for eDP)
242 */
243
244void hsw_fdi_link_train(struct drm_crtc *crtc)
245{
246 struct drm_device *dev = crtc->dev;
247 struct drm_i915_private *dev_priv = dev->dev_private;
248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni04945642012-11-01 21:00:59 -0200249 u32 temp, i, rx_ctl_val;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300250
Paulo Zanoni04945642012-11-01 21:00:59 -0200251 /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
252 * mode set "sequence for CRT port" document:
253 * - TP1 to TP2 time with the default value
254 * - FDI delay to 90h
Damien Lespiau8693a822013-05-03 18:48:11 +0100255 *
256 * WaFDIAutoLinkSetTimingOverrride:hsw
Paulo Zanoni04945642012-11-01 21:00:59 -0200257 */
258 I915_WRITE(_FDI_RXA_MISC, FDI_RX_PWRDN_LANE1_VAL(2) |
259 FDI_RX_PWRDN_LANE0_VAL(2) |
260 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
261
262 /* Enable the PCH Receiver FDI PLL */
Damien Lespiau3e683202012-12-11 18:48:29 +0000263 rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100264 FDI_RX_PLL_ENABLE |
Daniel Vetter627eb5a2013-04-29 19:33:42 +0200265 FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Paulo Zanoni04945642012-11-01 21:00:59 -0200266 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
267 POSTING_READ(_FDI_RXA_CTL);
268 udelay(220);
269
270 /* Switch from Rawclk to PCDclk */
271 rx_ctl_val |= FDI_PCDCLK;
272 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
273
274 /* Configure Port Clock Select */
275 I915_WRITE(PORT_CLK_SEL(PORT_E), intel_crtc->ddi_pll_sel);
276
277 /* Start the training iterating through available voltages and emphasis,
278 * testing each value twice. */
279 for (i = 0; i < ARRAY_SIZE(hsw_ddi_buf_ctl_values) * 2; i++) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300280 /* Configure DP_TP_CTL with auto-training */
281 I915_WRITE(DP_TP_CTL(PORT_E),
282 DP_TP_CTL_FDI_AUTOTRAIN |
283 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
284 DP_TP_CTL_LINK_TRAIN_PAT1 |
285 DP_TP_CTL_ENABLE);
286
Damien Lespiau876a8cd2012-12-11 18:48:30 +0000287 /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
288 * DDI E does not support port reversal, the functionality is
289 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
290 * port reversal bit */
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300291 I915_WRITE(DDI_BUF_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200292 DDI_BUF_CTL_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100293 ((intel_crtc->config.fdi_lanes - 1) << 1) |
Paulo Zanoni04945642012-11-01 21:00:59 -0200294 hsw_ddi_buf_ctl_values[i / 2]);
295 POSTING_READ(DDI_BUF_CTL(PORT_E));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300296
297 udelay(600);
298
Paulo Zanoni04945642012-11-01 21:00:59 -0200299 /* Program PCH FDI Receiver TU */
300 I915_WRITE(_FDI_RXA_TUSIZE1, TU_SIZE(64));
Eugeni Dodonov4acf5182012-07-04 20:15:16 -0300301
Paulo Zanoni04945642012-11-01 21:00:59 -0200302 /* Enable PCH FDI Receiver with auto-training */
303 rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
304 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
305 POSTING_READ(_FDI_RXA_CTL);
306
307 /* Wait for FDI receiver lane calibration */
308 udelay(30);
309
310 /* Unset FDI_RX_MISC pwrdn lanes */
311 temp = I915_READ(_FDI_RXA_MISC);
312 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
313 I915_WRITE(_FDI_RXA_MISC, temp);
314 POSTING_READ(_FDI_RXA_MISC);
315
316 /* Wait for FDI auto training time */
317 udelay(5);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300318
319 temp = I915_READ(DP_TP_STATUS(PORT_E));
320 if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
Paulo Zanoni04945642012-11-01 21:00:59 -0200321 DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300322
323 /* Enable normal pixel sending for FDI */
324 I915_WRITE(DP_TP_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200325 DP_TP_CTL_FDI_AUTOTRAIN |
326 DP_TP_CTL_LINK_TRAIN_NORMAL |
327 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
328 DP_TP_CTL_ENABLE);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300329
Paulo Zanoni04945642012-11-01 21:00:59 -0200330 return;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300331 }
Paulo Zanoni04945642012-11-01 21:00:59 -0200332
Paulo Zanoni248138b2012-11-29 11:29:31 -0200333 temp = I915_READ(DDI_BUF_CTL(PORT_E));
334 temp &= ~DDI_BUF_CTL_ENABLE;
335 I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
336 POSTING_READ(DDI_BUF_CTL(PORT_E));
337
Paulo Zanoni04945642012-11-01 21:00:59 -0200338 /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
Paulo Zanoni248138b2012-11-29 11:29:31 -0200339 temp = I915_READ(DP_TP_CTL(PORT_E));
340 temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
341 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
342 I915_WRITE(DP_TP_CTL(PORT_E), temp);
343 POSTING_READ(DP_TP_CTL(PORT_E));
344
345 intel_wait_ddi_buf_idle(dev_priv, PORT_E);
Paulo Zanoni04945642012-11-01 21:00:59 -0200346
347 rx_ctl_val &= ~FDI_RX_ENABLE;
348 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200349 POSTING_READ(_FDI_RXA_CTL);
Paulo Zanoni04945642012-11-01 21:00:59 -0200350
351 /* Reset FDI_RX_MISC pwrdn lanes */
352 temp = I915_READ(_FDI_RXA_MISC);
353 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
354 temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
355 I915_WRITE(_FDI_RXA_MISC, temp);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200356 POSTING_READ(_FDI_RXA_MISC);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300357 }
358
Paulo Zanoni04945642012-11-01 21:00:59 -0200359 DRM_ERROR("FDI link training failed!\n");
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300360}
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -0300361
Daniel Vetterc7d8be32013-07-21 21:37:07 +0200362static void intel_ddi_mode_set(struct intel_encoder *encoder)
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300363{
Daniel Vetterc7d8be32013-07-21 21:37:07 +0200364 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
365 int port = intel_ddi_get_encoder_port(encoder);
366 int pipe = crtc->pipe;
367 int type = encoder->type;
368 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300369
Damien Lespiaubf98a722013-04-19 14:27:31 +0100370 DRM_DEBUG_KMS("Preparing DDI mode on port %c, pipe %c\n",
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300371 port_name(port), pipe_name(pipe));
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300372
Daniel Vetterc7d8be32013-07-21 21:37:07 +0200373 crtc->eld_vld = false;
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300374 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
Daniel Vetterc7d8be32013-07-21 21:37:07 +0200375 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Damien Lespiau876a8cd2012-12-11 18:48:30 +0000376 struct intel_digital_port *intel_dig_port =
Daniel Vetterc7d8be32013-07-21 21:37:07 +0200377 enc_to_dig_port(&encoder->base);
Wang Xingchao4f078542012-08-09 16:52:16 +0800378
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -0700379 intel_dp->DP = intel_dig_port->saved_port_bits |
Damien Lespiau876a8cd2012-12-11 18:48:30 +0000380 DDI_BUF_CTL_ENABLE | DDI_BUF_EMP_400MV_0DB_HSW;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200381 intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300382
Takashi Iwai8fed6192012-11-19 18:06:51 +0100383 if (intel_dp->has_audio) {
384 DRM_DEBUG_DRIVER("DP audio on pipe %c on DDI\n",
Daniel Vetterc7d8be32013-07-21 21:37:07 +0200385 pipe_name(crtc->pipe));
Takashi Iwai8fed6192012-11-19 18:06:51 +0100386
387 /* write eld */
388 DRM_DEBUG_DRIVER("DP audio: write eld information\n");
Daniel Vetterc7d8be32013-07-21 21:37:07 +0200389 intel_write_eld(&encoder->base, adjusted_mode);
Takashi Iwai8fed6192012-11-19 18:06:51 +0100390 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300391 } else if (type == INTEL_OUTPUT_HDMI) {
Daniel Vetterc7d8be32013-07-21 21:37:07 +0200392 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300393
394 if (intel_hdmi->has_audio) {
395 /* Proper support for digital audio needs a new logic
396 * and a new set of registers, so we leave it for future
397 * patch bombing.
398 */
399 DRM_DEBUG_DRIVER("HDMI audio on pipe %c on DDI\n",
Daniel Vetterc7d8be32013-07-21 21:37:07 +0200400 pipe_name(crtc->pipe));
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300401
402 /* write eld */
403 DRM_DEBUG_DRIVER("HDMI audio: write eld information\n");
Daniel Vetterc7d8be32013-07-21 21:37:07 +0200404 intel_write_eld(&encoder->base, adjusted_mode);
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300405 }
406
Daniel Vetterc7d8be32013-07-21 21:37:07 +0200407 intel_hdmi->set_infoframes(&encoder->base, adjusted_mode);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300408 }
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300409}
410
411static struct intel_encoder *
412intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
413{
414 struct drm_device *dev = crtc->dev;
415 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
416 struct intel_encoder *intel_encoder, *ret = NULL;
417 int num_encoders = 0;
418
419 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
420 ret = intel_encoder;
421 num_encoders++;
422 }
423
424 if (num_encoders != 1)
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300425 WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
426 pipe_name(intel_crtc->pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300427
428 BUG_ON(ret == NULL);
429 return ret;
430}
431
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300432void intel_ddi_put_crtc_pll(struct drm_crtc *crtc)
433{
434 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
435 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
437 uint32_t val;
438
439 switch (intel_crtc->ddi_pll_sel) {
440 case PORT_CLK_SEL_SPLL:
441 plls->spll_refcount--;
442 if (plls->spll_refcount == 0) {
443 DRM_DEBUG_KMS("Disabling SPLL\n");
444 val = I915_READ(SPLL_CTL);
445 WARN_ON(!(val & SPLL_PLL_ENABLE));
446 I915_WRITE(SPLL_CTL, val & ~SPLL_PLL_ENABLE);
447 POSTING_READ(SPLL_CTL);
448 }
449 break;
450 case PORT_CLK_SEL_WRPLL1:
451 plls->wrpll1_refcount--;
452 if (plls->wrpll1_refcount == 0) {
453 DRM_DEBUG_KMS("Disabling WRPLL 1\n");
454 val = I915_READ(WRPLL_CTL1);
455 WARN_ON(!(val & WRPLL_PLL_ENABLE));
456 I915_WRITE(WRPLL_CTL1, val & ~WRPLL_PLL_ENABLE);
457 POSTING_READ(WRPLL_CTL1);
458 }
459 break;
460 case PORT_CLK_SEL_WRPLL2:
461 plls->wrpll2_refcount--;
462 if (plls->wrpll2_refcount == 0) {
463 DRM_DEBUG_KMS("Disabling WRPLL 2\n");
464 val = I915_READ(WRPLL_CTL2);
465 WARN_ON(!(val & WRPLL_PLL_ENABLE));
466 I915_WRITE(WRPLL_CTL2, val & ~WRPLL_PLL_ENABLE);
467 POSTING_READ(WRPLL_CTL2);
468 }
469 break;
470 }
471
472 WARN(plls->spll_refcount < 0, "Invalid SPLL refcount\n");
473 WARN(plls->wrpll1_refcount < 0, "Invalid WRPLL1 refcount\n");
474 WARN(plls->wrpll2_refcount < 0, "Invalid WRPLL2 refcount\n");
475
476 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_NONE;
477}
478
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100479#define LC_FREQ 2700
480#define LC_FREQ_2K (LC_FREQ * 2000)
481
482#define P_MIN 2
483#define P_MAX 64
484#define P_INC 2
485
486/* Constraints for PLL good behavior */
487#define REF_MIN 48
488#define REF_MAX 400
489#define VCO_MIN 2400
490#define VCO_MAX 4800
491
492#define ABS_DIFF(a, b) ((a > b) ? (a - b) : (b - a))
493
494struct wrpll_rnp {
495 unsigned p, n2, r2;
496};
497
498static unsigned wrpll_get_budget_for_freq(int clock)
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300499{
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100500 unsigned budget;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300501
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100502 switch (clock) {
503 case 25175000:
504 case 25200000:
505 case 27000000:
506 case 27027000:
507 case 37762500:
508 case 37800000:
509 case 40500000:
510 case 40541000:
511 case 54000000:
512 case 54054000:
513 case 59341000:
514 case 59400000:
515 case 72000000:
516 case 74176000:
517 case 74250000:
518 case 81000000:
519 case 81081000:
520 case 89012000:
521 case 89100000:
522 case 108000000:
523 case 108108000:
524 case 111264000:
525 case 111375000:
526 case 148352000:
527 case 148500000:
528 case 162000000:
529 case 162162000:
530 case 222525000:
531 case 222750000:
532 case 296703000:
533 case 297000000:
534 budget = 0;
535 break;
536 case 233500000:
537 case 245250000:
538 case 247750000:
539 case 253250000:
540 case 298000000:
541 budget = 1500;
542 break;
543 case 169128000:
544 case 169500000:
545 case 179500000:
546 case 202000000:
547 budget = 2000;
548 break;
549 case 256250000:
550 case 262500000:
551 case 270000000:
552 case 272500000:
553 case 273750000:
554 case 280750000:
555 case 281250000:
556 case 286000000:
557 case 291750000:
558 budget = 4000;
559 break;
560 case 267250000:
561 case 268500000:
562 budget = 5000;
563 break;
564 default:
565 budget = 1000;
566 break;
567 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300568
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100569 return budget;
570}
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300571
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100572static void wrpll_update_rnp(uint64_t freq2k, unsigned budget,
573 unsigned r2, unsigned n2, unsigned p,
574 struct wrpll_rnp *best)
575{
576 uint64_t a, b, c, d, diff, diff_best;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300577
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100578 /* No best (r,n,p) yet */
579 if (best->p == 0) {
580 best->p = p;
581 best->n2 = n2;
582 best->r2 = r2;
583 return;
584 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300585
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100586 /*
587 * Output clock is (LC_FREQ_2K / 2000) * N / (P * R), which compares to
588 * freq2k.
589 *
590 * delta = 1e6 *
591 * abs(freq2k - (LC_FREQ_2K * n2/(p * r2))) /
592 * freq2k;
593 *
594 * and we would like delta <= budget.
595 *
596 * If the discrepancy is above the PPM-based budget, always prefer to
597 * improve upon the previous solution. However, if you're within the
598 * budget, try to maximize Ref * VCO, that is N / (P * R^2).
599 */
600 a = freq2k * budget * p * r2;
601 b = freq2k * budget * best->p * best->r2;
602 diff = ABS_DIFF((freq2k * p * r2), (LC_FREQ_2K * n2));
603 diff_best = ABS_DIFF((freq2k * best->p * best->r2),
604 (LC_FREQ_2K * best->n2));
605 c = 1000000 * diff;
606 d = 1000000 * diff_best;
607
608 if (a < c && b < d) {
609 /* If both are above the budget, pick the closer */
610 if (best->p * best->r2 * diff < p * r2 * diff_best) {
611 best->p = p;
612 best->n2 = n2;
613 best->r2 = r2;
614 }
615 } else if (a >= c && b < d) {
616 /* If A is below the threshold but B is above it? Update. */
617 best->p = p;
618 best->n2 = n2;
619 best->r2 = r2;
620 } else if (a >= c && b >= d) {
621 /* Both are below the limit, so pick the higher n2/(r2*r2) */
622 if (n2 * best->r2 * best->r2 > best->n2 * r2 * r2) {
623 best->p = p;
624 best->n2 = n2;
625 best->r2 = r2;
626 }
627 }
628 /* Otherwise a < c && b >= d, do nothing */
629}
630
631static void
632intel_ddi_calculate_wrpll(int clock /* in Hz */,
633 unsigned *r2_out, unsigned *n2_out, unsigned *p_out)
634{
635 uint64_t freq2k;
636 unsigned p, n2, r2;
637 struct wrpll_rnp best = { 0, 0, 0 };
638 unsigned budget;
639
640 freq2k = clock / 100;
641
642 budget = wrpll_get_budget_for_freq(clock);
643
644 /* Special case handling for 540 pixel clock: bypass WR PLL entirely
645 * and directly pass the LC PLL to it. */
646 if (freq2k == 5400000) {
647 *n2_out = 2;
648 *p_out = 1;
649 *r2_out = 2;
650 return;
651 }
652
653 /*
654 * Ref = LC_FREQ / R, where Ref is the actual reference input seen by
655 * the WR PLL.
656 *
657 * We want R so that REF_MIN <= Ref <= REF_MAX.
658 * Injecting R2 = 2 * R gives:
659 * REF_MAX * r2 > LC_FREQ * 2 and
660 * REF_MIN * r2 < LC_FREQ * 2
661 *
662 * Which means the desired boundaries for r2 are:
663 * LC_FREQ * 2 / REF_MAX < r2 < LC_FREQ * 2 / REF_MIN
664 *
665 */
666 for (r2 = LC_FREQ * 2 / REF_MAX + 1;
667 r2 <= LC_FREQ * 2 / REF_MIN;
668 r2++) {
669
670 /*
671 * VCO = N * Ref, that is: VCO = N * LC_FREQ / R
672 *
673 * Once again we want VCO_MIN <= VCO <= VCO_MAX.
674 * Injecting R2 = 2 * R and N2 = 2 * N, we get:
675 * VCO_MAX * r2 > n2 * LC_FREQ and
676 * VCO_MIN * r2 < n2 * LC_FREQ)
677 *
678 * Which means the desired boundaries for n2 are:
679 * VCO_MIN * r2 / LC_FREQ < n2 < VCO_MAX * r2 / LC_FREQ
680 */
681 for (n2 = VCO_MIN * r2 / LC_FREQ + 1;
682 n2 <= VCO_MAX * r2 / LC_FREQ;
683 n2++) {
684
685 for (p = P_MIN; p <= P_MAX; p += P_INC)
686 wrpll_update_rnp(freq2k, budget,
687 r2, n2, p, &best);
688 }
689 }
690
691 *n2_out = best.n2;
692 *p_out = best.p;
693 *r2_out = best.r2;
694
695 DRM_DEBUG_KMS("WRPLL: %dHz refresh rate with p=%d, n2=%d r2=%d\n",
696 clock, *p_out, *n2_out, *r2_out);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300697}
698
Daniel Vetterff9a6752013-06-01 17:16:21 +0200699bool intel_ddi_pll_mode_set(struct drm_crtc *crtc)
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300700{
701 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
702 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Paulo Zanoni068759b2012-10-15 15:51:31 -0300703 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300704 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
705 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
706 int type = intel_encoder->type;
707 enum pipe pipe = intel_crtc->pipe;
708 uint32_t reg, val;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200709 int clock = intel_crtc->config.port_clock;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300710
711 /* TODO: reuse PLLs when possible (compare values) */
712
713 intel_ddi_put_crtc_pll(crtc);
714
Paulo Zanoni068759b2012-10-15 15:51:31 -0300715 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
716 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
717
718 switch (intel_dp->link_bw) {
719 case DP_LINK_BW_1_62:
720 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
721 break;
722 case DP_LINK_BW_2_7:
723 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
724 break;
725 case DP_LINK_BW_5_4:
726 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
727 break;
728 default:
729 DRM_ERROR("Link bandwidth %d unsupported\n",
730 intel_dp->link_bw);
731 return false;
732 }
733
734 /* We don't need to turn any PLL on because we'll use LCPLL. */
735 return true;
736
737 } else if (type == INTEL_OUTPUT_HDMI) {
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100738 unsigned p, n2, r2;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300739
740 if (plls->wrpll1_refcount == 0) {
741 DRM_DEBUG_KMS("Using WRPLL 1 on pipe %c\n",
742 pipe_name(pipe));
743 plls->wrpll1_refcount++;
744 reg = WRPLL_CTL1;
745 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_WRPLL1;
746 } else if (plls->wrpll2_refcount == 0) {
747 DRM_DEBUG_KMS("Using WRPLL 2 on pipe %c\n",
748 pipe_name(pipe));
749 plls->wrpll2_refcount++;
750 reg = WRPLL_CTL2;
751 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_WRPLL2;
752 } else {
753 DRM_ERROR("No WRPLLs available!\n");
754 return false;
755 }
756
757 WARN(I915_READ(reg) & WRPLL_PLL_ENABLE,
758 "WRPLL already enabled\n");
759
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100760 intel_ddi_calculate_wrpll(clock * 1000, &r2, &n2, &p);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300761
762 val = WRPLL_PLL_ENABLE | WRPLL_PLL_SELECT_LCPLL_2700 |
763 WRPLL_DIVIDER_REFERENCE(r2) | WRPLL_DIVIDER_FEEDBACK(n2) |
764 WRPLL_DIVIDER_POST(p);
765
766 } else if (type == INTEL_OUTPUT_ANALOG) {
767 if (plls->spll_refcount == 0) {
768 DRM_DEBUG_KMS("Using SPLL on pipe %c\n",
769 pipe_name(pipe));
770 plls->spll_refcount++;
771 reg = SPLL_CTL;
772 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_SPLL;
Damien Lespiau00037c22013-03-07 15:30:25 +0000773 } else {
774 DRM_ERROR("SPLL already in use\n");
775 return false;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300776 }
777
778 WARN(I915_READ(reg) & SPLL_PLL_ENABLE,
779 "SPLL already enabled\n");
780
Damien Lespiau39bc66c2012-10-11 15:24:04 +0100781 val = SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz | SPLL_PLL_SSC;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300782
783 } else {
784 WARN(1, "Invalid DDI encoder type %d\n", type);
785 return false;
786 }
787
788 I915_WRITE(reg, val);
789 udelay(20);
790
791 return true;
792}
793
Paulo Zanonidae84792012-10-15 15:51:30 -0300794void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
795{
796 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
797 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
798 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +0200799 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonidae84792012-10-15 15:51:30 -0300800 int type = intel_encoder->type;
801 uint32_t temp;
802
803 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
804
Paulo Zanonic9809792012-10-23 18:30:00 -0200805 temp = TRANS_MSA_SYNC_CLK;
Daniel Vetter965e0c42013-03-27 00:44:57 +0100806 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonidae84792012-10-15 15:51:30 -0300807 case 18:
Paulo Zanonic9809792012-10-23 18:30:00 -0200808 temp |= TRANS_MSA_6_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300809 break;
810 case 24:
Paulo Zanonic9809792012-10-23 18:30:00 -0200811 temp |= TRANS_MSA_8_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300812 break;
813 case 30:
Paulo Zanonic9809792012-10-23 18:30:00 -0200814 temp |= TRANS_MSA_10_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300815 break;
816 case 36:
Paulo Zanonic9809792012-10-23 18:30:00 -0200817 temp |= TRANS_MSA_12_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300818 break;
819 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +0100820 BUG();
Paulo Zanonidae84792012-10-15 15:51:30 -0300821 }
Paulo Zanonic9809792012-10-23 18:30:00 -0200822 I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
Paulo Zanonidae84792012-10-15 15:51:30 -0300823 }
824}
825
Damien Lespiau8228c252013-03-07 15:30:27 +0000826void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300827{
828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
829 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300830 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonic7670b12013-11-02 21:07:37 -0700831 struct drm_device *dev = crtc->dev;
832 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300833 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +0200834 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200835 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300836 int type = intel_encoder->type;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300837 uint32_t temp;
838
Paulo Zanoniad80a812012-10-24 16:06:19 -0200839 /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
840 temp = TRANS_DDI_FUNC_ENABLE;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200841 temp |= TRANS_DDI_SELECT_PORT(port);
Paulo Zanonidfcef252012-08-08 14:15:29 -0300842
Daniel Vetter965e0c42013-03-27 00:44:57 +0100843 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonidfcef252012-08-08 14:15:29 -0300844 case 18:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200845 temp |= TRANS_DDI_BPC_6;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300846 break;
847 case 24:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200848 temp |= TRANS_DDI_BPC_8;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300849 break;
850 case 30:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200851 temp |= TRANS_DDI_BPC_10;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300852 break;
853 case 36:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200854 temp |= TRANS_DDI_BPC_12;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300855 break;
856 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +0100857 BUG();
Paulo Zanonidfcef252012-08-08 14:15:29 -0300858 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300859
Ville Syrjäläa6662832013-09-10 17:03:41 +0300860 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200861 temp |= TRANS_DDI_PVSYNC;
Ville Syrjäläa6662832013-09-10 17:03:41 +0300862 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200863 temp |= TRANS_DDI_PHSYNC;
Paulo Zanonif63eb7c2012-08-08 14:15:28 -0300864
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -0200865 if (cpu_transcoder == TRANSCODER_EDP) {
866 switch (pipe) {
867 case PIPE_A:
Paulo Zanonic7670b12013-11-02 21:07:37 -0700868 /* On Haswell, can only use the always-on power well for
869 * eDP when not using the panel fitter, and when not
870 * using motion blur mitigation (which we don't
871 * support). */
872 if (IS_HASWELL(dev) && intel_crtc->config.pch_pfit.enabled)
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -0200873 temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
874 else
875 temp |= TRANS_DDI_EDP_INPUT_A_ON;
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -0200876 break;
877 case PIPE_B:
878 temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
879 break;
880 case PIPE_C:
881 temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
882 break;
883 default:
884 BUG();
885 break;
886 }
887 }
888
Paulo Zanoni7739c332012-10-15 15:51:29 -0300889 if (type == INTEL_OUTPUT_HDMI) {
890 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300891
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300892 if (intel_hdmi->has_hdmi_sink)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200893 temp |= TRANS_DDI_MODE_SELECT_HDMI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300894 else
Paulo Zanoniad80a812012-10-24 16:06:19 -0200895 temp |= TRANS_DDI_MODE_SELECT_DVI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300896
Paulo Zanoni7739c332012-10-15 15:51:29 -0300897 } else if (type == INTEL_OUTPUT_ANALOG) {
Paulo Zanoniad80a812012-10-24 16:06:19 -0200898 temp |= TRANS_DDI_MODE_SELECT_FDI;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100899 temp |= (intel_crtc->config.fdi_lanes - 1) << 1;
Paulo Zanoni7739c332012-10-15 15:51:29 -0300900
901 } else if (type == INTEL_OUTPUT_DISPLAYPORT ||
902 type == INTEL_OUTPUT_EDP) {
903 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
904
Paulo Zanoniad80a812012-10-24 16:06:19 -0200905 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
Paulo Zanoni7739c332012-10-15 15:51:29 -0300906
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200907 temp |= DDI_PORT_WIDTH(intel_dp->lane_count);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300908 } else {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300909 WARN(1, "Invalid encoder type %d for pipe %c\n",
910 intel_encoder->type, pipe_name(pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300911 }
912
Paulo Zanoniad80a812012-10-24 16:06:19 -0200913 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300914}
915
Paulo Zanoniad80a812012-10-24 16:06:19 -0200916void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
917 enum transcoder cpu_transcoder)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300918{
Paulo Zanoniad80a812012-10-24 16:06:19 -0200919 uint32_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300920 uint32_t val = I915_READ(reg);
921
Paulo Zanoniad80a812012-10-24 16:06:19 -0200922 val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK);
923 val |= TRANS_DDI_PORT_NONE;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300924 I915_WRITE(reg, val);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300925}
926
Paulo Zanonibcbc8892012-10-26 19:05:51 -0200927bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
928{
929 struct drm_device *dev = intel_connector->base.dev;
930 struct drm_i915_private *dev_priv = dev->dev_private;
931 struct intel_encoder *intel_encoder = intel_connector->encoder;
932 int type = intel_connector->base.connector_type;
933 enum port port = intel_ddi_get_encoder_port(intel_encoder);
934 enum pipe pipe = 0;
935 enum transcoder cpu_transcoder;
936 uint32_t tmp;
937
938 if (!intel_encoder->get_hw_state(intel_encoder, &pipe))
939 return false;
940
941 if (port == PORT_A)
942 cpu_transcoder = TRANSCODER_EDP;
943 else
Daniel Vetter1a240d42012-11-29 22:18:51 +0100944 cpu_transcoder = (enum transcoder) pipe;
Paulo Zanonibcbc8892012-10-26 19:05:51 -0200945
946 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
947
948 switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
949 case TRANS_DDI_MODE_SELECT_HDMI:
950 case TRANS_DDI_MODE_SELECT_DVI:
951 return (type == DRM_MODE_CONNECTOR_HDMIA);
952
953 case TRANS_DDI_MODE_SELECT_DP_SST:
954 if (type == DRM_MODE_CONNECTOR_eDP)
955 return true;
956 case TRANS_DDI_MODE_SELECT_DP_MST:
957 return (type == DRM_MODE_CONNECTOR_DisplayPort);
958
959 case TRANS_DDI_MODE_SELECT_FDI:
960 return (type == DRM_MODE_CONNECTOR_VGA);
961
962 default:
963 return false;
964 }
965}
966
Daniel Vetter85234cd2012-07-02 13:27:29 +0200967bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
968 enum pipe *pipe)
969{
970 struct drm_device *dev = encoder->base.dev;
971 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonife43d3f2012-10-15 15:51:39 -0300972 enum port port = intel_ddi_get_encoder_port(encoder);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200973 u32 tmp;
974 int i;
975
Paulo Zanonife43d3f2012-10-15 15:51:39 -0300976 tmp = I915_READ(DDI_BUF_CTL(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +0200977
978 if (!(tmp & DDI_BUF_CTL_ENABLE))
979 return false;
980
Paulo Zanoniad80a812012-10-24 16:06:19 -0200981 if (port == PORT_A) {
982 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
Daniel Vetter85234cd2012-07-02 13:27:29 +0200983
Paulo Zanoniad80a812012-10-24 16:06:19 -0200984 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
985 case TRANS_DDI_EDP_INPUT_A_ON:
986 case TRANS_DDI_EDP_INPUT_A_ONOFF:
987 *pipe = PIPE_A;
988 break;
989 case TRANS_DDI_EDP_INPUT_B_ONOFF:
990 *pipe = PIPE_B;
991 break;
992 case TRANS_DDI_EDP_INPUT_C_ONOFF:
993 *pipe = PIPE_C;
994 break;
995 }
996
997 return true;
998 } else {
999 for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
1000 tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
1001
1002 if ((tmp & TRANS_DDI_PORT_MASK)
1003 == TRANS_DDI_SELECT_PORT(port)) {
1004 *pipe = i;
1005 return true;
1006 }
Daniel Vetter85234cd2012-07-02 13:27:29 +02001007 }
1008 }
1009
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001010 DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001011
Jesse Barnes22f9fe52013-04-02 10:03:55 -07001012 return false;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001013}
1014
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001015static uint32_t intel_ddi_get_crtc_pll(struct drm_i915_private *dev_priv,
1016 enum pipe pipe)
1017{
1018 uint32_t temp, ret;
Damien Lespiaua42f7042013-03-25 15:16:14 +00001019 enum port port = I915_MAX_PORTS;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001020 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1021 pipe);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001022 int i;
1023
Paulo Zanoniad80a812012-10-24 16:06:19 -02001024 if (cpu_transcoder == TRANSCODER_EDP) {
1025 port = PORT_A;
1026 } else {
1027 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1028 temp &= TRANS_DDI_PORT_MASK;
1029
1030 for (i = PORT_B; i <= PORT_E; i++)
1031 if (temp == TRANS_DDI_SELECT_PORT(i))
1032 port = i;
1033 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001034
Damien Lespiaua42f7042013-03-25 15:16:14 +00001035 if (port == I915_MAX_PORTS) {
1036 WARN(1, "Pipe %c enabled on an unknown port\n",
1037 pipe_name(pipe));
1038 ret = PORT_CLK_SEL_NONE;
1039 } else {
1040 ret = I915_READ(PORT_CLK_SEL(port));
1041 DRM_DEBUG_KMS("Pipe %c connected to port %c using clock "
1042 "0x%08x\n", pipe_name(pipe), port_name(port),
1043 ret);
1044 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001045
1046 return ret;
1047}
1048
1049void intel_ddi_setup_hw_pll_state(struct drm_device *dev)
1050{
1051 struct drm_i915_private *dev_priv = dev->dev_private;
1052 enum pipe pipe;
1053 struct intel_crtc *intel_crtc;
1054
1055 for_each_pipe(pipe) {
1056 intel_crtc =
1057 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
1058
1059 if (!intel_crtc->active)
1060 continue;
1061
1062 intel_crtc->ddi_pll_sel = intel_ddi_get_crtc_pll(dev_priv,
1063 pipe);
1064
1065 switch (intel_crtc->ddi_pll_sel) {
1066 case PORT_CLK_SEL_SPLL:
1067 dev_priv->ddi_plls.spll_refcount++;
1068 break;
1069 case PORT_CLK_SEL_WRPLL1:
1070 dev_priv->ddi_plls.wrpll1_refcount++;
1071 break;
1072 case PORT_CLK_SEL_WRPLL2:
1073 dev_priv->ddi_plls.wrpll2_refcount++;
1074 break;
1075 }
1076 }
1077}
1078
Paulo Zanonifc914632012-10-05 12:05:54 -03001079void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
1080{
1081 struct drm_crtc *crtc = &intel_crtc->base;
1082 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1083 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1084 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Daniel Vetter3b117c82013-04-17 20:15:07 +02001085 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001086
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001087 if (cpu_transcoder != TRANSCODER_EDP)
1088 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1089 TRANS_CLK_SEL_PORT(port));
Paulo Zanonifc914632012-10-05 12:05:54 -03001090}
1091
1092void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
1093{
1094 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Daniel Vetter3b117c82013-04-17 20:15:07 +02001095 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001096
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001097 if (cpu_transcoder != TRANSCODER_EDP)
1098 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1099 TRANS_CLK_SEL_DISABLED);
Paulo Zanonifc914632012-10-05 12:05:54 -03001100}
1101
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001102static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001103{
Paulo Zanonic19b0662012-10-15 15:51:41 -03001104 struct drm_encoder *encoder = &intel_encoder->base;
1105 struct drm_crtc *crtc = encoder->crtc;
1106 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1108 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001109 int type = intel_encoder->type;
1110
1111 if (type == INTEL_OUTPUT_EDP) {
1112 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1113 ironlake_edp_panel_vdd_on(intel_dp);
1114 ironlake_edp_panel_on(intel_dp);
1115 ironlake_edp_panel_vdd_off(intel_dp, true);
1116 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001117
1118 WARN_ON(intel_crtc->ddi_pll_sel == PORT_CLK_SEL_NONE);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001119 I915_WRITE(PORT_CLK_SEL(port), intel_crtc->ddi_pll_sel);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001120
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001121 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
Paulo Zanonic19b0662012-10-15 15:51:41 -03001122 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1123
1124 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1125 intel_dp_start_link_train(intel_dp);
1126 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001127 if (port != PORT_A)
1128 intel_dp_stop_link_train(intel_dp);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001129 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001130}
1131
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001132static void intel_ddi_post_disable(struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001133{
1134 struct drm_encoder *encoder = &intel_encoder->base;
1135 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
1136 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001137 int type = intel_encoder->type;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001138 uint32_t val;
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001139 bool wait = false;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001140
1141 val = I915_READ(DDI_BUF_CTL(port));
1142 if (val & DDI_BUF_CTL_ENABLE) {
1143 val &= ~DDI_BUF_CTL_ENABLE;
1144 I915_WRITE(DDI_BUF_CTL(port), val);
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001145 wait = true;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001146 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001147
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001148 val = I915_READ(DP_TP_CTL(port));
1149 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1150 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1151 I915_WRITE(DP_TP_CTL(port), val);
1152
1153 if (wait)
1154 intel_wait_ddi_buf_idle(dev_priv, port);
1155
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001156 if (type == INTEL_OUTPUT_EDP) {
1157 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1158 ironlake_edp_panel_vdd_on(intel_dp);
1159 ironlake_edp_panel_off(intel_dp);
1160 }
1161
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001162 I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
1163}
1164
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001165static void intel_enable_ddi(struct intel_encoder *intel_encoder)
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001166{
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001167 struct drm_encoder *encoder = &intel_encoder->base;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001168 struct drm_crtc *crtc = encoder->crtc;
1169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1170 int pipe = intel_crtc->pipe;
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001171 struct drm_device *dev = encoder->dev;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001172 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001173 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1174 int type = intel_encoder->type;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001175 uint32_t tmp;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001176
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001177 if (type == INTEL_OUTPUT_HDMI) {
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001178 struct intel_digital_port *intel_dig_port =
1179 enc_to_dig_port(encoder);
1180
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001181 /* In HDMI/DVI mode, the port width, and swing/emphasis values
1182 * are ignored so nothing special needs to be done besides
1183 * enabling the port.
1184 */
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001185 I915_WRITE(DDI_BUF_CTL(port),
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001186 intel_dig_port->saved_port_bits |
1187 DDI_BUF_CTL_ENABLE);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001188 } else if (type == INTEL_OUTPUT_EDP) {
1189 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1190
Imre Deak3ab9c632013-05-03 12:57:41 +03001191 if (port == PORT_A)
1192 intel_dp_stop_link_train(intel_dp);
1193
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001194 ironlake_edp_backlight_on(intel_dp);
Rodrigo Vivi49065572013-07-11 18:45:05 -03001195 intel_edp_psr_enable(intel_dp);
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001196 }
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001197
Paulo Zanonic77bf562013-05-03 12:15:40 -03001198 if (intel_crtc->eld_vld && type != INTEL_OUTPUT_EDP) {
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001199 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1200 tmp |= ((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) << (pipe * 4));
1201 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
1202 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001203}
1204
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001205static void intel_disable_ddi(struct intel_encoder *intel_encoder)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001206{
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001207 struct drm_encoder *encoder = &intel_encoder->base;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001208 struct drm_crtc *crtc = encoder->crtc;
1209 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1210 int pipe = intel_crtc->pipe;
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001211 int type = intel_encoder->type;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001212 struct drm_device *dev = encoder->dev;
1213 struct drm_i915_private *dev_priv = dev->dev_private;
1214 uint32_t tmp;
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001215
Paulo Zanonic77bf562013-05-03 12:15:40 -03001216 if (intel_crtc->eld_vld && type != INTEL_OUTPUT_EDP) {
1217 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1218 tmp &= ~((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) <<
1219 (pipe * 4));
1220 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
1221 }
Paulo Zanoni2831d8422013-03-06 20:03:09 -03001222
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001223 if (type == INTEL_OUTPUT_EDP) {
1224 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1225
Rodrigo Vivi49065572013-07-11 18:45:05 -03001226 intel_edp_psr_disable(intel_dp);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001227 ironlake_edp_backlight_off(intel_dp);
1228 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001229}
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001230
Paulo Zanonib8fc2f62012-10-23 18:30:05 -02001231int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001232{
Paulo Zanonie39bf982013-11-02 21:07:36 -07001233 struct drm_device *dev = dev_priv->dev;
Paulo Zanonia4006642013-08-06 18:57:11 -03001234 uint32_t lcpll = I915_READ(LCPLL_CTL);
Paulo Zanonie39bf982013-11-02 21:07:36 -07001235 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
Paulo Zanonia4006642013-08-06 18:57:11 -03001236
Paulo Zanonie39bf982013-11-02 21:07:36 -07001237 if (lcpll & LCPLL_CD_SOURCE_FCLK) {
Paulo Zanonia4006642013-08-06 18:57:11 -03001238 return 800000;
Paulo Zanonie39bf982013-11-02 21:07:36 -07001239 } else if (I915_READ(HSW_FUSE_STRAP) & HSW_CDCLK_LIMIT) {
Paulo Zanonib2b877f2013-05-03 17:23:42 -03001240 return 450000;
Paulo Zanonie39bf982013-11-02 21:07:36 -07001241 } else if (freq == LCPLL_CLK_FREQ_450) {
Paulo Zanonib2b877f2013-05-03 17:23:42 -03001242 return 450000;
Paulo Zanonie39bf982013-11-02 21:07:36 -07001243 } else if (IS_HASWELL(dev)) {
1244 if (IS_ULT(dev))
1245 return 337500;
1246 else
1247 return 540000;
1248 } else {
1249 if (freq == LCPLL_CLK_FREQ_54O_BDW)
1250 return 540000;
1251 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
1252 return 337500;
1253 else
1254 return 675000;
1255 }
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001256}
1257
1258void intel_ddi_pll_init(struct drm_device *dev)
1259{
1260 struct drm_i915_private *dev_priv = dev->dev_private;
1261 uint32_t val = I915_READ(LCPLL_CTL);
1262
1263 /* The LCPLL register should be turned on by the BIOS. For now let's
1264 * just check its state and print errors in case something is wrong.
1265 * Don't even try to turn it on.
1266 */
1267
Paulo Zanonib2b877f2013-05-03 17:23:42 -03001268 DRM_DEBUG_KMS("CDCLK running at %dKHz\n",
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001269 intel_ddi_get_cdclk_freq(dev_priv));
1270
1271 if (val & LCPLL_CD_SOURCE_FCLK)
1272 DRM_ERROR("CDCLK source is not LCPLL\n");
1273
1274 if (val & LCPLL_PLL_DISABLE)
1275 DRM_ERROR("LCPLL is disabled\n");
1276}
Paulo Zanonic19b0662012-10-15 15:51:41 -03001277
1278void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder)
1279{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001280 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
1281 struct intel_dp *intel_dp = &intel_dig_port->dp;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001282 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001283 enum port port = intel_dig_port->port;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001284 uint32_t val;
Syam Sidhardhanf3e227d2013-02-25 04:05:38 +05301285 bool wait = false;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001286
1287 if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
1288 val = I915_READ(DDI_BUF_CTL(port));
1289 if (val & DDI_BUF_CTL_ENABLE) {
1290 val &= ~DDI_BUF_CTL_ENABLE;
1291 I915_WRITE(DDI_BUF_CTL(port), val);
1292 wait = true;
1293 }
1294
1295 val = I915_READ(DP_TP_CTL(port));
1296 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1297 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1298 I915_WRITE(DP_TP_CTL(port), val);
1299 POSTING_READ(DP_TP_CTL(port));
1300
1301 if (wait)
1302 intel_wait_ddi_buf_idle(dev_priv, port);
1303 }
1304
1305 val = DP_TP_CTL_ENABLE | DP_TP_CTL_MODE_SST |
1306 DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
Jani Nikula6aba5b62013-10-04 15:08:10 +03001307 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001308 val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
1309 I915_WRITE(DP_TP_CTL(port), val);
1310 POSTING_READ(DP_TP_CTL(port));
1311
1312 intel_dp->DP |= DDI_BUF_CTL_ENABLE;
1313 I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
1314 POSTING_READ(DDI_BUF_CTL(port));
1315
1316 udelay(600);
1317}
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001318
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02001319void intel_ddi_fdi_disable(struct drm_crtc *crtc)
1320{
1321 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1322 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1323 uint32_t val;
1324
1325 intel_ddi_post_disable(intel_encoder);
1326
1327 val = I915_READ(_FDI_RXA_CTL);
1328 val &= ~FDI_RX_ENABLE;
1329 I915_WRITE(_FDI_RXA_CTL, val);
1330
1331 val = I915_READ(_FDI_RXA_MISC);
1332 val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1333 val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1334 I915_WRITE(_FDI_RXA_MISC, val);
1335
1336 val = I915_READ(_FDI_RXA_CTL);
1337 val &= ~FDI_PCDCLK;
1338 I915_WRITE(_FDI_RXA_CTL, val);
1339
1340 val = I915_READ(_FDI_RXA_CTL);
1341 val &= ~FDI_RX_PLL_ENABLE;
1342 I915_WRITE(_FDI_RXA_CTL, val);
1343}
1344
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001345static void intel_ddi_hot_plug(struct intel_encoder *intel_encoder)
1346{
1347 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
1348 int type = intel_encoder->type;
1349
1350 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP)
1351 intel_dp_check_link_status(intel_dp);
1352}
1353
Ville Syrjälä6801c182013-09-24 14:24:05 +03001354void intel_ddi_get_config(struct intel_encoder *encoder,
1355 struct intel_crtc_config *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001356{
1357 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
1358 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1359 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1360 u32 temp, flags = 0;
1361
1362 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1363 if (temp & TRANS_DDI_PHSYNC)
1364 flags |= DRM_MODE_FLAG_PHSYNC;
1365 else
1366 flags |= DRM_MODE_FLAG_NHSYNC;
1367 if (temp & TRANS_DDI_PVSYNC)
1368 flags |= DRM_MODE_FLAG_PVSYNC;
1369 else
1370 flags |= DRM_MODE_FLAG_NVSYNC;
1371
1372 pipe_config->adjusted_mode.flags |= flags;
Ville Syrjälä42571ae2013-09-06 23:29:00 +03001373
1374 switch (temp & TRANS_DDI_BPC_MASK) {
1375 case TRANS_DDI_BPC_6:
1376 pipe_config->pipe_bpp = 18;
1377 break;
1378 case TRANS_DDI_BPC_8:
1379 pipe_config->pipe_bpp = 24;
1380 break;
1381 case TRANS_DDI_BPC_10:
1382 pipe_config->pipe_bpp = 30;
1383 break;
1384 case TRANS_DDI_BPC_12:
1385 pipe_config->pipe_bpp = 36;
1386 break;
1387 default:
1388 break;
1389 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001390
1391 switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
1392 case TRANS_DDI_MODE_SELECT_HDMI:
1393 case TRANS_DDI_MODE_SELECT_DVI:
1394 case TRANS_DDI_MODE_SELECT_FDI:
1395 break;
1396 case TRANS_DDI_MODE_SELECT_DP_SST:
1397 case TRANS_DDI_MODE_SELECT_DP_MST:
1398 pipe_config->has_dp_encoder = true;
1399 intel_dp_get_m_n(intel_crtc, pipe_config);
1400 break;
1401 default:
1402 break;
1403 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001404}
1405
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001406static void intel_ddi_destroy(struct drm_encoder *encoder)
1407{
1408 /* HDMI has nothing special to destroy, so we can go with this. */
1409 intel_dp_encoder_destroy(encoder);
1410}
1411
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001412static bool intel_ddi_compute_config(struct intel_encoder *encoder,
1413 struct intel_crtc_config *pipe_config)
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001414{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001415 int type = encoder->type;
Daniel Vettereccb1402013-05-22 00:50:22 +02001416 int port = intel_ddi_get_encoder_port(encoder);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001417
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001418 WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001419
Daniel Vettereccb1402013-05-22 00:50:22 +02001420 if (port == PORT_A)
1421 pipe_config->cpu_transcoder = TRANSCODER_EDP;
1422
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001423 if (type == INTEL_OUTPUT_HDMI)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001424 return intel_hdmi_compute_config(encoder, pipe_config);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001425 else
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001426 return intel_dp_compute_config(encoder, pipe_config);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001427}
1428
1429static const struct drm_encoder_funcs intel_ddi_funcs = {
1430 .destroy = intel_ddi_destroy,
1431};
1432
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001433static struct intel_connector *
1434intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
1435{
1436 struct intel_connector *connector;
1437 enum port port = intel_dig_port->port;
1438
1439 connector = kzalloc(sizeof(*connector), GFP_KERNEL);
1440 if (!connector)
1441 return NULL;
1442
1443 intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
1444 if (!intel_dp_init_connector(intel_dig_port, connector)) {
1445 kfree(connector);
1446 return NULL;
1447 }
1448
1449 return connector;
1450}
1451
1452static struct intel_connector *
1453intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
1454{
1455 struct intel_connector *connector;
1456 enum port port = intel_dig_port->port;
1457
1458 connector = kzalloc(sizeof(*connector), GFP_KERNEL);
1459 if (!connector)
1460 return NULL;
1461
1462 intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
1463 intel_hdmi_init_connector(intel_dig_port, connector);
1464
1465 return connector;
1466}
1467
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001468void intel_ddi_init(struct drm_device *dev, enum port port)
1469{
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001470 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001471 struct intel_digital_port *intel_dig_port;
1472 struct intel_encoder *intel_encoder;
1473 struct drm_encoder *encoder;
1474 struct intel_connector *hdmi_connector = NULL;
1475 struct intel_connector *dp_connector = NULL;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001476 bool init_hdmi, init_dp;
1477
1478 init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
1479 dev_priv->vbt.ddi_port_info[port].supports_hdmi);
1480 init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
1481 if (!init_dp && !init_hdmi) {
1482 DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible\n",
1483 port_name(port));
1484 init_hdmi = true;
1485 init_dp = true;
1486 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001487
Daniel Vetterb14c5672013-09-19 12:18:32 +02001488 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001489 if (!intel_dig_port)
1490 return;
1491
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001492 intel_encoder = &intel_dig_port->base;
1493 encoder = &intel_encoder->base;
1494
1495 drm_encoder_init(dev, encoder, &intel_ddi_funcs,
1496 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001497
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001498 intel_encoder->compute_config = intel_ddi_compute_config;
Daniel Vetterc7d8be32013-07-21 21:37:07 +02001499 intel_encoder->mode_set = intel_ddi_mode_set;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001500 intel_encoder->enable = intel_enable_ddi;
1501 intel_encoder->pre_enable = intel_ddi_pre_enable;
1502 intel_encoder->disable = intel_disable_ddi;
1503 intel_encoder->post_disable = intel_ddi_post_disable;
1504 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001505 intel_encoder->get_config = intel_ddi_get_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001506
1507 intel_dig_port->port = port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001508 intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
1509 (DDI_BUF_PORT_REVERSAL |
1510 DDI_A_4_LANES);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001511
1512 intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
1513 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1514 intel_encoder->cloneable = false;
1515 intel_encoder->hot_plug = intel_ddi_hot_plug;
1516
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001517 if (init_dp)
1518 dp_connector = intel_ddi_init_dp_connector(intel_dig_port);
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02001519
Paulo Zanoni311a2092013-09-12 17:12:18 -03001520 /* In theory we don't need the encoder->type check, but leave it just in
1521 * case we have some really bad VBTs... */
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001522 if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi)
1523 hdmi_connector = intel_ddi_init_hdmi_connector(intel_dig_port);
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02001524
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001525 if (!dp_connector && !hdmi_connector) {
1526 drm_encoder_cleanup(encoder);
1527 kfree(intel_dig_port);
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02001528 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001529}