blob: a175d673540f9af91e8b460b30e02785436cd688 [file] [log] [blame]
Ralf Baechle54176732005-02-07 02:54:29 +00001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2004, 2005 by Ralf Baechle
7 * Copyright (C) 2005 by MIPS Technologies, Inc.
8 */
9#include <linux/oprofile.h>
10#include <linux/interrupt.h>
11#include <linux/smp.h>
12
13#include "op_impl.h"
14
Ralf Baechle92c7b622006-06-23 18:39:00 +010015#define M_PERFCTL_EXL (1UL << 0)
16#define M_PERFCTL_KERNEL (1UL << 1)
17#define M_PERFCTL_SUPERVISOR (1UL << 2)
18#define M_PERFCTL_USER (1UL << 3)
19#define M_PERFCTL_INTERRUPT_ENABLE (1UL << 4)
20#define M_PERFCTL_EVENT(event) ((event) << 5)
21#define M_PERFCTL_VPEID(vpe) ((vpe) << 16)
22#define M_PERFCTL_MT_EN(filter) ((filter) << 20)
23#define M_TC_EN_ALL M_PERFCTL_MT_EN(0)
24#define M_TC_EN_VPE M_PERFCTL_MT_EN(1)
25#define M_TC_EN_TC M_PERFCTL_MT_EN(2)
26#define M_PERFCTL_TCID(tcid) ((tcid) << 22)
27#define M_PERFCTL_WIDE (1UL << 30)
28#define M_PERFCTL_MORE (1UL << 31)
Ralf Baechle54176732005-02-07 02:54:29 +000029
Ralf Baechle92c7b622006-06-23 18:39:00 +010030#define M_COUNTER_OVERFLOW (1UL << 31)
31
32#ifdef CONFIG_MIPS_MT_SMP
33#define WHAT (M_TC_EN_VPE | M_PERFCTL_VPEID(smp_processor_id()))
34#else
35#define WHAT 0
36#endif
37
38#define __define_perf_accessors(r, n, np) \
39 \
40static inline unsigned int r_c0_ ## r ## n(void) \
41{ \
42 unsigned int cpu = smp_processor_id(); \
43 \
44 switch (cpu) { \
45 case 0: \
46 return read_c0_ ## r ## n(); \
47 case 1: \
48 return read_c0_ ## r ## np(); \
49 default: \
50 BUG(); \
51 } \
Thiemo Seufer30f244a2006-07-07 10:38:51 +010052 return 0; \
Ralf Baechle92c7b622006-06-23 18:39:00 +010053} \
54 \
55static inline void w_c0_ ## r ## n(unsigned int value) \
56{ \
57 unsigned int cpu = smp_processor_id(); \
58 \
59 switch (cpu) { \
60 case 0: \
61 write_c0_ ## r ## n(value); \
62 return; \
63 case 1: \
64 write_c0_ ## r ## np(value); \
65 return; \
66 default: \
67 BUG(); \
68 } \
Thiemo Seufer30f244a2006-07-07 10:38:51 +010069 return; \
Ralf Baechle92c7b622006-06-23 18:39:00 +010070} \
71
72__define_perf_accessors(perfcntr, 0, 2)
73__define_perf_accessors(perfcntr, 1, 3)
74__define_perf_accessors(perfcntr, 2, 2)
75__define_perf_accessors(perfcntr, 3, 2)
76
77__define_perf_accessors(perfctrl, 0, 2)
78__define_perf_accessors(perfctrl, 1, 3)
79__define_perf_accessors(perfctrl, 2, 2)
80__define_perf_accessors(perfctrl, 3, 2)
Ralf Baechle54176732005-02-07 02:54:29 +000081
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +090082struct op_mips_model op_model_mipsxx_ops;
Ralf Baechle54176732005-02-07 02:54:29 +000083
84static struct mipsxx_register_config {
85 unsigned int control[4];
86 unsigned int counter[4];
87} reg;
88
89/* Compute all of the registers in preparation for enabling profiling. */
90
91static void mipsxx_reg_setup(struct op_counter_config *ctr)
92{
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +090093 unsigned int counters = op_model_mipsxx_ops.num_counters;
Ralf Baechle54176732005-02-07 02:54:29 +000094 int i;
95
96 /* Compute the performance counter control word. */
97 /* For now count kernel and user mode */
98 for (i = 0; i < counters; i++) {
99 reg.control[i] = 0;
100 reg.counter[i] = 0;
101
102 if (!ctr[i].enabled)
103 continue;
104
105 reg.control[i] = M_PERFCTL_EVENT(ctr[i].event) |
106 M_PERFCTL_INTERRUPT_ENABLE;
107 if (ctr[i].kernel)
108 reg.control[i] |= M_PERFCTL_KERNEL;
109 if (ctr[i].user)
110 reg.control[i] |= M_PERFCTL_USER;
111 if (ctr[i].exl)
112 reg.control[i] |= M_PERFCTL_EXL;
113 reg.counter[i] = 0x80000000 - ctr[i].count;
114 }
115}
116
117/* Program all of the registers in preparation for enabling profiling. */
118
119static void mipsxx_cpu_setup (void *args)
120{
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900121 unsigned int counters = op_model_mipsxx_ops.num_counters;
Ralf Baechle54176732005-02-07 02:54:29 +0000122
123 switch (counters) {
124 case 4:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100125 w_c0_perfctrl3(0);
126 w_c0_perfcntr3(reg.counter[3]);
Ralf Baechle54176732005-02-07 02:54:29 +0000127 case 3:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100128 w_c0_perfctrl2(0);
129 w_c0_perfcntr2(reg.counter[2]);
Ralf Baechle54176732005-02-07 02:54:29 +0000130 case 2:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100131 w_c0_perfctrl1(0);
132 w_c0_perfcntr1(reg.counter[1]);
Ralf Baechle54176732005-02-07 02:54:29 +0000133 case 1:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100134 w_c0_perfctrl0(0);
135 w_c0_perfcntr0(reg.counter[0]);
Ralf Baechle54176732005-02-07 02:54:29 +0000136 }
137}
138
139/* Start all counters on current CPU */
140static void mipsxx_cpu_start(void *args)
141{
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900142 unsigned int counters = op_model_mipsxx_ops.num_counters;
Ralf Baechle54176732005-02-07 02:54:29 +0000143
144 switch (counters) {
145 case 4:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100146 w_c0_perfctrl3(WHAT | reg.control[3]);
Ralf Baechle54176732005-02-07 02:54:29 +0000147 case 3:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100148 w_c0_perfctrl2(WHAT | reg.control[2]);
Ralf Baechle54176732005-02-07 02:54:29 +0000149 case 2:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100150 w_c0_perfctrl1(WHAT | reg.control[1]);
Ralf Baechle54176732005-02-07 02:54:29 +0000151 case 1:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100152 w_c0_perfctrl0(WHAT | reg.control[0]);
Ralf Baechle54176732005-02-07 02:54:29 +0000153 }
154}
155
156/* Stop all counters on current CPU */
157static void mipsxx_cpu_stop(void *args)
158{
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900159 unsigned int counters = op_model_mipsxx_ops.num_counters;
Ralf Baechle54176732005-02-07 02:54:29 +0000160
161 switch (counters) {
162 case 4:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100163 w_c0_perfctrl3(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000164 case 3:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100165 w_c0_perfctrl2(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000166 case 2:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100167 w_c0_perfctrl1(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000168 case 1:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100169 w_c0_perfctrl0(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000170 }
171}
172
Ralf Baechleba339c02005-12-09 12:29:38 +0000173static int mipsxx_perfcount_handler(struct pt_regs *regs)
Ralf Baechle54176732005-02-07 02:54:29 +0000174{
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900175 unsigned int counters = op_model_mipsxx_ops.num_counters;
Ralf Baechle54176732005-02-07 02:54:29 +0000176 unsigned int control;
177 unsigned int counter;
Ralf Baechleba339c02005-12-09 12:29:38 +0000178 int handled = 0;
Ralf Baechle54176732005-02-07 02:54:29 +0000179
180 switch (counters) {
181#define HANDLE_COUNTER(n) \
182 case n + 1: \
Ralf Baechle92c7b622006-06-23 18:39:00 +0100183 control = r_c0_perfctrl ## n(); \
184 counter = r_c0_perfcntr ## n(); \
Ralf Baechle54176732005-02-07 02:54:29 +0000185 if ((control & M_PERFCTL_INTERRUPT_ENABLE) && \
186 (counter & M_COUNTER_OVERFLOW)) { \
187 oprofile_add_sample(regs, n); \
Ralf Baechle92c7b622006-06-23 18:39:00 +0100188 w_c0_perfcntr ## n(reg.counter[n]); \
Ralf Baechleba339c02005-12-09 12:29:38 +0000189 handled = 1; \
Ralf Baechle54176732005-02-07 02:54:29 +0000190 }
191 HANDLE_COUNTER(3)
192 HANDLE_COUNTER(2)
193 HANDLE_COUNTER(1)
194 HANDLE_COUNTER(0)
195 }
Ralf Baechleba339c02005-12-09 12:29:38 +0000196
197 return handled;
Ralf Baechle54176732005-02-07 02:54:29 +0000198}
199
200#define M_CONFIG1_PC (1 << 4)
201
Ralf Baechle92c7b622006-06-23 18:39:00 +0100202static inline int __n_counters(void)
Ralf Baechle54176732005-02-07 02:54:29 +0000203{
204 if (!(read_c0_config1() & M_CONFIG1_PC))
205 return 0;
Ralf Baechle92c7b622006-06-23 18:39:00 +0100206 if (!(r_c0_perfctrl0() & M_PERFCTL_MORE))
Ralf Baechle54176732005-02-07 02:54:29 +0000207 return 1;
Ralf Baechle92c7b622006-06-23 18:39:00 +0100208 if (!(r_c0_perfctrl1() & M_PERFCTL_MORE))
Ralf Baechle54176732005-02-07 02:54:29 +0000209 return 2;
Ralf Baechle92c7b622006-06-23 18:39:00 +0100210 if (!(r_c0_perfctrl2() & M_PERFCTL_MORE))
Ralf Baechle54176732005-02-07 02:54:29 +0000211 return 3;
212
213 return 4;
214}
215
Ralf Baechle92c7b622006-06-23 18:39:00 +0100216static inline int n_counters(void)
217{
218 int counters = __n_counters();
219
220#ifndef CONFIG_SMP
221 if (current_cpu_data.cputype == CPU_34K)
222 return counters >> 1;
223#endif
224
225 return counters;
226}
227
Ralf Baechle54176732005-02-07 02:54:29 +0000228static inline void reset_counters(int counters)
229{
230 switch (counters) {
231 case 4:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100232 w_c0_perfctrl3(0);
233 w_c0_perfcntr3(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000234 case 3:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100235 w_c0_perfctrl2(0);
236 w_c0_perfcntr2(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000237 case 2:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100238 w_c0_perfctrl1(0);
239 w_c0_perfcntr1(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000240 case 1:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100241 w_c0_perfctrl0(0);
242 w_c0_perfcntr0(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000243 }
244}
245
246static int __init mipsxx_init(void)
247{
248 int counters;
249
250 counters = n_counters();
Ralf Baechle9efeae92005-12-09 12:34:45 +0000251 if (counters == 0) {
252 printk(KERN_ERR "Oprofile: CPU has no performance counters\n");
Ralf Baechle54176732005-02-07 02:54:29 +0000253 return -ENODEV;
Ralf Baechle9efeae92005-12-09 12:34:45 +0000254 }
Ralf Baechle54176732005-02-07 02:54:29 +0000255
256 reset_counters(counters);
257
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900258 op_model_mipsxx_ops.num_counters = counters;
Ralf Baechle54176732005-02-07 02:54:29 +0000259 switch (current_cpu_data.cputype) {
Ralf Baechle20659882005-12-09 12:42:13 +0000260 case CPU_20KC:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900261 op_model_mipsxx_ops.cpu_type = "mips/20K";
Ralf Baechle20659882005-12-09 12:42:13 +0000262 break;
263
Ralf Baechle54176732005-02-07 02:54:29 +0000264 case CPU_24K:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900265 op_model_mipsxx_ops.cpu_type = "mips/24K";
Ralf Baechle54176732005-02-07 02:54:29 +0000266 break;
267
Ralf Baechle20659882005-12-09 12:42:13 +0000268 case CPU_25KF:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900269 op_model_mipsxx_ops.cpu_type = "mips/25K";
Ralf Baechle20659882005-12-09 12:42:13 +0000270 break;
271
Ralf Baechlefcfd9802006-02-01 17:54:30 +0000272 case CPU_34K:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900273 op_model_mipsxx_ops.cpu_type = "mips/34K";
Ralf Baechlefcfd9802006-02-01 17:54:30 +0000274 break;
Chris Dearmanc6209532006-05-02 14:08:46 +0100275
276 case CPU_74K:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900277 op_model_mipsxx_ops.cpu_type = "mips/74K";
Chris Dearmanc6209532006-05-02 14:08:46 +0100278 break;
Ralf Baechlefcfd9802006-02-01 17:54:30 +0000279
Ralf Baechle20659882005-12-09 12:42:13 +0000280 case CPU_5KC:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900281 op_model_mipsxx_ops.cpu_type = "mips/5K";
Ralf Baechle20659882005-12-09 12:42:13 +0000282 break;
283
Mark Masonc03bc122006-01-17 12:06:32 -0800284 case CPU_SB1:
285 case CPU_SB1A:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900286 op_model_mipsxx_ops.cpu_type = "mips/sb1";
Mark Masonc03bc122006-01-17 12:06:32 -0800287 break;
288
Ralf Baechle54176732005-02-07 02:54:29 +0000289 default:
290 printk(KERN_ERR "Profiling unsupported for this CPU\n");
291
292 return -ENODEV;
293 }
294
295 perf_irq = mipsxx_perfcount_handler;
296
297 return 0;
298}
299
300static void mipsxx_exit(void)
301{
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900302 reset_counters(op_model_mipsxx_ops.num_counters);
Ralf Baechle54176732005-02-07 02:54:29 +0000303
304 perf_irq = null_perf_irq;
305}
306
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900307struct op_mips_model op_model_mipsxx_ops = {
Ralf Baechle54176732005-02-07 02:54:29 +0000308 .reg_setup = mipsxx_reg_setup,
309 .cpu_setup = mipsxx_cpu_setup,
310 .init = mipsxx_init,
311 .exit = mipsxx_exit,
312 .cpu_start = mipsxx_cpu_start,
313 .cpu_stop = mipsxx_cpu_stop,
314};