blob: 5941e7d2d7ffe77f8daa7307ab8f6f263d082b9f [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
Dave Airliec2142712009-09-22 08:50:10 +100073#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020074#include "radeon_mode.h"
75#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020076
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020088extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020089extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100090extern int radeon_tv;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020091
92/*
93 * Copy from radeon_drv.h so we don't have to include both and have conflicting
94 * symbol;
95 */
96#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
97#define RADEON_IB_POOL_SIZE 16
98#define RADEON_DEBUGFS_MAX_NUM_FILES 32
99#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000100#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200101
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102/*
103 * Errata workarounds.
104 */
105enum radeon_pll_errata {
106 CHIP_ERRATA_R300_CG = 0x00000001,
107 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
108 CHIP_ERRATA_PLL_DELAY = 0x00000004
109};
110
111
112struct radeon_device;
113
114
115/*
116 * BIOS.
117 */
118bool radeon_get_bios(struct radeon_device *rdev);
119
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000120
121/*
122 * Dummy page
123 */
124struct radeon_dummy_page {
125 struct page *page;
126 dma_addr_t addr;
127};
128int radeon_dummy_page_init(struct radeon_device *rdev);
129void radeon_dummy_page_fini(struct radeon_device *rdev);
130
131
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200132/*
133 * Clocks
134 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200135struct radeon_clock {
136 struct radeon_pll p1pll;
137 struct radeon_pll p2pll;
138 struct radeon_pll spll;
139 struct radeon_pll mpll;
140 /* 10 Khz units */
141 uint32_t default_mclk;
142 uint32_t default_sclk;
143};
144
Rafał Miłecki74338742009-11-03 00:53:02 +0100145/*
146 * Power management
147 */
148int radeon_pm_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000149
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200150/*
151 * Fences.
152 */
153struct radeon_fence_driver {
154 uint32_t scratch_reg;
155 atomic_t seq;
156 uint32_t last_seq;
157 unsigned long count_timeout;
158 wait_queue_head_t queue;
159 rwlock_t lock;
160 struct list_head created;
161 struct list_head emited;
162 struct list_head signaled;
163};
164
165struct radeon_fence {
166 struct radeon_device *rdev;
167 struct kref kref;
168 struct list_head list;
169 /* protected by radeon_fence.lock */
170 uint32_t seq;
171 unsigned long timeout;
172 bool emited;
173 bool signaled;
174};
175
176int radeon_fence_driver_init(struct radeon_device *rdev);
177void radeon_fence_driver_fini(struct radeon_device *rdev);
178int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
179int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
180void radeon_fence_process(struct radeon_device *rdev);
181bool radeon_fence_signaled(struct radeon_fence *fence);
182int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
183int radeon_fence_wait_next(struct radeon_device *rdev);
184int radeon_fence_wait_last(struct radeon_device *rdev);
185struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
186void radeon_fence_unref(struct radeon_fence **fence);
187
Dave Airliee024e112009-06-24 09:48:08 +1000188/*
189 * Tiling registers
190 */
191struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100192 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000193};
194
195#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200196
197/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100198 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100200struct radeon_mman {
201 struct ttm_bo_global_ref bo_global_ref;
202 struct ttm_global_reference mem_global_ref;
203 bool mem_global_referenced;
204 struct ttm_bo_device bdev;
205};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200206
Jerome Glisse4c788672009-11-20 14:29:23 +0100207struct radeon_bo {
208 /* Protected by gem.mutex */
209 struct list_head list;
210 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100211 u32 placements[3];
212 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100213 struct ttm_buffer_object tbo;
214 struct ttm_bo_kmap_obj kmap;
215 unsigned pin_count;
216 void *kptr;
217 u32 tiling_flags;
218 u32 pitch;
219 int surface_reg;
220 /* Constant after initialization */
221 struct radeon_device *rdev;
222 struct drm_gem_object *gobj;
223};
224
225struct radeon_bo_list {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200226 struct list_head list;
Jerome Glisse4c788672009-11-20 14:29:23 +0100227 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200228 uint64_t gpu_offset;
229 unsigned rdomain;
230 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100231 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200232};
233
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200234/*
235 * GEM objects.
236 */
237struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100238 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200239 struct list_head objects;
240};
241
242int radeon_gem_init(struct radeon_device *rdev);
243void radeon_gem_fini(struct radeon_device *rdev);
244int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100245 int alignment, int initial_domain,
246 bool discardable, bool kernel,
247 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200248int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
249 uint64_t *gpu_addr);
250void radeon_gem_object_unpin(struct drm_gem_object *obj);
251
252
253/*
254 * GART structures, functions & helpers
255 */
256struct radeon_mc;
257
258struct radeon_gart_table_ram {
259 volatile uint32_t *ptr;
260};
261
262struct radeon_gart_table_vram {
Jerome Glisse4c788672009-11-20 14:29:23 +0100263 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200264 volatile uint32_t *ptr;
265};
266
267union radeon_gart_table {
268 struct radeon_gart_table_ram ram;
269 struct radeon_gart_table_vram vram;
270};
271
Matt Turnera77f1712009-10-14 00:34:41 -0400272#define RADEON_GPU_PAGE_SIZE 4096
273
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200274struct radeon_gart {
275 dma_addr_t table_addr;
276 unsigned num_gpu_pages;
277 unsigned num_cpu_pages;
278 unsigned table_size;
279 union radeon_gart_table table;
280 struct page **pages;
281 dma_addr_t *pages_addr;
282 bool ready;
283};
284
285int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
286void radeon_gart_table_ram_free(struct radeon_device *rdev);
287int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
288void radeon_gart_table_vram_free(struct radeon_device *rdev);
289int radeon_gart_init(struct radeon_device *rdev);
290void radeon_gart_fini(struct radeon_device *rdev);
291void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
292 int pages);
293int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
294 int pages, struct page **pagelist);
295
296
297/*
298 * GPU MC structures, functions & helpers
299 */
300struct radeon_mc {
301 resource_size_t aper_size;
302 resource_size_t aper_base;
303 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000304 /* for some chips with <= 32MB we need to lie
305 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000306 u64 mc_vram_size;
307 u64 gtt_location;
308 u64 gtt_size;
309 u64 gtt_start;
310 u64 gtt_end;
311 u64 vram_location;
312 u64 vram_start;
313 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200314 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000315 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200316 int vram_mtrr;
317 bool vram_is_ddr;
318};
319
320int radeon_mc_setup(struct radeon_device *rdev);
321
322
323/*
324 * GPU scratch registers structures, functions & helpers
325 */
326struct radeon_scratch {
327 unsigned num_reg;
328 bool free[32];
329 uint32_t reg[32];
330};
331
332int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
333void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
334
335
336/*
337 * IRQS.
338 */
339struct radeon_irq {
340 bool installed;
341 bool sw_int;
342 /* FIXME: use a define max crtc rather than hardcode it */
343 bool crtc_vblank_int[2];
Alex Deucherb500f682009-12-03 13:08:53 -0500344 /* FIXME: use defines for max hpd/dacs */
345 bool hpd[6];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000346 spinlock_t sw_lock;
347 int sw_refcount;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200348};
349
350int radeon_irq_kms_init(struct radeon_device *rdev);
351void radeon_irq_kms_fini(struct radeon_device *rdev);
Dave Airlie1614f8b2009-12-01 16:04:56 +1000352void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
353void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354
355/*
356 * CP & ring.
357 */
358struct radeon_ib {
359 struct list_head list;
360 unsigned long idx;
361 uint64_t gpu_addr;
362 struct radeon_fence *fence;
Dave Airlie513bcb42009-09-23 16:56:27 +1000363 uint32_t *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200364 uint32_t length_dw;
365};
366
Dave Airlieecb114a2009-09-15 11:12:56 +1000367/*
368 * locking -
369 * mutex protects scheduled_ibs, ready, alloc_bm
370 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200371struct radeon_ib_pool {
372 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100373 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200374 struct list_head scheduled_ibs;
375 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
376 bool ready;
377 DECLARE_BITMAP(alloc_bm, RADEON_IB_POOL_SIZE);
378};
379
380struct radeon_cp {
Jerome Glisse4c788672009-11-20 14:29:23 +0100381 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200382 volatile uint32_t *ring;
383 unsigned rptr;
384 unsigned wptr;
385 unsigned wptr_old;
386 unsigned ring_size;
387 unsigned ring_free_dw;
388 int count_dw;
389 uint64_t gpu_addr;
390 uint32_t align_mask;
391 uint32_t ptr_mask;
392 struct mutex mutex;
393 bool ready;
394};
395
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500396/*
397 * R6xx+ IH ring
398 */
399struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100400 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500401 volatile uint32_t *ring;
402 unsigned rptr;
403 unsigned wptr;
404 unsigned wptr_old;
405 unsigned ring_size;
406 uint64_t gpu_addr;
407 uint32_t align_mask;
408 uint32_t ptr_mask;
409 spinlock_t lock;
410 bool enabled;
411};
412
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000413struct r600_blit {
Jerome Glisse4c788672009-11-20 14:29:23 +0100414 struct radeon_bo *shader_obj;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000415 u64 shader_gpu_addr;
416 u32 vs_offset, ps_offset;
417 u32 state_offset;
418 u32 state_len;
419 u32 vb_used, vb_total;
420 struct radeon_ib *vb_ib;
421};
422
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200423int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
424void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
425int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
426int radeon_ib_pool_init(struct radeon_device *rdev);
427void radeon_ib_pool_fini(struct radeon_device *rdev);
428int radeon_ib_test(struct radeon_device *rdev);
429/* Ring access between begin & end cannot sleep */
430void radeon_ring_free_size(struct radeon_device *rdev);
431int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
432void radeon_ring_unlock_commit(struct radeon_device *rdev);
433void radeon_ring_unlock_undo(struct radeon_device *rdev);
434int radeon_ring_test(struct radeon_device *rdev);
435int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
436void radeon_ring_fini(struct radeon_device *rdev);
437
438
439/*
440 * CS.
441 */
442struct radeon_cs_reloc {
443 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100444 struct radeon_bo *robj;
445 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200446 uint32_t handle;
447 uint32_t flags;
448};
449
450struct radeon_cs_chunk {
451 uint32_t chunk_id;
452 uint32_t length_dw;
Dave Airlie513bcb42009-09-23 16:56:27 +1000453 int kpage_idx[2];
454 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200455 uint32_t *kdata;
Dave Airlie513bcb42009-09-23 16:56:27 +1000456 void __user *user_ptr;
457 int last_copied_page;
458 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200459};
460
461struct radeon_cs_parser {
462 struct radeon_device *rdev;
463 struct drm_file *filp;
464 /* chunks */
465 unsigned nchunks;
466 struct radeon_cs_chunk *chunks;
467 uint64_t *chunks_array;
468 /* IB */
469 unsigned idx;
470 /* relocations */
471 unsigned nrelocs;
472 struct radeon_cs_reloc *relocs;
473 struct radeon_cs_reloc **relocs_ptr;
474 struct list_head validated;
475 /* indices of various chunks */
476 int chunk_ib_idx;
477 int chunk_relocs_idx;
478 struct radeon_ib *ib;
479 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000480 unsigned family;
Dave Airlie513bcb42009-09-23 16:56:27 +1000481 int parser_error;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200482};
483
Dave Airlie513bcb42009-09-23 16:56:27 +1000484extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
485extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
486
487
488static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
489{
490 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
491 u32 pg_idx, pg_offset;
492 u32 idx_value = 0;
493 int new_page;
494
495 pg_idx = (idx * 4) / PAGE_SIZE;
496 pg_offset = (idx * 4) % PAGE_SIZE;
497
498 if (ibc->kpage_idx[0] == pg_idx)
499 return ibc->kpage[0][pg_offset/4];
500 if (ibc->kpage_idx[1] == pg_idx)
501 return ibc->kpage[1][pg_offset/4];
502
503 new_page = radeon_cs_update_pages(p, pg_idx);
504 if (new_page < 0) {
505 p->parser_error = new_page;
506 return 0;
507 }
508
509 idx_value = ibc->kpage[new_page][pg_offset/4];
510 return idx_value;
511}
512
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200513struct radeon_cs_packet {
514 unsigned idx;
515 unsigned type;
516 unsigned reg;
517 unsigned opcode;
518 int count;
519 unsigned one_reg_wr;
520};
521
522typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
523 struct radeon_cs_packet *pkt,
524 unsigned idx, unsigned reg);
525typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
526 struct radeon_cs_packet *pkt);
527
528
529/*
530 * AGP
531 */
532int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000533void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200534void radeon_agp_fini(struct radeon_device *rdev);
535
536
537/*
538 * Writeback
539 */
540struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100541 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200542 volatile uint32_t *wb;
543 uint64_t gpu_addr;
544};
545
Jerome Glissec93bb852009-07-13 21:04:08 +0200546/**
547 * struct radeon_pm - power management datas
548 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
549 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
550 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
551 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
552 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
553 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
554 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
555 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
556 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
557 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
558 * @needed_bandwidth: current bandwidth needs
559 *
560 * It keeps track of various data needed to take powermanagement decision.
561 * Bandwith need is used to determine minimun clock of the GPU and memory.
562 * Equation between gpu/memory clock and available bandwidth is hw dependent
563 * (type of memory, bus size, efficiency, ...)
564 */
565struct radeon_pm {
566 fixed20_12 max_bandwidth;
567 fixed20_12 igp_sideport_mclk;
568 fixed20_12 igp_system_mclk;
569 fixed20_12 igp_ht_link_clk;
570 fixed20_12 igp_ht_link_width;
571 fixed20_12 k8_bandwidth;
572 fixed20_12 sideport_bandwidth;
573 fixed20_12 ht_bandwidth;
574 fixed20_12 core_bandwidth;
575 fixed20_12 sclk;
576 fixed20_12 needed_bandwidth;
577};
578
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200579
580/*
581 * Benchmarking
582 */
583void radeon_benchmark(struct radeon_device *rdev);
584
585
586/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200587 * Testing
588 */
589void radeon_test_moves(struct radeon_device *rdev);
590
591
592/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200593 * Debugfs
594 */
595int radeon_debugfs_add_files(struct radeon_device *rdev,
596 struct drm_info_list *files,
597 unsigned nfiles);
598int radeon_debugfs_fence_init(struct radeon_device *rdev);
599int r100_debugfs_rbbm_init(struct radeon_device *rdev);
600int r100_debugfs_cp_init(struct radeon_device *rdev);
601
602
603/*
604 * ASIC specific functions.
605 */
606struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200607 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000608 void (*fini)(struct radeon_device *rdev);
609 int (*resume)(struct radeon_device *rdev);
610 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000611 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200612 int (*gpu_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200613 void (*gart_tlb_flush)(struct radeon_device *rdev);
614 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
615 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
616 void (*cp_fini)(struct radeon_device *rdev);
617 void (*cp_disable)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000618 void (*cp_commit)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200619 void (*ring_start)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000620 int (*ring_test)(struct radeon_device *rdev);
621 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200622 int (*irq_set)(struct radeon_device *rdev);
623 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200624 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200625 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
626 int (*cs_parse)(struct radeon_cs_parser *p);
627 int (*copy_blit)(struct radeon_device *rdev,
628 uint64_t src_offset,
629 uint64_t dst_offset,
630 unsigned num_pages,
631 struct radeon_fence *fence);
632 int (*copy_dma)(struct radeon_device *rdev,
633 uint64_t src_offset,
634 uint64_t dst_offset,
635 unsigned num_pages,
636 struct radeon_fence *fence);
637 int (*copy)(struct radeon_device *rdev,
638 uint64_t src_offset,
639 uint64_t dst_offset,
640 unsigned num_pages,
641 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +0100642 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200643 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +0100644 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200645 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
646 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
647 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +1000648 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
649 uint32_t tiling_flags, uint32_t pitch,
650 uint32_t offset, uint32_t obj_size);
651 int (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +0200652 void (*bandwidth_update)(struct radeon_device *rdev);
Dave Airlie23956df2009-11-23 12:01:09 +1000653 void (*hdp_flush)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500654 void (*hpd_init)(struct radeon_device *rdev);
655 void (*hpd_fini)(struct radeon_device *rdev);
656 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
657 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200658};
659
Jerome Glisse21f9a432009-09-11 15:55:33 +0200660/*
661 * Asic structures
662 */
Dave Airlie551ebd82009-09-01 15:25:57 +1000663struct r100_asic {
664 const unsigned *reg_safe_bm;
665 unsigned reg_safe_bm_size;
666};
667
Jerome Glisse21f9a432009-09-11 15:55:33 +0200668struct r300_asic {
669 const unsigned *reg_safe_bm;
670 unsigned reg_safe_bm_size;
671};
672
673struct r600_asic {
674 unsigned max_pipes;
675 unsigned max_tile_pipes;
676 unsigned max_simds;
677 unsigned max_backends;
678 unsigned max_gprs;
679 unsigned max_threads;
680 unsigned max_stack_entries;
681 unsigned max_hw_contexts;
682 unsigned max_gs_threads;
683 unsigned sx_max_export_size;
684 unsigned sx_max_export_pos_size;
685 unsigned sx_max_export_smx_size;
686 unsigned sq_num_cf_insts;
687};
688
689struct rv770_asic {
690 unsigned max_pipes;
691 unsigned max_tile_pipes;
692 unsigned max_simds;
693 unsigned max_backends;
694 unsigned max_gprs;
695 unsigned max_threads;
696 unsigned max_stack_entries;
697 unsigned max_hw_contexts;
698 unsigned max_gs_threads;
699 unsigned sx_max_export_size;
700 unsigned sx_max_export_pos_size;
701 unsigned sx_max_export_smx_size;
702 unsigned sq_num_cf_insts;
703 unsigned sx_num_of_sets;
704 unsigned sc_prim_fifo_size;
705 unsigned sc_hiz_tile_fifo_size;
706 unsigned sc_earlyz_tile_fifo_fize;
707};
708
Jerome Glisse068a1172009-06-17 13:28:30 +0200709union radeon_asic_config {
710 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +1000711 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000712 struct r600_asic r600;
713 struct rv770_asic rv770;
Jerome Glisse068a1172009-06-17 13:28:30 +0200714};
715
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200716
717/*
718 * IOCTL.
719 */
720int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
721 struct drm_file *filp);
722int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
723 struct drm_file *filp);
724int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
725 struct drm_file *file_priv);
726int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
727 struct drm_file *file_priv);
728int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
729 struct drm_file *file_priv);
730int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
731 struct drm_file *file_priv);
732int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
733 struct drm_file *filp);
734int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
735 struct drm_file *filp);
736int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
737 struct drm_file *filp);
738int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
739 struct drm_file *filp);
740int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +1000741int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
742 struct drm_file *filp);
743int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
744 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200745
746
747/*
748 * Core structure, functions and helpers.
749 */
750typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
751typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
752
753struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200754 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200755 struct drm_device *ddev;
756 struct pci_dev *pdev;
757 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +0200758 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200759 enum radeon_family family;
760 unsigned long flags;
761 int usec_timeout;
762 enum radeon_pll_errata pll_errata;
763 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -0400764 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200765 int disp_priority;
766 /* BIOS */
767 uint8_t *bios;
768 bool is_atom_bios;
769 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +0100770 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200771 struct fb_info *fbdev_info;
Jerome Glisse4c788672009-11-20 14:29:23 +0100772 struct radeon_bo *fbdev_rbo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200773 struct radeon_framebuffer *fbdev_rfb;
774 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +1000775 resource_size_t rmmio_base;
776 resource_size_t rmmio_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200777 void *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200778 radeon_rreg_t mc_rreg;
779 radeon_wreg_t mc_wreg;
780 radeon_rreg_t pll_rreg;
781 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +1000782 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200783 radeon_rreg_t pciep_rreg;
784 radeon_wreg_t pciep_wreg;
785 struct radeon_clock clock;
786 struct radeon_mc mc;
787 struct radeon_gart gart;
788 struct radeon_mode_info mode_info;
789 struct radeon_scratch scratch;
790 struct radeon_mman mman;
791 struct radeon_fence_driver fence_drv;
792 struct radeon_cp cp;
793 struct radeon_ib_pool ib_pool;
794 struct radeon_irq irq;
795 struct radeon_asic *asic;
796 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +0200797 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +1000798 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200799 struct mutex cs_mutex;
800 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000801 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200802 bool gpu_lockup;
803 bool shutdown;
804 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +1000805 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +0200806 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +1000807 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000808 const struct firmware *me_fw; /* all family ME firmware */
809 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500810 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000811 struct r600_blit r600_blit;
Alex Deucher3e5cb982009-10-16 12:21:24 -0400812 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500813 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -0500814 struct workqueue_struct *wq;
815 struct work_struct hotplug_work;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200816};
817
818int radeon_device_init(struct radeon_device *rdev,
819 struct drm_device *ddev,
820 struct pci_dev *pdev,
821 uint32_t flags);
822void radeon_device_fini(struct radeon_device *rdev);
823int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
824
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000825/* r600 blit */
826int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
827void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
828void r600_kms_blit_copy(struct radeon_device *rdev,
829 u64 src_gpu_addr, u64 dst_gpu_addr,
830 int size_bytes);
831
Dave Airliede1b2892009-08-12 18:43:14 +1000832static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
833{
834 if (reg < 0x10000)
835 return readl(((void __iomem *)rdev->rmmio) + reg);
836 else {
837 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
838 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
839 }
840}
841
842static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
843{
844 if (reg < 0x10000)
845 writel(v, ((void __iomem *)rdev->rmmio) + reg);
846 else {
847 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
848 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
849 }
850}
851
Jerome Glisse4c788672009-11-20 14:29:23 +0100852/*
853 * Cast helper
854 */
855#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200856
857/*
858 * Registers read & write functions.
859 */
860#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
861#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +1000862#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000863#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +1000864#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200865#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
866#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
867#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
868#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
869#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
870#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +1000871#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
872#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200873#define WREG32_P(reg, val, mask) \
874 do { \
875 uint32_t tmp_ = RREG32(reg); \
876 tmp_ &= (mask); \
877 tmp_ |= ((val) & ~(mask)); \
878 WREG32(reg, tmp_); \
879 } while (0)
880#define WREG32_PLL_P(reg, val, mask) \
881 do { \
882 uint32_t tmp_ = RREG32_PLL(reg); \
883 tmp_ &= (mask); \
884 tmp_ |= ((val) & ~(mask)); \
885 WREG32_PLL(reg, tmp_); \
886 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000887#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200888
Dave Airliede1b2892009-08-12 18:43:14 +1000889/*
890 * Indirect registers accessor
891 */
892static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
893{
894 uint32_t r;
895
896 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
897 r = RREG32(RADEON_PCIE_DATA);
898 return r;
899}
900
901static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
902{
903 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
904 WREG32(RADEON_PCIE_DATA, (v));
905}
906
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200907void r100_pll_errata_after_index(struct radeon_device *rdev);
908
909
910/*
911 * ASICs helpers.
912 */
Dave Airlieb995e432009-07-14 02:02:32 +1000913#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
914 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200915#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
916 (rdev->family == CHIP_RV200) || \
917 (rdev->family == CHIP_RS100) || \
918 (rdev->family == CHIP_RS200) || \
919 (rdev->family == CHIP_RV250) || \
920 (rdev->family == CHIP_RV280) || \
921 (rdev->family == CHIP_RS300))
922#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
923 (rdev->family == CHIP_RV350) || \
924 (rdev->family == CHIP_R350) || \
925 (rdev->family == CHIP_RV380) || \
926 (rdev->family == CHIP_R420) || \
927 (rdev->family == CHIP_R423) || \
928 (rdev->family == CHIP_RV410) || \
929 (rdev->family == CHIP_RS400) || \
930 (rdev->family == CHIP_RS480))
931#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
932#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
933#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
934
935
936/*
937 * BIOS helpers.
938 */
939#define RBIOS8(i) (rdev->bios[i])
940#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
941#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
942
943int radeon_combios_init(struct radeon_device *rdev);
944void radeon_combios_fini(struct radeon_device *rdev);
945int radeon_atombios_init(struct radeon_device *rdev);
946void radeon_atombios_fini(struct radeon_device *rdev);
947
948
949/*
950 * RING helpers.
951 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200952static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
953{
954#if DRM_DEBUG_CODE
955 if (rdev->cp.count_dw <= 0) {
956 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
957 }
958#endif
959 rdev->cp.ring[rdev->cp.wptr++] = v;
960 rdev->cp.wptr &= rdev->cp.ptr_mask;
961 rdev->cp.count_dw--;
962 rdev->cp.ring_free_dw--;
963}
964
965
966/*
967 * ASICs macro.
968 */
Jerome Glisse068a1172009-06-17 13:28:30 +0200969#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000970#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
971#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
972#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200973#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +1000974#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200975#define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200976#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
977#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000978#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200979#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000980#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
981#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200982#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
983#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200984#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200985#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
986#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
987#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
988#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +0100989#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200990#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +0100991#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +0100992#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200993#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
994#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +1000995#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
996#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +0200997#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Dave Airlie23956df2009-11-23 12:01:09 +1000998#define radeon_hdp_flush(rdev) (rdev)->asic->hdp_flush((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -0500999#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1000#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1001#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1002#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001003
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001004/* Common functions */
Jerome Glisse4aac0472009-09-14 18:29:49 +02001005extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001006extern int radeon_modeset_init(struct radeon_device *rdev);
1007extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001008extern bool radeon_card_posted(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001009extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001010extern int radeon_clocks_init(struct radeon_device *rdev);
1011extern void radeon_clocks_fini(struct radeon_device *rdev);
1012extern void radeon_scratch_init(struct radeon_device *rdev);
1013extern void radeon_surface_init(struct radeon_device *rdev);
1014extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001015extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001016extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001017extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001018
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001019/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001020struct r100_mc_save {
1021 u32 GENMO_WT;
1022 u32 CRTC_EXT_CNTL;
1023 u32 CRTC_GEN_CNTL;
1024 u32 CRTC2_GEN_CNTL;
1025 u32 CUR_OFFSET;
1026 u32 CUR2_OFFSET;
1027};
1028extern void r100_cp_disable(struct radeon_device *rdev);
1029extern int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
1030extern void r100_cp_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001031extern void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001032extern int r100_pci_gart_init(struct radeon_device *rdev);
1033extern void r100_pci_gart_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001034extern int r100_pci_gart_enable(struct radeon_device *rdev);
1035extern void r100_pci_gart_disable(struct radeon_device *rdev);
1036extern int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001037extern int r100_debugfs_mc_info_init(struct radeon_device *rdev);
1038extern int r100_gui_wait_for_idle(struct radeon_device *rdev);
1039extern void r100_ib_fini(struct radeon_device *rdev);
1040extern int r100_ib_init(struct radeon_device *rdev);
1041extern void r100_irq_disable(struct radeon_device *rdev);
1042extern int r100_irq_set(struct radeon_device *rdev);
1043extern void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
1044extern void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001045extern void r100_vram_init_sizes(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001046extern void r100_wb_disable(struct radeon_device *rdev);
1047extern void r100_wb_fini(struct radeon_device *rdev);
1048extern int r100_wb_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001049extern void r100_hdp_reset(struct radeon_device *rdev);
1050extern int r100_rb2d_reset(struct radeon_device *rdev);
1051extern int r100_cp_reset(struct radeon_device *rdev);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001052extern void r100_vga_render_disable(struct radeon_device *rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001053extern int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1054 struct radeon_cs_packet *pkt,
Jerome Glisse4c788672009-11-20 14:29:23 +01001055 struct radeon_bo *robj);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001056extern int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1057 struct radeon_cs_packet *pkt,
1058 const unsigned *auth, unsigned n,
1059 radeon_packet0_check_t check);
1060extern int r100_cs_packet_parse(struct radeon_cs_parser *p,
1061 struct radeon_cs_packet *pkt,
1062 unsigned idx);
Dave Airlie17e15b02009-11-05 15:36:53 +10001063extern void r100_enable_bm(struct radeon_device *rdev);
Alex Deucher92cde002009-12-04 10:55:12 -05001064extern void r100_set_common_regs(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001065
Jerome Glissed4550902009-10-01 10:12:06 +02001066/* rv200,rv250,rv280 */
1067extern void r200_set_safe_registers(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001068
1069/* r300,r350,rv350,rv370,rv380 */
1070extern void r300_set_reg_safe(struct radeon_device *rdev);
1071extern void r300_mc_program(struct radeon_device *rdev);
1072extern void r300_vram_info(struct radeon_device *rdev);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001073extern void r300_clock_startup(struct radeon_device *rdev);
1074extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001075extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1076extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1077extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001078extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001079
Jerome Glisse905b6822009-09-09 22:24:20 +02001080/* r420,r423,rv410 */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001081extern int r420_mc_init(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001082extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1083extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001084extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001085extern void r420_pipes_init(struct radeon_device *rdev);
Jerome Glisse905b6822009-09-09 22:24:20 +02001086
Jerome Glisse21f9a432009-09-11 15:55:33 +02001087/* rv515 */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001088struct rv515_mc_save {
1089 u32 d1vga_control;
1090 u32 d2vga_control;
1091 u32 vga_render_control;
1092 u32 vga_hdp_control;
1093 u32 d1crtc_control;
1094 u32 d2crtc_control;
1095};
Jerome Glisse21f9a432009-09-11 15:55:33 +02001096extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001097extern void rv515_vga_render_disable(struct radeon_device *rdev);
1098extern void rv515_set_safe_registers(struct radeon_device *rdev);
Jerome Glissef0ed1f62009-09-28 20:39:19 +02001099extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1100extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1101extern void rv515_clock_startup(struct radeon_device *rdev);
1102extern void rv515_debugfs(struct radeon_device *rdev);
1103extern int rv515_suspend(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001104
Jerome Glisse3bc68532009-10-01 09:39:24 +02001105/* rs400 */
1106extern int rs400_gart_init(struct radeon_device *rdev);
1107extern int rs400_gart_enable(struct radeon_device *rdev);
1108extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1109extern void rs400_gart_disable(struct radeon_device *rdev);
1110extern void rs400_gart_fini(struct radeon_device *rdev);
1111
1112/* rs600 */
1113extern void rs600_set_safe_registers(struct radeon_device *rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +02001114extern int rs600_irq_set(struct radeon_device *rdev);
1115extern void rs600_irq_disable(struct radeon_device *rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +02001116
Jerome Glisse21f9a432009-09-11 15:55:33 +02001117/* rs690, rs740 */
1118extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1119 struct drm_display_mode *mode1,
1120 struct drm_display_mode *mode2);
1121
1122/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
1123extern bool r600_card_posted(struct radeon_device *rdev);
1124extern void r600_cp_stop(struct radeon_device *rdev);
1125extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1126extern int r600_cp_resume(struct radeon_device *rdev);
1127extern int r600_count_pipe_bits(uint32_t val);
1128extern int r600_gart_clear_page(struct radeon_device *rdev, int i);
1129extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001130extern int r600_pcie_gart_init(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001131extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1132extern int r600_ib_test(struct radeon_device *rdev);
1133extern int r600_ring_test(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001134extern void r600_wb_fini(struct radeon_device *rdev);
Jerome Glisse81cc35b2009-10-01 18:02:12 +02001135extern int r600_wb_enable(struct radeon_device *rdev);
1136extern void r600_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001137extern void r600_scratch_init(struct radeon_device *rdev);
1138extern int r600_blit_init(struct radeon_device *rdev);
1139extern void r600_blit_fini(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001140extern int r600_init_microcode(struct radeon_device *rdev);
Dave Airliefe62e1a2009-09-21 14:06:30 +10001141extern int r600_gpu_reset(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001142/* r600 irq */
1143extern int r600_irq_init(struct radeon_device *rdev);
1144extern void r600_irq_fini(struct radeon_device *rdev);
1145extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1146extern int r600_irq_set(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001147
Jerome Glisse4c788672009-11-20 14:29:23 +01001148#include "radeon_object.h"
1149
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001150#endif