blob: 0ba81a66061fca201ae7917e21b1ffd6c703a91d [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Joe Perches516304b2012-03-18 17:30:52 -070043#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
44
Jiri Slabyfa1c1142007-08-12 17:33:16 +020045#include <linux/module.h>
46#include <linux/delay.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000047#include <linux/dma-mapping.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020048#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020049#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020050#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020051#include <linux/netdevice.h>
52#include <linux/cache.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020053#include <linux/ethtool.h>
54#include <linux/uaccess.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090055#include <linux/slab.h>
Ben Greearb1ae1ed2010-09-30 12:22:58 -070056#include <linux/etherdevice.h>
Pavel Roskin931be262011-07-26 22:26:59 -040057#include <linux/nl80211.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020058
59#include <net/ieee80211_radiotap.h>
60
61#include <asm/unaligned.h>
62
63#include "base.h"
64#include "reg.h"
65#include "debug.h"
Bruno Randolf2111ac02010-04-02 18:44:08 +090066#include "ani.h"
Pavel Roskin931be262011-07-26 22:26:59 -040067#include "ath5k.h"
68#include "../regd.h"
Jiri Slabyfa1c1142007-08-12 17:33:16 +020069
Bob Copeland0e472252011-01-24 23:32:55 -050070#define CREATE_TRACE_POINTS
71#include "trace.h"
72
Rusty Russelleb939922011-12-19 14:08:01 +000073bool ath5k_modparam_nohwcrypt;
John W. Linville18cb6e32011-01-05 09:39:59 -050074module_param_named(nohwcrypt, ath5k_modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040075MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020076
Rusty Russelleb939922011-12-19 14:08:01 +000077static bool modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040078module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040079MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
80
Rusty Russelleb939922011-12-19 14:08:01 +000081static bool modparam_fastchanswitch;
Nick Kossifidisa99168e2011-06-02 03:09:48 +030082module_param_named(fastchanswitch, modparam_fastchanswitch, bool, S_IRUGO);
83MODULE_PARM_DESC(fastchanswitch, "Enable fast channel switching for AR2413/AR5413 radios.");
84
John W. Linville11deb532012-01-24 14:58:47 -050085static bool ath5k_modparam_no_hw_rfkill_switch;
Nick Kossifidis84e1e732011-11-25 20:40:27 +020086module_param_named(no_hw_rfkill_switch, ath5k_modparam_no_hw_rfkill_switch,
87 bool, S_IRUGO);
88MODULE_PARM_DESC(no_hw_rfkill_switch, "Ignore the GPIO RFKill switch state");
89
Nick Kossifidisa99168e2011-06-02 03:09:48 +030090
Jiri Slabyfa1c1142007-08-12 17:33:16 +020091/* Module info */
92MODULE_AUTHOR("Jiri Slaby");
93MODULE_AUTHOR("Nick Kossifidis");
94MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
95MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
96MODULE_LICENSE("Dual BSD/GPL");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020097
Felix Fietkau132b1c32010-12-02 10:26:56 +010098static int ath5k_init(struct ieee80211_hw *hw);
Pavel Roskine0d687b2011-07-14 20:21:55 -040099static int ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
Nick Kossifidis8aec7af2010-11-23 21:39:28 +0200100 bool skip_pcu);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200101
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200102/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100103static const struct ath5k_srev_name srev_names[] = {
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100104#ifdef CONFIG_ATHEROS_AR231X
105 { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R2 },
106 { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R7 },
107 { "2313", AR5K_VERSION_MAC, AR5K_SREV_AR2313_R8 },
108 { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R6 },
109 { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R7 },
110 { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R1 },
111 { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R2 },
112#else
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300113 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
114 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
115 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
116 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
117 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
118 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
119 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
120 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
121 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
122 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
123 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
124 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
125 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
126 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
127 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
128 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
129 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
130 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100131#endif
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300132 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200133 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
134 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300135 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200136 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
137 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
138 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300139 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200140 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
141 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300142 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
143 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
144 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300145 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200146 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100147#ifdef CONFIG_ATHEROS_AR231X
148 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
149 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
150#endif
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200151 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
152};
153
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100154static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200155 { .bitrate = 10,
156 .hw_value = ATH5K_RATE_CODE_1M, },
157 { .bitrate = 20,
158 .hw_value = ATH5K_RATE_CODE_2M,
159 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
160 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
161 { .bitrate = 55,
162 .hw_value = ATH5K_RATE_CODE_5_5M,
163 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
164 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
165 { .bitrate = 110,
166 .hw_value = ATH5K_RATE_CODE_11M,
167 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
168 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
169 { .bitrate = 60,
170 .hw_value = ATH5K_RATE_CODE_6M,
171 .flags = 0 },
172 { .bitrate = 90,
173 .hw_value = ATH5K_RATE_CODE_9M,
174 .flags = 0 },
175 { .bitrate = 120,
176 .hw_value = ATH5K_RATE_CODE_12M,
177 .flags = 0 },
178 { .bitrate = 180,
179 .hw_value = ATH5K_RATE_CODE_18M,
180 .flags = 0 },
181 { .bitrate = 240,
182 .hw_value = ATH5K_RATE_CODE_24M,
183 .flags = 0 },
184 { .bitrate = 360,
185 .hw_value = ATH5K_RATE_CODE_36M,
186 .flags = 0 },
187 { .bitrate = 480,
188 .hw_value = ATH5K_RATE_CODE_48M,
189 .flags = 0 },
190 { .bitrate = 540,
191 .hw_value = ATH5K_RATE_CODE_54M,
192 .flags = 0 },
Bruno Randolf63266a62008-07-30 17:12:58 +0200193};
194
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200195static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
196{
197 u64 tsf = ath5k_hw_get_tsf64(ah);
198
199 if ((tsf & 0x7fff) < rstamp)
200 tsf -= 0x8000;
201
202 return (tsf & ~0x7fff) | rstamp;
203}
204
Felix Fietkaue5b046d2010-12-02 10:27:01 +0100205const char *
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200206ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
207{
208 const char *name = "xxxxx";
209 unsigned int i;
210
211 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
212 if (srev_names[i].sr_type != type)
213 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300214
215 if ((val & 0xf0) == srev_names[i].sr_val)
216 name = srev_names[i].sr_name;
217
218 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200219 name = srev_names[i].sr_name;
220 break;
221 }
222 }
223
224 return name;
225}
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700226static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
227{
228 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
229 return ath5k_hw_reg_read(ah, reg_offset);
230}
231
232static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
233{
234 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
235 ath5k_hw_reg_write(ah, val, reg_offset);
236}
237
238static const struct ath_ops ath5k_common_ops = {
239 .read = ath5k_ioread32,
240 .write = ath5k_iowrite32,
241};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200242
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200243/***********************\
244* Driver Initialization *
245\***********************/
246
Bob Copelandf769c362009-03-30 22:30:31 -0400247static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
248{
249 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Pavel Roskine0d687b2011-07-14 20:21:55 -0400250 struct ath5k_hw *ah = hw->priv;
251 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bob Copelandf769c362009-03-30 22:30:31 -0400252
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700253 return ath_reg_notifier_apply(wiphy, request, regulatory);
Bob Copelandf769c362009-03-30 22:30:31 -0400254}
255
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200256/********************\
257* Channel/mode setup *
258\********************/
259
260/*
Bob Copeland42639fc2009-03-30 08:05:29 -0400261 * Returns true for the channel numbers used without all_channels modparam.
262 */
Bruno Randolf410e6122011-01-19 18:20:57 +0900263static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
Bob Copeland42639fc2009-03-30 08:05:29 -0400264{
Bruno Randolf410e6122011-01-19 18:20:57 +0900265 if (band == IEEE80211_BAND_2GHZ && chan <= 14)
266 return true;
267
268 return /* UNII 1,2 */
269 (((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
Bob Copeland42639fc2009-03-30 08:05:29 -0400270 /* midband */
271 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
272 /* UNII-3 */
Bruno Randolf410e6122011-01-19 18:20:57 +0900273 ((chan & 3) == 1 && chan >= 149 && chan <= 165) ||
274 /* 802.11j 5.030-5.080 GHz (20MHz) */
275 (chan == 8 || chan == 12 || chan == 16) ||
276 /* 802.11j 4.9GHz (20MHz) */
277 (chan == 184 || chan == 188 || chan == 192 || chan == 196));
Bob Copeland42639fc2009-03-30 08:05:29 -0400278}
279
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200280static unsigned int
Bruno Randolf97d9c3a2011-01-19 18:20:52 +0900281ath5k_setup_channels(struct ath5k_hw *ah, struct ieee80211_channel *channels,
282 unsigned int mode, unsigned int max)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200283{
Pavel Roskin32c25462011-07-23 09:29:09 -0400284 unsigned int count, size, freq, ch;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900285 enum ieee80211_band band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200286
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200287 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500288 case AR5K_MODE_11A:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200289 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Bruno Randolf97d9c3a2011-01-19 18:20:52 +0900290 size = 220;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900291 band = IEEE80211_BAND_5GHZ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200292 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500293 case AR5K_MODE_11B:
294 case AR5K_MODE_11G:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500295 size = 26;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900296 band = IEEE80211_BAND_2GHZ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200297 break;
298 default:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400299 ATH5K_WARN(ah, "bad mode, not copying channels\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200300 return 0;
301 }
302
Bruno Randolf2b1351a2011-01-21 12:19:52 +0900303 count = 0;
304 for (ch = 1; ch <= size && count < max; ch++) {
Bruno Randolf90c02d72011-01-19 18:20:36 +0900305 freq = ieee80211_channel_to_frequency(ch, band);
306
307 if (freq == 0) /* mapping failed - not a standard channel */
308 continue;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500309
Pavel Roskin32c25462011-07-23 09:29:09 -0400310 /* Write channel info, needed for ath5k_channel_ok() */
311 channels[count].center_freq = freq;
312 channels[count].band = band;
313 channels[count].hw_value = mode;
314
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200315 /* Check if channel is supported by the chipset */
Pavel Roskin32c25462011-07-23 09:29:09 -0400316 if (!ath5k_channel_ok(ah, &channels[count]))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200317 continue;
318
Bruno Randolf410e6122011-01-19 18:20:57 +0900319 if (!modparam_all_channels &&
320 !ath5k_is_standard_channel(ch, band))
Bob Copeland42639fc2009-03-30 08:05:29 -0400321 continue;
322
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200323 count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200324 }
325
326 return count;
327}
328
Bruno Randolf63266a62008-07-30 17:12:58 +0200329static void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400330ath5k_setup_rate_idx(struct ath5k_hw *ah, struct ieee80211_supported_band *b)
Bruno Randolf63266a62008-07-30 17:12:58 +0200331{
332 u8 i;
333
334 for (i = 0; i < AR5K_MAX_RATES; i++)
Pavel Roskine0d687b2011-07-14 20:21:55 -0400335 ah->rate_idx[b->band][i] = -1;
Bruno Randolf63266a62008-07-30 17:12:58 +0200336
337 for (i = 0; i < b->n_bitrates; i++) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400338 ah->rate_idx[b->band][b->bitrates[i].hw_value] = i;
Bruno Randolf63266a62008-07-30 17:12:58 +0200339 if (b->bitrates[i].hw_value_short)
Pavel Roskine0d687b2011-07-14 20:21:55 -0400340 ah->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
Bruno Randolf63266a62008-07-30 17:12:58 +0200341 }
342}
343
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200344static int
Bruno Randolf63266a62008-07-30 17:12:58 +0200345ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200346{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400347 struct ath5k_hw *ah = hw->priv;
Bruno Randolf63266a62008-07-30 17:12:58 +0200348 struct ieee80211_supported_band *sband;
349 int max_c, count_c = 0;
350 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200351
Pavel Roskine0d687b2011-07-14 20:21:55 -0400352 BUILD_BUG_ON(ARRAY_SIZE(ah->sbands) < IEEE80211_NUM_BANDS);
353 max_c = ARRAY_SIZE(ah->channels);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200354
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500355 /* 2GHz band */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400356 sband = &ah->sbands[IEEE80211_BAND_2GHZ];
Bruno Randolf63266a62008-07-30 17:12:58 +0200357 sband->band = IEEE80211_BAND_2GHZ;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400358 sband->bitrates = &ah->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200359
Pavel Roskine0d687b2011-07-14 20:21:55 -0400360 if (test_bit(AR5K_MODE_11G, ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +0200361 /* G mode */
362 memcpy(sband->bitrates, &ath5k_rates[0],
363 sizeof(struct ieee80211_rate) * 12);
364 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200365
Pavel Roskine0d687b2011-07-14 20:21:55 -0400366 sband->channels = ah->channels;
Bruno Randolf08105692011-01-19 18:20:47 +0900367 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200368 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500369
370 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +0200371 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500372 max_c -= count_c;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400373 } else if (test_bit(AR5K_MODE_11B, ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +0200374 /* B mode */
375 memcpy(sband->bitrates, &ath5k_rates[0],
376 sizeof(struct ieee80211_rate) * 4);
377 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500378
Bruno Randolf63266a62008-07-30 17:12:58 +0200379 /* 5211 only supports B rates and uses 4bit rate codes
380 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
381 * fix them up here:
382 */
383 if (ah->ah_version == AR5K_AR5211) {
384 for (i = 0; i < 4; i++) {
385 sband->bitrates[i].hw_value =
386 sband->bitrates[i].hw_value & 0xF;
387 sband->bitrates[i].hw_value_short =
388 sband->bitrates[i].hw_value_short & 0xF;
389 }
390 }
391
Pavel Roskine0d687b2011-07-14 20:21:55 -0400392 sband->channels = ah->channels;
Bruno Randolf08105692011-01-19 18:20:47 +0900393 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200394 AR5K_MODE_11B, max_c);
395
396 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
397 count_c = sband->n_channels;
398 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500399 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400400 ath5k_setup_rate_idx(ah, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500401
Bruno Randolf63266a62008-07-30 17:12:58 +0200402 /* 5GHz band, A mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400403 if (test_bit(AR5K_MODE_11A, ah->ah_capabilities.cap_mode)) {
404 sband = &ah->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500405 sband->band = IEEE80211_BAND_5GHZ;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400406 sband->bitrates = &ah->rates[IEEE80211_BAND_5GHZ][0];
Bruno Randolf63266a62008-07-30 17:12:58 +0200407
408 memcpy(sband->bitrates, &ath5k_rates[4],
409 sizeof(struct ieee80211_rate) * 8);
410 sband->n_bitrates = 8;
411
Pavel Roskine0d687b2011-07-14 20:21:55 -0400412 sband->channels = &ah->channels[count_c];
Bruno Randolf08105692011-01-19 18:20:47 +0900413 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500414 AR5K_MODE_11A, max_c);
415
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500416 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
417 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400418 ath5k_setup_rate_idx(ah, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500419
Pavel Roskine0d687b2011-07-14 20:21:55 -0400420 ath5k_debug_dump_bands(ah);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500421
422 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200423}
424
425/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +0200426 * Set/change channels. We always reset the chip.
427 * To accomplish this we must first cleanup any pending DMA,
428 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -0500429 *
Pavel Roskine0d687b2011-07-14 20:21:55 -0400430 * Called with ah->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200431 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900432int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400433ath5k_chan_set(struct ath5k_hw *ah, struct ieee80211_channel *chan)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200434{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400435 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +0900436 "channel set, resetting (%u -> %u MHz)\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -0400437 ah->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200438
Joerg Alberte30eb4a2009-08-05 01:52:07 +0200439 /*
440 * To switch channels clear any pending DMA operations;
441 * wait long enough for the RX fifo to drain, reset the
442 * hardware at the new frequency, and then re-enable
443 * the relevant bits of the h/w.
444 */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400445 return ath5k_reset(ah, chan, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200446}
447
Ben Greeare4b0b322011-03-03 14:39:05 -0800448void ath5k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700449{
Ben Greeare4b0b322011-03-03 14:39:05 -0800450 struct ath5k_vif_iter_data *iter_data = data;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700451 int i;
Ben Greear62c58fb2010-10-08 12:01:15 -0700452 struct ath5k_vif *avf = (void *)vif->drv_priv;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700453
454 if (iter_data->hw_macaddr)
455 for (i = 0; i < ETH_ALEN; i++)
456 iter_data->mask[i] &=
457 ~(iter_data->hw_macaddr[i] ^ mac[i]);
458
459 if (!iter_data->found_active) {
460 iter_data->found_active = true;
461 memcpy(iter_data->active_mac, mac, ETH_ALEN);
462 }
463
464 if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
Joe Perches2e42e472012-05-09 17:17:46 +0000465 if (ether_addr_equal(iter_data->hw_macaddr, mac))
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700466 iter_data->need_set_hw_addr = false;
467
468 if (!iter_data->any_assoc) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700469 if (avf->assoc)
470 iter_data->any_assoc = true;
471 }
Ben Greear62c58fb2010-10-08 12:01:15 -0700472
473 /* Calculate combined mode - when APs are active, operate in AP mode.
474 * Otherwise use the mode of the new interface. This can currently
475 * only deal with combinations of APs and STAs. Only one ad-hoc
Ben Greear7afbb2f2010-11-10 11:43:51 -0800476 * interfaces is allowed.
Ben Greear62c58fb2010-10-08 12:01:15 -0700477 */
478 if (avf->opmode == NL80211_IFTYPE_AP)
479 iter_data->opmode = NL80211_IFTYPE_AP;
Ben Greeare4b0b322011-03-03 14:39:05 -0800480 else {
481 if (avf->opmode == NL80211_IFTYPE_STATION)
482 iter_data->n_stas++;
Ben Greear62c58fb2010-10-08 12:01:15 -0700483 if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
484 iter_data->opmode = avf->opmode;
Ben Greeare4b0b322011-03-03 14:39:05 -0800485 }
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700486}
487
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900488void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400489ath5k_update_bssid_mask_and_opmode(struct ath5k_hw *ah,
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900490 struct ieee80211_vif *vif)
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700491{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400492 struct ath_common *common = ath5k_hw_common(ah);
Ben Greeare4b0b322011-03-03 14:39:05 -0800493 struct ath5k_vif_iter_data iter_data;
494 u32 rfilt;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700495
496 /*
497 * Use the hardware MAC address as reference, the hardware uses it
498 * together with the BSSID mask when matching addresses.
499 */
500 iter_data.hw_macaddr = common->macaddr;
501 memset(&iter_data.mask, 0xff, ETH_ALEN);
502 iter_data.found_active = false;
503 iter_data.need_set_hw_addr = true;
Ben Greear62c58fb2010-10-08 12:01:15 -0700504 iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
Ben Greeare4b0b322011-03-03 14:39:05 -0800505 iter_data.n_stas = 0;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700506
507 if (vif)
Ben Greeare4b0b322011-03-03 14:39:05 -0800508 ath5k_vif_iter(&iter_data, vif->addr, vif);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700509
510 /* Get list of all active MAC addresses */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400511 ieee80211_iterate_active_interfaces_atomic(ah->hw, ath5k_vif_iter,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700512 &iter_data);
Pavel Roskine0d687b2011-07-14 20:21:55 -0400513 memcpy(ah->bssidmask, iter_data.mask, ETH_ALEN);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700514
Pavel Roskine0d687b2011-07-14 20:21:55 -0400515 ah->opmode = iter_data.opmode;
516 if (ah->opmode == NL80211_IFTYPE_UNSPECIFIED)
Ben Greear62c58fb2010-10-08 12:01:15 -0700517 /* Nothing active, default to station mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400518 ah->opmode = NL80211_IFTYPE_STATION;
Ben Greear62c58fb2010-10-08 12:01:15 -0700519
Pavel Roskine0d687b2011-07-14 20:21:55 -0400520 ath5k_hw_set_opmode(ah, ah->opmode);
521 ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
522 ah->opmode, ath_opmode_to_string(ah->opmode));
Ben Greear62c58fb2010-10-08 12:01:15 -0700523
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700524 if (iter_data.need_set_hw_addr && iter_data.found_active)
Pavel Roskine0d687b2011-07-14 20:21:55 -0400525 ath5k_hw_set_lladdr(ah, iter_data.active_mac);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700526
Pavel Roskine0d687b2011-07-14 20:21:55 -0400527 if (ath5k_hw_hasbssidmask(ah))
528 ath5k_hw_set_bssid_mask(ah, ah->bssidmask);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700529
Ben Greeare4b0b322011-03-03 14:39:05 -0800530 /* Set up RX Filter */
531 if (iter_data.n_stas > 1) {
532 /* If you have multiple STA interfaces connected to
533 * different APs, ARPs are not received (most of the time?)
Pavel Roskin6a2a0e72011-07-09 00:17:51 -0400534 * Enabling PROMISC appears to fix that problem.
Ben Greeare4b0b322011-03-03 14:39:05 -0800535 */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400536 ah->filter_flags |= AR5K_RX_FILTER_PROM;
Ben Greeare4b0b322011-03-03 14:39:05 -0800537 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200538
Pavel Roskine0d687b2011-07-14 20:21:55 -0400539 rfilt = ah->filter_flags;
540 ath5k_hw_set_rx_filter(ah, rfilt);
541 ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200542}
543
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500544static inline int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400545ath5k_hw_to_driver_rix(struct ath5k_hw *ah, int hw_rix)
Bruno Randolf63266a62008-07-30 17:12:58 +0200546{
Bob Copelandb7266042009-03-02 21:55:18 -0500547 int rix;
548
549 /* return base rate on errors */
550 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
551 "hw_rix out of bounds: %x\n", hw_rix))
552 return 0;
553
Pavel Roskine0d687b2011-07-14 20:21:55 -0400554 rix = ah->rate_idx[ah->curchan->band][hw_rix];
Bob Copelandb7266042009-03-02 21:55:18 -0500555 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
556 rix = 0;
557
558 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500559}
560
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200561/***************\
562* Buffers setup *
563\***************/
564
Bob Copelandb6ea0352009-01-10 14:42:54 -0500565static
Pavel Roskine0d687b2011-07-14 20:21:55 -0400566struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_hw *ah, dma_addr_t *skb_addr)
Bob Copelandb6ea0352009-01-10 14:42:54 -0500567{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400568 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500569 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -0500570
571 /*
572 * Allocate buffer with headroom_needed space for the
573 * fake physical layer header at the start.
574 */
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700575 skb = ath_rxbuf_alloc(common,
Luis R. Rodriguezdd849782009-11-04 09:44:50 -0800576 common->rx_bufsize,
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -0700577 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500578
579 if (!skb) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400580 ATH5K_ERR(ah, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezdd849782009-11-04 09:44:50 -0800581 common->rx_bufsize);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500582 return NULL;
583 }
Bob Copelandb6ea0352009-01-10 14:42:54 -0500584
Pavel Roskine0d687b2011-07-14 20:21:55 -0400585 *skb_addr = dma_map_single(ah->dev,
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800586 skb->data, common->rx_bufsize,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100587 DMA_FROM_DEVICE);
588
Pavel Roskine0d687b2011-07-14 20:21:55 -0400589 if (unlikely(dma_mapping_error(ah->dev, *skb_addr))) {
590 ATH5K_ERR(ah, "%s: DMA mapping failed\n", __func__);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500591 dev_kfree_skb(skb);
592 return NULL;
593 }
594 return skb;
595}
596
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200597static int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400598ath5k_rxbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200599{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200600 struct sk_buff *skb = bf->skb;
601 struct ath5k_desc *ds;
Bruno Randolfb5eae9f2010-05-19 10:18:16 +0900602 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200603
Bob Copelandb6ea0352009-01-10 14:42:54 -0500604 if (!skb) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400605 skb = ath5k_rx_skb_alloc(ah, &bf->skbaddr);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500606 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200607 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200608 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200609 }
610
611 /*
612 * Setup descriptors. For receive we always terminate
613 * the descriptor list with a self-linked entry so we'll
614 * not get overrun under high load (as can happen with a
615 * 5212 when ANI processing enables PHY error frames).
616 *
Bruno Randolfbeade632010-06-16 19:11:25 +0900617 * To ensure the last descriptor is self-linked we create
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200618 * each descriptor as self-linked and add it to the end. As
619 * each additional descriptor is added the previous self-linked
Bruno Randolfbeade632010-06-16 19:11:25 +0900620 * entry is "fixed" naturally. This should be safe even
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200621 * if DMA is happening. When processing RX interrupts we
622 * never remove/process the last, self-linked, entry on the
Bruno Randolfbeade632010-06-16 19:11:25 +0900623 * descriptor list. This ensures the hardware always has
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200624 * someplace to write a new frame.
625 */
626 ds = bf->desc;
627 ds->ds_link = bf->daddr; /* link to self */
628 ds->ds_data = bf->skbaddr;
Bruno Randolfa6668192010-06-16 19:12:01 +0900629 ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
Bruno Randolf0452d4a2010-06-16 19:11:35 +0900630 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400631 ATH5K_ERR(ah, "%s: could not setup RX desc\n", __func__);
Bruno Randolfb5eae9f2010-05-19 10:18:16 +0900632 return ret;
Bruno Randolf0452d4a2010-06-16 19:11:35 +0900633 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200634
Pavel Roskine0d687b2011-07-14 20:21:55 -0400635 if (ah->rxlink != NULL)
636 *ah->rxlink = bf->daddr;
637 ah->rxlink = &ds->ds_link;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200638 return 0;
639}
640
Bob Copeland2ac29272010-02-09 13:06:54 -0500641static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
642{
643 struct ieee80211_hdr *hdr;
644 enum ath5k_pkt_type htype;
645 __le16 fc;
646
647 hdr = (struct ieee80211_hdr *)skb->data;
648 fc = hdr->frame_control;
649
650 if (ieee80211_is_beacon(fc))
651 htype = AR5K_PKT_TYPE_BEACON;
652 else if (ieee80211_is_probe_resp(fc))
653 htype = AR5K_PKT_TYPE_PROBE_RESP;
654 else if (ieee80211_is_atim(fc))
655 htype = AR5K_PKT_TYPE_ATIM;
656 else if (ieee80211_is_pspoll(fc))
657 htype = AR5K_PKT_TYPE_PSPOLL;
658 else
659 htype = AR5K_PKT_TYPE_NORMAL;
660
661 return htype;
662}
663
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200664static int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400665ath5k_txbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100666 struct ath5k_txq *txq, int padsize)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200667{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200668 struct ath5k_desc *ds = bf->desc;
669 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +0200670 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200671 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200672 struct ieee80211_rate *rate;
673 unsigned int mrr_rate[3], mrr_tries[3];
674 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -0500675 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -0500676 u16 cts_rate = 0;
677 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -0500678 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200679
680 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +0200681
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200682 /* XXX endianness */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400683 bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100684 DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200685
Pavel Roskine0d687b2011-07-14 20:21:55 -0400686 rate = ieee80211_get_tx_rate(ah->hw, info);
John W. Linvilled8e1ba72010-08-24 15:27:34 -0400687 if (!rate) {
688 ret = -EINVAL;
689 goto err_unmap;
690 }
Bob Copeland8902ff42009-01-22 08:44:20 -0500691
Johannes Berge039fa42008-05-15 12:55:29 +0200692 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200693 flags |= AR5K_TXDESC_NOACK;
694
Bob Copeland8902ff42009-01-22 08:44:20 -0500695 rc_flags = info->control.rates[0].flags;
696 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
697 rate->hw_value_short : rate->hw_value;
698
Bruno Randolf281c56d2008-02-05 18:44:55 +0900699 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200700
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200701 /* FIXME: If we are in g mode and rate is a CCK rate
702 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
703 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -0500704 if (info->control.hw_key) {
705 keyidx = info->control.hw_key->hw_key_idx;
706 pktlen += info->control.hw_key->icv_len;
707 }
Bob Copeland07c1e852009-01-22 08:44:21 -0500708 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
709 flags |= AR5K_TXDESC_RTSENA;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400710 cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
711 duration = le16_to_cpu(ieee80211_rts_duration(ah->hw,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700712 info->control.vif, pktlen, info));
Bob Copeland07c1e852009-01-22 08:44:21 -0500713 }
714 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
715 flags |= AR5K_TXDESC_CTSENA;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400716 cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
717 duration = le16_to_cpu(ieee80211_ctstoself_duration(ah->hw,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700718 info->control.vif, pktlen, info));
Bob Copeland07c1e852009-01-22 08:44:21 -0500719 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200720 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100721 ieee80211_get_hdrlen_from_skb(skb), padsize,
Bob Copeland2ac29272010-02-09 13:06:54 -0500722 get_hw_packet_type(skb),
Pavel Roskine0d687b2011-07-14 20:21:55 -0400723 (ah->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -0500724 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -0400725 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -0500726 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200727 if (ret)
728 goto err_unmap;
729
Nick Kossifidis86f62d92011-11-25 20:40:28 +0200730 /* Set up MRR descriptor */
731 if (ah->ah_capabilities.cap_has_mrr_support) {
732 memset(mrr_rate, 0, sizeof(mrr_rate));
733 memset(mrr_tries, 0, sizeof(mrr_tries));
734 for (i = 0; i < 3; i++) {
735 rate = ieee80211_get_alt_retry_rate(ah->hw, info, i);
736 if (!rate)
737 break;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200738
Nick Kossifidis86f62d92011-11-25 20:40:28 +0200739 mrr_rate[i] = rate->hw_value;
740 mrr_tries[i] = info->control.rates[i + 1].count;
741 }
742
743 ath5k_hw_setup_mrr_tx_desc(ah, ds,
744 mrr_rate[0], mrr_tries[0],
745 mrr_rate[1], mrr_tries[1],
746 mrr_rate[2], mrr_tries[2]);
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200747 }
748
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200749 ds->ds_link = 0;
750 ds->ds_data = bf->skbaddr;
751
752 spin_lock_bh(&txq->lock);
753 list_add_tail(&bf->list, &txq->q);
Bruno Randolf925e0b02010-09-17 11:36:35 +0900754 txq->txq_len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200755 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300756 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200757 else /* no, so only link it */
758 *txq->link = bf->daddr;
759
760 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300761 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +0200762 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200763 spin_unlock_bh(&txq->lock);
764
765 return 0;
766err_unmap:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400767 dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200768 return ret;
769}
770
771/*******************\
772* Descriptors setup *
773\*******************/
774
775static int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400776ath5k_desc_alloc(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200777{
778 struct ath5k_desc *ds;
779 struct ath5k_buf *bf;
780 dma_addr_t da;
781 unsigned int i;
782 int ret;
783
784 /* allocate descriptors */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400785 ah->desc_len = sizeof(struct ath5k_desc) *
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200786 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100787
Pavel Roskine0d687b2011-07-14 20:21:55 -0400788 ah->desc = dma_alloc_coherent(ah->dev, ah->desc_len,
789 &ah->desc_daddr, GFP_KERNEL);
790 if (ah->desc == NULL) {
791 ATH5K_ERR(ah, "can't allocate descriptors\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200792 ret = -ENOMEM;
793 goto err;
794 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400795 ds = ah->desc;
796 da = ah->desc_daddr;
797 ATH5K_DBG(ah, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
798 ds, ah->desc_len, (unsigned long long)ah->desc_daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200799
800 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
801 sizeof(struct ath5k_buf), GFP_KERNEL);
802 if (bf == NULL) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400803 ATH5K_ERR(ah, "can't allocate bufptr\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200804 ret = -ENOMEM;
805 goto err_free;
806 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400807 ah->bufptr = bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200808
Pavel Roskine0d687b2011-07-14 20:21:55 -0400809 INIT_LIST_HEAD(&ah->rxbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200810 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
811 bf->desc = ds;
812 bf->daddr = da;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400813 list_add_tail(&bf->list, &ah->rxbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200814 }
815
Pavel Roskine0d687b2011-07-14 20:21:55 -0400816 INIT_LIST_HEAD(&ah->txbuf);
817 ah->txbuf_len = ATH_TXBUF;
Pavel Roskine4bbf2f2011-07-07 18:14:13 -0400818 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200819 bf->desc = ds;
820 bf->daddr = da;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400821 list_add_tail(&bf->list, &ah->txbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200822 }
823
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700824 /* beacon buffers */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400825 INIT_LIST_HEAD(&ah->bcbuf);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700826 for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
827 bf->desc = ds;
828 bf->daddr = da;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400829 list_add_tail(&bf->list, &ah->bcbuf);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700830 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200831
832 return 0;
833err_free:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400834 dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200835err:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400836 ah->desc = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200837 return ret;
838}
839
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900840void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400841ath5k_txbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900842{
843 BUG_ON(!bf);
844 if (!bf->skb)
845 return;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400846 dma_unmap_single(ah->dev, bf->skbaddr, bf->skb->len,
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900847 DMA_TO_DEVICE);
848 dev_kfree_skb_any(bf->skb);
849 bf->skb = NULL;
850 bf->skbaddr = 0;
851 bf->desc->ds_data = 0;
852}
853
854void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400855ath5k_rxbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900856{
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900857 struct ath_common *common = ath5k_hw_common(ah);
858
859 BUG_ON(!bf);
860 if (!bf->skb)
861 return;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400862 dma_unmap_single(ah->dev, bf->skbaddr, common->rx_bufsize,
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900863 DMA_FROM_DEVICE);
864 dev_kfree_skb_any(bf->skb);
865 bf->skb = NULL;
866 bf->skbaddr = 0;
867 bf->desc->ds_data = 0;
868}
869
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200870static void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400871ath5k_desc_free(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200872{
873 struct ath5k_buf *bf;
874
Pavel Roskine0d687b2011-07-14 20:21:55 -0400875 list_for_each_entry(bf, &ah->txbuf, list)
876 ath5k_txbuf_free_skb(ah, bf);
877 list_for_each_entry(bf, &ah->rxbuf, list)
878 ath5k_rxbuf_free_skb(ah, bf);
879 list_for_each_entry(bf, &ah->bcbuf, list)
880 ath5k_txbuf_free_skb(ah, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200881
882 /* Free memory associated with all descriptors */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400883 dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
884 ah->desc = NULL;
885 ah->desc_daddr = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200886
Pavel Roskine0d687b2011-07-14 20:21:55 -0400887 kfree(ah->bufptr);
888 ah->bufptr = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200889}
890
891
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200892/**************\
893* Queues setup *
894\**************/
895
896static struct ath5k_txq *
Pavel Roskine0d687b2011-07-14 20:21:55 -0400897ath5k_txq_setup(struct ath5k_hw *ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200898 int qtype, int subtype)
899{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200900 struct ath5k_txq *txq;
901 struct ath5k_txq_info qi = {
902 .tqi_subtype = subtype,
Bruno Randolfde8af452010-09-17 11:37:12 +0900903 /* XXX: default values not correct for B and XR channels,
904 * but who cares? */
905 .tqi_aifs = AR5K_TUNE_AIFS,
906 .tqi_cw_min = AR5K_TUNE_CWMIN,
907 .tqi_cw_max = AR5K_TUNE_CWMAX
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200908 };
909 int qnum;
910
911 /*
912 * Enable interrupts only for EOL and DESC conditions.
913 * We mark tx descriptors to receive a DESC interrupt
Bob Copelanda180a132010-08-15 13:03:12 -0400914 * when a tx queue gets deep; otherwise we wait for the
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200915 * EOL to reap descriptors. Note that this is done to
916 * reduce interrupt load and this only defers reaping
917 * descriptors, never transmitting frames. Aside from
918 * reducing interrupts this also permits more concurrency.
919 * The only potential downside is if the tx queue backs
920 * up in which case the top half of the kernel may backup
921 * due to a lack of tx descriptors.
922 */
923 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
924 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
925 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
926 if (qnum < 0) {
927 /*
928 * NB: don't print a message, this happens
929 * normally on parts with too few tx queues
930 */
931 return ERR_PTR(qnum);
932 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400933 txq = &ah->txqs[qnum];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200934 if (!txq->setup) {
935 txq->qnum = qnum;
936 txq->link = NULL;
937 INIT_LIST_HEAD(&txq->q);
938 spin_lock_init(&txq->lock);
939 txq->setup = true;
Bruno Randolf925e0b02010-09-17 11:36:35 +0900940 txq->txq_len = 0;
John W. Linville81266ba2011-03-07 16:32:59 -0500941 txq->txq_max = ATH5K_TXQ_LEN_MAX;
Bruno Randolf4edd7612010-09-17 11:36:56 +0900942 txq->txq_poll_mark = false;
Bruno Randolf923e5b32010-09-17 11:37:02 +0900943 txq->txq_stuck = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200944 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400945 return &ah->txqs[qnum];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200946}
947
948static int
949ath5k_beaconq_setup(struct ath5k_hw *ah)
950{
951 struct ath5k_txq_info qi = {
Bruno Randolfde8af452010-09-17 11:37:12 +0900952 /* XXX: default values not correct for B and XR channels,
953 * but who cares? */
954 .tqi_aifs = AR5K_TUNE_AIFS,
955 .tqi_cw_min = AR5K_TUNE_CWMIN,
956 .tqi_cw_max = AR5K_TUNE_CWMAX,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200957 /* NB: for dynamic turbo, don't enable any other interrupts */
958 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
959 };
960
961 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
962}
963
964static int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400965ath5k_beaconq_config(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200966{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200967 struct ath5k_txq_info qi;
968 int ret;
969
Pavel Roskine0d687b2011-07-14 20:21:55 -0400970 ret = ath5k_hw_get_tx_queueprops(ah, ah->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200971 if (ret)
Bob Copelanda951ae22010-01-20 23:51:04 -0500972 goto err;
973
Pavel Roskine0d687b2011-07-14 20:21:55 -0400974 if (ah->opmode == NL80211_IFTYPE_AP ||
975 ah->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200976 /*
977 * Always burst out beacon and CAB traffic
978 * (aifs = cwmin = cwmax = 0)
979 */
980 qi.tqi_aifs = 0;
981 qi.tqi_cw_min = 0;
982 qi.tqi_cw_max = 0;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400983 } else if (ah->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +0900984 /*
985 * Adhoc mode; backoff between 0 and (2 * cw_min).
986 */
987 qi.tqi_aifs = 0;
988 qi.tqi_cw_min = 0;
Bruno Randolfde8af452010-09-17 11:37:12 +0900989 qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200990 }
991
Pavel Roskine0d687b2011-07-14 20:21:55 -0400992 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf6d91e1d2008-01-19 18:18:41 +0900993 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
994 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
995
Pavel Roskine0d687b2011-07-14 20:21:55 -0400996 ret = ath5k_hw_set_tx_queueprops(ah, ah->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200997 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400998 ATH5K_ERR(ah, "%s: unable to update parameters for beacon "
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200999 "hardware queue!\n", __func__);
Bob Copelanda951ae22010-01-20 23:51:04 -05001000 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001001 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001002 ret = ath5k_hw_reset_tx_queue(ah, ah->bhalq); /* push to h/w */
Bob Copelanda951ae22010-01-20 23:51:04 -05001003 if (ret)
1004 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001005
Bob Copelanda951ae22010-01-20 23:51:04 -05001006 /* reconfigure cabq with ready time to 80% of beacon_interval */
1007 ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1008 if (ret)
1009 goto err;
1010
Pavel Roskine0d687b2011-07-14 20:21:55 -04001011 qi.tqi_ready_time = (ah->bintval * 80) / 100;
Bob Copelanda951ae22010-01-20 23:51:04 -05001012 ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1013 if (ret)
1014 goto err;
1015
1016 ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
1017err:
1018 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001019}
1020
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001021/**
1022 * ath5k_drain_tx_buffs - Empty tx buffers
1023 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04001024 * @ah The &struct ath5k_hw
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001025 *
1026 * Empty tx buffers from all queues in preparation
1027 * of a reset or during shutdown.
1028 *
1029 * NB: this assumes output has been stopped and
1030 * we do not need to block ath5k_tx_tasklet
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001031 */
1032static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001033ath5k_drain_tx_buffs(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001034{
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001035 struct ath5k_txq *txq;
1036 struct ath5k_buf *bf, *bf0;
1037 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001038
Pavel Roskine0d687b2011-07-14 20:21:55 -04001039 for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
1040 if (ah->txqs[i].setup) {
1041 txq = &ah->txqs[i];
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001042 spin_lock_bh(&txq->lock);
1043 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001044 ath5k_debug_printtxbuf(ah, bf);
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001045
Pavel Roskine0d687b2011-07-14 20:21:55 -04001046 ath5k_txbuf_free_skb(ah, bf);
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001047
Pavel Roskine0d687b2011-07-14 20:21:55 -04001048 spin_lock_bh(&ah->txbuflock);
1049 list_move_tail(&bf->list, &ah->txbuf);
1050 ah->txbuf_len++;
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001051 txq->txq_len--;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001052 spin_unlock_bh(&ah->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001053 }
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001054 txq->link = NULL;
1055 txq->txq_poll_mark = false;
1056 spin_unlock_bh(&txq->lock);
1057 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001058 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001059}
1060
1061static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001062ath5k_txq_release(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001063{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001064 struct ath5k_txq *txq = ah->txqs;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001065 unsigned int i;
1066
Pavel Roskine0d687b2011-07-14 20:21:55 -04001067 for (i = 0; i < ARRAY_SIZE(ah->txqs); i++, txq++)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001068 if (txq->setup) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001069 ath5k_hw_release_tx_queue(ah, txq->qnum);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001070 txq->setup = false;
1071 }
1072}
1073
1074
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001075/*************\
1076* RX Handling *
1077\*************/
1078
1079/*
1080 * Enable the receive h/w following a reset.
1081 */
1082static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04001083ath5k_rx_start(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001084{
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001085 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001086 struct ath5k_buf *bf;
1087 int ret;
1088
Nick Kossifidisb6127982010-08-15 13:03:11 -04001089 common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001090
Pavel Roskine0d687b2011-07-14 20:21:55 -04001091 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001092 common->cachelsz, common->rx_bufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001093
Pavel Roskine0d687b2011-07-14 20:21:55 -04001094 spin_lock_bh(&ah->rxbuflock);
1095 ah->rxlink = NULL;
1096 list_for_each_entry(bf, &ah->rxbuf, list) {
1097 ret = ath5k_rxbuf_setup(ah, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001098 if (ret != 0) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001099 spin_unlock_bh(&ah->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001100 goto err;
1101 }
1102 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001103 bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001104 ath5k_hw_set_rxdp(ah, bf->daddr);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001105 spin_unlock_bh(&ah->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001106
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001107 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001108 ath5k_update_bssid_mask_and_opmode(ah, NULL); /* set filters, etc. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001109 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1110
1111 return 0;
1112err:
1113 return ret;
1114}
1115
1116/*
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001117 * Disable the receive logic on PCU (DRU)
1118 * In preparation for a shutdown.
1119 *
1120 * Note: Doesn't stop rx DMA, ath5k_hw_dma_stop
1121 * does.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001122 */
1123static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001124ath5k_rx_stop(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001125{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001126
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001127 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001128 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001129
Pavel Roskine0d687b2011-07-14 20:21:55 -04001130 ath5k_debug_printrxbuffs(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001131}
1132
1133static unsigned int
Pavel Roskine0d687b2011-07-14 20:21:55 -04001134ath5k_rx_decrypted(struct ath5k_hw *ah, struct sk_buff *skb,
Bruno Randolf8a89f062010-06-16 19:11:51 +09001135 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001136{
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001137 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001138 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001139 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001140
Bruno Randolfb47f4072008-03-05 18:35:45 +09001141 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1142 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001143 return RX_FLAG_DECRYPTED;
1144
1145 /* Apparently when a default key is used to decrypt the packet
1146 the hw does not set the index used to decrypt. In such cases
1147 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001148 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001149 if (ieee80211_has_protected(hdr->frame_control) &&
1150 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1151 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001152 keyix = skb->data[hlen + 3] >> 6;
1153
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001154 if (test_bit(keyix, common->keymap))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001155 return RX_FLAG_DECRYPTED;
1156 }
1157
1158 return 0;
1159}
1160
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001161
1162static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001163ath5k_check_ibss_tsf(struct ath5k_hw *ah, struct sk_buff *skb,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001164 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001165{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001166 struct ath_common *common = ath5k_hw_common(ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001167 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001168 u32 hw_tu;
1169 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1170
Harvey Harrison24b56e72008-06-14 23:33:38 -07001171 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001172 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Joe Perches2e42e472012-05-09 17:17:46 +00001173 ether_addr_equal(mgmt->bssid, common->curbssid)) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001174 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001175 * Received an IBSS beacon with the same BSSID. Hardware *must*
1176 * have updated the local TSF. We have to work around various
1177 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001178 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001179 tsf = ath5k_hw_get_tsf64(ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001180 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1181 hw_tu = TSF_TO_TU(tsf);
1182
Pavel Roskine0d687b2011-07-14 20:21:55 -04001183 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001184 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001185 (unsigned long long)bc_tstamp,
1186 (unsigned long long)rxs->mactime,
1187 (unsigned long long)(rxs->mactime - bc_tstamp),
1188 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001189
1190 /*
1191 * Sometimes the HW will give us a wrong tstamp in the rx
1192 * status, causing the timestamp extension to go wrong.
1193 * (This seems to happen especially with beacon frames bigger
1194 * than 78 byte (incl. FCS))
1195 * But we know that the receive timestamp must be later than the
1196 * timestamp of the beacon since HW must have synced to that.
1197 *
1198 * NOTE: here we assume mactime to be after the frame was
1199 * received, not like mac80211 which defines it at the start.
1200 */
1201 if (bc_tstamp > rxs->mactime) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001202 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001203 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001204 (unsigned long long)rxs->mactime,
1205 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001206 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001207 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001208
1209 /*
1210 * Local TSF might have moved higher than our beacon timers,
1211 * in that case we have to update them to continue sending
1212 * beacons. This also takes care of synchronizing beacon sending
1213 * times with other stations.
1214 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001215 if (hw_tu >= ah->nexttbtt)
1216 ath5k_beacon_update_timers(ah, bc_tstamp);
Bruno Randolf7f896122010-09-27 12:22:21 +09001217
1218 /* Check if the beacon timers are still correct, because a TSF
1219 * update might have created a window between them - for a
1220 * longer description see the comment of this function: */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001221 if (!ath5k_hw_check_beacon_timers(ah, ah->bintval)) {
1222 ath5k_beacon_update_timers(ah, bc_tstamp);
1223 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf7f896122010-09-27 12:22:21 +09001224 "fixed beacon timers after beacon receive\n");
1225 }
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001226 }
1227}
1228
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001229static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001230ath5k_update_beacon_rssi(struct ath5k_hw *ah, struct sk_buff *skb, int rssi)
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001231{
1232 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001233 struct ath_common *common = ath5k_hw_common(ah);
1234
1235 /* only beacons from our BSSID */
1236 if (!ieee80211_is_beacon(mgmt->frame_control) ||
Joe Perches2e42e472012-05-09 17:17:46 +00001237 !ether_addr_equal(mgmt->bssid, common->curbssid))
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001238 return;
1239
Bruno Randolfeef39be2010-11-16 10:58:43 +09001240 ewma_add(&ah->ah_beacon_rssi_avg, rssi);
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001241
1242 /* in IBSS mode we should keep RSSI statistics per neighbour */
1243 /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
1244}
1245
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001246/*
Bob Copelanda180a132010-08-15 13:03:12 -04001247 * Compute padding position. skb must contain an IEEE 802.11 frame
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001248 */
1249static int ath5k_common_padpos(struct sk_buff *skb)
1250{
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001251 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001252 __le16 frame_control = hdr->frame_control;
1253 int padpos = 24;
1254
Pavel Roskind2c7f772011-07-07 18:14:07 -04001255 if (ieee80211_has_a4(frame_control))
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001256 padpos += ETH_ALEN;
Pavel Roskind2c7f772011-07-07 18:14:07 -04001257
1258 if (ieee80211_is_data_qos(frame_control))
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001259 padpos += IEEE80211_QOS_CTL_LEN;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001260
1261 return padpos;
1262}
1263
1264/*
Bob Copelanda180a132010-08-15 13:03:12 -04001265 * This function expects an 802.11 frame and returns the number of
1266 * bytes added, or -1 if we don't have enough header room.
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001267 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001268static int ath5k_add_padding(struct sk_buff *skb)
1269{
1270 int padpos = ath5k_common_padpos(skb);
1271 int padsize = padpos & 3;
1272
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001273 if (padsize && skb->len > padpos) {
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001274
1275 if (skb_headroom(skb) < padsize)
1276 return -1;
1277
1278 skb_push(skb, padsize);
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001279 memmove(skb->data, skb->data + padsize, padpos);
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001280 return padsize;
1281 }
1282
1283 return 0;
1284}
1285
1286/*
Bob Copelanda180a132010-08-15 13:03:12 -04001287 * The MAC header is padded to have 32-bit boundary if the
1288 * packet payload is non-zero. The general calculation for
1289 * padsize would take into account odd header lengths:
1290 * padsize = 4 - (hdrlen & 3); however, since only
1291 * even-length headers are used, padding can only be 0 or 2
1292 * bytes and we can optimize this a bit. We must not try to
1293 * remove padding from short control frames that do not have a
1294 * payload.
1295 *
1296 * This function expects an 802.11 frame and returns the number of
1297 * bytes removed.
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001298 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001299static int ath5k_remove_padding(struct sk_buff *skb)
1300{
1301 int padpos = ath5k_common_padpos(skb);
1302 int padsize = padpos & 3;
1303
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001304 if (padsize && skb->len >= padpos + padsize) {
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001305 memmove(skb->data + padsize, skb->data, padpos);
1306 skb_pull(skb, padsize);
1307 return padsize;
1308 }
1309
1310 return 0;
1311}
1312
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001313static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001314ath5k_receive_frame(struct ath5k_hw *ah, struct sk_buff *skb,
Bruno Randolf8a89f062010-06-16 19:11:51 +09001315 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001316{
Bob Copeland1c5256b2009-08-24 23:00:32 -04001317 struct ieee80211_rx_status *rxs;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001318
Bruno Randolf8a89f062010-06-16 19:11:51 +09001319 ath5k_remove_padding(skb);
1320
1321 rxs = IEEE80211_SKB_RXCB(skb);
1322
1323 rxs->flag = 0;
1324 if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
1325 rxs->flag |= RX_FLAG_MMIC_ERROR;
1326
1327 /*
1328 * always extend the mac timestamp, since this information is
1329 * also needed for proper IBSS merging.
1330 *
1331 * XXX: it might be too late to do it here, since rs_tstamp is
1332 * 15bit only. that means TSF extension has to be done within
1333 * 32768usec (about 32ms). it might be necessary to move this to
1334 * the interrupt handler, like it is done in madwifi.
1335 *
1336 * Unfortunately we don't know when the hardware takes the rx
1337 * timestamp (beginning of phy frame, data frame, end of rx?).
1338 * The only thing we know is that it is hardware specific...
1339 * On AR5213 it seems the rx timestamp is at the end of the
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04001340 * frame, but I'm not sure.
Bruno Randolf8a89f062010-06-16 19:11:51 +09001341 *
1342 * NOTE: mac80211 defines mactime at the beginning of the first
1343 * data symbol. Since we don't have any time references it's
1344 * impossible to comply to that. This affects IBSS merge only
1345 * right now, so it's not too bad...
1346 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001347 rxs->mactime = ath5k_extend_tsf(ah, rs->rs_tstamp);
Johannes Berg6ebacbb2011-02-23 15:06:08 +01001348 rxs->flag |= RX_FLAG_MACTIME_MPDU;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001349
Pavel Roskine0d687b2011-07-14 20:21:55 -04001350 rxs->freq = ah->curchan->center_freq;
1351 rxs->band = ah->curchan->band;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001352
Pavel Roskine0d687b2011-07-14 20:21:55 -04001353 rxs->signal = ah->ah_noise_floor + rs->rs_rssi;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001354
1355 rxs->antenna = rs->rs_antenna;
1356
1357 if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001358 ah->stats.antenna_rx[rs->rs_antenna]++;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001359 else
Pavel Roskine0d687b2011-07-14 20:21:55 -04001360 ah->stats.antenna_rx[0]++; /* invalid */
Bruno Randolf8a89f062010-06-16 19:11:51 +09001361
Pavel Roskine0d687b2011-07-14 20:21:55 -04001362 rxs->rate_idx = ath5k_hw_to_driver_rix(ah, rs->rs_rate);
1363 rxs->flag |= ath5k_rx_decrypted(ah, skb, rs);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001364
1365 if (rxs->rate_idx >= 0 && rs->rs_rate ==
Pavel Roskine0d687b2011-07-14 20:21:55 -04001366 ah->sbands[ah->curchan->band].bitrates[rxs->rate_idx].hw_value_short)
Bruno Randolf8a89f062010-06-16 19:11:51 +09001367 rxs->flag |= RX_FLAG_SHORTPRE;
1368
Pavel Roskine0d687b2011-07-14 20:21:55 -04001369 trace_ath5k_rx(ah, skb);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001370
Pavel Roskine0d687b2011-07-14 20:21:55 -04001371 ath5k_update_beacon_rssi(ah, skb, rs->rs_rssi);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001372
1373 /* check beacons in IBSS mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001374 if (ah->opmode == NL80211_IFTYPE_ADHOC)
1375 ath5k_check_ibss_tsf(ah, skb, rxs);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001376
Pavel Roskine0d687b2011-07-14 20:21:55 -04001377 ieee80211_rx(ah->hw, skb);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001378}
1379
Bruno Randolf02a78b42010-06-16 19:11:56 +09001380/** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
1381 *
1382 * Check if we want to further process this frame or not. Also update
1383 * statistics. Return true if we want this frame, false if not.
1384 */
1385static bool
Pavel Roskine0d687b2011-07-14 20:21:55 -04001386ath5k_receive_frame_ok(struct ath5k_hw *ah, struct ath5k_rx_status *rs)
Bruno Randolf02a78b42010-06-16 19:11:56 +09001387{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001388 ah->stats.rx_all_count++;
1389 ah->stats.rx_bytes_count += rs->rs_datalen;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001390
1391 if (unlikely(rs->rs_status)) {
1392 if (rs->rs_status & AR5K_RXERR_CRC)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001393 ah->stats.rxerr_crc++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001394 if (rs->rs_status & AR5K_RXERR_FIFO)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001395 ah->stats.rxerr_fifo++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001396 if (rs->rs_status & AR5K_RXERR_PHY) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001397 ah->stats.rxerr_phy++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001398 if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001399 ah->stats.rxerr_phy_code[rs->rs_phyerr]++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001400 return false;
1401 }
1402 if (rs->rs_status & AR5K_RXERR_DECRYPT) {
1403 /*
1404 * Decrypt error. If the error occurred
1405 * because there was no hardware key, then
1406 * let the frame through so the upper layers
1407 * can process it. This is necessary for 5210
1408 * parts which have no way to setup a ``clear''
1409 * key cache entry.
1410 *
1411 * XXX do key cache faulting
1412 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001413 ah->stats.rxerr_decrypt++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001414 if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
1415 !(rs->rs_status & AR5K_RXERR_CRC))
1416 return true;
1417 }
1418 if (rs->rs_status & AR5K_RXERR_MIC) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001419 ah->stats.rxerr_mic++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001420 return true;
1421 }
1422
Bob Copeland23538c22010-08-15 13:03:13 -04001423 /* reject any frames with non-crypto errors */
1424 if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
Bruno Randolf02a78b42010-06-16 19:11:56 +09001425 return false;
1426 }
1427
1428 if (unlikely(rs->rs_more)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001429 ah->stats.rxerr_jumbo++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001430 return false;
1431 }
1432 return true;
1433}
1434
Bruno Randolf8a89f062010-06-16 19:11:51 +09001435static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001436ath5k_set_current_imask(struct ath5k_hw *ah)
Felix Fietkauc266c712011-04-10 18:32:19 +02001437{
Pavel Roskin4fc54012011-07-07 18:14:25 -04001438 enum ath5k_int imask;
Felix Fietkauc266c712011-04-10 18:32:19 +02001439 unsigned long flags;
1440
Pavel Roskine0d687b2011-07-14 20:21:55 -04001441 spin_lock_irqsave(&ah->irqlock, flags);
1442 imask = ah->imask;
1443 if (ah->rx_pending)
Felix Fietkauc266c712011-04-10 18:32:19 +02001444 imask &= ~AR5K_INT_RX_ALL;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001445 if (ah->tx_pending)
Felix Fietkauc266c712011-04-10 18:32:19 +02001446 imask &= ~AR5K_INT_TX_ALL;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001447 ath5k_hw_set_imr(ah, imask);
1448 spin_unlock_irqrestore(&ah->irqlock, flags);
Felix Fietkauc266c712011-04-10 18:32:19 +02001449}
1450
1451static void
Bruno Randolf8a89f062010-06-16 19:11:51 +09001452ath5k_tasklet_rx(unsigned long data)
1453{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001454 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001455 struct sk_buff *skb, *next_skb;
1456 dma_addr_t next_skb_addr;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001457 struct ath5k_hw *ah = (void *)data;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001458 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandc57ca812009-04-15 07:57:35 -04001459 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001460 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001461 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001462
Pavel Roskine0d687b2011-07-14 20:21:55 -04001463 spin_lock(&ah->rxbuflock);
1464 if (list_empty(&ah->rxbuf)) {
1465 ATH5K_WARN(ah, "empty rx buf pool\n");
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001466 goto unlock;
1467 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001468 do {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001469 bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001470 BUG_ON(bf->skb == NULL);
1471 skb = bf->skb;
1472 ds = bf->desc;
1473
Bob Copelandc57ca812009-04-15 07:57:35 -04001474 /* bail if HW is still using self-linked descriptor */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001475 if (ath5k_hw_get_rxdp(ah) == bf->daddr)
Bob Copelandc57ca812009-04-15 07:57:35 -04001476 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001477
Pavel Roskine0d687b2011-07-14 20:21:55 -04001478 ret = ah->ah_proc_rx_desc(ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001479 if (unlikely(ret == -EINPROGRESS))
1480 break;
1481 else if (unlikely(ret)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001482 ATH5K_ERR(ah, "error in processing rx descriptor\n");
1483 ah->stats.rxerr_proc++;
Bruno Randolfb16062f2010-06-16 19:11:46 +09001484 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001485 }
1486
Pavel Roskine0d687b2011-07-14 20:21:55 -04001487 if (ath5k_receive_frame_ok(ah, &rs)) {
1488 next_skb = ath5k_rx_skb_alloc(ah, &next_skb_addr);
Bruno Randolf76443952010-03-09 16:56:00 +09001489
Bruno Randolf02a78b42010-06-16 19:11:56 +09001490 /*
1491 * If we can't replace bf->skb with a new skb under
1492 * memory pressure, just skip this packet
1493 */
1494 if (!next_skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001495 goto next;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001496
Pavel Roskine0d687b2011-07-14 20:21:55 -04001497 dma_unmap_single(ah->dev, bf->skbaddr,
Bruno Randolf02a78b42010-06-16 19:11:56 +09001498 common->rx_bufsize,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001499 DMA_FROM_DEVICE);
Bruno Randolf02a78b42010-06-16 19:11:56 +09001500
1501 skb_put(skb, rs.rs_datalen);
1502
Pavel Roskine0d687b2011-07-14 20:21:55 -04001503 ath5k_receive_frame(ah, skb, &rs);
Bruno Randolf02a78b42010-06-16 19:11:56 +09001504
1505 bf->skb = next_skb;
1506 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001507 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001508next:
Pavel Roskine0d687b2011-07-14 20:21:55 -04001509 list_move_tail(&bf->list, &ah->rxbuf);
1510 } while (ath5k_rxbuf_setup(ah, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001511unlock:
Pavel Roskine0d687b2011-07-14 20:21:55 -04001512 spin_unlock(&ah->rxbuflock);
1513 ah->rx_pending = false;
1514 ath5k_set_current_imask(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001515}
1516
1517
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001518/*************\
1519* TX Handling *
1520\*************/
1521
Johannes Berg7bb45682011-02-24 14:42:06 +01001522void
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001523ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
1524 struct ath5k_txq *txq)
Bob Copeland8a63fac2010-09-17 12:45:07 +09001525{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001526 struct ath5k_hw *ah = hw->priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001527 struct ath5k_buf *bf;
1528 unsigned long flags;
1529 int padsize;
1530
Pavel Roskine0d687b2011-07-14 20:21:55 -04001531 trace_ath5k_tx(ah, skb, txq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001532
1533 /*
1534 * The hardware expects the header padded to 4 byte boundaries.
1535 * If this is not the case, we add the padding after the header.
1536 */
1537 padsize = ath5k_add_padding(skb);
1538 if (padsize < 0) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001539 ATH5K_ERR(ah, "tx hdrlen not %%4: not enough"
Bob Copeland8a63fac2010-09-17 12:45:07 +09001540 " headroom to pad");
1541 goto drop_packet;
1542 }
1543
Felix Fietkau4e868792011-07-12 09:02:05 +08001544 if (txq->txq_len >= txq->txq_max &&
1545 txq->qnum <= AR5K_TX_QUEUE_ID_DATA_MAX)
Bruno Randolf925e0b02010-09-17 11:36:35 +09001546 ieee80211_stop_queue(hw, txq->qnum);
1547
Pavel Roskine0d687b2011-07-14 20:21:55 -04001548 spin_lock_irqsave(&ah->txbuflock, flags);
1549 if (list_empty(&ah->txbuf)) {
1550 ATH5K_ERR(ah, "no further txbuf available, dropping packet\n");
1551 spin_unlock_irqrestore(&ah->txbuflock, flags);
Bruno Randolf651d9372010-09-17 11:36:46 +09001552 ieee80211_stop_queues(hw);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001553 goto drop_packet;
1554 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001555 bf = list_first_entry(&ah->txbuf, struct ath5k_buf, list);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001556 list_del(&bf->list);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001557 ah->txbuf_len--;
1558 if (list_empty(&ah->txbuf))
Bob Copeland8a63fac2010-09-17 12:45:07 +09001559 ieee80211_stop_queues(hw);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001560 spin_unlock_irqrestore(&ah->txbuflock, flags);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001561
1562 bf->skb = skb;
1563
Pavel Roskine0d687b2011-07-14 20:21:55 -04001564 if (ath5k_txbuf_setup(ah, bf, txq, padsize)) {
Bob Copeland8a63fac2010-09-17 12:45:07 +09001565 bf->skb = NULL;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001566 spin_lock_irqsave(&ah->txbuflock, flags);
1567 list_add_tail(&bf->list, &ah->txbuf);
1568 ah->txbuf_len++;
1569 spin_unlock_irqrestore(&ah->txbuflock, flags);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001570 goto drop_packet;
1571 }
Johannes Berg7bb45682011-02-24 14:42:06 +01001572 return;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001573
1574drop_packet:
1575 dev_kfree_skb_any(skb);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001576}
1577
Bruno Randolf14404012010-09-17 11:36:51 +09001578static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001579ath5k_tx_frame_completed(struct ath5k_hw *ah, struct sk_buff *skb,
Bob Copeland0e472252011-01-24 23:32:55 -05001580 struct ath5k_txq *txq, struct ath5k_tx_status *ts)
Bruno Randolf14404012010-09-17 11:36:51 +09001581{
1582 struct ieee80211_tx_info *info;
Felix Fietkaued895082011-04-10 18:32:17 +02001583 u8 tries[3];
Bruno Randolf14404012010-09-17 11:36:51 +09001584 int i;
1585
Pavel Roskine0d687b2011-07-14 20:21:55 -04001586 ah->stats.tx_all_count++;
1587 ah->stats.tx_bytes_count += skb->len;
Bruno Randolf14404012010-09-17 11:36:51 +09001588 info = IEEE80211_SKB_CB(skb);
1589
Felix Fietkaued895082011-04-10 18:32:17 +02001590 tries[0] = info->status.rates[0].count;
1591 tries[1] = info->status.rates[1].count;
1592 tries[2] = info->status.rates[2].count;
1593
Bruno Randolf14404012010-09-17 11:36:51 +09001594 ieee80211_tx_info_clear_status(info);
Felix Fietkaued895082011-04-10 18:32:17 +02001595
1596 for (i = 0; i < ts->ts_final_idx; i++) {
Bruno Randolf14404012010-09-17 11:36:51 +09001597 struct ieee80211_tx_rate *r =
1598 &info->status.rates[i];
1599
Felix Fietkaued895082011-04-10 18:32:17 +02001600 r->count = tries[i];
Bruno Randolf14404012010-09-17 11:36:51 +09001601 }
1602
Felix Fietkaued895082011-04-10 18:32:17 +02001603 info->status.rates[ts->ts_final_idx].count = ts->ts_final_retry;
Felix Fietkau6d7b97b2011-04-09 21:37:14 +02001604 info->status.rates[ts->ts_final_idx + 1].idx = -1;
Bruno Randolf14404012010-09-17 11:36:51 +09001605
1606 if (unlikely(ts->ts_status)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001607 ah->stats.ack_fail++;
Bruno Randolf14404012010-09-17 11:36:51 +09001608 if (ts->ts_status & AR5K_TXERR_FILT) {
1609 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001610 ah->stats.txerr_filt++;
Bruno Randolf14404012010-09-17 11:36:51 +09001611 }
1612 if (ts->ts_status & AR5K_TXERR_XRETRY)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001613 ah->stats.txerr_retry++;
Bruno Randolf14404012010-09-17 11:36:51 +09001614 if (ts->ts_status & AR5K_TXERR_FIFO)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001615 ah->stats.txerr_fifo++;
Bruno Randolf14404012010-09-17 11:36:51 +09001616 } else {
1617 info->flags |= IEEE80211_TX_STAT_ACK;
1618 info->status.ack_signal = ts->ts_rssi;
Felix Fietkau6d7b97b2011-04-09 21:37:14 +02001619
1620 /* count the successful attempt as well */
1621 info->status.rates[ts->ts_final_idx].count++;
Bruno Randolf14404012010-09-17 11:36:51 +09001622 }
1623
1624 /*
1625 * Remove MAC header padding before giving the frame
1626 * back to mac80211.
1627 */
1628 ath5k_remove_padding(skb);
1629
1630 if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001631 ah->stats.antenna_tx[ts->ts_antenna]++;
Bruno Randolf14404012010-09-17 11:36:51 +09001632 else
Pavel Roskine0d687b2011-07-14 20:21:55 -04001633 ah->stats.antenna_tx[0]++; /* invalid */
Bruno Randolf14404012010-09-17 11:36:51 +09001634
Pavel Roskine0d687b2011-07-14 20:21:55 -04001635 trace_ath5k_tx_complete(ah, skb, txq, ts);
1636 ieee80211_tx_status(ah->hw, skb);
Bruno Randolf14404012010-09-17 11:36:51 +09001637}
Bob Copeland8a63fac2010-09-17 12:45:07 +09001638
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001639static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001640ath5k_tx_processq(struct ath5k_hw *ah, struct ath5k_txq *txq)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001641{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001642 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001643 struct ath5k_buf *bf, *bf0;
1644 struct ath5k_desc *ds;
1645 struct sk_buff *skb;
Bruno Randolf14404012010-09-17 11:36:51 +09001646 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001647
1648 spin_lock(&txq->lock);
1649 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolf23413292010-09-17 11:37:07 +09001650
1651 txq->txq_poll_mark = false;
1652
1653 /* skb might already have been processed last time. */
1654 if (bf->skb != NULL) {
1655 ds = bf->desc;
1656
Pavel Roskine0d687b2011-07-14 20:21:55 -04001657 ret = ah->ah_proc_tx_desc(ah, ds, &ts);
Bruno Randolf23413292010-09-17 11:37:07 +09001658 if (unlikely(ret == -EINPROGRESS))
1659 break;
1660 else if (unlikely(ret)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001661 ATH5K_ERR(ah,
Bruno Randolf23413292010-09-17 11:37:07 +09001662 "error %d while processing "
1663 "queue %u\n", ret, txq->qnum);
1664 break;
1665 }
1666
1667 skb = bf->skb;
1668 bf->skb = NULL;
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001669
Pavel Roskine0d687b2011-07-14 20:21:55 -04001670 dma_unmap_single(ah->dev, bf->skbaddr, skb->len,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001671 DMA_TO_DEVICE);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001672 ath5k_tx_frame_completed(ah, skb, txq, &ts);
Bruno Randolf23413292010-09-17 11:37:07 +09001673 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001674
Bob Copelanda05988b2010-04-07 23:55:58 -04001675 /*
1676 * It's possible that the hardware can say the buffer is
1677 * completed when it hasn't yet loaded the ds_link from
Bruno Randolf23413292010-09-17 11:37:07 +09001678 * host memory and moved on.
1679 * Always keep the last descriptor to avoid HW races...
Bob Copelanda05988b2010-04-07 23:55:58 -04001680 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001681 if (ath5k_hw_get_txdp(ah, txq->qnum) != bf->daddr) {
1682 spin_lock(&ah->txbuflock);
1683 list_move_tail(&bf->list, &ah->txbuf);
1684 ah->txbuf_len++;
Bruno Randolf23413292010-09-17 11:37:07 +09001685 txq->txq_len--;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001686 spin_unlock(&ah->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001687 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001688 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001689 spin_unlock(&txq->lock);
Bruno Randolf4198a8d2010-10-05 13:27:17 +09001690 if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001691 ieee80211_wake_queue(ah->hw, txq->qnum);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001692}
1693
1694static void
1695ath5k_tasklet_tx(unsigned long data)
1696{
Bob Copeland8784d2e2009-07-29 17:32:28 -04001697 int i;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001698 struct ath5k_hw *ah = (void *)data;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001699
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001700 for (i = 0; i < AR5K_NUM_TX_QUEUES; i++)
Nick Kossifidis7ff7c822011-11-25 20:40:20 +02001701 if (ah->txqs[i].setup && (ah->ah_txq_isr_txok_all & BIT(i)))
Pavel Roskine0d687b2011-07-14 20:21:55 -04001702 ath5k_tx_processq(ah, &ah->txqs[i]);
Felix Fietkauc266c712011-04-10 18:32:19 +02001703
Pavel Roskine0d687b2011-07-14 20:21:55 -04001704 ah->tx_pending = false;
1705 ath5k_set_current_imask(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001706}
1707
1708
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001709/*****************\
1710* Beacon handling *
1711\*****************/
1712
1713/*
1714 * Setup the beacon frame for transmit.
1715 */
1716static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04001717ath5k_beacon_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001718{
1719 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001720 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001721 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001722 int ret = 0;
1723 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001724 u32 flags;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001725 const int padsize = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001726
Pavel Roskine0d687b2011-07-14 20:21:55 -04001727 bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001728 DMA_TO_DEVICE);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001729 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001730 "skbaddr %llx\n", skb, skb->data, skb->len,
1731 (unsigned long long)bf->skbaddr);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001732
Pavel Roskine0d687b2011-07-14 20:21:55 -04001733 if (dma_mapping_error(ah->dev, bf->skbaddr)) {
1734 ATH5K_ERR(ah, "beacon DMA mapping failed\n");
Bob Copelandbdc71bc2011-08-07 19:36:07 -04001735 dev_kfree_skb_any(skb);
1736 bf->skb = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001737 return -EIO;
1738 }
1739
1740 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001741 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001742
1743 flags = AR5K_TXDESC_NOACK;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001744 if (ah->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001745 ds->ds_link = bf->daddr; /* self-linked */
1746 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001747 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001748 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001749
1750 /*
1751 * If we use multiple antennas on AP and use
1752 * the Sectored AP scenario, switch antenna every
1753 * 4 beacons to make sure everybody hears our AP.
1754 * When a client tries to associate, hw will keep
1755 * track of the tx antenna to be used for this client
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04001756 * automatically, based on ACKed packets.
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001757 *
1758 * Note: AP still listens and transmits RTS on the
1759 * default antenna which is supposed to be an omni.
1760 *
1761 * Note2: On sectored scenarios it's possible to have
Bob Copelanda180a132010-08-15 13:03:12 -04001762 * multiple antennas (1 omni -- the default -- and 14
1763 * sectors), so if we choose to actually support this
1764 * mode, we need to allow the user to set how many antennas
1765 * we have and tweak the code below to send beacons
1766 * on all of them.
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001767 */
1768 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001769 antenna = ah->bsent & 4 ? 2 : 1;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001770
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001771
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001772 /* FIXME: If we are in g mode and rate is a CCK rate
1773 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1774 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001775 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09001776 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001777 ieee80211_get_hdrlen_from_skb(skb), padsize,
Pavel Roskine0d687b2011-07-14 20:21:55 -04001778 AR5K_PKT_TYPE_BEACON, (ah->power_level * 2),
1779 ieee80211_get_tx_rate(ah->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001780 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001781 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001782 if (ret)
1783 goto err_unmap;
1784
1785 return 0;
1786err_unmap:
Pavel Roskine0d687b2011-07-14 20:21:55 -04001787 dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001788 return ret;
1789}
1790
1791/*
Bob Copeland8a63fac2010-09-17 12:45:07 +09001792 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
1793 * this is called only once at config_bss time, for AP we do it every
1794 * SWBA interrupt so that the TIM will reflect buffered frames.
1795 *
1796 * Called with the beacon lock.
1797 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001798int
Bob Copeland8a63fac2010-09-17 12:45:07 +09001799ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
1800{
1801 int ret;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001802 struct ath5k_hw *ah = hw->priv;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001803 struct ath5k_vif *avf = (void *)vif->drv_priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001804 struct sk_buff *skb;
1805
1806 if (WARN_ON(!vif)) {
1807 ret = -EINVAL;
1808 goto out;
1809 }
1810
1811 skb = ieee80211_beacon_get(hw, vif);
1812
1813 if (!skb) {
1814 ret = -ENOMEM;
1815 goto out;
1816 }
1817
Pavel Roskine0d687b2011-07-14 20:21:55 -04001818 ath5k_txbuf_free_skb(ah, avf->bbuf);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001819 avf->bbuf->skb = skb;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001820 ret = ath5k_beacon_setup(ah, avf->bbuf);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001821out:
1822 return ret;
1823}
1824
1825/*
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001826 * Transmit a beacon frame at SWBA. Dynamic updates to the
1827 * frame contents are done as needed and the slot time is
1828 * also adjusted based on current state.
1829 *
Bob Copeland5faaff72010-07-13 11:32:40 -04001830 * This is called from software irq context (beacontq tasklets)
1831 * or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001832 */
1833static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001834ath5k_beacon_send(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001835{
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001836 struct ieee80211_vif *vif;
1837 struct ath5k_vif *avf;
1838 struct ath5k_buf *bf;
Bob Copelandcec8db22009-07-04 12:59:51 -04001839 struct sk_buff *skb;
Bob Copelandbdc71bc2011-08-07 19:36:07 -04001840 int err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001841
Pavel Roskine0d687b2011-07-14 20:21:55 -04001842 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001843
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001844 /*
1845 * Check if the previous beacon has gone out. If
Bob Copelanda180a132010-08-15 13:03:12 -04001846 * not, don't don't try to post another: skip this
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001847 * period and wait for the next. Missed beacons
1848 * indicate a problem and should not occur. If we
1849 * miss too many consecutive beacons reset the device.
1850 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001851 if (unlikely(ath5k_hw_num_tx_pending(ah, ah->bhalq) != 0)) {
1852 ah->bmisscount++;
1853 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1854 "missed %u consecutive beacons\n", ah->bmisscount);
1855 if (ah->bmisscount > 10) { /* NB: 10 is a guess */
1856 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001857 "stuck beacon time (%u missed)\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04001858 ah->bmisscount);
1859 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +09001860 "stuck beacon, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04001861 ieee80211_queue_work(ah->hw, &ah->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001862 }
1863 return;
1864 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001865 if (unlikely(ah->bmisscount != 0)) {
1866 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001867 "resume beacon xmit after %u misses\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04001868 ah->bmisscount);
1869 ah->bmisscount = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001870 }
1871
Chun-Yeow Yeohda473b62012-03-03 09:48:56 +08001872 if ((ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs +
1873 ah->num_mesh_vifs > 1) ||
Pavel Roskine0d687b2011-07-14 20:21:55 -04001874 ah->opmode == NL80211_IFTYPE_MESH_POINT) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001875 u64 tsf = ath5k_hw_get_tsf64(ah);
1876 u32 tsftu = TSF_TO_TU(tsf);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001877 int slot = ((tsftu % ah->bintval) * ATH_BCBUF) / ah->bintval;
1878 vif = ah->bslot[(slot + 1) % ATH_BCBUF];
1879 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001880 "tsf %llx tsftu %x intval %u slot %u vif %p\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04001881 (unsigned long long)tsf, tsftu, ah->bintval, slot, vif);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001882 } else /* only one interface */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001883 vif = ah->bslot[0];
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001884
1885 if (!vif)
1886 return;
1887
1888 avf = (void *)vif->drv_priv;
1889 bf = avf->bbuf;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001890
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001891 /*
1892 * Stop any current dma and put the new frame on the queue.
1893 * This should never fail since we check above that no frames
1894 * are still pending on the queue.
1895 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001896 if (unlikely(ath5k_hw_stop_beacon_queue(ah, ah->bhalq))) {
1897 ATH5K_WARN(ah, "beacon queue %u didn't start/stop ?\n", ah->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001898 /* NB: hw still stops DMA, so proceed */
1899 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001900
Javier Cardonad82b5772010-12-07 13:35:55 -08001901 /* refresh the beacon for AP or MESH mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001902 if (ah->opmode == NL80211_IFTYPE_AP ||
Bob Copelandbdc71bc2011-08-07 19:36:07 -04001903 ah->opmode == NL80211_IFTYPE_MESH_POINT) {
1904 err = ath5k_beacon_update(ah->hw, vif);
1905 if (err)
1906 return;
1907 }
1908
1909 if (unlikely(bf->skb == NULL || ah->opmode == NL80211_IFTYPE_STATION ||
1910 ah->opmode == NL80211_IFTYPE_MONITOR)) {
1911 ATH5K_WARN(ah, "bf=%p bf_skb=%p\n", bf, bf->skb);
1912 return;
1913 }
Bob Copeland1071db82009-05-18 10:59:52 -04001914
Pavel Roskine0d687b2011-07-14 20:21:55 -04001915 trace_ath5k_tx(ah, bf->skb, &ah->txqs[ah->bhalq]);
Bob Copeland0e472252011-01-24 23:32:55 -05001916
Pavel Roskine0d687b2011-07-14 20:21:55 -04001917 ath5k_hw_set_txdp(ah, ah->bhalq, bf->daddr);
1918 ath5k_hw_start_tx_dma(ah, ah->bhalq);
1919 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
1920 ah->bhalq, (unsigned long long)bf->daddr, bf->desc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001921
Pavel Roskine0d687b2011-07-14 20:21:55 -04001922 skb = ieee80211_get_buffered_bc(ah->hw, vif);
Bob Copelandcec8db22009-07-04 12:59:51 -04001923 while (skb) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001924 ath5k_tx_queue(ah->hw, skb, ah->cabq);
Felix Fietkau4e868792011-07-12 09:02:05 +08001925
Pavel Roskine0d687b2011-07-14 20:21:55 -04001926 if (ah->cabq->txq_len >= ah->cabq->txq_max)
Felix Fietkau4e868792011-07-12 09:02:05 +08001927 break;
1928
Pavel Roskine0d687b2011-07-14 20:21:55 -04001929 skb = ieee80211_get_buffered_bc(ah->hw, vif);
Bob Copelandcec8db22009-07-04 12:59:51 -04001930 }
1931
Pavel Roskine0d687b2011-07-14 20:21:55 -04001932 ah->bsent++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001933}
1934
Bruno Randolf9804b982008-01-19 18:17:59 +09001935/**
1936 * ath5k_beacon_update_timers - update beacon timers
1937 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04001938 * @ah: struct ath5k_hw pointer we are operating on
Bruno Randolf9804b982008-01-19 18:17:59 +09001939 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
1940 * beacon timer update based on the current HW TSF.
1941 *
1942 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
1943 * of a received beacon or the current local hardware TSF and write it to the
1944 * beacon timer registers.
1945 *
1946 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001947 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09001948 * when we otherwise know we have to update the timers, but we keep it in this
1949 * function to have it all together in one place.
1950 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001951void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001952ath5k_beacon_update_timers(struct ath5k_hw *ah, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001953{
Bruno Randolf9804b982008-01-19 18:17:59 +09001954 u32 nexttbtt, intval, hw_tu, bc_tu;
1955 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001956
Pavel Roskine0d687b2011-07-14 20:21:55 -04001957 intval = ah->bintval & AR5K_BEACON_PERIOD;
Chun-Yeow Yeohda473b62012-03-03 09:48:56 +08001958 if (ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs
1959 + ah->num_mesh_vifs > 1) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001960 intval /= ATH_BCBUF; /* staggered multi-bss beacons */
1961 if (intval < 15)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001962 ATH5K_WARN(ah, "intval %u is too low, min 15\n",
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001963 intval);
1964 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001965 if (WARN_ON(!intval))
1966 return;
1967
Bruno Randolf9804b982008-01-19 18:17:59 +09001968 /* beacon TSF converted to TU */
1969 bc_tu = TSF_TO_TU(bc_tsf);
1970
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001971 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09001972 hw_tsf = ath5k_hw_get_tsf64(ah);
1973 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001974
Pavel Roskin633d0062011-07-07 18:14:01 -04001975#define FUDGE (AR5K_TUNE_SW_BEACON_RESP + 3)
Bruno Randolf11f21df2010-09-27 12:22:26 +09001976 /* We use FUDGE to make sure the next TBTT is ahead of the current TU.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001977 * Since we later subtract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
Bruno Randolf11f21df2010-09-27 12:22:26 +09001978 * configuration we need to make sure it is bigger than that. */
1979
Bruno Randolf9804b982008-01-19 18:17:59 +09001980 if (bc_tsf == -1) {
1981 /*
1982 * no beacons received, called internally.
1983 * just need to refresh timers based on HW TSF.
1984 */
1985 nexttbtt = roundup(hw_tu + FUDGE, intval);
1986 } else if (bc_tsf == 0) {
1987 /*
1988 * no beacon received, probably called by ath5k_reset_tsf().
1989 * reset TSF to start with 0.
1990 */
1991 nexttbtt = intval;
1992 intval |= AR5K_BEACON_RESET_TSF;
1993 } else if (bc_tsf > hw_tsf) {
1994 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001995 * beacon received, SW merge happened but HW TSF not yet updated.
Bruno Randolf9804b982008-01-19 18:17:59 +09001996 * not possible to reconfigure timers yet, but next time we
1997 * receive a beacon with the same BSSID, the hardware will
1998 * automatically update the TSF and then we need to reconfigure
1999 * the timers.
2000 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002001 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09002002 "need to wait for HW TSF sync\n");
2003 return;
2004 } else {
2005 /*
2006 * most important case for beacon synchronization between STA.
2007 *
2008 * beacon received and HW TSF has been already updated by HW.
2009 * update next TBTT based on the TSF of the beacon, but make
2010 * sure it is ahead of our local TSF timer.
2011 */
2012 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2013 }
2014#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002015
Pavel Roskine0d687b2011-07-14 20:21:55 -04002016 ah->nexttbtt = nexttbtt;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002017
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002018 intval |= AR5K_BEACON_ENA;
Nick Kossifidisc47faa32011-11-25 20:40:25 +02002019 ath5k_hw_init_beacon_timers(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002020
2021 /*
2022 * debugging output last in order to preserve the time critical aspect
2023 * of this function
2024 */
2025 if (bc_tsf == -1)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002026 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09002027 "reconfigured timers based on HW TSF\n");
2028 else if (bc_tsf == 0)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002029 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09002030 "reset HW TSF and timers\n");
2031 else
Pavel Roskine0d687b2011-07-14 20:21:55 -04002032 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09002033 "updated timers based on beacon TSF\n");
2034
Pavel Roskine0d687b2011-07-14 20:21:55 -04002035 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002036 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2037 (unsigned long long) bc_tsf,
2038 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002039 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
Bruno Randolf9804b982008-01-19 18:17:59 +09002040 intval & AR5K_BEACON_PERIOD,
2041 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2042 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002043}
2044
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002045/**
2046 * ath5k_beacon_config - Configure the beacon queues and interrupts
2047 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04002048 * @ah: struct ath5k_hw pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002049 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002050 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002051 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002052 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002053void
Pavel Roskine0d687b2011-07-14 20:21:55 -04002054ath5k_beacon_config(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002055{
Bob Copelandb5f03952009-02-15 12:06:10 -05002056 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002057
Pavel Roskine0d687b2011-07-14 20:21:55 -04002058 spin_lock_irqsave(&ah->block, flags);
2059 ah->bmisscount = 0;
2060 ah->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002061
Pavel Roskine0d687b2011-07-14 20:21:55 -04002062 if (ah->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002063 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002064 * In IBSS mode we use a self-linked tx descriptor and let the
2065 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002066 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002067 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002068 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002069 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002070 ath5k_beaconq_config(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002071
Pavel Roskine0d687b2011-07-14 20:21:55 -04002072 ah->imask |= AR5K_INT_SWBA;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002073
Pavel Roskine0d687b2011-07-14 20:21:55 -04002074 if (ah->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002075 if (ath5k_hw_hasveol(ah))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002076 ath5k_beacon_send(ah);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002077 } else
Pavel Roskine0d687b2011-07-14 20:21:55 -04002078 ath5k_beacon_update_timers(ah, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002079 } else {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002080 ath5k_hw_stop_beacon_queue(ah, ah->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002081 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002082
Pavel Roskine0d687b2011-07-14 20:21:55 -04002083 ath5k_hw_set_imr(ah, ah->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002084 mmiowb();
Pavel Roskine0d687b2011-07-14 20:21:55 -04002085 spin_unlock_irqrestore(&ah->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002086}
2087
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002088static void ath5k_tasklet_beacon(unsigned long data)
2089{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002090 struct ath5k_hw *ah = (struct ath5k_hw *) data;
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002091
2092 /*
2093 * Software beacon alert--time to send a beacon.
2094 *
2095 * In IBSS mode we use this interrupt just to
2096 * keep track of the next TBTT (target beacon
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002097 * transmission time) in order to detect whether
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002098 * automatic TSF updates happened.
2099 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002100 if (ah->opmode == NL80211_IFTYPE_ADHOC) {
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002101 /* XXX: only if VEOL supported */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002102 u64 tsf = ath5k_hw_get_tsf64(ah);
2103 ah->nexttbtt += ah->bintval;
2104 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002105 "SWBA nexttbtt: %x hw_tu: %x "
2106 "TSF: %llx\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04002107 ah->nexttbtt,
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002108 TSF_TO_TU(tsf),
2109 (unsigned long long) tsf);
2110 } else {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002111 spin_lock(&ah->block);
2112 ath5k_beacon_send(ah);
2113 spin_unlock(&ah->block);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002114 }
2115}
2116
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002117
2118/********************\
2119* Interrupt handling *
2120\********************/
2121
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002122static void
2123ath5k_intr_calibration_poll(struct ath5k_hw *ah)
2124{
Bruno Randolf2111ac02010-04-02 18:44:08 +09002125 if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002126 !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL) &&
2127 !(ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)) {
2128
2129 /* Run ANI only when calibration is not active */
2130
Bruno Randolf2111ac02010-04-02 18:44:08 +09002131 ah->ah_cal_next_ani = jiffies +
2132 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002133 tasklet_schedule(&ah->ani_tasklet);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002134
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002135 } else if (time_is_before_eq_jiffies(ah->ah_cal_next_short) &&
2136 !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL) &&
2137 !(ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)) {
2138
2139 /* Run calibration only when another calibration
2140 * is not running.
2141 *
2142 * Note: This is for both full/short calibration,
2143 * if it's time for a full one, ath5k_calibrate_work will deal
2144 * with it. */
2145
2146 ah->ah_cal_next_short = jiffies +
2147 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT);
2148 ieee80211_queue_work(ah->hw, &ah->calib_work);
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002149 }
2150 /* we could use SWI to generate enough interrupts to meet our
2151 * calibration interval requirements, if necessary:
2152 * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
2153}
2154
Felix Fietkauc266c712011-04-10 18:32:19 +02002155static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04002156ath5k_schedule_rx(struct ath5k_hw *ah)
Felix Fietkauc266c712011-04-10 18:32:19 +02002157{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002158 ah->rx_pending = true;
2159 tasklet_schedule(&ah->rxtq);
Felix Fietkauc266c712011-04-10 18:32:19 +02002160}
2161
2162static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04002163ath5k_schedule_tx(struct ath5k_hw *ah)
Felix Fietkauc266c712011-04-10 18:32:19 +02002164{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002165 ah->tx_pending = true;
2166 tasklet_schedule(&ah->txtq);
Felix Fietkauc266c712011-04-10 18:32:19 +02002167}
2168
Pavel Roskinf5cbc8b2011-06-15 18:03:22 -04002169static irqreturn_t
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002170ath5k_intr(int irq, void *dev_id)
2171{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002172 struct ath5k_hw *ah = dev_id;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002173 enum ath5k_int status;
2174 unsigned int counter = 1000;
2175
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002176
2177 /*
2178 * If hw is not ready (or detached) and we get an
2179 * interrupt, or if we have no interrupts pending
2180 * (that means it's not for us) skip it.
2181 *
2182 * NOTE: Group 0/1 PCI interface registers are not
2183 * supported on WiSOCs, so we can't check for pending
2184 * interrupts (ISR belongs to another register group
2185 * so we are ok).
2186 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002187 if (unlikely(test_bit(ATH_STAT_INVALID, ah->status) ||
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002188 ((ath5k_get_bus_type(ah) != ATH_AHB) &&
2189 !ath5k_hw_is_intr_pending(ah))))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002190 return IRQ_NONE;
2191
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002192 /** Main loop **/
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002193 do {
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002194 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2195
Pavel Roskine0d687b2011-07-14 20:21:55 -04002196 ATH5K_DBG(ah, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2197 status, ah->imask);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002198
2199 /*
2200 * Fatal hw error -> Log and reset
2201 *
2202 * Fatal errors are unrecoverable so we have to
2203 * reset the card. These errors include bus and
2204 * dma errors.
2205 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002206 if (unlikely(status & AR5K_INT_FATAL)) {
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002207
Pavel Roskine0d687b2011-07-14 20:21:55 -04002208 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +09002209 "fatal int, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04002210 ieee80211_queue_work(ah->hw, &ah->reset_work);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002211
2212 /*
2213 * RX Overrun -> Count and reset if needed
2214 *
2215 * Receive buffers are full. Either the bus is busy or
2216 * the CPU is not fast enough to process all received
2217 * frames.
2218 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002219 } else if (unlikely(status & AR5K_INT_RXORN)) {
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002220
Bruno Randolf87d77c42010-04-12 16:38:52 +09002221 /*
Bruno Randolf87d77c42010-04-12 16:38:52 +09002222 * Older chipsets need a reset to come out of this
2223 * condition, but we treat it as RX for newer chips.
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002224 * We don't know exactly which versions need a reset
Bruno Randolf87d77c42010-04-12 16:38:52 +09002225 * this guess is copied from the HAL.
2226 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002227 ah->stats.rxorn_intr++;
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002228
Bruno Randolf8d67a032010-06-16 19:11:12 +09002229 if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002230 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +09002231 "rx overrun, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04002232 ieee80211_queue_work(ah->hw, &ah->reset_work);
Pavel Roskind2c7f772011-07-07 18:14:07 -04002233 } else
Pavel Roskine0d687b2011-07-14 20:21:55 -04002234 ath5k_schedule_rx(ah);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002235
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002236 } else {
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002237
2238 /* Software Beacon Alert -> Schedule beacon tasklet */
Pavel Roskind2c7f772011-07-07 18:14:07 -04002239 if (status & AR5K_INT_SWBA)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002240 tasklet_hi_schedule(&ah->beacontq);
Pavel Roskind2c7f772011-07-07 18:14:07 -04002241
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002242 /*
2243 * No more RX descriptors -> Just count
2244 *
2245 * NB: the hardware should re-read the link when
2246 * RXE bit is written, but it doesn't work at
2247 * least on older hardware revs.
2248 */
2249 if (status & AR5K_INT_RXEOL)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002250 ah->stats.rxeol_intr++;
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002251
2252
2253 /* TX Underrun -> Bump tx trigger level */
2254 if (status & AR5K_INT_TXURN)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002255 ath5k_hw_update_tx_triglevel(ah, true);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002256
2257 /* RX -> Schedule rx tasklet */
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002258 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002259 ath5k_schedule_rx(ah);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002260
2261 /* TX -> Schedule tx tasklet */
2262 if (status & (AR5K_INT_TXOK
2263 | AR5K_INT_TXDESC
2264 | AR5K_INT_TXERR
2265 | AR5K_INT_TXEOL))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002266 ath5k_schedule_tx(ah);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002267
2268 /* Missed beacon -> TODO
2269 if (status & AR5K_INT_BMISS)
2270 */
2271
2272 /* MIB event -> Update counters and notify ANI */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002273 if (status & AR5K_INT_MIB) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002274 ah->stats.mib_intr++;
Bruno Randolf495391d2010-03-25 14:49:36 +09002275 ath5k_hw_update_mib_counters(ah);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002276 ath5k_ani_mib_intr(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002277 }
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002278
2279 /* GPIO -> Notify RFKill layer */
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002280 if (status & AR5K_INT_GPIO)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002281 tasklet_schedule(&ah->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002282
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002283 }
Felix Fietkau4cebb342010-12-02 10:27:21 +01002284
2285 if (ath5k_get_bus_type(ah) == ATH_AHB)
2286 break;
2287
Bob Copeland2516baa2009-04-27 22:18:10 -04002288 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002289
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002290 /*
2291 * Until we handle rx/tx interrupts mask them on IMR
2292 *
2293 * NOTE: ah->(rx/tx)_pending are set when scheduling the tasklets
2294 * and unset after we 've handled the interrupts.
2295 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002296 if (ah->rx_pending || ah->tx_pending)
2297 ath5k_set_current_imask(ah);
Felix Fietkauc266c712011-04-10 18:32:19 +02002298
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002299 if (unlikely(!counter))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002300 ATH5K_WARN(ah, "too many interrupts, giving up for now\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002301
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002302 /* Fire up calibration poll */
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002303 ath5k_intr_calibration_poll(ah);
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002304
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002305 return IRQ_HANDLED;
2306}
2307
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002308/*
2309 * Periodically recalibrate the PHY to account
2310 * for temperature/environment changes.
2311 */
2312static void
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002313ath5k_calibrate_work(struct work_struct *work)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002314{
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002315 struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
2316 calib_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002317
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002318 /* Should we run a full calibration ? */
2319 if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
2320
2321 ah->ah_cal_next_full = jiffies +
2322 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2323 ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
2324
2325 ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE,
2326 "running full calibration\n");
2327
2328 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
2329 /*
2330 * Rfgain is out of bounds, reset the chip
2331 * to load new gain values.
2332 */
2333 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2334 "got new rfgain, resetting\n");
2335 ieee80211_queue_work(ah->hw, &ah->reset_work);
2336 }
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002337 } else
2338 ah->ah_cal_mask |= AR5K_CALIBRATION_SHORT;
2339
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002340
Pavel Roskine0d687b2011-07-14 20:21:55 -04002341 ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
2342 ieee80211_frequency_to_channel(ah->curchan->center_freq),
2343 ah->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002344
Pavel Roskine0d687b2011-07-14 20:21:55 -04002345 if (ath5k_hw_phy_calibrate(ah, ah->curchan))
2346 ATH5K_ERR(ah, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002347 ieee80211_frequency_to_channel(
Pavel Roskine0d687b2011-07-14 20:21:55 -04002348 ah->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002349
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002350 /* Clear calibration flags */
Felix Fietkau62e2c102012-03-06 11:06:37 +01002351 if (ah->ah_cal_mask & AR5K_CALIBRATION_FULL)
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002352 ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
Felix Fietkau62e2c102012-03-06 11:06:37 +01002353 else if (ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002354 ah->ah_cal_mask &= ~AR5K_CALIBRATION_SHORT;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002355}
2356
2357
Bruno Randolf2111ac02010-04-02 18:44:08 +09002358static void
2359ath5k_tasklet_ani(unsigned long data)
2360{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002361 struct ath5k_hw *ah = (void *)data;
Bruno Randolf2111ac02010-04-02 18:44:08 +09002362
2363 ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
2364 ath5k_ani_calibration(ah);
2365 ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002366}
2367
2368
Bruno Randolf4edd7612010-09-17 11:36:56 +09002369static void
2370ath5k_tx_complete_poll_work(struct work_struct *work)
2371{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002372 struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002373 tx_complete_work.work);
2374 struct ath5k_txq *txq;
2375 int i;
2376 bool needreset = false;
2377
Pavel Roskine0d687b2011-07-14 20:21:55 -04002378 mutex_lock(&ah->lock);
Bob Copeland599b13a2011-01-18 08:06:43 -05002379
Pavel Roskine0d687b2011-07-14 20:21:55 -04002380 for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
2381 if (ah->txqs[i].setup) {
2382 txq = &ah->txqs[i];
Bruno Randolf4edd7612010-09-17 11:36:56 +09002383 spin_lock_bh(&txq->lock);
Bruno Randolf23413292010-09-17 11:37:07 +09002384 if (txq->txq_len > 1) {
Bruno Randolf4edd7612010-09-17 11:36:56 +09002385 if (txq->txq_poll_mark) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002386 ATH5K_DBG(ah, ATH5K_DEBUG_XMIT,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002387 "TX queue stuck %d\n",
2388 txq->qnum);
2389 needreset = true;
Bruno Randolf923e5b32010-09-17 11:37:02 +09002390 txq->txq_stuck++;
Bruno Randolf4edd7612010-09-17 11:36:56 +09002391 spin_unlock_bh(&txq->lock);
2392 break;
2393 } else {
2394 txq->txq_poll_mark = true;
2395 }
2396 }
2397 spin_unlock_bh(&txq->lock);
2398 }
2399 }
2400
2401 if (needreset) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002402 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002403 "TX queues stuck, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04002404 ath5k_reset(ah, NULL, true);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002405 }
2406
Pavel Roskine0d687b2011-07-14 20:21:55 -04002407 mutex_unlock(&ah->lock);
Bob Copeland599b13a2011-01-18 08:06:43 -05002408
Pavel Roskine0d687b2011-07-14 20:21:55 -04002409 ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002410 msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2411}
2412
2413
Bob Copeland8a63fac2010-09-17 12:45:07 +09002414/*************************\
2415* Initialization routines *
2416\*************************/
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002417
Pavel Roskin25380d82011-07-07 18:13:42 -04002418int __devinit
Pavel Roskinbb1f3ad2011-07-26 22:27:05 -04002419ath5k_init_ah(struct ath5k_hw *ah, const struct ath_bus_ops *bus_ops)
Felix Fietkau132b1c32010-12-02 10:26:56 +01002420{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002421 struct ieee80211_hw *hw = ah->hw;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002422 struct ath_common *common;
2423 int ret;
2424 int csz;
2425
2426 /* Initialize driver private data */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002427 SET_IEEE80211_DEV(hw, ah->dev);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002428 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Nick Kossifidisb9e61f12010-12-03 06:12:39 +02002429 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2430 IEEE80211_HW_SIGNAL_DBM |
2431 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002432
2433 hw->wiphy->interface_modes =
2434 BIT(NL80211_IFTYPE_AP) |
2435 BIT(NL80211_IFTYPE_STATION) |
2436 BIT(NL80211_IFTYPE_ADHOC) |
2437 BIT(NL80211_IFTYPE_MESH_POINT);
2438
Antonio Quartullif9972572012-01-14 11:42:43 +01002439 /* SW support for IBSS_RSN is provided by mac80211 */
2440 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
2441
Bruno Randolf3de135d2010-12-16 11:30:33 +09002442 /* both antennas can be configured as RX or TX */
2443 hw->wiphy->available_antennas_tx = 0x3;
2444 hw->wiphy->available_antennas_rx = 0x3;
2445
Felix Fietkau132b1c32010-12-02 10:26:56 +01002446 hw->extra_tx_headroom = 2;
2447 hw->channel_change_time = 5000;
2448
2449 /*
2450 * Mark the device as detached to avoid processing
2451 * interrupts until setup is complete.
2452 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002453 __set_bit(ATH_STAT_INVALID, ah->status);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002454
Pavel Roskine0d687b2011-07-14 20:21:55 -04002455 ah->opmode = NL80211_IFTYPE_STATION;
2456 ah->bintval = 1000;
2457 mutex_init(&ah->lock);
2458 spin_lock_init(&ah->rxbuflock);
2459 spin_lock_init(&ah->txbuflock);
2460 spin_lock_init(&ah->block);
2461 spin_lock_init(&ah->irqlock);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002462
2463 /* Setup interrupt handler */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002464 ret = request_irq(ah->irq, ath5k_intr, IRQF_SHARED, "ath", ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002465 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002466 ATH5K_ERR(ah, "request_irq failed\n");
Felix Fietkau132b1c32010-12-02 10:26:56 +01002467 goto err;
2468 }
2469
Pavel Roskine0d687b2011-07-14 20:21:55 -04002470 common = ath5k_hw_common(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002471 common->ops = &ath5k_common_ops;
2472 common->bus_ops = bus_ops;
Pavel Roskine0d687b2011-07-14 20:21:55 -04002473 common->ah = ah;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002474 common->hw = hw;
Pavel Roskine0d687b2011-07-14 20:21:55 -04002475 common->priv = ah;
Felix Fietkau26d16d22011-07-12 09:02:01 +08002476 common->clockrate = 40;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002477
2478 /*
2479 * Cache line size is used to size and align various
2480 * structures used to communicate with the hardware.
2481 */
2482 ath5k_read_cachesize(common, &csz);
2483 common->cachelsz = csz << 2; /* convert to bytes */
2484
2485 spin_lock_init(&common->cc_lock);
2486
2487 /* Initialize device */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002488 ret = ath5k_hw_init(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002489 if (ret)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002490 goto err_irq;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002491
Nick Kossifidis86f62d92011-11-25 20:40:28 +02002492 /* Set up multi-rate retry capabilities */
2493 if (ah->ah_capabilities.cap_has_mrr_support) {
Felix Fietkau132b1c32010-12-02 10:26:56 +01002494 hw->max_rates = 4;
Bruno Randolf76a9f6f2011-01-28 16:52:11 +09002495 hw->max_rate_tries = max(AR5K_INIT_RETRY_SHORT,
2496 AR5K_INIT_RETRY_LONG);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002497 }
2498
2499 hw->vif_data_size = sizeof(struct ath5k_vif);
2500
2501 /* Finish private driver data initialization */
2502 ret = ath5k_init(hw);
2503 if (ret)
2504 goto err_ah;
2505
Pavel Roskine0d687b2011-07-14 20:21:55 -04002506 ATH5K_INFO(ah, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
2507 ath5k_chip_name(AR5K_VERSION_MAC, ah->ah_mac_srev),
2508 ah->ah_mac_srev,
2509 ah->ah_phy_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002510
Pavel Roskine0d687b2011-07-14 20:21:55 -04002511 if (!ah->ah_single_chip) {
Felix Fietkau132b1c32010-12-02 10:26:56 +01002512 /* Single chip radio (!RF5111) */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002513 if (ah->ah_radio_5ghz_revision &&
2514 !ah->ah_radio_2ghz_revision) {
Felix Fietkau132b1c32010-12-02 10:26:56 +01002515 /* No 5GHz support -> report 2GHz radio */
2516 if (!test_bit(AR5K_MODE_11A,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002517 ah->ah_capabilities.cap_mode)) {
2518 ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002519 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002520 ah->ah_radio_5ghz_revision),
2521 ah->ah_radio_5ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002522 /* No 2GHz support (5110 and some
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002523 * 5GHz only cards) -> report 5GHz radio */
Felix Fietkau132b1c32010-12-02 10:26:56 +01002524 } else if (!test_bit(AR5K_MODE_11B,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002525 ah->ah_capabilities.cap_mode)) {
2526 ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002527 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002528 ah->ah_radio_5ghz_revision),
2529 ah->ah_radio_5ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002530 /* Multiband radio */
2531 } else {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002532 ATH5K_INFO(ah, "RF%s multiband radio found"
Felix Fietkau132b1c32010-12-02 10:26:56 +01002533 " (0x%x)\n",
2534 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002535 ah->ah_radio_5ghz_revision),
2536 ah->ah_radio_5ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002537 }
2538 }
2539 /* Multi chip radio (RF5111 - RF2111) ->
2540 * report both 2GHz/5GHz radios */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002541 else if (ah->ah_radio_5ghz_revision &&
2542 ah->ah_radio_2ghz_revision) {
2543 ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002544 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002545 ah->ah_radio_5ghz_revision),
2546 ah->ah_radio_5ghz_revision);
2547 ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002548 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002549 ah->ah_radio_2ghz_revision),
2550 ah->ah_radio_2ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002551 }
2552 }
2553
Pavel Roskine0d687b2011-07-14 20:21:55 -04002554 ath5k_debug_init_device(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002555
2556 /* ready to process interrupts */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002557 __clear_bit(ATH_STAT_INVALID, ah->status);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002558
2559 return 0;
2560err_ah:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002561 ath5k_hw_deinit(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002562err_irq:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002563 free_irq(ah->irq, ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002564err:
2565 return ret;
2566}
2567
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002568static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04002569ath5k_stop_locked(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002570{
Bob Copelandcec8db22009-07-04 12:59:51 -04002571
Pavel Roskine0d687b2011-07-14 20:21:55 -04002572 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "invalid %u\n",
2573 test_bit(ATH_STAT_INVALID, ah->status));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002574
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002575 /*
Bob Copeland8a63fac2010-09-17 12:45:07 +09002576 * Shutdown the hardware and driver:
2577 * stop output from above
2578 * disable interrupts
2579 * turn off timers
2580 * turn off the radio
2581 * clear transmit machinery
2582 * clear receive machinery
2583 * drain and release tx queues
2584 * reclaim beacon resources
2585 * power down hardware
2586 *
2587 * Note that some of this work is not possible if the
2588 * hardware is gone (invalid).
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002589 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002590 ieee80211_stop_queues(ah->hw);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002591
Pavel Roskine0d687b2011-07-14 20:21:55 -04002592 if (!test_bit(ATH_STAT_INVALID, ah->status)) {
2593 ath5k_led_off(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002594 ath5k_hw_set_imr(ah, 0);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002595 synchronize_irq(ah->irq);
2596 ath5k_rx_stop(ah);
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02002597 ath5k_hw_dma_stop(ah);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002598 ath5k_drain_tx_buffs(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002599 ath5k_hw_phy_disable(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002600 }
2601
Bob Copeland8a63fac2010-09-17 12:45:07 +09002602 return 0;
2603}
2604
Pavel Roskinfabba042011-07-21 13:36:28 -04002605int ath5k_start(struct ieee80211_hw *hw)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002606{
Pavel Roskinfabba042011-07-21 13:36:28 -04002607 struct ath5k_hw *ah = hw->priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002608 struct ath_common *common = ath5k_hw_common(ah);
2609 int ret, i;
2610
Pavel Roskine0d687b2011-07-14 20:21:55 -04002611 mutex_lock(&ah->lock);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002612
Pavel Roskine0d687b2011-07-14 20:21:55 -04002613 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "mode %d\n", ah->opmode);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002614
2615 /*
2616 * Stop anything previously setup. This is safe
2617 * no matter this is the first time through or not.
2618 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002619 ath5k_stop_locked(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002620
2621 /*
2622 * The basic interface to setting the hardware in a good
2623 * state is ``reset''. On return the hardware is known to
2624 * be powered up and with interrupts disabled. This must
2625 * be followed by initialization of the appropriate bits
2626 * and then setup of the interrupt mask.
2627 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002628 ah->curchan = ah->hw->conf.channel;
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002629 ah->imask = AR5K_INT_RXOK
2630 | AR5K_INT_RXERR
2631 | AR5K_INT_RXEOL
2632 | AR5K_INT_RXORN
2633 | AR5K_INT_TXDESC
2634 | AR5K_INT_TXEOL
2635 | AR5K_INT_FATAL
2636 | AR5K_INT_GLOBAL
2637 | AR5K_INT_MIB;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002638
Pavel Roskine0d687b2011-07-14 20:21:55 -04002639 ret = ath5k_reset(ah, NULL, false);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002640 if (ret)
2641 goto done;
2642
Nick Kossifidis84e1e732011-11-25 20:40:27 +02002643 if (!ath5k_modparam_no_hw_rfkill_switch)
2644 ath5k_rfkill_hw_start(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002645
2646 /*
2647 * Reset the key cache since some parts do not reset the
2648 * contents on initial power up or resume from suspend.
2649 */
2650 for (i = 0; i < common->keymax; i++)
2651 ath_hw_keyreset(common, (u16) i);
2652
Nick Kossifidis61cde032010-11-23 21:12:23 +02002653 /* Use higher rates for acks instead of base
2654 * rate */
2655 ah->ah_ack_bitrate_high = true;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002656
Pavel Roskine0d687b2011-07-14 20:21:55 -04002657 for (i = 0; i < ARRAY_SIZE(ah->bslot); i++)
2658 ah->bslot[i] = NULL;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002659
Bob Copeland8a63fac2010-09-17 12:45:07 +09002660 ret = 0;
2661done:
2662 mmiowb();
Pavel Roskine0d687b2011-07-14 20:21:55 -04002663 mutex_unlock(&ah->lock);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002664
Pavel Roskine0d687b2011-07-14 20:21:55 -04002665 ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002666 msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2667
Bob Copeland8a63fac2010-09-17 12:45:07 +09002668 return ret;
2669}
2670
Pavel Roskine0d687b2011-07-14 20:21:55 -04002671static void ath5k_stop_tasklets(struct ath5k_hw *ah)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002672{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002673 ah->rx_pending = false;
2674 ah->tx_pending = false;
2675 tasklet_kill(&ah->rxtq);
2676 tasklet_kill(&ah->txtq);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002677 tasklet_kill(&ah->beacontq);
2678 tasklet_kill(&ah->ani_tasklet);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002679}
2680
2681/*
2682 * Stop the device, grabbing the top-level lock to protect
2683 * against concurrent entry through ath5k_init (which can happen
2684 * if another thread does a system call and the thread doing the
2685 * stop is preempted).
2686 */
Pavel Roskinfabba042011-07-21 13:36:28 -04002687void ath5k_stop(struct ieee80211_hw *hw)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002688{
Pavel Roskinfabba042011-07-21 13:36:28 -04002689 struct ath5k_hw *ah = hw->priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002690 int ret;
2691
Pavel Roskine0d687b2011-07-14 20:21:55 -04002692 mutex_lock(&ah->lock);
2693 ret = ath5k_stop_locked(ah);
2694 if (ret == 0 && !test_bit(ATH_STAT_INVALID, ah->status)) {
Bob Copeland8a63fac2010-09-17 12:45:07 +09002695 /*
2696 * Don't set the card in full sleep mode!
2697 *
2698 * a) When the device is in this state it must be carefully
2699 * woken up or references to registers in the PCI clock
2700 * domain may freeze the bus (and system). This varies
2701 * by chip and is mostly an issue with newer parts
2702 * (madwifi sources mentioned srev >= 0x78) that go to
2703 * sleep more quickly.
2704 *
2705 * b) On older chips full sleep results a weird behaviour
2706 * during wakeup. I tested various cards with srev < 0x78
2707 * and they don't wake up after module reload, a second
2708 * module reload is needed to bring the card up again.
2709 *
2710 * Until we figure out what's going on don't enable
2711 * full chip reset on any chip (this is what Legacy HAL
2712 * and Sam's HAL do anyway). Instead Perform a full reset
2713 * on the device (same as initial state after attach) and
2714 * leave it idle (keep MAC/BB on warm reset) */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002715 ret = ath5k_hw_on_hold(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002716
Pavel Roskine0d687b2011-07-14 20:21:55 -04002717 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bob Copeland8a63fac2010-09-17 12:45:07 +09002718 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002719 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002720
Bob Copeland8a63fac2010-09-17 12:45:07 +09002721 mmiowb();
Pavel Roskine0d687b2011-07-14 20:21:55 -04002722 mutex_unlock(&ah->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002723
Pavel Roskine0d687b2011-07-14 20:21:55 -04002724 ath5k_stop_tasklets(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002725
Pavel Roskine0d687b2011-07-14 20:21:55 -04002726 cancel_delayed_work_sync(&ah->tx_complete_work);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002727
Nick Kossifidis84e1e732011-11-25 20:40:27 +02002728 if (!ath5k_modparam_no_hw_rfkill_switch)
2729 ath5k_rfkill_hw_stop(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002730}
2731
Bob Copeland209d8892009-05-07 08:09:08 -04002732/*
2733 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2734 * and change to the given channel.
Bob Copeland5faaff72010-07-13 11:32:40 -04002735 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04002736 * This should be called with ah->lock.
Bob Copeland209d8892009-05-07 08:09:08 -04002737 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002738static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04002739ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002740 bool skip_pcu)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002741{
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002742 struct ath_common *common = ath5k_hw_common(ah);
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002743 int ret, ani_mode;
Nick Kossifidisa99168e2011-06-02 03:09:48 +03002744 bool fast;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002745
Pavel Roskine0d687b2011-07-14 20:21:55 -04002746 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002747
Bob Copeland450464d2010-07-13 11:32:41 -04002748 ath5k_hw_set_imr(ah, 0);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002749 synchronize_irq(ah->irq);
2750 ath5k_stop_tasklets(ah);
Bob Copeland450464d2010-07-13 11:32:41 -04002751
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002752 /* Save ani mode and disable ANI during
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002753 * reset. If we don't we might get false
2754 * PHY error interrupts. */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002755 ani_mode = ah->ani_state.ani_mode;
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002756 ath5k_ani_init(ah, ATH5K_ANI_MODE_OFF);
2757
Nick Kossifidis19252ec2010-12-03 06:05:19 +02002758 /* We are going to empty hw queues
2759 * so we should also free any remaining
2760 * tx buffers */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002761 ath5k_drain_tx_buffs(ah);
Bruno Randolf930a7622011-01-19 18:21:13 +09002762 if (chan)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002763 ah->curchan = chan;
Nick Kossifidisa99168e2011-06-02 03:09:48 +03002764
2765 fast = ((chan != NULL) && modparam_fastchanswitch) ? 1 : 0;
2766
Pavel Roskine0d687b2011-07-14 20:21:55 -04002767 ret = ath5k_hw_reset(ah, ah->opmode, ah->curchan, fast, skip_pcu);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002768 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002769 ATH5K_ERR(ah, "can't reset hardware (%d)\n", ret);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002770 goto err;
2771 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002772
Pavel Roskine0d687b2011-07-14 20:21:55 -04002773 ret = ath5k_rx_start(ah);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002774 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002775 ATH5K_ERR(ah, "can't start recv logic\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002776 goto err;
2777 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002778
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002779 ath5k_ani_init(ah, ani_mode);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002780
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002781 /*
2782 * Set calibration intervals
2783 *
2784 * Note: We don't need to run calibration imediately
2785 * since some initial calibration is done on reset
2786 * even for fast channel switching. Also on scanning
2787 * this will get set again and again and it won't get
2788 * executed unless we connect somewhere and spend some
2789 * time on the channel (that's what calibration needs
2790 * anyway to be accurate).
2791 */
2792 ah->ah_cal_next_full = jiffies +
2793 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2794 ah->ah_cal_next_ani = jiffies +
2795 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
2796 ah->ah_cal_next_short = jiffies +
2797 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT);
2798
Bruno Randolf5dcc03f2010-12-02 19:12:31 +09002799 ewma_init(&ah->ah_beacon_rssi_avg, 1024, 8);
Bruno Randolfafe86282010-05-19 10:31:10 +09002800
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002801 /* clear survey data and cycle counters */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002802 memset(&ah->survey, 0, sizeof(ah->survey));
Bob Copelandbb007552010-12-26 12:10:05 -05002803 spin_lock_bh(&common->cc_lock);
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002804 ath_hw_cycle_counters_update(common);
2805 memset(&common->cc_survey, 0, sizeof(common->cc_survey));
2806 memset(&common->cc_ani, 0, sizeof(common->cc_ani));
Bob Copelandbb007552010-12-26 12:10:05 -05002807 spin_unlock_bh(&common->cc_lock);
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002808
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002809 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002810 * Change channels and update the h/w rate map if we're switching;
2811 * e.g. 11a to 11b/g.
2812 *
2813 * We may be doing a reset in response to an ioctl that changes the
2814 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002815 *
2816 * XXX needed?
2817 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002818/* ath5k_chan_change(ah, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002819
Pavel Roskine0d687b2011-07-14 20:21:55 -04002820 ath5k_beacon_config(ah);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002821 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002822
Pavel Roskine0d687b2011-07-14 20:21:55 -04002823 ieee80211_wake_queues(ah->hw);
Bruno Randolf397f3852010-05-19 10:30:49 +09002824
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002825 return 0;
2826err:
2827 return ret;
2828}
2829
Bob Copeland5faaff72010-07-13 11:32:40 -04002830static void ath5k_reset_work(struct work_struct *work)
2831{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002832 struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
Bob Copeland5faaff72010-07-13 11:32:40 -04002833 reset_work);
2834
Pavel Roskine0d687b2011-07-14 20:21:55 -04002835 mutex_lock(&ah->lock);
2836 ath5k_reset(ah, NULL, true);
2837 mutex_unlock(&ah->lock);
Bob Copeland5faaff72010-07-13 11:32:40 -04002838}
2839
Pavel Roskin25380d82011-07-07 18:13:42 -04002840static int __devinit
Felix Fietkau132b1c32010-12-02 10:26:56 +01002841ath5k_init(struct ieee80211_hw *hw)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002842{
Felix Fietkau132b1c32010-12-02 10:26:56 +01002843
Pavel Roskine0d687b2011-07-14 20:21:55 -04002844 struct ath5k_hw *ah = hw->priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002845 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bruno Randolf925e0b02010-09-17 11:36:35 +09002846 struct ath5k_txq *txq;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002847 u8 mac[ETH_ALEN] = {};
2848 int ret;
2849
Bob Copeland8a63fac2010-09-17 12:45:07 +09002850
2851 /*
Bob Copeland8a63fac2010-09-17 12:45:07 +09002852 * Collect the channel list. The 802.11 layer
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002853 * is responsible for filtering this list based
Bob Copeland8a63fac2010-09-17 12:45:07 +09002854 * on settings like the phy mode and regulatory
2855 * domain restrictions.
2856 */
2857 ret = ath5k_setup_bands(hw);
2858 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002859 ATH5K_ERR(ah, "can't get channels\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002860 goto err;
2861 }
2862
Bob Copeland8a63fac2010-09-17 12:45:07 +09002863 /*
2864 * Allocate tx+rx descriptors and populate the lists.
2865 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002866 ret = ath5k_desc_alloc(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002867 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002868 ATH5K_ERR(ah, "can't allocate descriptors\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002869 goto err;
2870 }
2871
2872 /*
2873 * Allocate hardware transmit queues: one queue for
2874 * beacon frames and one data queue for each QoS
2875 * priority. Note that hw functions handle resetting
2876 * these queues at the needed time.
2877 */
2878 ret = ath5k_beaconq_setup(ah);
2879 if (ret < 0) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002880 ATH5K_ERR(ah, "can't setup a beacon xmit queue\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002881 goto err_desc;
2882 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04002883 ah->bhalq = ret;
2884 ah->cabq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_CAB, 0);
2885 if (IS_ERR(ah->cabq)) {
2886 ATH5K_ERR(ah, "can't setup cab queue\n");
2887 ret = PTR_ERR(ah->cabq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002888 goto err_bhal;
2889 }
2890
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002891 /* 5211 and 5212 usually support 10 queues but we better rely on the
2892 * capability information */
2893 if (ah->ah_capabilities.cap_queues.q_tx_num >= 6) {
2894 /* This order matches mac80211's queue priority, so we can
2895 * directly use the mac80211 queue number without any mapping */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002896 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002897 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002898 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002899 ret = PTR_ERR(txq);
2900 goto err_queues;
2901 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04002902 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002903 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002904 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002905 ret = PTR_ERR(txq);
2906 goto err_queues;
2907 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04002908 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002909 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002910 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002911 ret = PTR_ERR(txq);
2912 goto err_queues;
2913 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04002914 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002915 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002916 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002917 ret = PTR_ERR(txq);
2918 goto err_queues;
2919 }
2920 hw->queues = 4;
2921 } else {
2922 /* older hardware (5210) can only support one data queue */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002923 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002924 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002925 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002926 ret = PTR_ERR(txq);
2927 goto err_queues;
2928 }
2929 hw->queues = 1;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002930 }
2931
Pavel Roskine0d687b2011-07-14 20:21:55 -04002932 tasklet_init(&ah->rxtq, ath5k_tasklet_rx, (unsigned long)ah);
2933 tasklet_init(&ah->txtq, ath5k_tasklet_tx, (unsigned long)ah);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002934 tasklet_init(&ah->beacontq, ath5k_tasklet_beacon, (unsigned long)ah);
2935 tasklet_init(&ah->ani_tasklet, ath5k_tasklet_ani, (unsigned long)ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002936
Pavel Roskine0d687b2011-07-14 20:21:55 -04002937 INIT_WORK(&ah->reset_work, ath5k_reset_work);
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002938 INIT_WORK(&ah->calib_work, ath5k_calibrate_work);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002939 INIT_DELAYED_WORK(&ah->tx_complete_work, ath5k_tx_complete_poll_work);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002940
Felix Fietkaufa9bfd62011-04-13 21:56:44 +02002941 ret = ath5k_hw_common(ah)->bus_ops->eeprom_read_mac(ah, mac);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002942 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002943 ATH5K_ERR(ah, "unable to read address from EEPROM\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002944 goto err_queues;
2945 }
2946
2947 SET_IEEE80211_PERM_ADDR(hw, mac);
2948 /* All MAC address bits matter for ACKs */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002949 ath5k_update_bssid_mask_and_opmode(ah, NULL);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002950
2951 regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
2952 ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
2953 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002954 ATH5K_ERR(ah, "can't initialize regulatory system\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002955 goto err_queues;
2956 }
2957
2958 ret = ieee80211_register_hw(hw);
2959 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002960 ATH5K_ERR(ah, "can't register ieee80211 hw\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002961 goto err_queues;
2962 }
2963
2964 if (!ath_is_world_regd(regulatory))
2965 regulatory_hint(hw->wiphy, regulatory->alpha2);
2966
Pavel Roskine0d687b2011-07-14 20:21:55 -04002967 ath5k_init_leds(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002968
Pavel Roskine0d687b2011-07-14 20:21:55 -04002969 ath5k_sysfs_register(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002970
2971 return 0;
2972err_queues:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002973 ath5k_txq_release(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002974err_bhal:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002975 ath5k_hw_release_tx_queue(ah, ah->bhalq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002976err_desc:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002977 ath5k_desc_free(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002978err:
2979 return ret;
2980}
2981
Felix Fietkau132b1c32010-12-02 10:26:56 +01002982void
Pavel Roskinbb1f3ad2011-07-26 22:27:05 -04002983ath5k_deinit_ah(struct ath5k_hw *ah)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002984{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002985 struct ieee80211_hw *hw = ah->hw;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002986
2987 /*
2988 * NB: the order of these is important:
2989 * o call the 802.11 layer before detaching ath5k_hw to
2990 * ensure callbacks into the driver to delete global
2991 * key cache entries can be handled
2992 * o reclaim the tx queue data structures after calling
2993 * the 802.11 layer as we'll get called back to reclaim
2994 * node state and potentially want to use them
2995 * o to cleanup the tx queues the hal is called, so detach
2996 * it last
2997 * XXX: ??? detach ath5k_hw ???
2998 * Other than that, it's straightforward...
2999 */
3000 ieee80211_unregister_hw(hw);
Pavel Roskine0d687b2011-07-14 20:21:55 -04003001 ath5k_desc_free(ah);
3002 ath5k_txq_release(ah);
3003 ath5k_hw_release_tx_queue(ah, ah->bhalq);
3004 ath5k_unregister_leds(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003005
Pavel Roskine0d687b2011-07-14 20:21:55 -04003006 ath5k_sysfs_unregister(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003007 /*
3008 * NB: can't reclaim these until after ieee80211_ifdetach
3009 * returns because we'll get called back to reclaim node
3010 * state and potentially want to use them.
3011 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04003012 ath5k_hw_deinit(ah);
3013 free_irq(ah->irq, ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003014}
3015
Bruno Randolfcd2c5482010-12-22 19:20:32 +09003016bool
Pavel Roskine0d687b2011-07-14 20:21:55 -04003017ath5k_any_vif_assoc(struct ath5k_hw *ah)
Ben Greearb1ae1ed2010-09-30 12:22:58 -07003018{
Ben Greeare4b0b322011-03-03 14:39:05 -08003019 struct ath5k_vif_iter_data iter_data;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07003020 iter_data.hw_macaddr = NULL;
3021 iter_data.any_assoc = false;
3022 iter_data.need_set_hw_addr = false;
3023 iter_data.found_active = true;
3024
Pavel Roskine0d687b2011-07-14 20:21:55 -04003025 ieee80211_iterate_active_interfaces_atomic(ah->hw, ath5k_vif_iter,
Ben Greearb1ae1ed2010-09-30 12:22:58 -07003026 &iter_data);
3027 return iter_data.any_assoc;
3028}
3029
Bruno Randolfcd2c5482010-12-22 19:20:32 +09003030void
Pavel Roskinf5cbc8b2011-06-15 18:03:22 -04003031ath5k_set_beacon_filter(struct ieee80211_hw *hw, bool enable)
Martin Xu02969b32008-11-24 10:49:27 +08003032{
Pavel Roskine0d687b2011-07-14 20:21:55 -04003033 struct ath5k_hw *ah = hw->priv;
Martin Xu02969b32008-11-24 10:49:27 +08003034 u32 rfilt;
3035 rfilt = ath5k_hw_get_rx_filter(ah);
3036 if (enable)
3037 rfilt |= AR5K_RX_FILTER_BEACON;
3038 else
3039 rfilt &= ~AR5K_RX_FILTER_BEACON;
3040 ath5k_hw_set_rx_filter(ah, rfilt);
Pavel Roskine0d687b2011-07-14 20:21:55 -04003041 ah->filter_flags = rfilt;
Martin Xu02969b32008-11-24 10:49:27 +08003042}
Joe Perches227842d2012-03-18 17:30:53 -07003043
3044void _ath5k_printk(const struct ath5k_hw *ah, const char *level,
3045 const char *fmt, ...)
3046{
3047 struct va_format vaf;
3048 va_list args;
3049
3050 va_start(args, fmt);
3051
3052 vaf.fmt = fmt;
3053 vaf.va = &args;
3054
3055 if (ah && ah->hw)
3056 printk("%s" pr_fmt("%s: %pV"),
3057 level, wiphy_name(ah->hw->wiphy), &vaf);
3058 else
3059 printk("%s" pr_fmt("%pV"), level, &vaf);
3060
3061 va_end(args);
3062}