blob: 2a9919bbf77c4a27a95d7a8eb8a688b67e171330 [file] [log] [blame]
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001/*
Ben Skeggsebb945a2012-07-20 08:17:34 +10002 * Copyright 2012 Red Hat Inc.
Ben Skeggs4b223ee2010-08-03 10:00:56 +10003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggsebb945a2012-07-20 08:17:34 +100025#include <core/client.h>
26#include <core/handle.h>
27#include <core/namedb.h>
28#include <core/gpuobj.h>
29#include <core/engctx.h>
30#include <core/class.h>
31#include <core/math.h>
32#include <core/enum.h>
Ben Skeggs4b223ee2010-08-03 10:00:56 +100033
Ben Skeggsebb945a2012-07-20 08:17:34 +100034#include <subdev/timer.h>
35#include <subdev/bar.h>
36#include <subdev/vm.h>
37
38#include <engine/dmaobj.h>
Ben Skeggs02a841d2012-07-04 23:44:54 +100039#include <engine/fifo.h>
Ben Skeggsb2b09932010-11-24 10:47:15 +100040
41struct nvc0_fifo_priv {
Ben Skeggsebb945a2012-07-20 08:17:34 +100042 struct nouveau_fifo base;
Ben Skeggsb2b09932010-11-24 10:47:15 +100043 struct nouveau_gpuobj *playlist[2];
44 int cur_playlist;
Ben Skeggs9da226f2012-07-13 16:54:45 +100045 struct {
46 struct nouveau_gpuobj *mem;
47 struct nouveau_vma bar;
48 } user;
Ben Skeggsec9c0882010-12-31 12:10:49 +100049 int spoon_nr;
Ben Skeggsb2b09932010-11-24 10:47:15 +100050};
51
Ben Skeggsebb945a2012-07-20 08:17:34 +100052struct nvc0_fifo_base {
53 struct nouveau_fifo_base base;
54 struct nouveau_gpuobj *pgd;
55 struct nouveau_vm *vm;
56};
57
Ben Skeggsb2b09932010-11-24 10:47:15 +100058struct nvc0_fifo_chan {
Ben Skeggsc420b2d2012-05-01 20:48:08 +100059 struct nouveau_fifo_chan base;
Ben Skeggsb2b09932010-11-24 10:47:15 +100060};
61
Ben Skeggsebb945a2012-07-20 08:17:34 +100062/*******************************************************************************
63 * FIFO channel objects
64 ******************************************************************************/
65
Ben Skeggsb2b09932010-11-24 10:47:15 +100066static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100067nvc0_fifo_playlist_update(struct nvc0_fifo_priv *priv)
Ben Skeggsb2b09932010-11-24 10:47:15 +100068{
Ben Skeggsebb945a2012-07-20 08:17:34 +100069 struct nouveau_bar *bar = nouveau_bar(priv);
Ben Skeggsb2b09932010-11-24 10:47:15 +100070 struct nouveau_gpuobj *cur;
71 int i, p;
72
73 cur = priv->playlist[priv->cur_playlist];
74 priv->cur_playlist = !priv->cur_playlist;
75
76 for (i = 0, p = 0; i < 128; i++) {
Ben Skeggsebb945a2012-07-20 08:17:34 +100077 if (!(nv_rd32(priv, 0x003004 + (i * 8)) & 1))
Ben Skeggsb2b09932010-11-24 10:47:15 +100078 continue;
79 nv_wo32(cur, p + 0, i);
80 nv_wo32(cur, p + 4, 0x00000004);
81 p += 8;
82 }
Ben Skeggsebb945a2012-07-20 08:17:34 +100083 bar->flush(bar);
Ben Skeggsb2b09932010-11-24 10:47:15 +100084
Ben Skeggsebb945a2012-07-20 08:17:34 +100085 nv_wr32(priv, 0x002270, cur->addr >> 12);
86 nv_wr32(priv, 0x002274, 0x01f00000 | (p >> 3));
87 if (!nv_wait(priv, 0x00227c, 0x00100000, 0x00000000))
88 nv_error(priv, "playlist update failed\n");
Ben Skeggsb2b09932010-11-24 10:47:15 +100089}
Ben Skeggs4b223ee2010-08-03 10:00:56 +100090
Ben Skeggsc420b2d2012-05-01 20:48:08 +100091static int
Ben Skeggsebb945a2012-07-20 08:17:34 +100092nvc0_fifo_context_attach(struct nouveau_object *parent,
93 struct nouveau_object *object)
Ben Skeggs4b223ee2010-08-03 10:00:56 +100094{
Ben Skeggsebb945a2012-07-20 08:17:34 +100095 struct nouveau_bar *bar = nouveau_bar(parent);
96 struct nvc0_fifo_base *base = (void *)parent->parent;
97 struct nouveau_engctx *ectx = (void *)object;
98 u32 addr;
99 int ret;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000100
Ben Skeggsebb945a2012-07-20 08:17:34 +1000101 switch (nv_engidx(object->engine)) {
102 case NVDEV_ENGINE_SW : return 0;
103 case NVDEV_ENGINE_GR : addr = 0x0210; break;
104 case NVDEV_ENGINE_COPY0: addr = 0x0230; break;
105 case NVDEV_ENGINE_COPY1: addr = 0x0240; break;
Maarten Lankhorst23c14ed2012-11-23 11:08:23 +1000106 case NVDEV_ENGINE_BSP : addr = 0x0270; break;
107 case NVDEV_ENGINE_VP : addr = 0x0250; break;
108 case NVDEV_ENGINE_PPP : addr = 0x0260; break;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000109 default:
110 return -EINVAL;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000111 }
112
Ben Skeggsebb945a2012-07-20 08:17:34 +1000113 if (!ectx->vma.node) {
114 ret = nouveau_gpuobj_map_vm(nv_gpuobj(ectx), base->vm,
115 NV_MEM_ACCESS_RW, &ectx->vma);
116 if (ret)
117 return ret;
Ben Skeggs4c2d4222012-08-10 15:10:34 +1000118
119 nv_engctx(ectx)->addr = nv_gpuobj(base)->addr >> 12;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000120 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000121
Ben Skeggsebb945a2012-07-20 08:17:34 +1000122 nv_wo32(base, addr + 0x00, lower_32_bits(ectx->vma.offset) | 4);
123 nv_wo32(base, addr + 0x04, upper_32_bits(ectx->vma.offset));
124 bar->flush(bar);
125 return 0;
126}
Ben Skeggsb2b09932010-11-24 10:47:15 +1000127
Ben Skeggsebb945a2012-07-20 08:17:34 +1000128static int
129nvc0_fifo_context_detach(struct nouveau_object *parent, bool suspend,
130 struct nouveau_object *object)
131{
132 struct nouveau_bar *bar = nouveau_bar(parent);
133 struct nvc0_fifo_priv *priv = (void *)parent->engine;
134 struct nvc0_fifo_base *base = (void *)parent->parent;
135 struct nvc0_fifo_chan *chan = (void *)parent;
136 u32 addr;
137
138 switch (nv_engidx(object->engine)) {
139 case NVDEV_ENGINE_SW : return 0;
140 case NVDEV_ENGINE_GR : addr = 0x0210; break;
141 case NVDEV_ENGINE_COPY0: addr = 0x0230; break;
142 case NVDEV_ENGINE_COPY1: addr = 0x0240; break;
Maarten Lankhorst23c14ed2012-11-23 11:08:23 +1000143 case NVDEV_ENGINE_BSP : addr = 0x0270; break;
144 case NVDEV_ENGINE_VP : addr = 0x0250; break;
145 case NVDEV_ENGINE_PPP : addr = 0x0260; break;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000146 default:
147 return -EINVAL;
148 }
149
Ben Skeggsebb945a2012-07-20 08:17:34 +1000150 nv_wr32(priv, 0x002634, chan->base.chid);
151 if (!nv_wait(priv, 0x002634, 0xffffffff, chan->base.chid)) {
Marcin Slusarz93260d32012-12-09 23:00:34 +0100152 nv_error(priv, "channel %d [%s] kick timeout\n",
153 chan->base.chid, nouveau_client_name(chan));
Ben Skeggsebb945a2012-07-20 08:17:34 +1000154 if (suspend)
155 return -EBUSY;
156 }
157
Ben Skeggsedc260d2012-11-27 11:05:36 +1000158 nv_wo32(base, addr + 0x00, 0x00000000);
159 nv_wo32(base, addr + 0x04, 0x00000000);
160 bar->flush(bar);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000161 return 0;
162}
163
164static int
165nvc0_fifo_chan_ctor(struct nouveau_object *parent,
166 struct nouveau_object *engine,
167 struct nouveau_oclass *oclass, void *data, u32 size,
168 struct nouveau_object **pobject)
169{
170 struct nouveau_bar *bar = nouveau_bar(parent);
171 struct nvc0_fifo_priv *priv = (void *)engine;
172 struct nvc0_fifo_base *base = (void *)parent;
173 struct nvc0_fifo_chan *chan;
Ben Skeggsdbff2de2012-08-06 18:16:37 +1000174 struct nv50_channel_ind_class *args = data;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000175 u64 usermem, ioffset, ilength;
176 int ret, i;
177
178 if (size < sizeof(*args))
179 return -EINVAL;
180
181 ret = nouveau_fifo_channel_create(parent, engine, oclass, 1,
182 priv->user.bar.offset, 0x1000,
183 args->pushbuf,
Martin Peres507ceb12012-11-27 00:30:32 +0100184 (1ULL << NVDEV_ENGINE_SW) |
185 (1ULL << NVDEV_ENGINE_GR) |
186 (1ULL << NVDEV_ENGINE_COPY0) |
187 (1ULL << NVDEV_ENGINE_COPY1) |
188 (1ULL << NVDEV_ENGINE_BSP) |
189 (1ULL << NVDEV_ENGINE_VP) |
190 (1ULL << NVDEV_ENGINE_PPP), &chan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000191 *pobject = nv_object(chan);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000192 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000193 return ret;
194
195 nv_parent(chan)->context_attach = nvc0_fifo_context_attach;
196 nv_parent(chan)->context_detach = nvc0_fifo_context_detach;
197
198 usermem = chan->base.chid * 0x1000;
199 ioffset = args->ioffset;
200 ilength = log2i(args->ilength / 8);
201
202 for (i = 0; i < 0x1000; i += 4)
203 nv_wo32(priv->user.mem, usermem + i, 0x00000000);
204
205 nv_wo32(base, 0x08, lower_32_bits(priv->user.mem->addr + usermem));
206 nv_wo32(base, 0x0c, upper_32_bits(priv->user.mem->addr + usermem));
207 nv_wo32(base, 0x10, 0x0000face);
208 nv_wo32(base, 0x30, 0xfffff902);
209 nv_wo32(base, 0x48, lower_32_bits(ioffset));
210 nv_wo32(base, 0x4c, upper_32_bits(ioffset) | (ilength << 16));
211 nv_wo32(base, 0x54, 0x00000002);
212 nv_wo32(base, 0x84, 0x20400000);
213 nv_wo32(base, 0x94, 0x30000001);
214 nv_wo32(base, 0x9c, 0x00000100);
215 nv_wo32(base, 0xa4, 0x1f1f1f1f);
216 nv_wo32(base, 0xa8, 0x1f1f1f1f);
217 nv_wo32(base, 0xac, 0x0000001f);
218 nv_wo32(base, 0xb8, 0xf8000000);
219 nv_wo32(base, 0xf8, 0x10003080); /* 0x002310 */
220 nv_wo32(base, 0xfc, 0x10000010); /* 0x002350 */
221 bar->flush(bar);
222 return 0;
223}
224
225static int
226nvc0_fifo_chan_init(struct nouveau_object *object)
227{
228 struct nouveau_gpuobj *base = nv_gpuobj(object->parent);
229 struct nvc0_fifo_priv *priv = (void *)object->engine;
230 struct nvc0_fifo_chan *chan = (void *)object;
231 u32 chid = chan->base.chid;
232 int ret;
233
234 ret = nouveau_fifo_channel_init(&chan->base);
235 if (ret)
236 return ret;
237
238 nv_wr32(priv, 0x003000 + (chid * 8), 0xc0000000 | base->addr >> 12);
239 nv_wr32(priv, 0x003004 + (chid * 8), 0x001f0001);
240 nvc0_fifo_playlist_update(priv);
241 return 0;
242}
243
244static int
245nvc0_fifo_chan_fini(struct nouveau_object *object, bool suspend)
246{
247 struct nvc0_fifo_priv *priv = (void *)object->engine;
248 struct nvc0_fifo_chan *chan = (void *)object;
249 u32 chid = chan->base.chid;
250
251 nv_mask(priv, 0x003004 + (chid * 8), 0x00000001, 0x00000000);
252 nvc0_fifo_playlist_update(priv);
253 nv_wr32(priv, 0x003000 + (chid * 8), 0x00000000);
254
255 return nouveau_fifo_channel_fini(&chan->base, suspend);
256}
257
258static struct nouveau_ofuncs
259nvc0_fifo_ofuncs = {
260 .ctor = nvc0_fifo_chan_ctor,
261 .dtor = _nouveau_fifo_channel_dtor,
262 .init = nvc0_fifo_chan_init,
263 .fini = nvc0_fifo_chan_fini,
264 .rd32 = _nouveau_fifo_channel_rd32,
265 .wr32 = _nouveau_fifo_channel_wr32,
266};
267
268static struct nouveau_oclass
269nvc0_fifo_sclass[] = {
Ben Skeggsc97f8c92012-08-19 16:03:00 +1000270 { NVC0_CHANNEL_IND_CLASS, &nvc0_fifo_ofuncs },
Ben Skeggsebb945a2012-07-20 08:17:34 +1000271 {}
272};
273
274/*******************************************************************************
275 * FIFO context - instmem heap and vm setup
276 ******************************************************************************/
277
278static int
279nvc0_fifo_context_ctor(struct nouveau_object *parent,
280 struct nouveau_object *engine,
281 struct nouveau_oclass *oclass, void *data, u32 size,
282 struct nouveau_object **pobject)
283{
284 struct nvc0_fifo_base *base;
285 int ret;
286
287 ret = nouveau_fifo_context_create(parent, engine, oclass, NULL, 0x1000,
288 0x1000, NVOBJ_FLAG_ZERO_ALLOC |
289 NVOBJ_FLAG_HEAP, &base);
290 *pobject = nv_object(base);
291 if (ret)
292 return ret;
293
294 ret = nouveau_gpuobj_new(parent, NULL, 0x10000, 0x1000, 0, &base->pgd);
295 if (ret)
296 return ret;
297
298 nv_wo32(base, 0x0200, lower_32_bits(base->pgd->addr));
299 nv_wo32(base, 0x0204, upper_32_bits(base->pgd->addr));
300 nv_wo32(base, 0x0208, 0xffffffff);
301 nv_wo32(base, 0x020c, 0x000000ff);
302
303 ret = nouveau_vm_ref(nouveau_client(parent)->vm, &base->vm, base->pgd);
304 if (ret)
305 return ret;
306
307 return 0;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000308}
309
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000310static void
Ben Skeggsebb945a2012-07-20 08:17:34 +1000311nvc0_fifo_context_dtor(struct nouveau_object *object)
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000312{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000313 struct nvc0_fifo_base *base = (void *)object;
314 nouveau_vm_ref(NULL, &base->vm, base->pgd);
315 nouveau_gpuobj_ref(NULL, &base->pgd);
316 nouveau_fifo_context_destroy(&base->base);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000317}
318
Ben Skeggsebb945a2012-07-20 08:17:34 +1000319static struct nouveau_oclass
320nvc0_fifo_cclass = {
321 .handle = NV_ENGCTX(FIFO, 0xc0),
322 .ofuncs = &(struct nouveau_ofuncs) {
323 .ctor = nvc0_fifo_context_ctor,
324 .dtor = nvc0_fifo_context_dtor,
325 .init = _nouveau_fifo_context_init,
326 .fini = _nouveau_fifo_context_fini,
327 .rd32 = _nouveau_fifo_context_rd32,
328 .wr32 = _nouveau_fifo_context_wr32,
329 },
330};
Ben Skeggsb2b09932010-11-24 10:47:15 +1000331
Ben Skeggsebb945a2012-07-20 08:17:34 +1000332/*******************************************************************************
333 * PFIFO engine
334 ******************************************************************************/
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000335
Marcin Slusarze6626252012-08-19 22:59:59 +0200336static const struct nouveau_enum nvc0_fifo_fault_unit[] = {
Marcin Slusarz93260d32012-12-09 23:00:34 +0100337 { 0x00, "PGRAPH", NULL, NVDEV_ENGINE_GR },
Ben Skeggs7a313472011-03-29 00:52:59 +1000338 { 0x03, "PEEPHOLE" },
339 { 0x04, "BAR1" },
340 { 0x05, "BAR3" },
Marcin Slusarz93260d32012-12-09 23:00:34 +0100341 { 0x07, "PFIFO", NULL, NVDEV_ENGINE_FIFO },
342 { 0x10, "PBSP", NULL, NVDEV_ENGINE_BSP },
343 { 0x11, "PPPP", NULL, NVDEV_ENGINE_PPP },
Ben Skeggs7a313472011-03-29 00:52:59 +1000344 { 0x13, "PCOUNTER" },
Marcin Slusarz93260d32012-12-09 23:00:34 +0100345 { 0x14, "PVP", NULL, NVDEV_ENGINE_VP },
346 { 0x15, "PCOPY0", NULL, NVDEV_ENGINE_COPY0 },
347 { 0x16, "PCOPY1", NULL, NVDEV_ENGINE_COPY1 },
Ben Skeggs7a313472011-03-29 00:52:59 +1000348 { 0x17, "PDAEMON" },
Ben Skeggsb2b09932010-11-24 10:47:15 +1000349 {}
350};
351
Marcin Slusarze6626252012-08-19 22:59:59 +0200352static const struct nouveau_enum nvc0_fifo_fault_reason[] = {
Ben Skeggse2966632011-03-29 08:57:34 +1000353 { 0x00, "PT_NOT_PRESENT" },
354 { 0x01, "PT_TOO_SHORT" },
355 { 0x02, "PAGE_NOT_PRESENT" },
356 { 0x03, "VM_LIMIT_EXCEEDED" },
357 { 0x04, "NO_CHANNEL" },
358 { 0x05, "PAGE_SYSTEM_ONLY" },
359 { 0x06, "PAGE_READ_ONLY" },
360 { 0x0a, "COMPRESSED_SYSRAM" },
361 { 0x0c, "INVALID_STORAGE_TYPE" },
Ben Skeggsb2b09932010-11-24 10:47:15 +1000362 {}
363};
364
Marcin Slusarze6626252012-08-19 22:59:59 +0200365static const struct nouveau_enum nvc0_fifo_fault_hubclient[] = {
Ben Skeggs7795bee2011-03-29 09:28:24 +1000366 { 0x01, "PCOPY0" },
367 { 0x02, "PCOPY1" },
368 { 0x04, "DISPATCH" },
369 { 0x05, "CTXCTL" },
370 { 0x06, "PFIFO" },
371 { 0x07, "BAR_READ" },
372 { 0x08, "BAR_WRITE" },
373 { 0x0b, "PVP" },
374 { 0x0c, "PPPP" },
375 { 0x0d, "PBSP" },
376 { 0x11, "PCOUNTER" },
377 { 0x12, "PDAEMON" },
378 { 0x14, "CCACHE" },
379 { 0x15, "CCACHE_POST" },
380 {}
381};
382
Marcin Slusarze6626252012-08-19 22:59:59 +0200383static const struct nouveau_enum nvc0_fifo_fault_gpcclient[] = {
Ben Skeggs7795bee2011-03-29 09:28:24 +1000384 { 0x01, "TEX" },
385 { 0x0c, "ESETUP" },
386 { 0x0e, "CTXCTL" },
387 { 0x0f, "PROP" },
388 {}
389};
390
Marcin Slusarze6626252012-08-19 22:59:59 +0200391static const struct nouveau_bitfield nvc0_fifo_subfifo_intr[] = {
Ben Skeggsb2b09932010-11-24 10:47:15 +1000392/* { 0x00008000, "" } seen with null ib push */
393 { 0x00200000, "ILLEGAL_MTHD" },
394 { 0x00800000, "EMPTY_SUBC" },
395 {}
396};
397
398static void
Ben Skeggsebb945a2012-07-20 08:17:34 +1000399nvc0_fifo_isr_vm_fault(struct nvc0_fifo_priv *priv, int unit)
Ben Skeggsb2b09932010-11-24 10:47:15 +1000400{
Ben Skeggsb3ccd342012-09-06 20:26:38 -0400401 u32 inst = nv_rd32(priv, 0x002800 + (unit * 0x10));
402 u32 valo = nv_rd32(priv, 0x002804 + (unit * 0x10));
403 u32 vahi = nv_rd32(priv, 0x002808 + (unit * 0x10));
404 u32 stat = nv_rd32(priv, 0x00280c + (unit * 0x10));
Ben Skeggs7795bee2011-03-29 09:28:24 +1000405 u32 client = (stat & 0x00001f00) >> 8;
Marcin Slusarz93260d32012-12-09 23:00:34 +0100406 const struct nouveau_enum *en;
407 struct nouveau_engine *engine;
408 struct nouveau_object *engctx = NULL;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000409
Ben Skeggsb3ccd342012-09-06 20:26:38 -0400410 switch (unit) {
411 case 3: /* PEEPHOLE */
412 nv_mask(priv, 0x001718, 0x00000000, 0x00000000);
413 break;
414 case 4: /* BAR1 */
415 nv_mask(priv, 0x001704, 0x00000000, 0x00000000);
416 break;
417 case 5: /* BAR3 */
418 nv_mask(priv, 0x001714, 0x00000000, 0x00000000);
419 break;
420 default:
421 break;
422 }
423
Ben Skeggsebb945a2012-07-20 08:17:34 +1000424 nv_error(priv, "%s fault at 0x%010llx [", (stat & 0x00000080) ?
425 "write" : "read", (u64)vahi << 32 | valo);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000426 nouveau_enum_print(nvc0_fifo_fault_reason, stat & 0x0000000f);
Marcin Slusarzf533da12012-12-09 15:45:20 +0100427 pr_cont("] from ");
Marcin Slusarz93260d32012-12-09 23:00:34 +0100428 en = nouveau_enum_print(nvc0_fifo_fault_unit, unit);
Ben Skeggs7795bee2011-03-29 09:28:24 +1000429 if (stat & 0x00000040) {
Marcin Slusarzf533da12012-12-09 15:45:20 +0100430 pr_cont("/");
Ben Skeggs7795bee2011-03-29 09:28:24 +1000431 nouveau_enum_print(nvc0_fifo_fault_hubclient, client);
432 } else {
Marcin Slusarzf533da12012-12-09 15:45:20 +0100433 pr_cont("/GPC%d/", (stat & 0x1f000000) >> 24);
Ben Skeggs7795bee2011-03-29 09:28:24 +1000434 nouveau_enum_print(nvc0_fifo_fault_gpcclient, client);
435 }
Marcin Slusarz93260d32012-12-09 23:00:34 +0100436
437 if (en && en->data2) {
438 engine = nouveau_engine(priv, en->data2);
439 if (engine)
440 engctx = nouveau_engctx_get(engine, inst);
441
442 }
443 pr_cont(" on channel 0x%010llx [%s]\n", (u64)inst << 12,
444 nouveau_client_name(engctx));
445
446 nouveau_engctx_put(engctx);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000447}
448
Ben Skeggsd5316e22012-03-21 13:53:49 +1000449static int
Ben Skeggsebb945a2012-07-20 08:17:34 +1000450nvc0_fifo_swmthd(struct nvc0_fifo_priv *priv, u32 chid, u32 mthd, u32 data)
Ben Skeggsd5316e22012-03-21 13:53:49 +1000451{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000452 struct nvc0_fifo_chan *chan = NULL;
453 struct nouveau_handle *bind;
Ben Skeggsd5316e22012-03-21 13:53:49 +1000454 unsigned long flags;
455 int ret = -EINVAL;
456
Ben Skeggsebb945a2012-07-20 08:17:34 +1000457 spin_lock_irqsave(&priv->base.lock, flags);
458 if (likely(chid >= priv->base.min && chid <= priv->base.max))
459 chan = (void *)priv->base.channel[chid];
460 if (unlikely(!chan))
461 goto out;
462
463 bind = nouveau_namedb_get_class(nv_namedb(chan), 0x906e);
464 if (likely(bind)) {
465 if (!mthd || !nv_call(bind->object, mthd, data))
466 ret = 0;
467 nouveau_namedb_put(bind);
Ben Skeggsd5316e22012-03-21 13:53:49 +1000468 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000469
470out:
471 spin_unlock_irqrestore(&priv->base.lock, flags);
Ben Skeggsd5316e22012-03-21 13:53:49 +1000472 return ret;
473}
474
Ben Skeggsb2b09932010-11-24 10:47:15 +1000475static void
Ben Skeggsebb945a2012-07-20 08:17:34 +1000476nvc0_fifo_isr_subfifo_intr(struct nvc0_fifo_priv *priv, int unit)
Ben Skeggsb2b09932010-11-24 10:47:15 +1000477{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000478 u32 stat = nv_rd32(priv, 0x040108 + (unit * 0x2000));
479 u32 addr = nv_rd32(priv, 0x0400c0 + (unit * 0x2000));
480 u32 data = nv_rd32(priv, 0x0400c4 + (unit * 0x2000));
481 u32 chid = nv_rd32(priv, 0x040120 + (unit * 0x2000)) & 0x7f;
482 u32 subc = (addr & 0x00070000) >> 16;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000483 u32 mthd = (addr & 0x00003ffc);
Ben Skeggsd5316e22012-03-21 13:53:49 +1000484 u32 show = stat;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000485
Ben Skeggsd5316e22012-03-21 13:53:49 +1000486 if (stat & 0x00200000) {
487 if (mthd == 0x0054) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000488 if (!nvc0_fifo_swmthd(priv, chid, 0x0500, 0x00000000))
Ben Skeggsd5316e22012-03-21 13:53:49 +1000489 show &= ~0x00200000;
490 }
491 }
492
Ben Skeggsebb945a2012-07-20 08:17:34 +1000493 if (stat & 0x00800000) {
494 if (!nvc0_fifo_swmthd(priv, chid, mthd, data))
495 show &= ~0x00800000;
Ben Skeggsd5316e22012-03-21 13:53:49 +1000496 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000497
Ben Skeggsebb945a2012-07-20 08:17:34 +1000498 if (show) {
499 nv_error(priv, "SUBFIFO%d:", unit);
500 nouveau_bitfield_print(nvc0_fifo_subfifo_intr, show);
Marcin Slusarzf533da12012-12-09 15:45:20 +0100501 pr_cont("\n");
Marcin Slusarz93260d32012-12-09 23:00:34 +0100502 nv_error(priv,
503 "SUBFIFO%d: ch %d [%s] subc %d mthd 0x%04x data 0x%08x\n",
504 unit, chid,
505 nouveau_client_name_for_fifo_chid(&priv->base, chid),
506 subc, mthd, data);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000507 }
508
509 nv_wr32(priv, 0x0400c0 + (unit * 0x2000), 0x80600008);
510 nv_wr32(priv, 0x040108 + (unit * 0x2000), stat);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000511}
512
513static void
Ben Skeggsebb945a2012-07-20 08:17:34 +1000514nvc0_fifo_intr(struct nouveau_subdev *subdev)
Ben Skeggsb2b09932010-11-24 10:47:15 +1000515{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000516 struct nvc0_fifo_priv *priv = (void *)subdev;
517 u32 mask = nv_rd32(priv, 0x002140);
518 u32 stat = nv_rd32(priv, 0x002100) & mask;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000519
Ben Skeggs32256c82013-01-31 19:49:33 -0500520 if (stat & 0x00000001) {
521 u32 intr = nv_rd32(priv, 0x00252c);
522 nv_warn(priv, "INTR 0x00000001: 0x%08x\n", intr);
523 nv_wr32(priv, 0x002100, 0x00000001);
524 stat &= ~0x00000001;
525 }
526
Ben Skeggscc8cd642011-01-28 13:42:16 +1000527 if (stat & 0x00000100) {
Ben Skeggs32256c82013-01-31 19:49:33 -0500528 u32 intr = nv_rd32(priv, 0x00254c);
529 nv_warn(priv, "INTR 0x00000100: 0x%08x\n", intr);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000530 nv_wr32(priv, 0x002100, 0x00000100);
Ben Skeggscc8cd642011-01-28 13:42:16 +1000531 stat &= ~0x00000100;
532 }
533
Ben Skeggs32256c82013-01-31 19:49:33 -0500534 if (stat & 0x00010000) {
535 u32 intr = nv_rd32(priv, 0x00256c);
536 nv_warn(priv, "INTR 0x00010000: 0x%08x\n", intr);
537 nv_wr32(priv, 0x002100, 0x00010000);
538 stat &= ~0x00010000;
539 }
540
541 if (stat & 0x01000000) {
542 u32 intr = nv_rd32(priv, 0x00258c);
543 nv_warn(priv, "INTR 0x01000000: 0x%08x\n", intr);
544 nv_wr32(priv, 0x002100, 0x01000000);
545 stat &= ~0x01000000;
546 }
547
Ben Skeggsb2b09932010-11-24 10:47:15 +1000548 if (stat & 0x10000000) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000549 u32 units = nv_rd32(priv, 0x00259c);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000550 u32 u = units;
551
552 while (u) {
553 int i = ffs(u) - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000554 nvc0_fifo_isr_vm_fault(priv, i);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000555 u &= ~(1 << i);
556 }
557
Ben Skeggsebb945a2012-07-20 08:17:34 +1000558 nv_wr32(priv, 0x00259c, units);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000559 stat &= ~0x10000000;
560 }
561
562 if (stat & 0x20000000) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000563 u32 units = nv_rd32(priv, 0x0025a0);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000564 u32 u = units;
565
566 while (u) {
567 int i = ffs(u) - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000568 nvc0_fifo_isr_subfifo_intr(priv, i);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000569 u &= ~(1 << i);
570 }
571
Ben Skeggsebb945a2012-07-20 08:17:34 +1000572 nv_wr32(priv, 0x0025a0, units);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000573 stat &= ~0x20000000;
574 }
575
Ben Skeggscc8cd642011-01-28 13:42:16 +1000576 if (stat & 0x40000000) {
Ben Skeggs32256c82013-01-31 19:49:33 -0500577 u32 intr0 = nv_rd32(priv, 0x0025a4);
578 u32 intr1 = nv_mask(priv, 0x002a00, 0x00000000, 0x00000);
579 nv_debug(priv, "INTR 0x40000000: 0x%08x 0x%08x\n",
580 intr0, intr1);
Ben Skeggscc8cd642011-01-28 13:42:16 +1000581 stat &= ~0x40000000;
582 }
583
Ben Skeggs32256c82013-01-31 19:49:33 -0500584 if (stat & 0x80000000) {
585 u32 intr = nv_mask(priv, 0x0025a8, 0x00000000, 0x00000000);
586 nv_warn(priv, "INTR 0x80000000: 0x%08x\n", intr);
587 stat &= ~0x80000000;
588 }
589
Ben Skeggsb2b09932010-11-24 10:47:15 +1000590 if (stat) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000591 nv_fatal(priv, "unhandled status 0x%08x\n", stat);
592 nv_wr32(priv, 0x002100, stat);
593 nv_wr32(priv, 0x002140, 0);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000594 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000595}
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000596
Ben Skeggsebb945a2012-07-20 08:17:34 +1000597static int
598nvc0_fifo_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
599 struct nouveau_oclass *oclass, void *data, u32 size,
600 struct nouveau_object **pobject)
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000601{
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000602 struct nvc0_fifo_priv *priv;
603 int ret;
604
Ben Skeggsebb945a2012-07-20 08:17:34 +1000605 ret = nouveau_fifo_create(parent, engine, oclass, 0, 127, &priv);
606 *pobject = nv_object(priv);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000607 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000608 return ret;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000609
Ben Skeggsebb945a2012-07-20 08:17:34 +1000610 ret = nouveau_gpuobj_new(parent, NULL, 0x1000, 0x1000, 0,
611 &priv->playlist[0]);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000612 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000613 return ret;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000614
Ben Skeggsebb945a2012-07-20 08:17:34 +1000615 ret = nouveau_gpuobj_new(parent, NULL, 0x1000, 0x1000, 0,
616 &priv->playlist[1]);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000617 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000618 return ret;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000619
Ben Skeggsebb945a2012-07-20 08:17:34 +1000620 ret = nouveau_gpuobj_new(parent, NULL, 128 * 0x1000, 0x1000, 0,
621 &priv->user.mem);
Ben Skeggs9da226f2012-07-13 16:54:45 +1000622 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000623 return ret;
Ben Skeggs9da226f2012-07-13 16:54:45 +1000624
Ben Skeggsebb945a2012-07-20 08:17:34 +1000625 ret = nouveau_gpuobj_map(priv->user.mem, NV_MEM_ACCESS_RW,
626 &priv->user.bar);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000627 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000628 return ret;
629
630 nv_subdev(priv)->unit = 0x00000100;
631 nv_subdev(priv)->intr = nvc0_fifo_intr;
632 nv_engine(priv)->cclass = &nvc0_fifo_cclass;
633 nv_engine(priv)->sclass = nvc0_fifo_sclass;
634 return 0;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000635}
Ben Skeggsebb945a2012-07-20 08:17:34 +1000636
637static void
638nvc0_fifo_dtor(struct nouveau_object *object)
639{
640 struct nvc0_fifo_priv *priv = (void *)object;
641
642 nouveau_gpuobj_unmap(&priv->user.bar);
643 nouveau_gpuobj_ref(NULL, &priv->user.mem);
644 nouveau_gpuobj_ref(NULL, &priv->playlist[1]);
645 nouveau_gpuobj_ref(NULL, &priv->playlist[0]);
646
647 nouveau_fifo_destroy(&priv->base);
648}
649
650static int
651nvc0_fifo_init(struct nouveau_object *object)
652{
653 struct nvc0_fifo_priv *priv = (void *)object;
654 int ret, i;
655
656 ret = nouveau_fifo_init(&priv->base);
657 if (ret)
658 return ret;
659
660 nv_wr32(priv, 0x000204, 0xffffffff);
661 nv_wr32(priv, 0x002204, 0xffffffff);
662
663 priv->spoon_nr = hweight32(nv_rd32(priv, 0x002204));
664 nv_debug(priv, "%d subfifo(s)\n", priv->spoon_nr);
665
666 /* assign engines to subfifos */
667 if (priv->spoon_nr >= 3) {
668 nv_wr32(priv, 0x002208, ~(1 << 0)); /* PGRAPH */
669 nv_wr32(priv, 0x00220c, ~(1 << 1)); /* PVP */
670 nv_wr32(priv, 0x002210, ~(1 << 1)); /* PPP */
671 nv_wr32(priv, 0x002214, ~(1 << 1)); /* PBSP */
672 nv_wr32(priv, 0x002218, ~(1 << 2)); /* PCE0 */
673 nv_wr32(priv, 0x00221c, ~(1 << 1)); /* PCE1 */
674 }
675
676 /* PSUBFIFO[n] */
677 for (i = 0; i < priv->spoon_nr; i++) {
678 nv_mask(priv, 0x04013c + (i * 0x2000), 0x10000100, 0x00000000);
679 nv_wr32(priv, 0x040108 + (i * 0x2000), 0xffffffff); /* INTR */
680 nv_wr32(priv, 0x04010c + (i * 0x2000), 0xfffffeff); /* INTREN */
681 }
682
683 nv_mask(priv, 0x002200, 0x00000001, 0x00000001);
684 nv_wr32(priv, 0x002254, 0x10000000 | priv->user.bar.offset >> 12);
685
686 nv_wr32(priv, 0x002a00, 0xffffffff); /* clears PFIFO.INTR bit 30 */
687 nv_wr32(priv, 0x002100, 0xffffffff);
688 nv_wr32(priv, 0x002140, 0xbfffffff);
689 return 0;
690}
691
692struct nouveau_oclass
693nvc0_fifo_oclass = {
694 .handle = NV_ENGINE(FIFO, 0xc0),
695 .ofuncs = &(struct nouveau_ofuncs) {
696 .ctor = nvc0_fifo_ctor,
697 .dtor = nvc0_fifo_dtor,
698 .init = nvc0_fifo_init,
699 .fini = _nouveau_fifo_fini,
700 },
701};