blob: cbfbab18be91d7ecdf9ebd3952e9b77aac590726 [file] [log] [blame]
Shaohua Li7d715a62008-02-25 09:46:41 +08001/*
2 * File: drivers/pci/pcie/aspm.c
Stefan Assmann45e829e2009-12-03 06:49:24 -05003 * Enabling PCIe link L0s/L1 state and Clock Power Management
Shaohua Li7d715a62008-02-25 09:46:41 +08004 *
5 * Copyright (C) 2007 Intel
6 * Copyright (C) Zhang Yanmin (yanmin.zhang@intel.com)
7 * Copyright (C) Shaohua Li (shaohua.li@intel.com)
8 */
9
10#include <linux/kernel.h>
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/pci_regs.h>
15#include <linux/errno.h>
16#include <linux/pm.h>
17#include <linux/init.h>
18#include <linux/slab.h>
Thomas Renninger2a42d9d2008-12-09 13:05:09 +010019#include <linux/jiffies.h>
Andrew Patterson987a4c72009-01-05 16:21:04 -070020#include <linux/delay.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080021#include <linux/pci-aspm.h>
22#include "../pci.h"
23
24#ifdef MODULE_PARAM_PREFIX
25#undef MODULE_PARAM_PREFIX
26#endif
27#define MODULE_PARAM_PREFIX "pcie_aspm."
28
Kenji Kaneshigeac180182009-08-19 11:02:13 +090029/* Note: those are not register definitions */
30#define ASPM_STATE_L0S_UP (1) /* Upstream direction L0s state */
31#define ASPM_STATE_L0S_DW (2) /* Downstream direction L0s state */
32#define ASPM_STATE_L1 (4) /* L1 state */
33#define ASPM_STATE_L0S (ASPM_STATE_L0S_UP | ASPM_STATE_L0S_DW)
34#define ASPM_STATE_ALL (ASPM_STATE_L0S | ASPM_STATE_L1)
35
Kenji Kaneshigeb6c2e542009-05-13 12:14:58 +090036struct aspm_latency {
37 u32 l0s; /* L0s latency (nsec) */
38 u32 l1; /* L1 latency (nsec) */
Shaohua Li7d715a62008-02-25 09:46:41 +080039};
40
41struct pcie_link_state {
Kenji Kaneshige5cde89d2009-05-13 12:17:04 +090042 struct pci_dev *pdev; /* Upstream component of the Link */
Kenji Kaneshige5c92ffb2009-05-13 12:23:57 +090043 struct pcie_link_state *root; /* pointer to the root port link */
Kenji Kaneshige5cde89d2009-05-13 12:17:04 +090044 struct pcie_link_state *parent; /* pointer to the parent Link state */
45 struct list_head sibling; /* node in link_list */
46 struct list_head children; /* list of child link states */
47 struct list_head link; /* node in parent's children list */
Shaohua Li7d715a62008-02-25 09:46:41 +080048
49 /* ASPM state */
Kenji Kaneshigeac180182009-08-19 11:02:13 +090050 u32 aspm_support:3; /* Supported ASPM state */
51 u32 aspm_enabled:3; /* Enabled ASPM state */
52 u32 aspm_capable:3; /* Capable ASPM state with latency */
53 u32 aspm_default:3; /* Default ASPM state by BIOS */
54 u32 aspm_disable:3; /* Disabled ASPM state */
Kenji Kaneshige80bfdbe2009-05-13 12:12:43 +090055
Kenji Kaneshige4d246e42009-05-13 12:15:38 +090056 /* Clock PM state */
57 u32 clkpm_capable:1; /* Clock PM capable? */
58 u32 clkpm_enabled:1; /* Current Clock PM state */
59 u32 clkpm_default:1; /* Default Clock PM state by BIOS */
60
Kenji Kaneshigeac180182009-08-19 11:02:13 +090061 /* Exit latencies */
62 struct aspm_latency latency_up; /* Upstream direction exit latency */
63 struct aspm_latency latency_dw; /* Downstream direction exit latency */
Shaohua Li7d715a62008-02-25 09:46:41 +080064 /*
Kenji Kaneshigeb6c2e542009-05-13 12:14:58 +090065 * Endpoint acceptable latencies. A pcie downstream port only
66 * has one slot under it, so at most there are 8 functions.
Shaohua Li7d715a62008-02-25 09:46:41 +080067 */
Kenji Kaneshigeb6c2e542009-05-13 12:14:58 +090068 struct aspm_latency acceptable[8];
Shaohua Li7d715a62008-02-25 09:46:41 +080069};
70
Matthew Garrett2f671e22010-12-06 14:00:56 -050071static int aspm_disabled, aspm_force, aspm_clear_state;
Rafael J. Wysocki8b8bae92011-03-05 13:21:51 +010072static bool aspm_support_enabled = true;
Shaohua Li7d715a62008-02-25 09:46:41 +080073static DEFINE_MUTEX(aspm_lock);
74static LIST_HEAD(link_list);
75
76#define POLICY_DEFAULT 0 /* BIOS default setting */
77#define POLICY_PERFORMANCE 1 /* high performance */
78#define POLICY_POWERSAVE 2 /* high power saving */
79static int aspm_policy;
80static const char *policy_str[] = {
81 [POLICY_DEFAULT] = "default",
82 [POLICY_PERFORMANCE] = "performance",
83 [POLICY_POWERSAVE] = "powersave"
84};
85
Andrew Patterson987a4c72009-01-05 16:21:04 -070086#define LINK_RETRAIN_TIMEOUT HZ
87
Kenji Kaneshige5aa63582009-05-13 12:17:44 +090088static int policy_to_aspm_state(struct pcie_link_state *link)
Shaohua Li7d715a62008-02-25 09:46:41 +080089{
Shaohua Li7d715a62008-02-25 09:46:41 +080090 switch (aspm_policy) {
91 case POLICY_PERFORMANCE:
92 /* Disable ASPM and Clock PM */
93 return 0;
94 case POLICY_POWERSAVE:
95 /* Enable ASPM L0s/L1 */
Kenji Kaneshigeac180182009-08-19 11:02:13 +090096 return ASPM_STATE_ALL;
Shaohua Li7d715a62008-02-25 09:46:41 +080097 case POLICY_DEFAULT:
Kenji Kaneshige5aa63582009-05-13 12:17:44 +090098 return link->aspm_default;
Shaohua Li7d715a62008-02-25 09:46:41 +080099 }
100 return 0;
101}
102
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900103static int policy_to_clkpm_state(struct pcie_link_state *link)
Shaohua Li7d715a62008-02-25 09:46:41 +0800104{
Shaohua Li7d715a62008-02-25 09:46:41 +0800105 switch (aspm_policy) {
106 case POLICY_PERFORMANCE:
107 /* Disable ASPM and Clock PM */
108 return 0;
109 case POLICY_POWERSAVE:
110 /* Disable Clock PM */
111 return 1;
112 case POLICY_DEFAULT:
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900113 return link->clkpm_default;
Shaohua Li7d715a62008-02-25 09:46:41 +0800114 }
115 return 0;
116}
117
Kenji Kaneshige430842e2009-05-13 12:20:10 +0900118static void pcie_set_clkpm_nocheck(struct pcie_link_state *link, int enable)
Shaohua Li7d715a62008-02-25 09:46:41 +0800119{
Shaohua Li7d715a62008-02-25 09:46:41 +0800120 int pos;
121 u16 reg16;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900122 struct pci_dev *child;
123 struct pci_bus *linkbus = link->pdev->subordinate;
Shaohua Li7d715a62008-02-25 09:46:41 +0800124
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900125 list_for_each_entry(child, &linkbus->devices, bus_list) {
Kenji Kaneshigedb9538a2009-11-11 14:33:30 +0900126 pos = pci_pcie_cap(child);
Shaohua Li7d715a62008-02-25 09:46:41 +0800127 if (!pos)
128 return;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900129 pci_read_config_word(child, pos + PCI_EXP_LNKCTL, &reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800130 if (enable)
131 reg16 |= PCI_EXP_LNKCTL_CLKREQ_EN;
132 else
133 reg16 &= ~PCI_EXP_LNKCTL_CLKREQ_EN;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900134 pci_write_config_word(child, pos + PCI_EXP_LNKCTL, reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800135 }
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900136 link->clkpm_enabled = !!enable;
Shaohua Li7d715a62008-02-25 09:46:41 +0800137}
138
Kenji Kaneshige430842e2009-05-13 12:20:10 +0900139static void pcie_set_clkpm(struct pcie_link_state *link, int enable)
140{
141 /* Don't enable Clock PM if the link is not Clock PM capable */
142 if (!link->clkpm_capable && enable)
Matthew Garrett2f671e22010-12-06 14:00:56 -0500143 enable = 0;
Kenji Kaneshige430842e2009-05-13 12:20:10 +0900144 /* Need nothing if the specified equals to current state */
145 if (link->clkpm_enabled == enable)
146 return;
147 pcie_set_clkpm_nocheck(link, enable);
148}
149
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900150static void pcie_clkpm_cap_init(struct pcie_link_state *link, int blacklist)
Shaohua Li7d715a62008-02-25 09:46:41 +0800151{
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900152 int pos, capable = 1, enabled = 1;
Shaohua Li7d715a62008-02-25 09:46:41 +0800153 u32 reg32;
154 u16 reg16;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900155 struct pci_dev *child;
156 struct pci_bus *linkbus = link->pdev->subordinate;
Shaohua Li7d715a62008-02-25 09:46:41 +0800157
158 /* All functions should have the same cap and state, take the worst */
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900159 list_for_each_entry(child, &linkbus->devices, bus_list) {
Kenji Kaneshigedb9538a2009-11-11 14:33:30 +0900160 pos = pci_pcie_cap(child);
Shaohua Li7d715a62008-02-25 09:46:41 +0800161 if (!pos)
162 return;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900163 pci_read_config_dword(child, pos + PCI_EXP_LNKCAP, &reg32);
Shaohua Li7d715a62008-02-25 09:46:41 +0800164 if (!(reg32 & PCI_EXP_LNKCAP_CLKPM)) {
165 capable = 0;
166 enabled = 0;
167 break;
168 }
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900169 pci_read_config_word(child, pos + PCI_EXP_LNKCTL, &reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800170 if (!(reg16 & PCI_EXP_LNKCTL_CLKREQ_EN))
171 enabled = 0;
172 }
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900173 link->clkpm_enabled = enabled;
174 link->clkpm_default = enabled;
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900175 link->clkpm_capable = (blacklist) ? 0 : capable;
Shaohua Li46bbdfa2008-12-19 09:27:42 +0800176}
177
Shaohua Li7d715a62008-02-25 09:46:41 +0800178/*
179 * pcie_aspm_configure_common_clock: check if the 2 ends of a link
180 * could use common clock. If they are, configure them to use the
181 * common clock. That will reduce the ASPM state exit latency.
182 */
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900183static void pcie_aspm_configure_common_clock(struct pcie_link_state *link)
Shaohua Li7d715a62008-02-25 09:46:41 +0800184{
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900185 int ppos, cpos, same_clock = 1;
186 u16 reg16, parent_reg, child_reg[8];
Thomas Renninger2a42d9d2008-12-09 13:05:09 +0100187 unsigned long start_jiffies;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900188 struct pci_dev *child, *parent = link->pdev;
189 struct pci_bus *linkbus = parent->subordinate;
Shaohua Li7d715a62008-02-25 09:46:41 +0800190 /*
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900191 * All functions of a slot should have the same Slot Clock
Shaohua Li7d715a62008-02-25 09:46:41 +0800192 * Configuration, so just check one function
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900193 */
194 child = list_entry(linkbus->devices.next, struct pci_dev, bus_list);
Kenji Kaneshige8b064772009-11-11 14:36:52 +0900195 BUG_ON(!pci_is_pcie(child));
Shaohua Li7d715a62008-02-25 09:46:41 +0800196
197 /* Check downstream component if bit Slot Clock Configuration is 1 */
Kenji Kaneshigedb9538a2009-11-11 14:33:30 +0900198 cpos = pci_pcie_cap(child);
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900199 pci_read_config_word(child, cpos + PCI_EXP_LNKSTA, &reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800200 if (!(reg16 & PCI_EXP_LNKSTA_SLC))
201 same_clock = 0;
202
203 /* Check upstream component if bit Slot Clock Configuration is 1 */
Kenji Kaneshigedb9538a2009-11-11 14:33:30 +0900204 ppos = pci_pcie_cap(parent);
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900205 pci_read_config_word(parent, ppos + PCI_EXP_LNKSTA, &reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800206 if (!(reg16 & PCI_EXP_LNKSTA_SLC))
207 same_clock = 0;
208
209 /* Configure downstream component, all functions */
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900210 list_for_each_entry(child, &linkbus->devices, bus_list) {
Kenji Kaneshigedb9538a2009-11-11 14:33:30 +0900211 cpos = pci_pcie_cap(child);
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900212 pci_read_config_word(child, cpos + PCI_EXP_LNKCTL, &reg16);
213 child_reg[PCI_FUNC(child->devfn)] = reg16;
Shaohua Li7d715a62008-02-25 09:46:41 +0800214 if (same_clock)
215 reg16 |= PCI_EXP_LNKCTL_CCC;
216 else
217 reg16 &= ~PCI_EXP_LNKCTL_CCC;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900218 pci_write_config_word(child, cpos + PCI_EXP_LNKCTL, reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800219 }
220
221 /* Configure upstream component */
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900222 pci_read_config_word(parent, ppos + PCI_EXP_LNKCTL, &reg16);
Thomas Renninger2a42d9d2008-12-09 13:05:09 +0100223 parent_reg = reg16;
Shaohua Li7d715a62008-02-25 09:46:41 +0800224 if (same_clock)
225 reg16 |= PCI_EXP_LNKCTL_CCC;
226 else
227 reg16 &= ~PCI_EXP_LNKCTL_CCC;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900228 pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800229
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900230 /* Retrain link */
Shaohua Li7d715a62008-02-25 09:46:41 +0800231 reg16 |= PCI_EXP_LNKCTL_RL;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900232 pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800233
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900234 /* Wait for link training end. Break out after waiting for timeout */
Thomas Renninger2a42d9d2008-12-09 13:05:09 +0100235 start_jiffies = jiffies;
Andrew Patterson987a4c72009-01-05 16:21:04 -0700236 for (;;) {
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900237 pci_read_config_word(parent, ppos + PCI_EXP_LNKSTA, &reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800238 if (!(reg16 & PCI_EXP_LNKSTA_LT))
239 break;
Andrew Patterson987a4c72009-01-05 16:21:04 -0700240 if (time_after(jiffies, start_jiffies + LINK_RETRAIN_TIMEOUT))
241 break;
242 msleep(1);
Shaohua Li7d715a62008-02-25 09:46:41 +0800243 }
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900244 if (!(reg16 & PCI_EXP_LNKSTA_LT))
245 return;
246
247 /* Training failed. Restore common clock configurations */
248 dev_printk(KERN_ERR, &parent->dev,
249 "ASPM: Could not configure common clock\n");
250 list_for_each_entry(child, &linkbus->devices, bus_list) {
Kenji Kaneshigedb9538a2009-11-11 14:33:30 +0900251 cpos = pci_pcie_cap(child);
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900252 pci_write_config_word(child, cpos + PCI_EXP_LNKCTL,
253 child_reg[PCI_FUNC(child->devfn)]);
Thomas Renninger2a42d9d2008-12-09 13:05:09 +0100254 }
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900255 pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, parent_reg);
Shaohua Li7d715a62008-02-25 09:46:41 +0800256}
257
Kenji Kaneshige5e0eaa72009-05-13 12:21:48 +0900258/* Convert L0s latency encoding to ns */
259static u32 calc_l0s_latency(u32 encoding)
Shaohua Li7d715a62008-02-25 09:46:41 +0800260{
Kenji Kaneshige5e0eaa72009-05-13 12:21:48 +0900261 if (encoding == 0x7)
262 return (5 * 1000); /* > 4us */
263 return (64 << encoding);
Shaohua Li7d715a62008-02-25 09:46:41 +0800264}
265
Kenji Kaneshige5e0eaa72009-05-13 12:21:48 +0900266/* Convert L0s acceptable latency encoding to ns */
267static u32 calc_l0s_acceptable(u32 encoding)
Shaohua Li7d715a62008-02-25 09:46:41 +0800268{
Kenji Kaneshige5e0eaa72009-05-13 12:21:48 +0900269 if (encoding == 0x7)
270 return -1U;
271 return (64 << encoding);
272}
Shaohua Li7d715a62008-02-25 09:46:41 +0800273
Kenji Kaneshige5e0eaa72009-05-13 12:21:48 +0900274/* Convert L1 latency encoding to ns */
275static u32 calc_l1_latency(u32 encoding)
276{
277 if (encoding == 0x7)
278 return (65 * 1000); /* > 64us */
279 return (1000 << encoding);
280}
281
282/* Convert L1 acceptable latency encoding to ns */
283static u32 calc_l1_acceptable(u32 encoding)
284{
285 if (encoding == 0x7)
286 return -1U;
287 return (1000 << encoding);
Shaohua Li7d715a62008-02-25 09:46:41 +0800288}
289
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900290struct aspm_register_info {
291 u32 support:2;
292 u32 enabled:2;
293 u32 latency_encoding_l0s;
294 u32 latency_encoding_l1;
295};
296
297static void pcie_get_aspm_reg(struct pci_dev *pdev,
298 struct aspm_register_info *info)
Shaohua Li7d715a62008-02-25 09:46:41 +0800299{
300 int pos;
301 u16 reg16;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900302 u32 reg32;
Shaohua Li7d715a62008-02-25 09:46:41 +0800303
Kenji Kaneshigedb9538a2009-11-11 14:33:30 +0900304 pos = pci_pcie_cap(pdev);
Shaohua Li7d715a62008-02-25 09:46:41 +0800305 pci_read_config_dword(pdev, pos + PCI_EXP_LNKCAP, &reg32);
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900306 info->support = (reg32 & PCI_EXP_LNKCAP_ASPMS) >> 10;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900307 info->latency_encoding_l0s = (reg32 & PCI_EXP_LNKCAP_L0SEL) >> 12;
308 info->latency_encoding_l1 = (reg32 & PCI_EXP_LNKCAP_L1EL) >> 15;
Shaohua Li7d715a62008-02-25 09:46:41 +0800309 pci_read_config_word(pdev, pos + PCI_EXP_LNKCTL, &reg16);
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900310 info->enabled = reg16 & PCI_EXP_LNKCTL_ASPMC;
Shaohua Li7d715a62008-02-25 09:46:41 +0800311}
312
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900313static void pcie_aspm_check_latency(struct pci_dev *endpoint)
314{
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900315 u32 latency, l1_switch_latency = 0;
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900316 struct aspm_latency *acceptable;
317 struct pcie_link_state *link;
318
319 /* Device not in D0 doesn't need latency check */
320 if ((endpoint->current_state != PCI_D0) &&
321 (endpoint->current_state != PCI_UNKNOWN))
322 return;
323
324 link = endpoint->bus->self->link_state;
325 acceptable = &link->acceptable[PCI_FUNC(endpoint->devfn)];
326
327 while (link) {
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900328 /* Check upstream direction L0s latency */
329 if ((link->aspm_capable & ASPM_STATE_L0S_UP) &&
330 (link->latency_up.l0s > acceptable->l0s))
331 link->aspm_capable &= ~ASPM_STATE_L0S_UP;
332
333 /* Check downstream direction L0s latency */
334 if ((link->aspm_capable & ASPM_STATE_L0S_DW) &&
335 (link->latency_dw.l0s > acceptable->l0s))
336 link->aspm_capable &= ~ASPM_STATE_L0S_DW;
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900337 /*
338 * Check L1 latency.
339 * Every switch on the path to root complex need 1
340 * more microsecond for L1. Spec doesn't mention L0s.
341 */
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900342 latency = max_t(u32, link->latency_up.l1, link->latency_dw.l1);
343 if ((link->aspm_capable & ASPM_STATE_L1) &&
344 (latency + l1_switch_latency > acceptable->l1))
345 link->aspm_capable &= ~ASPM_STATE_L1;
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900346 l1_switch_latency += 1000;
347
348 link = link->parent;
349 }
350}
351
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900352static void pcie_aspm_cap_init(struct pcie_link_state *link, int blacklist)
Shaohua Li7d715a62008-02-25 09:46:41 +0800353{
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900354 struct pci_dev *child, *parent = link->pdev;
355 struct pci_bus *linkbus = parent->subordinate;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900356 struct aspm_register_info upreg, dwreg;
Shaohua Li7d715a62008-02-25 09:46:41 +0800357
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900358 if (blacklist) {
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900359 /* Set enabled/disable so that we will disable ASPM later */
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900360 link->aspm_enabled = ASPM_STATE_ALL;
361 link->aspm_disable = ASPM_STATE_ALL;
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900362 return;
363 }
364
365 /* Configure common clock before checking latencies */
366 pcie_aspm_configure_common_clock(link);
367
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900368 /* Get upstream/downstream components' register state */
369 pcie_get_aspm_reg(parent, &upreg);
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900370 child = list_entry(linkbus->devices.next, struct pci_dev, bus_list);
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900371 pcie_get_aspm_reg(child, &dwreg);
372
373 /*
374 * Setup L0s state
375 *
376 * Note that we must not enable L0s in either direction on a
377 * given link unless components on both sides of the link each
378 * support L0s.
379 */
380 if (dwreg.support & upreg.support & PCIE_LINK_STATE_L0S)
381 link->aspm_support |= ASPM_STATE_L0S;
382 if (dwreg.enabled & PCIE_LINK_STATE_L0S)
383 link->aspm_enabled |= ASPM_STATE_L0S_UP;
384 if (upreg.enabled & PCIE_LINK_STATE_L0S)
385 link->aspm_enabled |= ASPM_STATE_L0S_DW;
386 link->latency_up.l0s = calc_l0s_latency(upreg.latency_encoding_l0s);
387 link->latency_dw.l0s = calc_l0s_latency(dwreg.latency_encoding_l0s);
388
389 /* Setup L1 state */
390 if (upreg.support & dwreg.support & PCIE_LINK_STATE_L1)
391 link->aspm_support |= ASPM_STATE_L1;
392 if (upreg.enabled & dwreg.enabled & PCIE_LINK_STATE_L1)
393 link->aspm_enabled |= ASPM_STATE_L1;
394 link->latency_up.l1 = calc_l1_latency(upreg.latency_encoding_l1);
395 link->latency_dw.l1 = calc_l1_latency(dwreg.latency_encoding_l1);
Kenji Kaneshige80bfdbe2009-05-13 12:12:43 +0900396
Kenji Kaneshigeb127bd52009-08-19 10:57:31 +0900397 /* Save default state */
398 link->aspm_default = link->aspm_enabled;
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900399
400 /* Setup initial capable state. Will be updated later */
401 link->aspm_capable = link->aspm_support;
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900402 /*
403 * If the downstream component has pci bridge function, don't
404 * do ASPM for now.
405 */
406 list_for_each_entry(child, &linkbus->devices, bus_list) {
407 if (child->pcie_type == PCI_EXP_TYPE_PCI_BRIDGE) {
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900408 link->aspm_disable = ASPM_STATE_ALL;
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900409 break;
410 }
411 }
Kenji Kaneshigeb127bd52009-08-19 10:57:31 +0900412
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900413 /* Get and check endpoint acceptable latencies */
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900414 list_for_each_entry(child, &linkbus->devices, bus_list) {
Shaohua Li7d715a62008-02-25 09:46:41 +0800415 int pos;
Kenji Kaneshige5e0eaa72009-05-13 12:21:48 +0900416 u32 reg32, encoding;
Kenji Kaneshigeb6c2e542009-05-13 12:14:58 +0900417 struct aspm_latency *acceptable =
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900418 &link->acceptable[PCI_FUNC(child->devfn)];
Shaohua Li7d715a62008-02-25 09:46:41 +0800419
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900420 if (child->pcie_type != PCI_EXP_TYPE_ENDPOINT &&
421 child->pcie_type != PCI_EXP_TYPE_LEG_END)
Shaohua Li7d715a62008-02-25 09:46:41 +0800422 continue;
423
Kenji Kaneshigedb9538a2009-11-11 14:33:30 +0900424 pos = pci_pcie_cap(child);
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900425 pci_read_config_dword(child, pos + PCI_EXP_DEVCAP, &reg32);
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900426 /* Calculate endpoint L0s acceptable latency */
Kenji Kaneshige5e0eaa72009-05-13 12:21:48 +0900427 encoding = (reg32 & PCI_EXP_DEVCAP_L0S) >> 6;
428 acceptable->l0s = calc_l0s_acceptable(encoding);
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900429 /* Calculate endpoint L1 acceptable latency */
430 encoding = (reg32 & PCI_EXP_DEVCAP_L1) >> 9;
431 acceptable->l1 = calc_l1_acceptable(encoding);
432
433 pcie_aspm_check_latency(child);
Shaohua Li7d715a62008-02-25 09:46:41 +0800434 }
435}
436
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900437static void pcie_config_aspm_dev(struct pci_dev *pdev, u32 val)
Shaohua Li7d715a62008-02-25 09:46:41 +0800438{
439 u16 reg16;
Kenji Kaneshigedb9538a2009-11-11 14:33:30 +0900440 int pos = pci_pcie_cap(pdev);
Shaohua Li7d715a62008-02-25 09:46:41 +0800441
442 pci_read_config_word(pdev, pos + PCI_EXP_LNKCTL, &reg16);
443 reg16 &= ~0x3;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900444 reg16 |= val;
Shaohua Li7d715a62008-02-25 09:46:41 +0800445 pci_write_config_word(pdev, pos + PCI_EXP_LNKCTL, reg16);
446}
447
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900448static void pcie_config_aspm_link(struct pcie_link_state *link, u32 state)
Shaohua Li7d715a62008-02-25 09:46:41 +0800449{
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900450 u32 upstream = 0, dwstream = 0;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900451 struct pci_dev *child, *parent = link->pdev;
452 struct pci_bus *linkbus = parent->subordinate;
Shaohua Li7d715a62008-02-25 09:46:41 +0800453
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900454 /* Nothing to do if the link is already in the requested state */
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900455 state &= (link->aspm_capable & ~link->aspm_disable);
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900456 if (link->aspm_enabled == state)
457 return;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900458 /* Convert ASPM state to upstream/downstream ASPM register state */
459 if (state & ASPM_STATE_L0S_UP)
460 dwstream |= PCIE_LINK_STATE_L0S;
461 if (state & ASPM_STATE_L0S_DW)
462 upstream |= PCIE_LINK_STATE_L0S;
463 if (state & ASPM_STATE_L1) {
464 upstream |= PCIE_LINK_STATE_L1;
465 dwstream |= PCIE_LINK_STATE_L1;
466 }
Shaohua Li7d715a62008-02-25 09:46:41 +0800467 /*
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900468 * Spec 2.0 suggests all functions should be configured the
469 * same setting for ASPM. Enabling ASPM L1 should be done in
470 * upstream component first and then downstream, and vice
471 * versa for disabling ASPM L1. Spec doesn't mention L0S.
Shaohua Li7d715a62008-02-25 09:46:41 +0800472 */
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900473 if (state & ASPM_STATE_L1)
474 pcie_config_aspm_dev(parent, upstream);
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900475 list_for_each_entry(child, &linkbus->devices, bus_list)
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900476 pcie_config_aspm_dev(child, dwstream);
477 if (!(state & ASPM_STATE_L1))
478 pcie_config_aspm_dev(parent, upstream);
Shaohua Li7d715a62008-02-25 09:46:41 +0800479
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900480 link->aspm_enabled = state;
Shaohua Li7d715a62008-02-25 09:46:41 +0800481}
482
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900483static void pcie_config_aspm_path(struct pcie_link_state *link)
Shaohua Li7d715a62008-02-25 09:46:41 +0800484{
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900485 while (link) {
486 pcie_config_aspm_link(link, policy_to_aspm_state(link));
487 link = link->parent;
Shaohua Li46bbdfa2008-12-19 09:27:42 +0800488 }
Shaohua Li7d715a62008-02-25 09:46:41 +0800489}
490
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900491static void free_link_state(struct pcie_link_state *link)
Shaohua Li7d715a62008-02-25 09:46:41 +0800492{
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900493 link->pdev->link_state = NULL;
494 kfree(link);
Shaohua Li7d715a62008-02-25 09:46:41 +0800495}
496
Shaohua Liddc97532008-05-21 16:58:40 +0800497static int pcie_aspm_sanity_check(struct pci_dev *pdev)
498{
Kenji Kaneshige36475842009-05-13 12:23:09 +0900499 struct pci_dev *child;
500 int pos;
Shaohua Li149e1632008-07-23 10:32:31 +0800501 u32 reg32;
Matthew Garrett2f671e22010-12-06 14:00:56 -0500502
503 if (aspm_clear_state)
504 return -EINVAL;
505
Shaohua Liddc97532008-05-21 16:58:40 +0800506 /*
Stefan Assmann45e829e2009-12-03 06:49:24 -0500507 * Some functions in a slot might not all be PCIe functions,
Kenji Kaneshige36475842009-05-13 12:23:09 +0900508 * very strange. Disable ASPM for the whole slot
Shaohua Liddc97532008-05-21 16:58:40 +0800509 */
Kenji Kaneshige36475842009-05-13 12:23:09 +0900510 list_for_each_entry(child, &pdev->subordinate->devices, bus_list) {
Kenji Kaneshigedb9538a2009-11-11 14:33:30 +0900511 pos = pci_pcie_cap(child);
Kenji Kaneshige36475842009-05-13 12:23:09 +0900512 if (!pos)
Shaohua Liddc97532008-05-21 16:58:40 +0800513 return -EINVAL;
Shaohua Li149e1632008-07-23 10:32:31 +0800514 /*
515 * Disable ASPM for pre-1.1 PCIe device, we follow MS to use
516 * RBER bit to determine if a function is 1.1 version device
517 */
Kenji Kaneshige36475842009-05-13 12:23:09 +0900518 pci_read_config_dword(child, pos + PCI_EXP_DEVCAP, &reg32);
Sitsofe Wheelere1f4f592008-09-16 14:27:13 +0100519 if (!(reg32 & PCI_EXP_DEVCAP_RBER) && !aspm_force) {
Kenji Kaneshige36475842009-05-13 12:23:09 +0900520 dev_printk(KERN_INFO, &child->dev, "disabling ASPM"
Vincent Legollf393d9b2008-10-12 12:26:12 +0200521 " on pre-1.1 PCIe device. You can enable it"
522 " with 'pcie_aspm=force'\n");
Shaohua Li149e1632008-07-23 10:32:31 +0800523 return -EINVAL;
524 }
Shaohua Liddc97532008-05-21 16:58:40 +0800525 }
526 return 0;
527}
528
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900529static struct pcie_link_state *alloc_pcie_link_state(struct pci_dev *pdev)
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900530{
531 struct pcie_link_state *link;
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900532
533 link = kzalloc(sizeof(*link), GFP_KERNEL);
534 if (!link)
535 return NULL;
536 INIT_LIST_HEAD(&link->sibling);
537 INIT_LIST_HEAD(&link->children);
538 INIT_LIST_HEAD(&link->link);
539 link->pdev = pdev;
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900540 if (pdev->pcie_type == PCI_EXP_TYPE_DOWNSTREAM) {
541 struct pcie_link_state *parent;
542 parent = pdev->bus->parent->self->link_state;
543 if (!parent) {
544 kfree(link);
545 return NULL;
546 }
547 link->parent = parent;
548 list_add(&link->link, &parent->children);
549 }
Kenji Kaneshige5c92ffb2009-05-13 12:23:57 +0900550 /* Setup a pointer to the root port link */
551 if (!link->parent)
552 link->root = link;
553 else
554 link->root = link->parent->root;
555
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900556 list_add(&link->sibling, &link_list);
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900557 pdev->link_state = link;
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900558 return link;
559}
560
Shaohua Li7d715a62008-02-25 09:46:41 +0800561/*
562 * pcie_aspm_init_link_state: Initiate PCI express link state.
563 * It is called after the pcie and its children devices are scaned.
564 * @pdev: the root port or switch downstream port
565 */
566void pcie_aspm_init_link_state(struct pci_dev *pdev)
567{
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900568 struct pcie_link_state *link;
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900569 int blacklist = !!pcie_aspm_sanity_check(pdev);
Shaohua Li7d715a62008-02-25 09:46:41 +0800570
Matthew Garrett2f671e22010-12-06 14:00:56 -0500571 if (!pci_is_pcie(pdev) || pdev->link_state)
Shaohua Li7d715a62008-02-25 09:46:41 +0800572 return;
573 if (pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT &&
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900574 pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM)
Shaohua Li7d715a62008-02-25 09:46:41 +0800575 return;
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900576
Matthew Garrett2f671e22010-12-06 14:00:56 -0500577 if (aspm_disabled && !aspm_clear_state)
578 return;
579
Shaohua Li8e822df2009-06-08 09:27:25 +0800580 /* VIA has a strange chipset, root port is under a bridge */
581 if (pdev->pcie_type == PCI_EXP_TYPE_ROOT_PORT &&
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900582 pdev->bus->self)
Shaohua Li8e822df2009-06-08 09:27:25 +0800583 return;
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900584
Shaohua Li7d715a62008-02-25 09:46:41 +0800585 down_read(&pci_bus_sem);
586 if (list_empty(&pdev->subordinate->devices))
587 goto out;
588
Shaohua Li7d715a62008-02-25 09:46:41 +0800589 mutex_lock(&aspm_lock);
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900590 link = alloc_pcie_link_state(pdev);
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900591 if (!link)
592 goto unlock;
593 /*
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900594 * Setup initial ASPM state. Note that we need to configure
595 * upstream links also because capable state of them can be
596 * update through pcie_aspm_cap_init().
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900597 */
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900598 pcie_aspm_cap_init(link, blacklist);
Shaohua Li7d715a62008-02-25 09:46:41 +0800599
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900600 /* Setup initial Clock PM state */
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900601 pcie_clkpm_cap_init(link, blacklist);
Matthew Garrett41cd7662010-06-09 16:05:07 -0400602
603 /*
604 * At this stage drivers haven't had an opportunity to change the
605 * link policy setting. Enabling ASPM on broken hardware can cripple
606 * it even before the driver has had a chance to disable ASPM, so
607 * default to a safe level right now. If we're enabling ASPM beyond
608 * the BIOS's expectation, we'll do so once pci_enable_device() is
609 * called.
610 */
Alex Williamson3504e472011-03-10 11:54:16 -0700611 if (aspm_policy != POLICY_POWERSAVE || aspm_clear_state) {
Matthew Garrett41cd7662010-06-09 16:05:07 -0400612 pcie_config_aspm_path(link);
613 pcie_set_clkpm(link, policy_to_clkpm_state(link));
614 }
615
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900616unlock:
Shaohua Li7d715a62008-02-25 09:46:41 +0800617 mutex_unlock(&aspm_lock);
618out:
619 up_read(&pci_bus_sem);
620}
621
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900622/* Recheck latencies and update aspm_capable for links under the root */
623static void pcie_update_aspm_capable(struct pcie_link_state *root)
624{
625 struct pcie_link_state *link;
626 BUG_ON(root->parent);
627 list_for_each_entry(link, &link_list, sibling) {
628 if (link->root != root)
629 continue;
630 link->aspm_capable = link->aspm_support;
631 }
632 list_for_each_entry(link, &link_list, sibling) {
633 struct pci_dev *child;
634 struct pci_bus *linkbus = link->pdev->subordinate;
635 if (link->root != root)
636 continue;
637 list_for_each_entry(child, &linkbus->devices, bus_list) {
638 if ((child->pcie_type != PCI_EXP_TYPE_ENDPOINT) &&
639 (child->pcie_type != PCI_EXP_TYPE_LEG_END))
640 continue;
641 pcie_aspm_check_latency(child);
642 }
643 }
644}
645
Shaohua Li7d715a62008-02-25 09:46:41 +0800646/* @pdev: the endpoint device */
647void pcie_aspm_exit_link_state(struct pci_dev *pdev)
648{
649 struct pci_dev *parent = pdev->bus->self;
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900650 struct pcie_link_state *link, *root, *parent_link;
Shaohua Li7d715a62008-02-25 09:46:41 +0800651
Matthew Garrett2f671e22010-12-06 14:00:56 -0500652 if ((aspm_disabled && !aspm_clear_state) || !pci_is_pcie(pdev) ||
Kenji Kaneshige8b064772009-11-11 14:36:52 +0900653 !parent || !parent->link_state)
Shaohua Li7d715a62008-02-25 09:46:41 +0800654 return;
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900655 if ((parent->pcie_type != PCI_EXP_TYPE_ROOT_PORT) &&
656 (parent->pcie_type != PCI_EXP_TYPE_DOWNSTREAM))
Shaohua Li7d715a62008-02-25 09:46:41 +0800657 return;
Kenji Kaneshigefc87e912009-08-19 10:58:46 +0900658
Shaohua Li7d715a62008-02-25 09:46:41 +0800659 down_read(&pci_bus_sem);
660 mutex_lock(&aspm_lock);
Shaohua Li7d715a62008-02-25 09:46:41 +0800661 /*
662 * All PCIe functions are in one slot, remove one function will remove
Alex Chiang3419c752009-01-28 14:59:18 -0700663 * the whole slot, so just wait until we are the last function left.
Shaohua Li7d715a62008-02-25 09:46:41 +0800664 */
Alex Chiang3419c752009-01-28 14:59:18 -0700665 if (!list_is_last(&pdev->bus_list, &parent->subordinate->devices))
Shaohua Li7d715a62008-02-25 09:46:41 +0800666 goto out;
667
Kenji Kaneshigefc87e912009-08-19 10:58:46 +0900668 link = parent->link_state;
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900669 root = link->root;
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900670 parent_link = link->parent;
Kenji Kaneshigefc87e912009-08-19 10:58:46 +0900671
Shaohua Li7d715a62008-02-25 09:46:41 +0800672 /* All functions are removed, so just disable ASPM for the link */
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900673 pcie_config_aspm_link(link, 0);
Kenji Kaneshigefc87e912009-08-19 10:58:46 +0900674 list_del(&link->sibling);
675 list_del(&link->link);
Shaohua Li7d715a62008-02-25 09:46:41 +0800676 /* Clock PM is for endpoint device */
Kenji Kaneshigefc87e912009-08-19 10:58:46 +0900677 free_link_state(link);
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900678
679 /* Recheck latencies and configure upstream links */
Kenji Kaneshigeb26a34a2009-11-06 11:25:13 +0900680 if (parent_link) {
681 pcie_update_aspm_capable(root);
682 pcie_config_aspm_path(parent_link);
683 }
Shaohua Li7d715a62008-02-25 09:46:41 +0800684out:
685 mutex_unlock(&aspm_lock);
686 up_read(&pci_bus_sem);
687}
688
689/* @pdev: the root port or switch downstream port */
690void pcie_aspm_pm_state_change(struct pci_dev *pdev)
691{
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900692 struct pcie_link_state *link = pdev->link_state;
Shaohua Li7d715a62008-02-25 09:46:41 +0800693
Kenji Kaneshige8b064772009-11-11 14:36:52 +0900694 if (aspm_disabled || !pci_is_pcie(pdev) || !link)
Shaohua Li7d715a62008-02-25 09:46:41 +0800695 return;
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900696 if ((pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT) &&
697 (pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM))
Shaohua Li7d715a62008-02-25 09:46:41 +0800698 return;
699 /*
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900700 * Devices changed PM state, we should recheck if latency
701 * meets all functions' requirement
Shaohua Li7d715a62008-02-25 09:46:41 +0800702 */
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900703 down_read(&pci_bus_sem);
704 mutex_lock(&aspm_lock);
705 pcie_update_aspm_capable(link->root);
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900706 pcie_config_aspm_path(link);
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900707 mutex_unlock(&aspm_lock);
708 up_read(&pci_bus_sem);
Shaohua Li7d715a62008-02-25 09:46:41 +0800709}
710
Naga Chumbalkar1a680b72011-03-21 03:29:08 +0000711void pcie_aspm_powersave_config_link(struct pci_dev *pdev)
712{
713 struct pcie_link_state *link = pdev->link_state;
714
715 if (aspm_disabled || !pci_is_pcie(pdev) || !link)
716 return;
717
718 if (aspm_policy != POLICY_POWERSAVE)
719 return;
720
721 if ((pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT) &&
722 (pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM))
723 return;
724
725 down_read(&pci_bus_sem);
726 mutex_lock(&aspm_lock);
727 pcie_config_aspm_path(link);
728 pcie_set_clkpm(link, policy_to_clkpm_state(link));
729 mutex_unlock(&aspm_lock);
730 up_read(&pci_bus_sem);
731}
732
Shaohua Li7d715a62008-02-25 09:46:41 +0800733/*
734 * pci_disable_link_state - disable pci device's link state, so the link will
735 * never enter specific states
736 */
Yinghai Lu9f728f52011-05-12 17:11:47 -0700737static void __pci_disable_link_state(struct pci_dev *pdev, int state, bool sem)
Shaohua Li7d715a62008-02-25 09:46:41 +0800738{
739 struct pci_dev *parent = pdev->bus->self;
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900740 struct pcie_link_state *link;
Shaohua Li7d715a62008-02-25 09:46:41 +0800741
Kenji Kaneshige8b064772009-11-11 14:36:52 +0900742 if (aspm_disabled || !pci_is_pcie(pdev))
Shaohua Li7d715a62008-02-25 09:46:41 +0800743 return;
744 if (pdev->pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
745 pdev->pcie_type == PCI_EXP_TYPE_DOWNSTREAM)
746 parent = pdev;
747 if (!parent || !parent->link_state)
748 return;
749
Yinghai Lu9f728f52011-05-12 17:11:47 -0700750 if (sem)
751 down_read(&pci_bus_sem);
Shaohua Li7d715a62008-02-25 09:46:41 +0800752 mutex_lock(&aspm_lock);
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900753 link = parent->link_state;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900754 if (state & PCIE_LINK_STATE_L0S)
755 link->aspm_disable |= ASPM_STATE_L0S;
756 if (state & PCIE_LINK_STATE_L1)
757 link->aspm_disable |= ASPM_STATE_L1;
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900758 pcie_config_aspm_link(link, policy_to_aspm_state(link));
759
Kenji Kaneshige430842e2009-05-13 12:20:10 +0900760 if (state & PCIE_LINK_STATE_CLKPM) {
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900761 link->clkpm_capable = 0;
762 pcie_set_clkpm(link, 0);
Kenji Kaneshige430842e2009-05-13 12:20:10 +0900763 }
Shaohua Li7d715a62008-02-25 09:46:41 +0800764 mutex_unlock(&aspm_lock);
Yinghai Lu9f728f52011-05-12 17:11:47 -0700765 if (sem)
766 up_read(&pci_bus_sem);
767}
768
769void pci_disable_link_state_locked(struct pci_dev *pdev, int state)
770{
771 __pci_disable_link_state(pdev, state, false);
772}
773EXPORT_SYMBOL(pci_disable_link_state_locked);
774
775void pci_disable_link_state(struct pci_dev *pdev, int state)
776{
777 __pci_disable_link_state(pdev, state, true);
Shaohua Li7d715a62008-02-25 09:46:41 +0800778}
779EXPORT_SYMBOL(pci_disable_link_state);
780
781static int pcie_aspm_set_policy(const char *val, struct kernel_param *kp)
782{
783 int i;
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900784 struct pcie_link_state *link;
Shaohua Li7d715a62008-02-25 09:46:41 +0800785
Naga Chumbalkarbbfa3062011-03-21 03:29:14 +0000786 if (aspm_disabled)
787 return -EPERM;
Shaohua Li7d715a62008-02-25 09:46:41 +0800788 for (i = 0; i < ARRAY_SIZE(policy_str); i++)
789 if (!strncmp(val, policy_str[i], strlen(policy_str[i])))
790 break;
791 if (i >= ARRAY_SIZE(policy_str))
792 return -EINVAL;
793 if (i == aspm_policy)
794 return 0;
795
796 down_read(&pci_bus_sem);
797 mutex_lock(&aspm_lock);
798 aspm_policy = i;
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900799 list_for_each_entry(link, &link_list, sibling) {
800 pcie_config_aspm_link(link, policy_to_aspm_state(link));
801 pcie_set_clkpm(link, policy_to_clkpm_state(link));
Shaohua Li7d715a62008-02-25 09:46:41 +0800802 }
803 mutex_unlock(&aspm_lock);
804 up_read(&pci_bus_sem);
805 return 0;
806}
807
808static int pcie_aspm_get_policy(char *buffer, struct kernel_param *kp)
809{
810 int i, cnt = 0;
811 for (i = 0; i < ARRAY_SIZE(policy_str); i++)
812 if (i == aspm_policy)
813 cnt += sprintf(buffer + cnt, "[%s] ", policy_str[i]);
814 else
815 cnt += sprintf(buffer + cnt, "%s ", policy_str[i]);
816 return cnt;
817}
818
819module_param_call(policy, pcie_aspm_set_policy, pcie_aspm_get_policy,
820 NULL, 0644);
821
822#ifdef CONFIG_PCIEASPM_DEBUG
823static ssize_t link_state_show(struct device *dev,
824 struct device_attribute *attr,
825 char *buf)
826{
827 struct pci_dev *pci_device = to_pci_dev(dev);
828 struct pcie_link_state *link_state = pci_device->link_state;
829
Kenji Kaneshige80bfdbe2009-05-13 12:12:43 +0900830 return sprintf(buf, "%d\n", link_state->aspm_enabled);
Shaohua Li7d715a62008-02-25 09:46:41 +0800831}
832
833static ssize_t link_state_store(struct device *dev,
834 struct device_attribute *attr,
835 const char *buf,
836 size_t n)
837{
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900838 struct pci_dev *pdev = to_pci_dev(dev);
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900839 struct pcie_link_state *link, *root = pdev->link_state->root;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900840 u32 val = buf[0] - '0', state = 0;
Shaohua Li7d715a62008-02-25 09:46:41 +0800841
Naga Chumbalkarbbfa3062011-03-21 03:29:14 +0000842 if (aspm_disabled)
843 return -EPERM;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900844 if (n < 1 || val > 3)
Shaohua Li7d715a62008-02-25 09:46:41 +0800845 return -EINVAL;
Shaohua Li7d715a62008-02-25 09:46:41 +0800846
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900847 /* Convert requested state to ASPM state */
848 if (val & PCIE_LINK_STATE_L0S)
849 state |= ASPM_STATE_L0S;
850 if (val & PCIE_LINK_STATE_L1)
851 state |= ASPM_STATE_L1;
852
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900853 down_read(&pci_bus_sem);
854 mutex_lock(&aspm_lock);
855 list_for_each_entry(link, &link_list, sibling) {
856 if (link->root != root)
857 continue;
858 pcie_config_aspm_link(link, state);
859 }
860 mutex_unlock(&aspm_lock);
861 up_read(&pci_bus_sem);
862 return n;
Shaohua Li7d715a62008-02-25 09:46:41 +0800863}
864
865static ssize_t clk_ctl_show(struct device *dev,
866 struct device_attribute *attr,
867 char *buf)
868{
869 struct pci_dev *pci_device = to_pci_dev(dev);
870 struct pcie_link_state *link_state = pci_device->link_state;
871
Kenji Kaneshige4d246e42009-05-13 12:15:38 +0900872 return sprintf(buf, "%d\n", link_state->clkpm_enabled);
Shaohua Li7d715a62008-02-25 09:46:41 +0800873}
874
875static ssize_t clk_ctl_store(struct device *dev,
876 struct device_attribute *attr,
877 const char *buf,
878 size_t n)
879{
Kenji Kaneshige430842e2009-05-13 12:20:10 +0900880 struct pci_dev *pdev = to_pci_dev(dev);
Shaohua Li7d715a62008-02-25 09:46:41 +0800881 int state;
882
883 if (n < 1)
884 return -EINVAL;
885 state = buf[0]-'0';
886
887 down_read(&pci_bus_sem);
888 mutex_lock(&aspm_lock);
Kenji Kaneshige430842e2009-05-13 12:20:10 +0900889 pcie_set_clkpm_nocheck(pdev->link_state, !!state);
Shaohua Li7d715a62008-02-25 09:46:41 +0800890 mutex_unlock(&aspm_lock);
891 up_read(&pci_bus_sem);
892
893 return n;
894}
895
896static DEVICE_ATTR(link_state, 0644, link_state_show, link_state_store);
897static DEVICE_ATTR(clk_ctl, 0644, clk_ctl_show, clk_ctl_store);
898
899static char power_group[] = "power";
900void pcie_aspm_create_sysfs_dev_files(struct pci_dev *pdev)
901{
902 struct pcie_link_state *link_state = pdev->link_state;
903
Kenji Kaneshige8b064772009-11-11 14:36:52 +0900904 if (!pci_is_pcie(pdev) ||
905 (pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT &&
906 pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM) || !link_state)
Shaohua Li7d715a62008-02-25 09:46:41 +0800907 return;
908
Kenji Kaneshige80bfdbe2009-05-13 12:12:43 +0900909 if (link_state->aspm_support)
Shaohua Li7d715a62008-02-25 09:46:41 +0800910 sysfs_add_file_to_group(&pdev->dev.kobj,
911 &dev_attr_link_state.attr, power_group);
Kenji Kaneshige4d246e42009-05-13 12:15:38 +0900912 if (link_state->clkpm_capable)
Shaohua Li7d715a62008-02-25 09:46:41 +0800913 sysfs_add_file_to_group(&pdev->dev.kobj,
914 &dev_attr_clk_ctl.attr, power_group);
915}
916
917void pcie_aspm_remove_sysfs_dev_files(struct pci_dev *pdev)
918{
919 struct pcie_link_state *link_state = pdev->link_state;
920
Kenji Kaneshige8b064772009-11-11 14:36:52 +0900921 if (!pci_is_pcie(pdev) ||
922 (pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT &&
923 pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM) || !link_state)
Shaohua Li7d715a62008-02-25 09:46:41 +0800924 return;
925
Kenji Kaneshige80bfdbe2009-05-13 12:12:43 +0900926 if (link_state->aspm_support)
Shaohua Li7d715a62008-02-25 09:46:41 +0800927 sysfs_remove_file_from_group(&pdev->dev.kobj,
928 &dev_attr_link_state.attr, power_group);
Kenji Kaneshige4d246e42009-05-13 12:15:38 +0900929 if (link_state->clkpm_capable)
Shaohua Li7d715a62008-02-25 09:46:41 +0800930 sysfs_remove_file_from_group(&pdev->dev.kobj,
931 &dev_attr_clk_ctl.attr, power_group);
932}
933#endif
934
935static int __init pcie_aspm_disable(char *str)
936{
Shaohua Lid6d38572008-07-23 10:32:42 +0800937 if (!strcmp(str, "off")) {
938 aspm_disabled = 1;
Rafael J. Wysocki8b8bae92011-03-05 13:21:51 +0100939 aspm_support_enabled = false;
Shaohua Lid6d38572008-07-23 10:32:42 +0800940 printk(KERN_INFO "PCIe ASPM is disabled\n");
941 } else if (!strcmp(str, "force")) {
942 aspm_force = 1;
Michael Witten8072ba12011-06-28 06:15:05 +0000943 printk(KERN_INFO "PCIe ASPM is forcibly enabled\n");
Shaohua Lid6d38572008-07-23 10:32:42 +0800944 }
Shaohua Li7d715a62008-02-25 09:46:41 +0800945 return 1;
946}
947
Shaohua Lid6d38572008-07-23 10:32:42 +0800948__setup("pcie_aspm=", pcie_aspm_disable);
Shaohua Li7d715a62008-02-25 09:46:41 +0800949
Matthew Garrett2f671e22010-12-06 14:00:56 -0500950void pcie_clear_aspm(void)
951{
952 if (!aspm_force)
953 aspm_clear_state = 1;
954}
955
Shaohua Li5fde2442008-07-23 10:32:24 +0800956void pcie_no_aspm(void)
957{
Shaohua Lid6d38572008-07-23 10:32:42 +0800958 if (!aspm_force)
959 aspm_disabled = 1;
Shaohua Li5fde2442008-07-23 10:32:24 +0800960}
961
Andrew Patterson3e1b1602008-11-10 15:30:55 -0700962/**
963 * pcie_aspm_enabled - is PCIe ASPM enabled?
964 *
965 * Returns true if ASPM has not been disabled by the command-line option
966 * pcie_aspm=off.
967 **/
968int pcie_aspm_enabled(void)
Shaohua Li7d715a62008-02-25 09:46:41 +0800969{
Andrew Patterson3e1b1602008-11-10 15:30:55 -0700970 return !aspm_disabled;
Shaohua Li7d715a62008-02-25 09:46:41 +0800971}
Andrew Patterson3e1b1602008-11-10 15:30:55 -0700972EXPORT_SYMBOL(pcie_aspm_enabled);
Shaohua Li7d715a62008-02-25 09:46:41 +0800973
Rafael J. Wysocki8b8bae92011-03-05 13:21:51 +0100974bool pcie_aspm_support_enabled(void)
975{
976 return aspm_support_enabled;
977}
978EXPORT_SYMBOL(pcie_aspm_support_enabled);